xref: /qemu/target/openrisc/interrupt.c (revision 84775c43f390d4f5dd9adf8732e7e0b6deed8f61)
1e67db06eSJia Liu /*
2e67db06eSJia Liu  * OpenRISC interrupt.
3e67db06eSJia Liu  *
4e67db06eSJia Liu  * Copyright (c) 2011-2012 Jia Liu <proljc@gmail.com>
5e67db06eSJia Liu  *
6e67db06eSJia Liu  * This library is free software; you can redistribute it and/or
7e67db06eSJia Liu  * modify it under the terms of the GNU Lesser General Public
8e67db06eSJia Liu  * License as published by the Free Software Foundation; either
9e67db06eSJia Liu  * version 2 of the License, or (at your option) any later version.
10e67db06eSJia Liu  *
11e67db06eSJia Liu  * This library is distributed in the hope that it will be useful,
12e67db06eSJia Liu  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13e67db06eSJia Liu  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14e67db06eSJia Liu  * Lesser General Public License for more details.
15e67db06eSJia Liu  *
16e67db06eSJia Liu  * You should have received a copy of the GNU Lesser General Public
17e67db06eSJia Liu  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18e67db06eSJia Liu  */
19e67db06eSJia Liu 
20ed2decc6SPeter Maydell #include "qemu/osdep.h"
21e67db06eSJia Liu #include "cpu.h"
2263c91552SPaolo Bonzini #include "exec/exec-all.h"
23e67db06eSJia Liu #include "qemu-common.h"
24022c62cbSPaolo Bonzini #include "exec/gdbstub.h"
251de7afc9SPaolo Bonzini #include "qemu/host-utils.h"
26e67db06eSJia Liu #ifndef CONFIG_USER_ONLY
27e67db06eSJia Liu #include "hw/loader.h"
28e67db06eSJia Liu #endif
29e67db06eSJia Liu 
3097a8ea5aSAndreas Färber void openrisc_cpu_do_interrupt(CPUState *cs)
31e67db06eSJia Liu {
3227103424SAndreas Färber #ifndef CONFIG_USER_ONLY
3397a8ea5aSAndreas Färber     OpenRISCCPU *cpu = OPENRISC_CPU(cs);
3497a8ea5aSAndreas Färber     CPUOpenRISCState *env = &cpu->env;
35ae52bd96SSebastian Macke 
36ae52bd96SSebastian Macke     env->epcr = env->pc;
37ae52bd96SSebastian Macke     if (env->flags & D_FLAG) {
38b6a71ef7SJia Liu         env->flags &= ~D_FLAG;
39b6a71ef7SJia Liu         env->sr |= SR_DSX;
40ae52bd96SSebastian Macke         env->epcr -= 4;
41c56e3b86SStafford Horne     } else {
42c56e3b86SStafford Horne         env->sr &= ~SR_DSX;
43b6a71ef7SJia Liu     }
4427103424SAndreas Färber     if (cs->exception_index == EXCP_SYSCALL) {
45ae52bd96SSebastian Macke         env->epcr += 4;
46b6a71ef7SJia Liu     }
47c56e3b86SStafford Horne     /* When we have an illegal instruction the error effective address
48c56e3b86SStafford Horne        shall be set to the illegal instruction address.  */
49c56e3b86SStafford Horne     if (cs->exception_index == EXCP_ILLEGAL) {
50c56e3b86SStafford Horne         env->eear = env->pc;
51c56e3b86SStafford Horne     }
52b6a71ef7SJia Liu 
53b6a71ef7SJia Liu     /* For machine-state changed between user-mode and supervisor mode,
54b6a71ef7SJia Liu        we need flush TLB when we enter&exit EXCP.  */
55d10eb08fSAlex Bennée     tlb_flush(cs);
56b6a71ef7SJia Liu 
57*84775c43SRichard Henderson     env->esr = cpu_get_sr(env);
58b6a71ef7SJia Liu     env->sr &= ~SR_DME;
59b6a71ef7SJia Liu     env->sr &= ~SR_IME;
60b6a71ef7SJia Liu     env->sr |= SR_SM;
61b6a71ef7SJia Liu     env->sr &= ~SR_IEE;
62b6a71ef7SJia Liu     env->sr &= ~SR_TEE;
63b6a71ef7SJia Liu     env->tlb->cpu_openrisc_map_address_data = &cpu_openrisc_get_phys_nommu;
64b6a71ef7SJia Liu     env->tlb->cpu_openrisc_map_address_code = &cpu_openrisc_get_phys_nommu;
65930c3d00SRichard Henderson     env->lock_addr = -1;
66b6a71ef7SJia Liu 
6727103424SAndreas Färber     if (cs->exception_index > 0 && cs->exception_index < EXCP_NR) {
6827103424SAndreas Färber         env->pc = (cs->exception_index << 8);
69b6a71ef7SJia Liu     } else {
70a47dddd7SAndreas Färber         cpu_abort(cs, "Unhandled exception 0x%x\n", cs->exception_index);
71b6a71ef7SJia Liu     }
72b6a71ef7SJia Liu #endif
73b6a71ef7SJia Liu 
7427103424SAndreas Färber     cs->exception_index = -1;
75e67db06eSJia Liu }
76fbb96c4bSRichard Henderson 
77fbb96c4bSRichard Henderson bool openrisc_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
78fbb96c4bSRichard Henderson {
79fbb96c4bSRichard Henderson     OpenRISCCPU *cpu = OPENRISC_CPU(cs);
80fbb96c4bSRichard Henderson     CPUOpenRISCState *env = &cpu->env;
81fbb96c4bSRichard Henderson     int idx = -1;
82fbb96c4bSRichard Henderson 
83fbb96c4bSRichard Henderson     if ((interrupt_request & CPU_INTERRUPT_HARD) && (env->sr & SR_IEE)) {
84fbb96c4bSRichard Henderson         idx = EXCP_INT;
85fbb96c4bSRichard Henderson     }
86fbb96c4bSRichard Henderson     if ((interrupt_request & CPU_INTERRUPT_TIMER) && (env->sr & SR_TEE)) {
87fbb96c4bSRichard Henderson         idx = EXCP_TICK;
88fbb96c4bSRichard Henderson     }
89fbb96c4bSRichard Henderson     if (idx >= 0) {
90fbb96c4bSRichard Henderson         cs->exception_index = idx;
91fbb96c4bSRichard Henderson         openrisc_cpu_do_interrupt(cs);
92fbb96c4bSRichard Henderson         return true;
93fbb96c4bSRichard Henderson     }
94fbb96c4bSRichard Henderson     return false;
95fbb96c4bSRichard Henderson }
96