xref: /qemu/target/openrisc/interrupt.c (revision 378cd36f3cfbc601381439a852fc68126b60131e)
1e67db06eSJia Liu /*
2e67db06eSJia Liu  * OpenRISC interrupt.
3e67db06eSJia Liu  *
4e67db06eSJia Liu  * Copyright (c) 2011-2012 Jia Liu <proljc@gmail.com>
5e67db06eSJia Liu  *
6e67db06eSJia Liu  * This library is free software; you can redistribute it and/or
7e67db06eSJia Liu  * modify it under the terms of the GNU Lesser General Public
8e67db06eSJia Liu  * License as published by the Free Software Foundation; either
9e67db06eSJia Liu  * version 2 of the License, or (at your option) any later version.
10e67db06eSJia Liu  *
11e67db06eSJia Liu  * This library is distributed in the hope that it will be useful,
12e67db06eSJia Liu  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13e67db06eSJia Liu  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14e67db06eSJia Liu  * Lesser General Public License for more details.
15e67db06eSJia Liu  *
16e67db06eSJia Liu  * You should have received a copy of the GNU Lesser General Public
17e67db06eSJia Liu  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18e67db06eSJia Liu  */
19e67db06eSJia Liu 
20ed2decc6SPeter Maydell #include "qemu/osdep.h"
21e67db06eSJia Liu #include "cpu.h"
2263c91552SPaolo Bonzini #include "exec/exec-all.h"
23e67db06eSJia Liu #include "qemu-common.h"
24022c62cbSPaolo Bonzini #include "exec/gdbstub.h"
251de7afc9SPaolo Bonzini #include "qemu/host-utils.h"
26e67db06eSJia Liu #ifndef CONFIG_USER_ONLY
27e67db06eSJia Liu #include "hw/loader.h"
28e67db06eSJia Liu #endif
29e67db06eSJia Liu 
3097a8ea5aSAndreas Färber void openrisc_cpu_do_interrupt(CPUState *cs)
31e67db06eSJia Liu {
3227103424SAndreas Färber #ifndef CONFIG_USER_ONLY
3397a8ea5aSAndreas Färber     OpenRISCCPU *cpu = OPENRISC_CPU(cs);
3497a8ea5aSAndreas Färber     CPUOpenRISCState *env = &cpu->env;
35*378cd36fSRichard Henderson     int exception = cs->exception_index;
36ae52bd96SSebastian Macke 
37ae52bd96SSebastian Macke     env->epcr = env->pc;
38a01deb36SRichard Henderson     if (env->dflag) {
39a01deb36SRichard Henderson         env->dflag = 0;
40b6a71ef7SJia Liu         env->sr |= SR_DSX;
41ae52bd96SSebastian Macke         env->epcr -= 4;
42c56e3b86SStafford Horne     } else {
43c56e3b86SStafford Horne         env->sr &= ~SR_DSX;
44b6a71ef7SJia Liu     }
45*378cd36fSRichard Henderson     if (exception == EXCP_SYSCALL) {
46ae52bd96SSebastian Macke         env->epcr += 4;
47b6a71ef7SJia Liu     }
48c56e3b86SStafford Horne     /* When we have an illegal instruction the error effective address
49c56e3b86SStafford Horne        shall be set to the illegal instruction address.  */
50*378cd36fSRichard Henderson     if (exception == EXCP_ILLEGAL) {
51c56e3b86SStafford Horne         env->eear = env->pc;
52c56e3b86SStafford Horne     }
53b6a71ef7SJia Liu 
54b6a71ef7SJia Liu     /* For machine-state changed between user-mode and supervisor mode,
55b6a71ef7SJia Liu        we need flush TLB when we enter&exit EXCP.  */
56d10eb08fSAlex Bennée     tlb_flush(cs);
57b6a71ef7SJia Liu 
5884775c43SRichard Henderson     env->esr = cpu_get_sr(env);
59b6a71ef7SJia Liu     env->sr &= ~SR_DME;
60b6a71ef7SJia Liu     env->sr &= ~SR_IME;
61b6a71ef7SJia Liu     env->sr |= SR_SM;
62b6a71ef7SJia Liu     env->sr &= ~SR_IEE;
63b6a71ef7SJia Liu     env->sr &= ~SR_TEE;
64f4d1414aSStafford Horne     env->pmr &= ~PMR_DME;
65f4d1414aSStafford Horne     env->pmr &= ~PMR_SME;
66b6a71ef7SJia Liu     env->tlb->cpu_openrisc_map_address_data = &cpu_openrisc_get_phys_nommu;
67b6a71ef7SJia Liu     env->tlb->cpu_openrisc_map_address_code = &cpu_openrisc_get_phys_nommu;
68930c3d00SRichard Henderson     env->lock_addr = -1;
69b6a71ef7SJia Liu 
70*378cd36fSRichard Henderson     if (exception > 0 && exception < EXCP_NR) {
71*378cd36fSRichard Henderson         static const char * const int_name[EXCP_NR] = {
72*378cd36fSRichard Henderson             [EXCP_RESET]    = "RESET",
73*378cd36fSRichard Henderson             [EXCP_BUSERR]   = "BUSERR (bus error)",
74*378cd36fSRichard Henderson             [EXCP_DPF]      = "DFP (data protection fault)",
75*378cd36fSRichard Henderson             [EXCP_IPF]      = "IPF (code protection fault)",
76*378cd36fSRichard Henderson             [EXCP_TICK]     = "TICK (timer interrupt)",
77*378cd36fSRichard Henderson             [EXCP_ALIGN]    = "ALIGN",
78*378cd36fSRichard Henderson             [EXCP_ILLEGAL]  = "ILLEGAL",
79*378cd36fSRichard Henderson             [EXCP_INT]      = "INT (device interrupt)",
80*378cd36fSRichard Henderson             [EXCP_DTLBMISS] = "DTLBMISS (data tlb miss)",
81*378cd36fSRichard Henderson             [EXCP_ITLBMISS] = "ITLBMISS (code tlb miss)",
82*378cd36fSRichard Henderson             [EXCP_RANGE]    = "RANGE",
83*378cd36fSRichard Henderson             [EXCP_SYSCALL]  = "SYSCALL",
84*378cd36fSRichard Henderson             [EXCP_FPE]      = "FPE",
85*378cd36fSRichard Henderson             [EXCP_TRAP]     = "TRAP",
86*378cd36fSRichard Henderson         };
87*378cd36fSRichard Henderson 
88*378cd36fSRichard Henderson         qemu_log_mask(CPU_LOG_INT, "INT: %s\n", int_name[exception]);
89*378cd36fSRichard Henderson 
90*378cd36fSRichard Henderson         hwaddr vect_pc = exception << 8;
91356a2db3STim 'mithro' Ansell         if (env->cpucfgr & CPUCFGR_EVBARP) {
92356a2db3STim 'mithro' Ansell             vect_pc |= env->evbar;
93356a2db3STim 'mithro' Ansell         }
943fee028dSTim 'mithro' Ansell         if (env->sr & SR_EPH) {
953fee028dSTim 'mithro' Ansell             vect_pc |= 0xf0000000;
963fee028dSTim 'mithro' Ansell         }
97356a2db3STim 'mithro' Ansell         env->pc = vect_pc;
98b6a71ef7SJia Liu     } else {
99*378cd36fSRichard Henderson         cpu_abort(cs, "Unhandled exception 0x%x\n", exception);
100b6a71ef7SJia Liu     }
101b6a71ef7SJia Liu #endif
102b6a71ef7SJia Liu 
10327103424SAndreas Färber     cs->exception_index = -1;
104e67db06eSJia Liu }
105fbb96c4bSRichard Henderson 
106fbb96c4bSRichard Henderson bool openrisc_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
107fbb96c4bSRichard Henderson {
108fbb96c4bSRichard Henderson     OpenRISCCPU *cpu = OPENRISC_CPU(cs);
109fbb96c4bSRichard Henderson     CPUOpenRISCState *env = &cpu->env;
110fbb96c4bSRichard Henderson     int idx = -1;
111fbb96c4bSRichard Henderson 
112fbb96c4bSRichard Henderson     if ((interrupt_request & CPU_INTERRUPT_HARD) && (env->sr & SR_IEE)) {
113fbb96c4bSRichard Henderson         idx = EXCP_INT;
114fbb96c4bSRichard Henderson     }
115fbb96c4bSRichard Henderson     if ((interrupt_request & CPU_INTERRUPT_TIMER) && (env->sr & SR_TEE)) {
116fbb96c4bSRichard Henderson         idx = EXCP_TICK;
117fbb96c4bSRichard Henderson     }
118fbb96c4bSRichard Henderson     if (idx >= 0) {
119fbb96c4bSRichard Henderson         cs->exception_index = idx;
120fbb96c4bSRichard Henderson         openrisc_cpu_do_interrupt(cs);
121fbb96c4bSRichard Henderson         return true;
122fbb96c4bSRichard Henderson     }
123fbb96c4bSRichard Henderson     return false;
124fbb96c4bSRichard Henderson }
125