1e67db06eSJia Liu /*
2e67db06eSJia Liu * OpenRISC interrupt.
3e67db06eSJia Liu *
4e67db06eSJia Liu * Copyright (c) 2011-2012 Jia Liu <proljc@gmail.com>
5e67db06eSJia Liu *
6e67db06eSJia Liu * This library is free software; you can redistribute it and/or
7e67db06eSJia Liu * modify it under the terms of the GNU Lesser General Public
8e67db06eSJia Liu * License as published by the Free Software Foundation; either
9198a2d21SThomas Huth * version 2.1 of the License, or (at your option) any later version.
10e67db06eSJia Liu *
11e67db06eSJia Liu * This library is distributed in the hope that it will be useful,
12e67db06eSJia Liu * but WITHOUT ANY WARRANTY; without even the implied warranty of
13e67db06eSJia Liu * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14e67db06eSJia Liu * Lesser General Public License for more details.
15e67db06eSJia Liu *
16e67db06eSJia Liu * You should have received a copy of the GNU Lesser General Public
17e67db06eSJia Liu * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18e67db06eSJia Liu */
19e67db06eSJia Liu
20ed2decc6SPeter Maydell #include "qemu/osdep.h"
21cd617484SPhilippe Mathieu-Daudé #include "qemu/log.h"
22e67db06eSJia Liu #include "cpu.h"
234ea5fe99SAlex Bennée #include "gdbstub/helpers.h"
241de7afc9SPaolo Bonzini #include "qemu/host-utils.h"
25e67db06eSJia Liu #ifndef CONFIG_USER_ONLY
26e67db06eSJia Liu #include "hw/loader.h"
27e67db06eSJia Liu #endif
28e67db06eSJia Liu
openrisc_cpu_do_interrupt(CPUState * cs)2997a8ea5aSAndreas Färber void openrisc_cpu_do_interrupt(CPUState *cs)
30e67db06eSJia Liu {
31*074bd799SPhilippe Mathieu-Daudé CPUOpenRISCState *env = cpu_env(cs);
32378cd36fSRichard Henderson int exception = cs->exception_index;
33ae52bd96SSebastian Macke
34ae52bd96SSebastian Macke env->epcr = env->pc;
35765fdc1eSStafford Horne
36c56e3b86SStafford Horne /* When we have an illegal instruction the error effective address
37c56e3b86SStafford Horne shall be set to the illegal instruction address. */
38378cd36fSRichard Henderson if (exception == EXCP_ILLEGAL) {
39c56e3b86SStafford Horne env->eear = env->pc;
40c56e3b86SStafford Horne }
41b6a71ef7SJia Liu
429f6e8afaSStafford Horne /* During exceptions esr is populared with the pre-exception sr. */
4384775c43SRichard Henderson env->esr = cpu_get_sr(env);
449f6e8afaSStafford Horne /* In parallel sr is updated to disable mmu, interrupts, timers and
459f6e8afaSStafford Horne set the delay slot exception flag. */
46b6a71ef7SJia Liu env->sr &= ~SR_DME;
47b6a71ef7SJia Liu env->sr &= ~SR_IME;
48b6a71ef7SJia Liu env->sr |= SR_SM;
49b6a71ef7SJia Liu env->sr &= ~SR_IEE;
50b6a71ef7SJia Liu env->sr &= ~SR_TEE;
51f4d1414aSStafford Horne env->pmr &= ~PMR_DME;
52f4d1414aSStafford Horne env->pmr &= ~PMR_SME;
53930c3d00SRichard Henderson env->lock_addr = -1;
54b6a71ef7SJia Liu
559f6e8afaSStafford Horne /* Set/clear dsx to indicate if we are in a delay slot exception. */
569f6e8afaSStafford Horne if (env->dflag) {
579f6e8afaSStafford Horne env->dflag = 0;
589f6e8afaSStafford Horne env->sr |= SR_DSX;
599f6e8afaSStafford Horne env->epcr -= 4;
609f6e8afaSStafford Horne } else {
619f6e8afaSStafford Horne env->sr &= ~SR_DSX;
62765fdc1eSStafford Horne if (exception == EXCP_SYSCALL || exception == EXCP_FPE) {
63765fdc1eSStafford Horne env->epcr += 4;
64765fdc1eSStafford Horne }
659f6e8afaSStafford Horne }
669f6e8afaSStafford Horne
67378cd36fSRichard Henderson if (exception > 0 && exception < EXCP_NR) {
68378cd36fSRichard Henderson static const char * const int_name[EXCP_NR] = {
69378cd36fSRichard Henderson [EXCP_RESET] = "RESET",
70378cd36fSRichard Henderson [EXCP_BUSERR] = "BUSERR (bus error)",
71378cd36fSRichard Henderson [EXCP_DPF] = "DFP (data protection fault)",
72378cd36fSRichard Henderson [EXCP_IPF] = "IPF (code protection fault)",
73378cd36fSRichard Henderson [EXCP_TICK] = "TICK (timer interrupt)",
74378cd36fSRichard Henderson [EXCP_ALIGN] = "ALIGN",
75378cd36fSRichard Henderson [EXCP_ILLEGAL] = "ILLEGAL",
76378cd36fSRichard Henderson [EXCP_INT] = "INT (device interrupt)",
77378cd36fSRichard Henderson [EXCP_DTLBMISS] = "DTLBMISS (data tlb miss)",
78378cd36fSRichard Henderson [EXCP_ITLBMISS] = "ITLBMISS (code tlb miss)",
79378cd36fSRichard Henderson [EXCP_RANGE] = "RANGE",
80378cd36fSRichard Henderson [EXCP_SYSCALL] = "SYSCALL",
81378cd36fSRichard Henderson [EXCP_FPE] = "FPE",
82378cd36fSRichard Henderson [EXCP_TRAP] = "TRAP",
83378cd36fSRichard Henderson };
84378cd36fSRichard Henderson
85bbe6855eSStafford Horne qemu_log_mask(CPU_LOG_INT, "CPU: %d INT: %s\n",
86bbe6855eSStafford Horne cs->cpu_index,
87bbe6855eSStafford Horne int_name[exception]);
88378cd36fSRichard Henderson
89378cd36fSRichard Henderson hwaddr vect_pc = exception << 8;
90356a2db3STim 'mithro' Ansell if (env->cpucfgr & CPUCFGR_EVBARP) {
91356a2db3STim 'mithro' Ansell vect_pc |= env->evbar;
92356a2db3STim 'mithro' Ansell }
933fee028dSTim 'mithro' Ansell if (env->sr & SR_EPH) {
943fee028dSTim 'mithro' Ansell vect_pc |= 0xf0000000;
953fee028dSTim 'mithro' Ansell }
96356a2db3STim 'mithro' Ansell env->pc = vect_pc;
97b6a71ef7SJia Liu } else {
98378cd36fSRichard Henderson cpu_abort(cs, "Unhandled exception 0x%x\n", exception);
99b6a71ef7SJia Liu }
100b6a71ef7SJia Liu
10127103424SAndreas Färber cs->exception_index = -1;
102e67db06eSJia Liu }
103fbb96c4bSRichard Henderson
openrisc_cpu_exec_interrupt(CPUState * cs,int interrupt_request)104fbb96c4bSRichard Henderson bool openrisc_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
105fbb96c4bSRichard Henderson {
106*074bd799SPhilippe Mathieu-Daudé CPUOpenRISCState *env = cpu_env(cs);
107fbb96c4bSRichard Henderson int idx = -1;
108fbb96c4bSRichard Henderson
109fbb96c4bSRichard Henderson if ((interrupt_request & CPU_INTERRUPT_HARD) && (env->sr & SR_IEE)) {
110fbb96c4bSRichard Henderson idx = EXCP_INT;
111fbb96c4bSRichard Henderson }
112fbb96c4bSRichard Henderson if ((interrupt_request & CPU_INTERRUPT_TIMER) && (env->sr & SR_TEE)) {
113fbb96c4bSRichard Henderson idx = EXCP_TICK;
114fbb96c4bSRichard Henderson }
115fbb96c4bSRichard Henderson if (idx >= 0) {
116fbb96c4bSRichard Henderson cs->exception_index = idx;
117fbb96c4bSRichard Henderson openrisc_cpu_do_interrupt(cs);
118fbb96c4bSRichard Henderson return true;
119fbb96c4bSRichard Henderson }
120fbb96c4bSRichard Henderson return false;
121fbb96c4bSRichard Henderson }
122