1d60146a9SPhilippe Mathieu-Daudé /* 2d60146a9SPhilippe Mathieu-Daudé * QEMU MIPS emulation: Special opcode helpers 3d60146a9SPhilippe Mathieu-Daudé * 4d60146a9SPhilippe Mathieu-Daudé * Copyright (c) 2004-2005 Jocelyn Mayer 5d60146a9SPhilippe Mathieu-Daudé * 6d60146a9SPhilippe Mathieu-Daudé * This library is free software; you can redistribute it and/or 7d60146a9SPhilippe Mathieu-Daudé * modify it under the terms of the GNU Lesser General Public 8d60146a9SPhilippe Mathieu-Daudé * License as published by the Free Software Foundation; either 9d60146a9SPhilippe Mathieu-Daudé * version 2.1 of the License, or (at your option) any later version. 10d60146a9SPhilippe Mathieu-Daudé * 11d60146a9SPhilippe Mathieu-Daudé * This library is distributed in the hope that it will be useful, 12d60146a9SPhilippe Mathieu-Daudé * but WITHOUT ANY WARRANTY; without even the implied warranty of 13d60146a9SPhilippe Mathieu-Daudé * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14d60146a9SPhilippe Mathieu-Daudé * Lesser General Public License for more details. 15d60146a9SPhilippe Mathieu-Daudé * 16d60146a9SPhilippe Mathieu-Daudé * You should have received a copy of the GNU Lesser General Public 17d60146a9SPhilippe Mathieu-Daudé * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18d60146a9SPhilippe Mathieu-Daudé * 19d60146a9SPhilippe Mathieu-Daudé */ 20d60146a9SPhilippe Mathieu-Daudé 21d60146a9SPhilippe Mathieu-Daudé #include "qemu/osdep.h" 22cd617484SPhilippe Mathieu-Daudé #include "qemu/log.h" 23d60146a9SPhilippe Mathieu-Daudé #include "cpu.h" 24d60146a9SPhilippe Mathieu-Daudé #include "exec/helper-proto.h" 25d60146a9SPhilippe Mathieu-Daudé #include "exec/exec-all.h" 26d60146a9SPhilippe Mathieu-Daudé #include "internal.h" 27d60146a9SPhilippe Mathieu-Daudé 28d60146a9SPhilippe Mathieu-Daudé /* Specials */ 29d60146a9SPhilippe Mathieu-Daudé target_ulong helper_di(CPUMIPSState *env) 30d60146a9SPhilippe Mathieu-Daudé { 31d60146a9SPhilippe Mathieu-Daudé target_ulong t0 = env->CP0_Status; 32d60146a9SPhilippe Mathieu-Daudé 33d60146a9SPhilippe Mathieu-Daudé env->CP0_Status = t0 & ~(1 << CP0St_IE); 34d60146a9SPhilippe Mathieu-Daudé return t0; 35d60146a9SPhilippe Mathieu-Daudé } 36d60146a9SPhilippe Mathieu-Daudé 37d60146a9SPhilippe Mathieu-Daudé target_ulong helper_ei(CPUMIPSState *env) 38d60146a9SPhilippe Mathieu-Daudé { 39d60146a9SPhilippe Mathieu-Daudé target_ulong t0 = env->CP0_Status; 40d60146a9SPhilippe Mathieu-Daudé 41d60146a9SPhilippe Mathieu-Daudé env->CP0_Status = t0 | (1 << CP0St_IE); 42d60146a9SPhilippe Mathieu-Daudé return t0; 43d60146a9SPhilippe Mathieu-Daudé } 44d60146a9SPhilippe Mathieu-Daudé 45d60146a9SPhilippe Mathieu-Daudé static void debug_pre_eret(CPUMIPSState *env) 46d60146a9SPhilippe Mathieu-Daudé { 47d60146a9SPhilippe Mathieu-Daudé if (qemu_loglevel_mask(CPU_LOG_EXEC)) { 48d60146a9SPhilippe Mathieu-Daudé qemu_log("ERET: PC " TARGET_FMT_lx " EPC " TARGET_FMT_lx, 49d60146a9SPhilippe Mathieu-Daudé env->active_tc.PC, env->CP0_EPC); 50d60146a9SPhilippe Mathieu-Daudé if (env->CP0_Status & (1 << CP0St_ERL)) { 51d60146a9SPhilippe Mathieu-Daudé qemu_log(" ErrorEPC " TARGET_FMT_lx, env->CP0_ErrorEPC); 52d60146a9SPhilippe Mathieu-Daudé } 53d60146a9SPhilippe Mathieu-Daudé if (env->hflags & MIPS_HFLAG_DM) { 54d60146a9SPhilippe Mathieu-Daudé qemu_log(" DEPC " TARGET_FMT_lx, env->CP0_DEPC); 55d60146a9SPhilippe Mathieu-Daudé } 56d60146a9SPhilippe Mathieu-Daudé qemu_log("\n"); 57d60146a9SPhilippe Mathieu-Daudé } 58d60146a9SPhilippe Mathieu-Daudé } 59d60146a9SPhilippe Mathieu-Daudé 60d60146a9SPhilippe Mathieu-Daudé static void debug_post_eret(CPUMIPSState *env) 61d60146a9SPhilippe Mathieu-Daudé { 62d60146a9SPhilippe Mathieu-Daudé if (qemu_loglevel_mask(CPU_LOG_EXEC)) { 63d60146a9SPhilippe Mathieu-Daudé qemu_log(" => PC " TARGET_FMT_lx " EPC " TARGET_FMT_lx, 64d60146a9SPhilippe Mathieu-Daudé env->active_tc.PC, env->CP0_EPC); 65d60146a9SPhilippe Mathieu-Daudé if (env->CP0_Status & (1 << CP0St_ERL)) { 66d60146a9SPhilippe Mathieu-Daudé qemu_log(" ErrorEPC " TARGET_FMT_lx, env->CP0_ErrorEPC); 67d60146a9SPhilippe Mathieu-Daudé } 68d60146a9SPhilippe Mathieu-Daudé if (env->hflags & MIPS_HFLAG_DM) { 69d60146a9SPhilippe Mathieu-Daudé qemu_log(" DEPC " TARGET_FMT_lx, env->CP0_DEPC); 70d60146a9SPhilippe Mathieu-Daudé } 71*6ebf33c5SRichard Henderson switch (mips_env_mmu_index(env)) { 72d60146a9SPhilippe Mathieu-Daudé case 3: 73d60146a9SPhilippe Mathieu-Daudé qemu_log(", ERL\n"); 74d60146a9SPhilippe Mathieu-Daudé break; 75d60146a9SPhilippe Mathieu-Daudé case MIPS_HFLAG_UM: 76d60146a9SPhilippe Mathieu-Daudé qemu_log(", UM\n"); 77d60146a9SPhilippe Mathieu-Daudé break; 78d60146a9SPhilippe Mathieu-Daudé case MIPS_HFLAG_SM: 79d60146a9SPhilippe Mathieu-Daudé qemu_log(", SM\n"); 80d60146a9SPhilippe Mathieu-Daudé break; 81d60146a9SPhilippe Mathieu-Daudé case MIPS_HFLAG_KM: 82d60146a9SPhilippe Mathieu-Daudé qemu_log("\n"); 83d60146a9SPhilippe Mathieu-Daudé break; 84d60146a9SPhilippe Mathieu-Daudé default: 85d60146a9SPhilippe Mathieu-Daudé cpu_abort(env_cpu(env), "Invalid MMU mode!\n"); 86d60146a9SPhilippe Mathieu-Daudé break; 87d60146a9SPhilippe Mathieu-Daudé } 88d60146a9SPhilippe Mathieu-Daudé } 89d60146a9SPhilippe Mathieu-Daudé } 90d60146a9SPhilippe Mathieu-Daudé 91d60146a9SPhilippe Mathieu-Daudé bool mips_io_recompile_replay_branch(CPUState *cs, const TranslationBlock *tb) 92d60146a9SPhilippe Mathieu-Daudé { 93d60146a9SPhilippe Mathieu-Daudé MIPSCPU *cpu = MIPS_CPU(cs); 94d60146a9SPhilippe Mathieu-Daudé CPUMIPSState *env = &cpu->env; 95d60146a9SPhilippe Mathieu-Daudé 96d60146a9SPhilippe Mathieu-Daudé if ((env->hflags & MIPS_HFLAG_BMASK) != 0 97420bf265SAnton Johansson && !(cs->tcg_cflags & CF_PCREL) && env->active_tc.PC != tb->pc) { 98d60146a9SPhilippe Mathieu-Daudé env->active_tc.PC -= (env->hflags & MIPS_HFLAG_B16 ? 2 : 4); 99d60146a9SPhilippe Mathieu-Daudé env->hflags &= ~MIPS_HFLAG_BMASK; 100d60146a9SPhilippe Mathieu-Daudé return true; 101d60146a9SPhilippe Mathieu-Daudé } 102d60146a9SPhilippe Mathieu-Daudé return false; 103d60146a9SPhilippe Mathieu-Daudé } 104d60146a9SPhilippe Mathieu-Daudé 105d60146a9SPhilippe Mathieu-Daudé static inline void exception_return(CPUMIPSState *env) 106d60146a9SPhilippe Mathieu-Daudé { 107d60146a9SPhilippe Mathieu-Daudé debug_pre_eret(env); 108d60146a9SPhilippe Mathieu-Daudé if (env->CP0_Status & (1 << CP0St_ERL)) { 109d60146a9SPhilippe Mathieu-Daudé mips_env_set_pc(env, env->CP0_ErrorEPC); 110d60146a9SPhilippe Mathieu-Daudé env->CP0_Status &= ~(1 << CP0St_ERL); 111d60146a9SPhilippe Mathieu-Daudé } else { 112d60146a9SPhilippe Mathieu-Daudé mips_env_set_pc(env, env->CP0_EPC); 113d60146a9SPhilippe Mathieu-Daudé env->CP0_Status &= ~(1 << CP0St_EXL); 114d60146a9SPhilippe Mathieu-Daudé } 115d60146a9SPhilippe Mathieu-Daudé compute_hflags(env); 116d60146a9SPhilippe Mathieu-Daudé debug_post_eret(env); 117d60146a9SPhilippe Mathieu-Daudé } 118d60146a9SPhilippe Mathieu-Daudé 119d60146a9SPhilippe Mathieu-Daudé void helper_eret(CPUMIPSState *env) 120d60146a9SPhilippe Mathieu-Daudé { 121d60146a9SPhilippe Mathieu-Daudé exception_return(env); 122d60146a9SPhilippe Mathieu-Daudé env->CP0_LLAddr = 1; 123d60146a9SPhilippe Mathieu-Daudé env->lladdr = 1; 124d60146a9SPhilippe Mathieu-Daudé } 125d60146a9SPhilippe Mathieu-Daudé 126d60146a9SPhilippe Mathieu-Daudé void helper_eretnc(CPUMIPSState *env) 127d60146a9SPhilippe Mathieu-Daudé { 128d60146a9SPhilippe Mathieu-Daudé exception_return(env); 129d60146a9SPhilippe Mathieu-Daudé } 130d60146a9SPhilippe Mathieu-Daudé 131d60146a9SPhilippe Mathieu-Daudé void helper_deret(CPUMIPSState *env) 132d60146a9SPhilippe Mathieu-Daudé { 133d60146a9SPhilippe Mathieu-Daudé debug_pre_eret(env); 134d60146a9SPhilippe Mathieu-Daudé 135d60146a9SPhilippe Mathieu-Daudé env->hflags &= ~MIPS_HFLAG_DM; 136d60146a9SPhilippe Mathieu-Daudé compute_hflags(env); 137d60146a9SPhilippe Mathieu-Daudé 138d60146a9SPhilippe Mathieu-Daudé mips_env_set_pc(env, env->CP0_DEPC); 139d60146a9SPhilippe Mathieu-Daudé 140d60146a9SPhilippe Mathieu-Daudé debug_post_eret(env); 141d60146a9SPhilippe Mathieu-Daudé } 142ecdbcb0aSPhilippe Mathieu-Daudé 143ecdbcb0aSPhilippe Mathieu-Daudé void helper_cache(CPUMIPSState *env, target_ulong addr, uint32_t op) 144ecdbcb0aSPhilippe Mathieu-Daudé { 145ecdbcb0aSPhilippe Mathieu-Daudé static const char *const type_name[] = { 146ecdbcb0aSPhilippe Mathieu-Daudé "Primary Instruction", 147ecdbcb0aSPhilippe Mathieu-Daudé "Primary Data or Unified Primary", 148ecdbcb0aSPhilippe Mathieu-Daudé "Tertiary", 149ecdbcb0aSPhilippe Mathieu-Daudé "Secondary" 150ecdbcb0aSPhilippe Mathieu-Daudé }; 151ecdbcb0aSPhilippe Mathieu-Daudé uint32_t cache_type = extract32(op, 0, 2); 152ecdbcb0aSPhilippe Mathieu-Daudé uint32_t cache_operation = extract32(op, 2, 3); 153ecdbcb0aSPhilippe Mathieu-Daudé target_ulong index = addr & 0x1fffffff; 154ecdbcb0aSPhilippe Mathieu-Daudé 155ecdbcb0aSPhilippe Mathieu-Daudé switch (cache_operation) { 156ecdbcb0aSPhilippe Mathieu-Daudé case 0b010: /* Index Store Tag */ 157ecdbcb0aSPhilippe Mathieu-Daudé memory_region_dispatch_write(env->itc_tag, index, env->CP0_TagLo, 158ecdbcb0aSPhilippe Mathieu-Daudé MO_64, MEMTXATTRS_UNSPECIFIED); 159ecdbcb0aSPhilippe Mathieu-Daudé break; 160ecdbcb0aSPhilippe Mathieu-Daudé case 0b001: /* Index Load Tag */ 161ecdbcb0aSPhilippe Mathieu-Daudé memory_region_dispatch_read(env->itc_tag, index, &env->CP0_TagLo, 162ecdbcb0aSPhilippe Mathieu-Daudé MO_64, MEMTXATTRS_UNSPECIFIED); 163ecdbcb0aSPhilippe Mathieu-Daudé break; 164ecdbcb0aSPhilippe Mathieu-Daudé case 0b000: /* Index Invalidate */ 165ecdbcb0aSPhilippe Mathieu-Daudé case 0b100: /* Hit Invalidate */ 166ecdbcb0aSPhilippe Mathieu-Daudé case 0b110: /* Hit Writeback */ 167ecdbcb0aSPhilippe Mathieu-Daudé /* no-op */ 168ecdbcb0aSPhilippe Mathieu-Daudé break; 169ecdbcb0aSPhilippe Mathieu-Daudé default: 170ecdbcb0aSPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "cache operation:%u (type: %s cache)\n", 171ecdbcb0aSPhilippe Mathieu-Daudé cache_operation, type_name[cache_type]); 172ecdbcb0aSPhilippe Mathieu-Daudé break; 173ecdbcb0aSPhilippe Mathieu-Daudé } 174ecdbcb0aSPhilippe Mathieu-Daudé } 175