1256eb7eeSAleksandar Markovic /* 2256eb7eeSAleksandar Markovic * Helpers for emulation of CP0-related MIPS instructions. 3256eb7eeSAleksandar Markovic * 4256eb7eeSAleksandar Markovic * Copyright (C) 2004-2005 Jocelyn Mayer 5256eb7eeSAleksandar Markovic * Copyright (C) 2020 Wave Computing, Inc. 6256eb7eeSAleksandar Markovic * Copyright (C) 2020 Aleksandar Markovic <amarkovic@wavecomp.com> 7256eb7eeSAleksandar Markovic * 8256eb7eeSAleksandar Markovic * This library is free software; you can redistribute it and/or 9256eb7eeSAleksandar Markovic * modify it under the terms of the GNU Lesser General Public 10256eb7eeSAleksandar Markovic * License as published by the Free Software Foundation; either 1189975214SChetan Pant * version 2.1 of the License, or (at your option) any later version. 12256eb7eeSAleksandar Markovic * 13256eb7eeSAleksandar Markovic * This library is distributed in the hope that it will be useful, 14256eb7eeSAleksandar Markovic * but WITHOUT ANY WARRANTY; without even the implied warranty of 15256eb7eeSAleksandar Markovic * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 16256eb7eeSAleksandar Markovic * Lesser General Public License for more details. 17256eb7eeSAleksandar Markovic * 18256eb7eeSAleksandar Markovic * You should have received a copy of the GNU Lesser General Public 19256eb7eeSAleksandar Markovic * License along with this library; if not, see <http://www.gnu.org/licenses/>. 20256eb7eeSAleksandar Markovic * 21256eb7eeSAleksandar Markovic */ 22256eb7eeSAleksandar Markovic 23256eb7eeSAleksandar Markovic #include "qemu/osdep.h" 245777c8a9SPhilippe Mathieu-Daudé #include "qemu/log.h" 25256eb7eeSAleksandar Markovic #include "qemu/main-loop.h" 26256eb7eeSAleksandar Markovic #include "cpu.h" 27256eb7eeSAleksandar Markovic #include "internal.h" 28256eb7eeSAleksandar Markovic #include "qemu/host-utils.h" 29256eb7eeSAleksandar Markovic #include "exec/helper-proto.h" 306ff5da16SPhilippe Mathieu-Daudé #include "exec/cputlb.h" 31256eb7eeSAleksandar Markovic 32256eb7eeSAleksandar Markovic 33256eb7eeSAleksandar Markovic /* SMP helpers. */ 34256eb7eeSAleksandar Markovic static bool mips_vpe_is_wfi(MIPSCPU *c) 35256eb7eeSAleksandar Markovic { 36256eb7eeSAleksandar Markovic CPUState *cpu = CPU(c); 37256eb7eeSAleksandar Markovic CPUMIPSState *env = &c->env; 38256eb7eeSAleksandar Markovic 39256eb7eeSAleksandar Markovic /* 40256eb7eeSAleksandar Markovic * If the VPE is halted but otherwise active, it means it's waiting for 41256eb7eeSAleksandar Markovic * an interrupt.\ 42256eb7eeSAleksandar Markovic */ 43256eb7eeSAleksandar Markovic return cpu->halted && mips_vpe_active(env); 44256eb7eeSAleksandar Markovic } 45256eb7eeSAleksandar Markovic 46256eb7eeSAleksandar Markovic static bool mips_vp_is_wfi(MIPSCPU *c) 47256eb7eeSAleksandar Markovic { 48256eb7eeSAleksandar Markovic CPUState *cpu = CPU(c); 49256eb7eeSAleksandar Markovic CPUMIPSState *env = &c->env; 50256eb7eeSAleksandar Markovic 51256eb7eeSAleksandar Markovic return cpu->halted && mips_vp_active(env); 52256eb7eeSAleksandar Markovic } 53256eb7eeSAleksandar Markovic 54256eb7eeSAleksandar Markovic static inline void mips_vpe_wake(MIPSCPU *c) 55256eb7eeSAleksandar Markovic { 56256eb7eeSAleksandar Markovic /* 57256eb7eeSAleksandar Markovic * Don't set ->halted = 0 directly, let it be done via cpu_has_work 58256eb7eeSAleksandar Markovic * because there might be other conditions that state that c should 59256eb7eeSAleksandar Markovic * be sleeping. 60256eb7eeSAleksandar Markovic */ 61195801d7SStefan Hajnoczi bql_lock(); 62256eb7eeSAleksandar Markovic cpu_interrupt(CPU(c), CPU_INTERRUPT_WAKE); 63195801d7SStefan Hajnoczi bql_unlock(); 64256eb7eeSAleksandar Markovic } 65256eb7eeSAleksandar Markovic 66256eb7eeSAleksandar Markovic static inline void mips_vpe_sleep(MIPSCPU *cpu) 67256eb7eeSAleksandar Markovic { 68256eb7eeSAleksandar Markovic CPUState *cs = CPU(cpu); 69256eb7eeSAleksandar Markovic 70256eb7eeSAleksandar Markovic /* 71256eb7eeSAleksandar Markovic * The VPE was shut off, really go to bed. 72256eb7eeSAleksandar Markovic * Reset any old _WAKE requests. 73256eb7eeSAleksandar Markovic */ 74256eb7eeSAleksandar Markovic cs->halted = 1; 75256eb7eeSAleksandar Markovic cpu_reset_interrupt(cs, CPU_INTERRUPT_WAKE); 76256eb7eeSAleksandar Markovic } 77256eb7eeSAleksandar Markovic 78256eb7eeSAleksandar Markovic static inline void mips_tc_wake(MIPSCPU *cpu, int tc) 79256eb7eeSAleksandar Markovic { 80256eb7eeSAleksandar Markovic CPUMIPSState *c = &cpu->env; 81256eb7eeSAleksandar Markovic 82256eb7eeSAleksandar Markovic /* FIXME: TC reschedule. */ 83256eb7eeSAleksandar Markovic if (mips_vpe_active(c) && !mips_vpe_is_wfi(cpu)) { 84256eb7eeSAleksandar Markovic mips_vpe_wake(cpu); 85256eb7eeSAleksandar Markovic } 86256eb7eeSAleksandar Markovic } 87256eb7eeSAleksandar Markovic 88256eb7eeSAleksandar Markovic static inline void mips_tc_sleep(MIPSCPU *cpu, int tc) 89256eb7eeSAleksandar Markovic { 90256eb7eeSAleksandar Markovic CPUMIPSState *c = &cpu->env; 91256eb7eeSAleksandar Markovic 92256eb7eeSAleksandar Markovic /* FIXME: TC reschedule. */ 93256eb7eeSAleksandar Markovic if (!mips_vpe_active(c)) { 94256eb7eeSAleksandar Markovic mips_vpe_sleep(cpu); 95256eb7eeSAleksandar Markovic } 96256eb7eeSAleksandar Markovic } 97256eb7eeSAleksandar Markovic 98256eb7eeSAleksandar Markovic /** 99256eb7eeSAleksandar Markovic * mips_cpu_map_tc: 100256eb7eeSAleksandar Markovic * @env: CPU from which mapping is performed. 101256eb7eeSAleksandar Markovic * @tc: Should point to an int with the value of the global TC index. 102256eb7eeSAleksandar Markovic * 103256eb7eeSAleksandar Markovic * This function will transform @tc into a local index within the 104256eb7eeSAleksandar Markovic * returned #CPUMIPSState. 105256eb7eeSAleksandar Markovic */ 106256eb7eeSAleksandar Markovic 107256eb7eeSAleksandar Markovic /* 108256eb7eeSAleksandar Markovic * FIXME: This code assumes that all VPEs have the same number of TCs, 109256eb7eeSAleksandar Markovic * which depends on runtime setup. Can probably be fixed by 110256eb7eeSAleksandar Markovic * walking the list of CPUMIPSStates. 111256eb7eeSAleksandar Markovic */ 112256eb7eeSAleksandar Markovic static CPUMIPSState *mips_cpu_map_tc(CPUMIPSState *env, int *tc) 113256eb7eeSAleksandar Markovic { 114256eb7eeSAleksandar Markovic MIPSCPU *cpu; 115256eb7eeSAleksandar Markovic CPUState *cs; 116256eb7eeSAleksandar Markovic CPUState *other_cs; 117256eb7eeSAleksandar Markovic int vpe_idx; 118256eb7eeSAleksandar Markovic int tc_idx = *tc; 119256eb7eeSAleksandar Markovic 120256eb7eeSAleksandar Markovic if (!(env->CP0_VPEConf0 & (1 << CP0VPEC0_MVP))) { 121256eb7eeSAleksandar Markovic /* Not allowed to address other CPUs. */ 122256eb7eeSAleksandar Markovic *tc = env->current_tc; 123256eb7eeSAleksandar Markovic return env; 124256eb7eeSAleksandar Markovic } 125256eb7eeSAleksandar Markovic 126256eb7eeSAleksandar Markovic cs = env_cpu(env); 127256eb7eeSAleksandar Markovic vpe_idx = tc_idx / cs->nr_threads; 128256eb7eeSAleksandar Markovic *tc = tc_idx % cs->nr_threads; 129256eb7eeSAleksandar Markovic other_cs = qemu_get_cpu(vpe_idx); 130256eb7eeSAleksandar Markovic if (other_cs == NULL) { 131256eb7eeSAleksandar Markovic return env; 132256eb7eeSAleksandar Markovic } 133256eb7eeSAleksandar Markovic cpu = MIPS_CPU(other_cs); 134256eb7eeSAleksandar Markovic return &cpu->env; 135256eb7eeSAleksandar Markovic } 136256eb7eeSAleksandar Markovic 137256eb7eeSAleksandar Markovic /* 138256eb7eeSAleksandar Markovic * The per VPE CP0_Status register shares some fields with the per TC 139256eb7eeSAleksandar Markovic * CP0_TCStatus registers. These fields are wired to the same registers, 140256eb7eeSAleksandar Markovic * so changes to either of them should be reflected on both registers. 141256eb7eeSAleksandar Markovic * 142256eb7eeSAleksandar Markovic * Also, EntryHi shares the bottom 8 bit ASID with TCStauts. 143256eb7eeSAleksandar Markovic * 144256eb7eeSAleksandar Markovic * These helper call synchronizes the regs for a given cpu. 145256eb7eeSAleksandar Markovic */ 146256eb7eeSAleksandar Markovic 147256eb7eeSAleksandar Markovic /* 148256eb7eeSAleksandar Markovic * Called for updates to CP0_Status. Defined in "cpu.h" for gdbstub.c. 149256eb7eeSAleksandar Markovic * static inline void sync_c0_status(CPUMIPSState *env, CPUMIPSState *cpu, 150256eb7eeSAleksandar Markovic * int tc); 151256eb7eeSAleksandar Markovic */ 152256eb7eeSAleksandar Markovic 153256eb7eeSAleksandar Markovic /* Called for updates to CP0_TCStatus. */ 154256eb7eeSAleksandar Markovic static void sync_c0_tcstatus(CPUMIPSState *cpu, int tc, 155256eb7eeSAleksandar Markovic target_ulong v) 156256eb7eeSAleksandar Markovic { 157256eb7eeSAleksandar Markovic uint32_t status; 158256eb7eeSAleksandar Markovic uint32_t tcu, tmx, tasid, tksu; 159256eb7eeSAleksandar Markovic uint32_t mask = ((1U << CP0St_CU3) 160256eb7eeSAleksandar Markovic | (1 << CP0St_CU2) 161256eb7eeSAleksandar Markovic | (1 << CP0St_CU1) 162256eb7eeSAleksandar Markovic | (1 << CP0St_CU0) 163256eb7eeSAleksandar Markovic | (1 << CP0St_MX) 164256eb7eeSAleksandar Markovic | (3 << CP0St_KSU)); 165256eb7eeSAleksandar Markovic 166256eb7eeSAleksandar Markovic tcu = (v >> CP0TCSt_TCU0) & 0xf; 167256eb7eeSAleksandar Markovic tmx = (v >> CP0TCSt_TMX) & 0x1; 168256eb7eeSAleksandar Markovic tasid = v & cpu->CP0_EntryHi_ASID_mask; 169256eb7eeSAleksandar Markovic tksu = (v >> CP0TCSt_TKSU) & 0x3; 170256eb7eeSAleksandar Markovic 171256eb7eeSAleksandar Markovic status = tcu << CP0St_CU0; 172256eb7eeSAleksandar Markovic status |= tmx << CP0St_MX; 173256eb7eeSAleksandar Markovic status |= tksu << CP0St_KSU; 174256eb7eeSAleksandar Markovic 175256eb7eeSAleksandar Markovic cpu->CP0_Status &= ~mask; 176256eb7eeSAleksandar Markovic cpu->CP0_Status |= status; 177256eb7eeSAleksandar Markovic 178256eb7eeSAleksandar Markovic /* Sync the TASID with EntryHi. */ 179256eb7eeSAleksandar Markovic cpu->CP0_EntryHi &= ~cpu->CP0_EntryHi_ASID_mask; 180256eb7eeSAleksandar Markovic cpu->CP0_EntryHi |= tasid; 181256eb7eeSAleksandar Markovic 182256eb7eeSAleksandar Markovic compute_hflags(cpu); 183256eb7eeSAleksandar Markovic } 184256eb7eeSAleksandar Markovic 185256eb7eeSAleksandar Markovic /* Called for updates to CP0_EntryHi. */ 186256eb7eeSAleksandar Markovic static void sync_c0_entryhi(CPUMIPSState *cpu, int tc) 187256eb7eeSAleksandar Markovic { 188256eb7eeSAleksandar Markovic int32_t *tcst; 189256eb7eeSAleksandar Markovic uint32_t asid, v = cpu->CP0_EntryHi; 190256eb7eeSAleksandar Markovic 191256eb7eeSAleksandar Markovic asid = v & cpu->CP0_EntryHi_ASID_mask; 192256eb7eeSAleksandar Markovic 193256eb7eeSAleksandar Markovic if (tc == cpu->current_tc) { 194256eb7eeSAleksandar Markovic tcst = &cpu->active_tc.CP0_TCStatus; 195256eb7eeSAleksandar Markovic } else { 196256eb7eeSAleksandar Markovic tcst = &cpu->tcs[tc].CP0_TCStatus; 197256eb7eeSAleksandar Markovic } 198256eb7eeSAleksandar Markovic 199256eb7eeSAleksandar Markovic *tcst &= ~cpu->CP0_EntryHi_ASID_mask; 200256eb7eeSAleksandar Markovic *tcst |= asid; 201256eb7eeSAleksandar Markovic } 202256eb7eeSAleksandar Markovic 2032dc29222SPhilippe Mathieu-Daudé /* XXX: do not use a global */ 2042dc29222SPhilippe Mathieu-Daudé uint32_t cpu_mips_get_random(CPUMIPSState *env) 2052dc29222SPhilippe Mathieu-Daudé { 2062dc29222SPhilippe Mathieu-Daudé static uint32_t seed = 1; 2072dc29222SPhilippe Mathieu-Daudé static uint32_t prev_idx; 2082dc29222SPhilippe Mathieu-Daudé uint32_t idx; 2092dc29222SPhilippe Mathieu-Daudé uint32_t nb_rand_tlb = env->tlb->nb_tlb - env->CP0_Wired; 2102dc29222SPhilippe Mathieu-Daudé 2112dc29222SPhilippe Mathieu-Daudé if (nb_rand_tlb == 1) { 2122dc29222SPhilippe Mathieu-Daudé return env->tlb->nb_tlb - 1; 2132dc29222SPhilippe Mathieu-Daudé } 2142dc29222SPhilippe Mathieu-Daudé 2152dc29222SPhilippe Mathieu-Daudé /* Don't return same value twice, so get another value */ 2162dc29222SPhilippe Mathieu-Daudé do { 2172dc29222SPhilippe Mathieu-Daudé /* 2182dc29222SPhilippe Mathieu-Daudé * Use a simple algorithm of Linear Congruential Generator 2192dc29222SPhilippe Mathieu-Daudé * from ISO/IEC 9899 standard. 2202dc29222SPhilippe Mathieu-Daudé */ 2212dc29222SPhilippe Mathieu-Daudé seed = 1103515245 * seed + 12345; 2222dc29222SPhilippe Mathieu-Daudé idx = (seed >> 16) % nb_rand_tlb + env->CP0_Wired; 2232dc29222SPhilippe Mathieu-Daudé } while (idx == prev_idx); 2242dc29222SPhilippe Mathieu-Daudé prev_idx = idx; 2252dc29222SPhilippe Mathieu-Daudé return idx; 2262dc29222SPhilippe Mathieu-Daudé } 2272dc29222SPhilippe Mathieu-Daudé 228256eb7eeSAleksandar Markovic /* CP0 helpers */ 229256eb7eeSAleksandar Markovic target_ulong helper_mfc0_mvpcontrol(CPUMIPSState *env) 230256eb7eeSAleksandar Markovic { 231256eb7eeSAleksandar Markovic return env->mvp->CP0_MVPControl; 232256eb7eeSAleksandar Markovic } 233256eb7eeSAleksandar Markovic 234256eb7eeSAleksandar Markovic target_ulong helper_mfc0_mvpconf0(CPUMIPSState *env) 235256eb7eeSAleksandar Markovic { 236256eb7eeSAleksandar Markovic return env->mvp->CP0_MVPConf0; 237256eb7eeSAleksandar Markovic } 238256eb7eeSAleksandar Markovic 239256eb7eeSAleksandar Markovic target_ulong helper_mfc0_mvpconf1(CPUMIPSState *env) 240256eb7eeSAleksandar Markovic { 241256eb7eeSAleksandar Markovic return env->mvp->CP0_MVPConf1; 242256eb7eeSAleksandar Markovic } 243256eb7eeSAleksandar Markovic 244256eb7eeSAleksandar Markovic target_ulong helper_mfc0_random(CPUMIPSState *env) 245256eb7eeSAleksandar Markovic { 246256eb7eeSAleksandar Markovic return (int32_t)cpu_mips_get_random(env); 247256eb7eeSAleksandar Markovic } 248256eb7eeSAleksandar Markovic 249256eb7eeSAleksandar Markovic target_ulong helper_mfc0_tcstatus(CPUMIPSState *env) 250256eb7eeSAleksandar Markovic { 251256eb7eeSAleksandar Markovic return env->active_tc.CP0_TCStatus; 252256eb7eeSAleksandar Markovic } 253256eb7eeSAleksandar Markovic 254256eb7eeSAleksandar Markovic target_ulong helper_mftc0_tcstatus(CPUMIPSState *env) 255256eb7eeSAleksandar Markovic { 256256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 257256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 258256eb7eeSAleksandar Markovic 259256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) { 260256eb7eeSAleksandar Markovic return other->active_tc.CP0_TCStatus; 261256eb7eeSAleksandar Markovic } else { 262256eb7eeSAleksandar Markovic return other->tcs[other_tc].CP0_TCStatus; 263256eb7eeSAleksandar Markovic } 264256eb7eeSAleksandar Markovic } 265256eb7eeSAleksandar Markovic 266256eb7eeSAleksandar Markovic target_ulong helper_mfc0_tcbind(CPUMIPSState *env) 267256eb7eeSAleksandar Markovic { 268256eb7eeSAleksandar Markovic return env->active_tc.CP0_TCBind; 269256eb7eeSAleksandar Markovic } 270256eb7eeSAleksandar Markovic 271256eb7eeSAleksandar Markovic target_ulong helper_mftc0_tcbind(CPUMIPSState *env) 272256eb7eeSAleksandar Markovic { 273256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 274256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 275256eb7eeSAleksandar Markovic 276256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) { 277256eb7eeSAleksandar Markovic return other->active_tc.CP0_TCBind; 278256eb7eeSAleksandar Markovic } else { 279256eb7eeSAleksandar Markovic return other->tcs[other_tc].CP0_TCBind; 280256eb7eeSAleksandar Markovic } 281256eb7eeSAleksandar Markovic } 282256eb7eeSAleksandar Markovic 283256eb7eeSAleksandar Markovic target_ulong helper_mfc0_tcrestart(CPUMIPSState *env) 284256eb7eeSAleksandar Markovic { 285256eb7eeSAleksandar Markovic return env->active_tc.PC; 286256eb7eeSAleksandar Markovic } 287256eb7eeSAleksandar Markovic 288256eb7eeSAleksandar Markovic target_ulong helper_mftc0_tcrestart(CPUMIPSState *env) 289256eb7eeSAleksandar Markovic { 290256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 291256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 292256eb7eeSAleksandar Markovic 293256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) { 294256eb7eeSAleksandar Markovic return other->active_tc.PC; 295256eb7eeSAleksandar Markovic } else { 296256eb7eeSAleksandar Markovic return other->tcs[other_tc].PC; 297256eb7eeSAleksandar Markovic } 298256eb7eeSAleksandar Markovic } 299256eb7eeSAleksandar Markovic 300256eb7eeSAleksandar Markovic target_ulong helper_mfc0_tchalt(CPUMIPSState *env) 301256eb7eeSAleksandar Markovic { 302256eb7eeSAleksandar Markovic return env->active_tc.CP0_TCHalt; 303256eb7eeSAleksandar Markovic } 304256eb7eeSAleksandar Markovic 305256eb7eeSAleksandar Markovic target_ulong helper_mftc0_tchalt(CPUMIPSState *env) 306256eb7eeSAleksandar Markovic { 307256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 308256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 309256eb7eeSAleksandar Markovic 310256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) { 311256eb7eeSAleksandar Markovic return other->active_tc.CP0_TCHalt; 312256eb7eeSAleksandar Markovic } else { 313256eb7eeSAleksandar Markovic return other->tcs[other_tc].CP0_TCHalt; 314256eb7eeSAleksandar Markovic } 315256eb7eeSAleksandar Markovic } 316256eb7eeSAleksandar Markovic 317256eb7eeSAleksandar Markovic target_ulong helper_mfc0_tccontext(CPUMIPSState *env) 318256eb7eeSAleksandar Markovic { 319256eb7eeSAleksandar Markovic return env->active_tc.CP0_TCContext; 320256eb7eeSAleksandar Markovic } 321256eb7eeSAleksandar Markovic 322256eb7eeSAleksandar Markovic target_ulong helper_mftc0_tccontext(CPUMIPSState *env) 323256eb7eeSAleksandar Markovic { 324256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 325256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 326256eb7eeSAleksandar Markovic 327256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) { 328256eb7eeSAleksandar Markovic return other->active_tc.CP0_TCContext; 329256eb7eeSAleksandar Markovic } else { 330256eb7eeSAleksandar Markovic return other->tcs[other_tc].CP0_TCContext; 331256eb7eeSAleksandar Markovic } 332256eb7eeSAleksandar Markovic } 333256eb7eeSAleksandar Markovic 334256eb7eeSAleksandar Markovic target_ulong helper_mfc0_tcschedule(CPUMIPSState *env) 335256eb7eeSAleksandar Markovic { 336256eb7eeSAleksandar Markovic return env->active_tc.CP0_TCSchedule; 337256eb7eeSAleksandar Markovic } 338256eb7eeSAleksandar Markovic 339256eb7eeSAleksandar Markovic target_ulong helper_mftc0_tcschedule(CPUMIPSState *env) 340256eb7eeSAleksandar Markovic { 341256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 342256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 343256eb7eeSAleksandar Markovic 344256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) { 345256eb7eeSAleksandar Markovic return other->active_tc.CP0_TCSchedule; 346256eb7eeSAleksandar Markovic } else { 347256eb7eeSAleksandar Markovic return other->tcs[other_tc].CP0_TCSchedule; 348256eb7eeSAleksandar Markovic } 349256eb7eeSAleksandar Markovic } 350256eb7eeSAleksandar Markovic 351256eb7eeSAleksandar Markovic target_ulong helper_mfc0_tcschefback(CPUMIPSState *env) 352256eb7eeSAleksandar Markovic { 353256eb7eeSAleksandar Markovic return env->active_tc.CP0_TCScheFBack; 354256eb7eeSAleksandar Markovic } 355256eb7eeSAleksandar Markovic 356256eb7eeSAleksandar Markovic target_ulong helper_mftc0_tcschefback(CPUMIPSState *env) 357256eb7eeSAleksandar Markovic { 358256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 359256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 360256eb7eeSAleksandar Markovic 361256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) { 362256eb7eeSAleksandar Markovic return other->active_tc.CP0_TCScheFBack; 363256eb7eeSAleksandar Markovic } else { 364256eb7eeSAleksandar Markovic return other->tcs[other_tc].CP0_TCScheFBack; 365256eb7eeSAleksandar Markovic } 366256eb7eeSAleksandar Markovic } 367256eb7eeSAleksandar Markovic 368256eb7eeSAleksandar Markovic target_ulong helper_mfc0_count(CPUMIPSState *env) 369256eb7eeSAleksandar Markovic { 370256eb7eeSAleksandar Markovic return (int32_t)cpu_mips_get_count(env); 371256eb7eeSAleksandar Markovic } 372256eb7eeSAleksandar Markovic 373256eb7eeSAleksandar Markovic target_ulong helper_mftc0_entryhi(CPUMIPSState *env) 374256eb7eeSAleksandar Markovic { 375256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 376256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 377256eb7eeSAleksandar Markovic 378256eb7eeSAleksandar Markovic return other->CP0_EntryHi; 379256eb7eeSAleksandar Markovic } 380256eb7eeSAleksandar Markovic 381256eb7eeSAleksandar Markovic target_ulong helper_mftc0_cause(CPUMIPSState *env) 382256eb7eeSAleksandar Markovic { 383256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 384256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 385256eb7eeSAleksandar Markovic 3869788e8c9SAleksandar Markovic return other->CP0_Cause; 387256eb7eeSAleksandar Markovic } 388256eb7eeSAleksandar Markovic 389256eb7eeSAleksandar Markovic target_ulong helper_mftc0_status(CPUMIPSState *env) 390256eb7eeSAleksandar Markovic { 391256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 392256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 393256eb7eeSAleksandar Markovic 394256eb7eeSAleksandar Markovic return other->CP0_Status; 395256eb7eeSAleksandar Markovic } 396256eb7eeSAleksandar Markovic 397256eb7eeSAleksandar Markovic target_ulong helper_mfc0_lladdr(CPUMIPSState *env) 398256eb7eeSAleksandar Markovic { 399256eb7eeSAleksandar Markovic return (int32_t)(env->CP0_LLAddr >> env->CP0_LLAddr_shift); 400256eb7eeSAleksandar Markovic } 401256eb7eeSAleksandar Markovic 402256eb7eeSAleksandar Markovic target_ulong helper_mfc0_maar(CPUMIPSState *env) 403256eb7eeSAleksandar Markovic { 404256eb7eeSAleksandar Markovic return (int32_t) env->CP0_MAAR[env->CP0_MAARI]; 405256eb7eeSAleksandar Markovic } 406256eb7eeSAleksandar Markovic 407256eb7eeSAleksandar Markovic target_ulong helper_mfhc0_maar(CPUMIPSState *env) 408256eb7eeSAleksandar Markovic { 409256eb7eeSAleksandar Markovic return env->CP0_MAAR[env->CP0_MAARI] >> 32; 410256eb7eeSAleksandar Markovic } 411256eb7eeSAleksandar Markovic 412256eb7eeSAleksandar Markovic target_ulong helper_mfc0_watchlo(CPUMIPSState *env, uint32_t sel) 413256eb7eeSAleksandar Markovic { 414256eb7eeSAleksandar Markovic return (int32_t)env->CP0_WatchLo[sel]; 415256eb7eeSAleksandar Markovic } 416256eb7eeSAleksandar Markovic 417256eb7eeSAleksandar Markovic target_ulong helper_mfc0_watchhi(CPUMIPSState *env, uint32_t sel) 418256eb7eeSAleksandar Markovic { 419256eb7eeSAleksandar Markovic return (int32_t) env->CP0_WatchHi[sel]; 420256eb7eeSAleksandar Markovic } 421256eb7eeSAleksandar Markovic 422256eb7eeSAleksandar Markovic target_ulong helper_mfhc0_watchhi(CPUMIPSState *env, uint32_t sel) 423256eb7eeSAleksandar Markovic { 424256eb7eeSAleksandar Markovic return env->CP0_WatchHi[sel] >> 32; 425256eb7eeSAleksandar Markovic } 426256eb7eeSAleksandar Markovic 427256eb7eeSAleksandar Markovic target_ulong helper_mfc0_debug(CPUMIPSState *env) 428256eb7eeSAleksandar Markovic { 429256eb7eeSAleksandar Markovic target_ulong t0 = env->CP0_Debug; 430256eb7eeSAleksandar Markovic if (env->hflags & MIPS_HFLAG_DM) { 431256eb7eeSAleksandar Markovic t0 |= 1 << CP0DB_DM; 432256eb7eeSAleksandar Markovic } 433256eb7eeSAleksandar Markovic 434256eb7eeSAleksandar Markovic return t0; 435256eb7eeSAleksandar Markovic } 436256eb7eeSAleksandar Markovic 437256eb7eeSAleksandar Markovic target_ulong helper_mftc0_debug(CPUMIPSState *env) 438256eb7eeSAleksandar Markovic { 439256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 440256eb7eeSAleksandar Markovic int32_t tcstatus; 441256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 442256eb7eeSAleksandar Markovic 443256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) { 444256eb7eeSAleksandar Markovic tcstatus = other->active_tc.CP0_Debug_tcstatus; 445256eb7eeSAleksandar Markovic } else { 446256eb7eeSAleksandar Markovic tcstatus = other->tcs[other_tc].CP0_Debug_tcstatus; 447256eb7eeSAleksandar Markovic } 448256eb7eeSAleksandar Markovic 449256eb7eeSAleksandar Markovic /* XXX: Might be wrong, check with EJTAG spec. */ 450256eb7eeSAleksandar Markovic return (other->CP0_Debug & ~((1 << CP0DB_SSt) | (1 << CP0DB_Halt))) | 451256eb7eeSAleksandar Markovic (tcstatus & ((1 << CP0DB_SSt) | (1 << CP0DB_Halt))); 452256eb7eeSAleksandar Markovic } 453256eb7eeSAleksandar Markovic 454256eb7eeSAleksandar Markovic #if defined(TARGET_MIPS64) 455256eb7eeSAleksandar Markovic target_ulong helper_dmfc0_tcrestart(CPUMIPSState *env) 456256eb7eeSAleksandar Markovic { 457256eb7eeSAleksandar Markovic return env->active_tc.PC; 458256eb7eeSAleksandar Markovic } 459256eb7eeSAleksandar Markovic 460256eb7eeSAleksandar Markovic target_ulong helper_dmfc0_tchalt(CPUMIPSState *env) 461256eb7eeSAleksandar Markovic { 462256eb7eeSAleksandar Markovic return env->active_tc.CP0_TCHalt; 463256eb7eeSAleksandar Markovic } 464256eb7eeSAleksandar Markovic 465256eb7eeSAleksandar Markovic target_ulong helper_dmfc0_tccontext(CPUMIPSState *env) 466256eb7eeSAleksandar Markovic { 467256eb7eeSAleksandar Markovic return env->active_tc.CP0_TCContext; 468256eb7eeSAleksandar Markovic } 469256eb7eeSAleksandar Markovic 470256eb7eeSAleksandar Markovic target_ulong helper_dmfc0_tcschedule(CPUMIPSState *env) 471256eb7eeSAleksandar Markovic { 472256eb7eeSAleksandar Markovic return env->active_tc.CP0_TCSchedule; 473256eb7eeSAleksandar Markovic } 474256eb7eeSAleksandar Markovic 475256eb7eeSAleksandar Markovic target_ulong helper_dmfc0_tcschefback(CPUMIPSState *env) 476256eb7eeSAleksandar Markovic { 477256eb7eeSAleksandar Markovic return env->active_tc.CP0_TCScheFBack; 478256eb7eeSAleksandar Markovic } 479256eb7eeSAleksandar Markovic 480256eb7eeSAleksandar Markovic target_ulong helper_dmfc0_lladdr(CPUMIPSState *env) 481256eb7eeSAleksandar Markovic { 482256eb7eeSAleksandar Markovic return env->CP0_LLAddr >> env->CP0_LLAddr_shift; 483256eb7eeSAleksandar Markovic } 484256eb7eeSAleksandar Markovic 485256eb7eeSAleksandar Markovic target_ulong helper_dmfc0_maar(CPUMIPSState *env) 486256eb7eeSAleksandar Markovic { 487256eb7eeSAleksandar Markovic return env->CP0_MAAR[env->CP0_MAARI]; 488256eb7eeSAleksandar Markovic } 489256eb7eeSAleksandar Markovic 490256eb7eeSAleksandar Markovic target_ulong helper_dmfc0_watchlo(CPUMIPSState *env, uint32_t sel) 491256eb7eeSAleksandar Markovic { 492256eb7eeSAleksandar Markovic return env->CP0_WatchLo[sel]; 493256eb7eeSAleksandar Markovic } 494256eb7eeSAleksandar Markovic 495256eb7eeSAleksandar Markovic target_ulong helper_dmfc0_watchhi(CPUMIPSState *env, uint32_t sel) 496256eb7eeSAleksandar Markovic { 497256eb7eeSAleksandar Markovic return env->CP0_WatchHi[sel]; 498256eb7eeSAleksandar Markovic } 499256eb7eeSAleksandar Markovic 500256eb7eeSAleksandar Markovic #endif /* TARGET_MIPS64 */ 501256eb7eeSAleksandar Markovic 502256eb7eeSAleksandar Markovic void helper_mtc0_index(CPUMIPSState *env, target_ulong arg1) 503256eb7eeSAleksandar Markovic { 504256eb7eeSAleksandar Markovic uint32_t index_p = env->CP0_Index & 0x80000000; 505256eb7eeSAleksandar Markovic uint32_t tlb_index = arg1 & 0x7fffffff; 506256eb7eeSAleksandar Markovic if (tlb_index < env->tlb->nb_tlb) { 5072e211e0aSPhilippe Mathieu-Daudé if (env->insn_flags & ISA_MIPS_R6) { 508256eb7eeSAleksandar Markovic index_p |= arg1 & 0x80000000; 509256eb7eeSAleksandar Markovic } 510256eb7eeSAleksandar Markovic env->CP0_Index = index_p | tlb_index; 511256eb7eeSAleksandar Markovic } 512256eb7eeSAleksandar Markovic } 513256eb7eeSAleksandar Markovic 514256eb7eeSAleksandar Markovic void helper_mtc0_mvpcontrol(CPUMIPSState *env, target_ulong arg1) 515256eb7eeSAleksandar Markovic { 516256eb7eeSAleksandar Markovic uint32_t mask = 0; 517256eb7eeSAleksandar Markovic uint32_t newval; 518256eb7eeSAleksandar Markovic 519256eb7eeSAleksandar Markovic if (env->CP0_VPEConf0 & (1 << CP0VPEC0_MVP)) { 520256eb7eeSAleksandar Markovic mask |= (1 << CP0MVPCo_CPA) | (1 << CP0MVPCo_VPC) | 521256eb7eeSAleksandar Markovic (1 << CP0MVPCo_EVP); 522256eb7eeSAleksandar Markovic } 523256eb7eeSAleksandar Markovic if (env->mvp->CP0_MVPControl & (1 << CP0MVPCo_VPC)) { 524256eb7eeSAleksandar Markovic mask |= (1 << CP0MVPCo_STLB); 525256eb7eeSAleksandar Markovic } 526256eb7eeSAleksandar Markovic newval = (env->mvp->CP0_MVPControl & ~mask) | (arg1 & mask); 527256eb7eeSAleksandar Markovic 528256eb7eeSAleksandar Markovic /* TODO: Enable/disable shared TLB, enable/disable VPEs. */ 529256eb7eeSAleksandar Markovic 530256eb7eeSAleksandar Markovic env->mvp->CP0_MVPControl = newval; 531256eb7eeSAleksandar Markovic } 532256eb7eeSAleksandar Markovic 533256eb7eeSAleksandar Markovic void helper_mtc0_vpecontrol(CPUMIPSState *env, target_ulong arg1) 534256eb7eeSAleksandar Markovic { 535256eb7eeSAleksandar Markovic uint32_t mask; 536256eb7eeSAleksandar Markovic uint32_t newval; 537256eb7eeSAleksandar Markovic 538256eb7eeSAleksandar Markovic mask = (1 << CP0VPECo_YSI) | (1 << CP0VPECo_GSI) | 539256eb7eeSAleksandar Markovic (1 << CP0VPECo_TE) | (0xff << CP0VPECo_TargTC); 540256eb7eeSAleksandar Markovic newval = (env->CP0_VPEControl & ~mask) | (arg1 & mask); 541256eb7eeSAleksandar Markovic 542256eb7eeSAleksandar Markovic /* 543256eb7eeSAleksandar Markovic * Yield scheduler intercept not implemented. 544256eb7eeSAleksandar Markovic * Gating storage scheduler intercept not implemented. 545256eb7eeSAleksandar Markovic */ 546256eb7eeSAleksandar Markovic 547256eb7eeSAleksandar Markovic /* TODO: Enable/disable TCs. */ 548256eb7eeSAleksandar Markovic 549256eb7eeSAleksandar Markovic env->CP0_VPEControl = newval; 550256eb7eeSAleksandar Markovic } 551256eb7eeSAleksandar Markovic 552256eb7eeSAleksandar Markovic void helper_mttc0_vpecontrol(CPUMIPSState *env, target_ulong arg1) 553256eb7eeSAleksandar Markovic { 554256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 555256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 556256eb7eeSAleksandar Markovic uint32_t mask; 557256eb7eeSAleksandar Markovic uint32_t newval; 558256eb7eeSAleksandar Markovic 559256eb7eeSAleksandar Markovic mask = (1 << CP0VPECo_YSI) | (1 << CP0VPECo_GSI) | 560256eb7eeSAleksandar Markovic (1 << CP0VPECo_TE) | (0xff << CP0VPECo_TargTC); 561256eb7eeSAleksandar Markovic newval = (other->CP0_VPEControl & ~mask) | (arg1 & mask); 562256eb7eeSAleksandar Markovic 563256eb7eeSAleksandar Markovic /* TODO: Enable/disable TCs. */ 564256eb7eeSAleksandar Markovic 565256eb7eeSAleksandar Markovic other->CP0_VPEControl = newval; 566256eb7eeSAleksandar Markovic } 567256eb7eeSAleksandar Markovic 568256eb7eeSAleksandar Markovic target_ulong helper_mftc0_vpecontrol(CPUMIPSState *env) 569256eb7eeSAleksandar Markovic { 570256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 571256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 572256eb7eeSAleksandar Markovic /* FIXME: Mask away return zero on read bits. */ 573256eb7eeSAleksandar Markovic return other->CP0_VPEControl; 574256eb7eeSAleksandar Markovic } 575256eb7eeSAleksandar Markovic 576256eb7eeSAleksandar Markovic target_ulong helper_mftc0_vpeconf0(CPUMIPSState *env) 577256eb7eeSAleksandar Markovic { 578256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 579256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 580256eb7eeSAleksandar Markovic 581256eb7eeSAleksandar Markovic return other->CP0_VPEConf0; 582256eb7eeSAleksandar Markovic } 583256eb7eeSAleksandar Markovic 584256eb7eeSAleksandar Markovic void helper_mtc0_vpeconf0(CPUMIPSState *env, target_ulong arg1) 585256eb7eeSAleksandar Markovic { 586256eb7eeSAleksandar Markovic uint32_t mask = 0; 587256eb7eeSAleksandar Markovic uint32_t newval; 588256eb7eeSAleksandar Markovic 589256eb7eeSAleksandar Markovic if (env->CP0_VPEConf0 & (1 << CP0VPEC0_MVP)) { 590256eb7eeSAleksandar Markovic if (env->CP0_VPEConf0 & (1 << CP0VPEC0_VPA)) { 591256eb7eeSAleksandar Markovic mask |= (0xff << CP0VPEC0_XTC); 592256eb7eeSAleksandar Markovic } 593256eb7eeSAleksandar Markovic mask |= (1 << CP0VPEC0_MVP) | (1 << CP0VPEC0_VPA); 594256eb7eeSAleksandar Markovic } 595256eb7eeSAleksandar Markovic newval = (env->CP0_VPEConf0 & ~mask) | (arg1 & mask); 596256eb7eeSAleksandar Markovic 597256eb7eeSAleksandar Markovic /* TODO: TC exclusive handling due to ERL/EXL. */ 598256eb7eeSAleksandar Markovic 599256eb7eeSAleksandar Markovic env->CP0_VPEConf0 = newval; 600256eb7eeSAleksandar Markovic } 601256eb7eeSAleksandar Markovic 602256eb7eeSAleksandar Markovic void helper_mttc0_vpeconf0(CPUMIPSState *env, target_ulong arg1) 603256eb7eeSAleksandar Markovic { 604256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 605256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 606256eb7eeSAleksandar Markovic uint32_t mask = 0; 607256eb7eeSAleksandar Markovic uint32_t newval; 608256eb7eeSAleksandar Markovic 609256eb7eeSAleksandar Markovic mask |= (1 << CP0VPEC0_MVP) | (1 << CP0VPEC0_VPA); 610256eb7eeSAleksandar Markovic newval = (other->CP0_VPEConf0 & ~mask) | (arg1 & mask); 611256eb7eeSAleksandar Markovic 612256eb7eeSAleksandar Markovic /* TODO: TC exclusive handling due to ERL/EXL. */ 613256eb7eeSAleksandar Markovic other->CP0_VPEConf0 = newval; 614256eb7eeSAleksandar Markovic } 615256eb7eeSAleksandar Markovic 616256eb7eeSAleksandar Markovic void helper_mtc0_vpeconf1(CPUMIPSState *env, target_ulong arg1) 617256eb7eeSAleksandar Markovic { 618256eb7eeSAleksandar Markovic uint32_t mask = 0; 619256eb7eeSAleksandar Markovic uint32_t newval; 620256eb7eeSAleksandar Markovic 621256eb7eeSAleksandar Markovic if (env->mvp->CP0_MVPControl & (1 << CP0MVPCo_VPC)) 622256eb7eeSAleksandar Markovic mask |= (0xff << CP0VPEC1_NCX) | (0xff << CP0VPEC1_NCP2) | 623256eb7eeSAleksandar Markovic (0xff << CP0VPEC1_NCP1); 624256eb7eeSAleksandar Markovic newval = (env->CP0_VPEConf1 & ~mask) | (arg1 & mask); 625256eb7eeSAleksandar Markovic 626256eb7eeSAleksandar Markovic /* UDI not implemented. */ 627256eb7eeSAleksandar Markovic /* CP2 not implemented. */ 628256eb7eeSAleksandar Markovic 629256eb7eeSAleksandar Markovic /* TODO: Handle FPU (CP1) binding. */ 630256eb7eeSAleksandar Markovic 631256eb7eeSAleksandar Markovic env->CP0_VPEConf1 = newval; 632256eb7eeSAleksandar Markovic } 633256eb7eeSAleksandar Markovic 634256eb7eeSAleksandar Markovic void helper_mtc0_yqmask(CPUMIPSState *env, target_ulong arg1) 635256eb7eeSAleksandar Markovic { 636256eb7eeSAleksandar Markovic /* Yield qualifier inputs not implemented. */ 637256eb7eeSAleksandar Markovic env->CP0_YQMask = 0x00000000; 638256eb7eeSAleksandar Markovic } 639256eb7eeSAleksandar Markovic 640256eb7eeSAleksandar Markovic void helper_mtc0_vpeopt(CPUMIPSState *env, target_ulong arg1) 641256eb7eeSAleksandar Markovic { 642256eb7eeSAleksandar Markovic env->CP0_VPEOpt = arg1 & 0x0000ffff; 643256eb7eeSAleksandar Markovic } 644256eb7eeSAleksandar Markovic 645256eb7eeSAleksandar Markovic #define MTC0_ENTRYLO_MASK(env) ((env->PAMask >> 6) & 0x3FFFFFFF) 646256eb7eeSAleksandar Markovic 647256eb7eeSAleksandar Markovic void helper_mtc0_entrylo0(CPUMIPSState *env, target_ulong arg1) 648256eb7eeSAleksandar Markovic { 649256eb7eeSAleksandar Markovic /* 1k pages not implemented */ 650256eb7eeSAleksandar Markovic target_ulong rxi = arg1 & (env->CP0_PageGrain & (3u << CP0PG_XIE)); 651256eb7eeSAleksandar Markovic env->CP0_EntryLo0 = (arg1 & MTC0_ENTRYLO_MASK(env)) 652256eb7eeSAleksandar Markovic | (rxi << (CP0EnLo_XI - 30)); 653256eb7eeSAleksandar Markovic } 654256eb7eeSAleksandar Markovic 655256eb7eeSAleksandar Markovic #if defined(TARGET_MIPS64) 656256eb7eeSAleksandar Markovic #define DMTC0_ENTRYLO_MASK(env) (env->PAMask >> 6) 657256eb7eeSAleksandar Markovic 658256eb7eeSAleksandar Markovic void helper_dmtc0_entrylo0(CPUMIPSState *env, uint64_t arg1) 659256eb7eeSAleksandar Markovic { 660256eb7eeSAleksandar Markovic uint64_t rxi = arg1 & ((env->CP0_PageGrain & (3ull << CP0PG_XIE)) << 32); 661256eb7eeSAleksandar Markovic env->CP0_EntryLo0 = (arg1 & DMTC0_ENTRYLO_MASK(env)) | rxi; 662256eb7eeSAleksandar Markovic } 663256eb7eeSAleksandar Markovic #endif 664256eb7eeSAleksandar Markovic 665256eb7eeSAleksandar Markovic void helper_mtc0_tcstatus(CPUMIPSState *env, target_ulong arg1) 666256eb7eeSAleksandar Markovic { 667256eb7eeSAleksandar Markovic uint32_t mask = env->CP0_TCStatus_rw_bitmask; 668256eb7eeSAleksandar Markovic uint32_t newval; 669256eb7eeSAleksandar Markovic 670256eb7eeSAleksandar Markovic newval = (env->active_tc.CP0_TCStatus & ~mask) | (arg1 & mask); 671256eb7eeSAleksandar Markovic 672256eb7eeSAleksandar Markovic env->active_tc.CP0_TCStatus = newval; 673256eb7eeSAleksandar Markovic sync_c0_tcstatus(env, env->current_tc, newval); 674256eb7eeSAleksandar Markovic } 675256eb7eeSAleksandar Markovic 676256eb7eeSAleksandar Markovic void helper_mttc0_tcstatus(CPUMIPSState *env, target_ulong arg1) 677256eb7eeSAleksandar Markovic { 678256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 679256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 680256eb7eeSAleksandar Markovic 681256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) { 682256eb7eeSAleksandar Markovic other->active_tc.CP0_TCStatus = arg1; 683256eb7eeSAleksandar Markovic } else { 684256eb7eeSAleksandar Markovic other->tcs[other_tc].CP0_TCStatus = arg1; 685256eb7eeSAleksandar Markovic } 686256eb7eeSAleksandar Markovic sync_c0_tcstatus(other, other_tc, arg1); 687256eb7eeSAleksandar Markovic } 688256eb7eeSAleksandar Markovic 689256eb7eeSAleksandar Markovic void helper_mtc0_tcbind(CPUMIPSState *env, target_ulong arg1) 690256eb7eeSAleksandar Markovic { 691256eb7eeSAleksandar Markovic uint32_t mask = (1 << CP0TCBd_TBE); 692256eb7eeSAleksandar Markovic uint32_t newval; 693256eb7eeSAleksandar Markovic 694256eb7eeSAleksandar Markovic if (env->mvp->CP0_MVPControl & (1 << CP0MVPCo_VPC)) { 695256eb7eeSAleksandar Markovic mask |= (1 << CP0TCBd_CurVPE); 696256eb7eeSAleksandar Markovic } 697256eb7eeSAleksandar Markovic newval = (env->active_tc.CP0_TCBind & ~mask) | (arg1 & mask); 698256eb7eeSAleksandar Markovic env->active_tc.CP0_TCBind = newval; 699256eb7eeSAleksandar Markovic } 700256eb7eeSAleksandar Markovic 701256eb7eeSAleksandar Markovic void helper_mttc0_tcbind(CPUMIPSState *env, target_ulong arg1) 702256eb7eeSAleksandar Markovic { 703256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 704256eb7eeSAleksandar Markovic uint32_t mask = (1 << CP0TCBd_TBE); 705256eb7eeSAleksandar Markovic uint32_t newval; 706256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 707256eb7eeSAleksandar Markovic 708256eb7eeSAleksandar Markovic if (other->mvp->CP0_MVPControl & (1 << CP0MVPCo_VPC)) { 709256eb7eeSAleksandar Markovic mask |= (1 << CP0TCBd_CurVPE); 710256eb7eeSAleksandar Markovic } 711256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) { 712256eb7eeSAleksandar Markovic newval = (other->active_tc.CP0_TCBind & ~mask) | (arg1 & mask); 713256eb7eeSAleksandar Markovic other->active_tc.CP0_TCBind = newval; 714256eb7eeSAleksandar Markovic } else { 715256eb7eeSAleksandar Markovic newval = (other->tcs[other_tc].CP0_TCBind & ~mask) | (arg1 & mask); 716256eb7eeSAleksandar Markovic other->tcs[other_tc].CP0_TCBind = newval; 717256eb7eeSAleksandar Markovic } 718256eb7eeSAleksandar Markovic } 719256eb7eeSAleksandar Markovic 720256eb7eeSAleksandar Markovic void helper_mtc0_tcrestart(CPUMIPSState *env, target_ulong arg1) 721256eb7eeSAleksandar Markovic { 722256eb7eeSAleksandar Markovic env->active_tc.PC = arg1; 723256eb7eeSAleksandar Markovic env->active_tc.CP0_TCStatus &= ~(1 << CP0TCSt_TDS); 724256eb7eeSAleksandar Markovic env->CP0_LLAddr = 0; 725256eb7eeSAleksandar Markovic env->lladdr = 0; 726256eb7eeSAleksandar Markovic /* MIPS16 not implemented. */ 727256eb7eeSAleksandar Markovic } 728256eb7eeSAleksandar Markovic 729256eb7eeSAleksandar Markovic void helper_mttc0_tcrestart(CPUMIPSState *env, target_ulong arg1) 730256eb7eeSAleksandar Markovic { 731256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 732256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 733256eb7eeSAleksandar Markovic 734256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) { 735256eb7eeSAleksandar Markovic other->active_tc.PC = arg1; 736256eb7eeSAleksandar Markovic other->active_tc.CP0_TCStatus &= ~(1 << CP0TCSt_TDS); 737256eb7eeSAleksandar Markovic other->CP0_LLAddr = 0; 738256eb7eeSAleksandar Markovic other->lladdr = 0; 739256eb7eeSAleksandar Markovic /* MIPS16 not implemented. */ 740256eb7eeSAleksandar Markovic } else { 741256eb7eeSAleksandar Markovic other->tcs[other_tc].PC = arg1; 742256eb7eeSAleksandar Markovic other->tcs[other_tc].CP0_TCStatus &= ~(1 << CP0TCSt_TDS); 743256eb7eeSAleksandar Markovic other->CP0_LLAddr = 0; 744256eb7eeSAleksandar Markovic other->lladdr = 0; 745256eb7eeSAleksandar Markovic /* MIPS16 not implemented. */ 746256eb7eeSAleksandar Markovic } 747256eb7eeSAleksandar Markovic } 748256eb7eeSAleksandar Markovic 749256eb7eeSAleksandar Markovic void helper_mtc0_tchalt(CPUMIPSState *env, target_ulong arg1) 750256eb7eeSAleksandar Markovic { 751256eb7eeSAleksandar Markovic MIPSCPU *cpu = env_archcpu(env); 752256eb7eeSAleksandar Markovic 753256eb7eeSAleksandar Markovic env->active_tc.CP0_TCHalt = arg1 & 0x1; 754256eb7eeSAleksandar Markovic 755256eb7eeSAleksandar Markovic /* TODO: Halt TC / Restart (if allocated+active) TC. */ 756256eb7eeSAleksandar Markovic if (env->active_tc.CP0_TCHalt & 1) { 757256eb7eeSAleksandar Markovic mips_tc_sleep(cpu, env->current_tc); 758256eb7eeSAleksandar Markovic } else { 759256eb7eeSAleksandar Markovic mips_tc_wake(cpu, env->current_tc); 760256eb7eeSAleksandar Markovic } 761256eb7eeSAleksandar Markovic } 762256eb7eeSAleksandar Markovic 763256eb7eeSAleksandar Markovic void helper_mttc0_tchalt(CPUMIPSState *env, target_ulong arg1) 764256eb7eeSAleksandar Markovic { 765256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 766256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 767256eb7eeSAleksandar Markovic MIPSCPU *other_cpu = env_archcpu(other); 768256eb7eeSAleksandar Markovic 769256eb7eeSAleksandar Markovic /* TODO: Halt TC / Restart (if allocated+active) TC. */ 770256eb7eeSAleksandar Markovic 771256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) { 772256eb7eeSAleksandar Markovic other->active_tc.CP0_TCHalt = arg1; 773256eb7eeSAleksandar Markovic } else { 774256eb7eeSAleksandar Markovic other->tcs[other_tc].CP0_TCHalt = arg1; 775256eb7eeSAleksandar Markovic } 776256eb7eeSAleksandar Markovic 777256eb7eeSAleksandar Markovic if (arg1 & 1) { 778256eb7eeSAleksandar Markovic mips_tc_sleep(other_cpu, other_tc); 779256eb7eeSAleksandar Markovic } else { 780256eb7eeSAleksandar Markovic mips_tc_wake(other_cpu, other_tc); 781256eb7eeSAleksandar Markovic } 782256eb7eeSAleksandar Markovic } 783256eb7eeSAleksandar Markovic 784256eb7eeSAleksandar Markovic void helper_mtc0_tccontext(CPUMIPSState *env, target_ulong arg1) 785256eb7eeSAleksandar Markovic { 786256eb7eeSAleksandar Markovic env->active_tc.CP0_TCContext = arg1; 787256eb7eeSAleksandar Markovic } 788256eb7eeSAleksandar Markovic 789256eb7eeSAleksandar Markovic void helper_mttc0_tccontext(CPUMIPSState *env, target_ulong arg1) 790256eb7eeSAleksandar Markovic { 791256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 792256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 793256eb7eeSAleksandar Markovic 794256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) { 795256eb7eeSAleksandar Markovic other->active_tc.CP0_TCContext = arg1; 796256eb7eeSAleksandar Markovic } else { 797256eb7eeSAleksandar Markovic other->tcs[other_tc].CP0_TCContext = arg1; 798256eb7eeSAleksandar Markovic } 799256eb7eeSAleksandar Markovic } 800256eb7eeSAleksandar Markovic 801256eb7eeSAleksandar Markovic void helper_mtc0_tcschedule(CPUMIPSState *env, target_ulong arg1) 802256eb7eeSAleksandar Markovic { 803256eb7eeSAleksandar Markovic env->active_tc.CP0_TCSchedule = arg1; 804256eb7eeSAleksandar Markovic } 805256eb7eeSAleksandar Markovic 806256eb7eeSAleksandar Markovic void helper_mttc0_tcschedule(CPUMIPSState *env, target_ulong arg1) 807256eb7eeSAleksandar Markovic { 808256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 809256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 810256eb7eeSAleksandar Markovic 811256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) { 812256eb7eeSAleksandar Markovic other->active_tc.CP0_TCSchedule = arg1; 813256eb7eeSAleksandar Markovic } else { 814256eb7eeSAleksandar Markovic other->tcs[other_tc].CP0_TCSchedule = arg1; 815256eb7eeSAleksandar Markovic } 816256eb7eeSAleksandar Markovic } 817256eb7eeSAleksandar Markovic 818256eb7eeSAleksandar Markovic void helper_mtc0_tcschefback(CPUMIPSState *env, target_ulong arg1) 819256eb7eeSAleksandar Markovic { 820256eb7eeSAleksandar Markovic env->active_tc.CP0_TCScheFBack = arg1; 821256eb7eeSAleksandar Markovic } 822256eb7eeSAleksandar Markovic 823256eb7eeSAleksandar Markovic void helper_mttc0_tcschefback(CPUMIPSState *env, target_ulong arg1) 824256eb7eeSAleksandar Markovic { 825256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 826256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 827256eb7eeSAleksandar Markovic 828256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) { 829256eb7eeSAleksandar Markovic other->active_tc.CP0_TCScheFBack = arg1; 830256eb7eeSAleksandar Markovic } else { 831256eb7eeSAleksandar Markovic other->tcs[other_tc].CP0_TCScheFBack = arg1; 832256eb7eeSAleksandar Markovic } 833256eb7eeSAleksandar Markovic } 834256eb7eeSAleksandar Markovic 835256eb7eeSAleksandar Markovic void helper_mtc0_entrylo1(CPUMIPSState *env, target_ulong arg1) 836256eb7eeSAleksandar Markovic { 837256eb7eeSAleksandar Markovic /* 1k pages not implemented */ 838256eb7eeSAleksandar Markovic target_ulong rxi = arg1 & (env->CP0_PageGrain & (3u << CP0PG_XIE)); 839256eb7eeSAleksandar Markovic env->CP0_EntryLo1 = (arg1 & MTC0_ENTRYLO_MASK(env)) 840256eb7eeSAleksandar Markovic | (rxi << (CP0EnLo_XI - 30)); 841256eb7eeSAleksandar Markovic } 842256eb7eeSAleksandar Markovic 843256eb7eeSAleksandar Markovic #if defined(TARGET_MIPS64) 844256eb7eeSAleksandar Markovic void helper_dmtc0_entrylo1(CPUMIPSState *env, uint64_t arg1) 845256eb7eeSAleksandar Markovic { 846256eb7eeSAleksandar Markovic uint64_t rxi = arg1 & ((env->CP0_PageGrain & (3ull << CP0PG_XIE)) << 32); 847256eb7eeSAleksandar Markovic env->CP0_EntryLo1 = (arg1 & DMTC0_ENTRYLO_MASK(env)) | rxi; 848256eb7eeSAleksandar Markovic } 849256eb7eeSAleksandar Markovic #endif 850256eb7eeSAleksandar Markovic 851256eb7eeSAleksandar Markovic void helper_mtc0_context(CPUMIPSState *env, target_ulong arg1) 852256eb7eeSAleksandar Markovic { 853256eb7eeSAleksandar Markovic env->CP0_Context = (env->CP0_Context & 0x007FFFFF) | (arg1 & ~0x007FFFFF); 854256eb7eeSAleksandar Markovic } 855256eb7eeSAleksandar Markovic 856256eb7eeSAleksandar Markovic void helper_mtc0_memorymapid(CPUMIPSState *env, target_ulong arg1) 857256eb7eeSAleksandar Markovic { 858256eb7eeSAleksandar Markovic int32_t old; 859256eb7eeSAleksandar Markovic old = env->CP0_MemoryMapID; 860256eb7eeSAleksandar Markovic env->CP0_MemoryMapID = (int32_t) arg1; 861256eb7eeSAleksandar Markovic /* If the MemoryMapID changes, flush qemu's TLB. */ 862256eb7eeSAleksandar Markovic if (old != env->CP0_MemoryMapID) { 863256eb7eeSAleksandar Markovic cpu_mips_tlb_flush(env); 864256eb7eeSAleksandar Markovic } 865256eb7eeSAleksandar Markovic } 866256eb7eeSAleksandar Markovic 867256eb7eeSAleksandar Markovic void update_pagemask(CPUMIPSState *env, target_ulong arg1, int32_t *pagemask) 868256eb7eeSAleksandar Markovic { 869d40b55bcSJiaxun Yang /* Don't care MASKX as we don't support 1KB page */ 870*d89b9899SRichard Henderson uint32_t mask = extract32((uint32_t)arg1, CP0PM_MASK, 16); 871*d89b9899SRichard Henderson int maskbits = cto32(mask); 872d40b55bcSJiaxun Yang 873*d89b9899SRichard Henderson /* Ensure no more set bit after first zero, and maskbits even. */ 874*d89b9899SRichard Henderson if ((mask >> maskbits) == 0 && maskbits % 2 == 0) { 875d40b55bcSJiaxun Yang env->CP0_PageMask = mask << CP0PM_MASK; 876*d89b9899SRichard Henderson } else { 877d40b55bcSJiaxun Yang /* When invalid, set to default target page size. */ 878fca2817fSRichard Henderson env->CP0_PageMask = 0; 879256eb7eeSAleksandar Markovic } 880*d89b9899SRichard Henderson } 881256eb7eeSAleksandar Markovic 882256eb7eeSAleksandar Markovic void helper_mtc0_pagemask(CPUMIPSState *env, target_ulong arg1) 883256eb7eeSAleksandar Markovic { 884256eb7eeSAleksandar Markovic update_pagemask(env, arg1, &env->CP0_PageMask); 885256eb7eeSAleksandar Markovic } 886256eb7eeSAleksandar Markovic 887256eb7eeSAleksandar Markovic void helper_mtc0_pagegrain(CPUMIPSState *env, target_ulong arg1) 888256eb7eeSAleksandar Markovic { 889256eb7eeSAleksandar Markovic /* SmartMIPS not implemented */ 890256eb7eeSAleksandar Markovic /* 1k pages not implemented */ 891256eb7eeSAleksandar Markovic env->CP0_PageGrain = (arg1 & env->CP0_PageGrain_rw_bitmask) | 892256eb7eeSAleksandar Markovic (env->CP0_PageGrain & ~env->CP0_PageGrain_rw_bitmask); 893256eb7eeSAleksandar Markovic compute_hflags(env); 894256eb7eeSAleksandar Markovic restore_pamask(env); 895256eb7eeSAleksandar Markovic } 896256eb7eeSAleksandar Markovic 897256eb7eeSAleksandar Markovic void helper_mtc0_segctl0(CPUMIPSState *env, target_ulong arg1) 898256eb7eeSAleksandar Markovic { 899256eb7eeSAleksandar Markovic CPUState *cs = env_cpu(env); 900256eb7eeSAleksandar Markovic 901256eb7eeSAleksandar Markovic env->CP0_SegCtl0 = arg1 & CP0SC0_MASK; 902256eb7eeSAleksandar Markovic tlb_flush(cs); 903256eb7eeSAleksandar Markovic } 904256eb7eeSAleksandar Markovic 905256eb7eeSAleksandar Markovic void helper_mtc0_segctl1(CPUMIPSState *env, target_ulong arg1) 906256eb7eeSAleksandar Markovic { 907256eb7eeSAleksandar Markovic CPUState *cs = env_cpu(env); 908256eb7eeSAleksandar Markovic 909256eb7eeSAleksandar Markovic env->CP0_SegCtl1 = arg1 & CP0SC1_MASK; 910256eb7eeSAleksandar Markovic tlb_flush(cs); 911256eb7eeSAleksandar Markovic } 912256eb7eeSAleksandar Markovic 913256eb7eeSAleksandar Markovic void helper_mtc0_segctl2(CPUMIPSState *env, target_ulong arg1) 914256eb7eeSAleksandar Markovic { 915256eb7eeSAleksandar Markovic CPUState *cs = env_cpu(env); 916256eb7eeSAleksandar Markovic 917256eb7eeSAleksandar Markovic env->CP0_SegCtl2 = arg1 & CP0SC2_MASK; 918256eb7eeSAleksandar Markovic tlb_flush(cs); 919256eb7eeSAleksandar Markovic } 920256eb7eeSAleksandar Markovic 921256eb7eeSAleksandar Markovic void helper_mtc0_pwfield(CPUMIPSState *env, target_ulong arg1) 922256eb7eeSAleksandar Markovic { 923256eb7eeSAleksandar Markovic #if defined(TARGET_MIPS64) 924256eb7eeSAleksandar Markovic uint64_t mask = 0x3F3FFFFFFFULL; 925256eb7eeSAleksandar Markovic uint32_t old_ptei = (env->CP0_PWField >> CP0PF_PTEI) & 0x3FULL; 926256eb7eeSAleksandar Markovic uint32_t new_ptei = (arg1 >> CP0PF_PTEI) & 0x3FULL; 927256eb7eeSAleksandar Markovic 9282e211e0aSPhilippe Mathieu-Daudé if ((env->insn_flags & ISA_MIPS_R6)) { 929256eb7eeSAleksandar Markovic if (((arg1 >> CP0PF_BDI) & 0x3FULL) < 12) { 930256eb7eeSAleksandar Markovic mask &= ~(0x3FULL << CP0PF_BDI); 931256eb7eeSAleksandar Markovic } 932256eb7eeSAleksandar Markovic if (((arg1 >> CP0PF_GDI) & 0x3FULL) < 12) { 933256eb7eeSAleksandar Markovic mask &= ~(0x3FULL << CP0PF_GDI); 934256eb7eeSAleksandar Markovic } 935256eb7eeSAleksandar Markovic if (((arg1 >> CP0PF_UDI) & 0x3FULL) < 12) { 936256eb7eeSAleksandar Markovic mask &= ~(0x3FULL << CP0PF_UDI); 937256eb7eeSAleksandar Markovic } 938256eb7eeSAleksandar Markovic if (((arg1 >> CP0PF_MDI) & 0x3FULL) < 12) { 939256eb7eeSAleksandar Markovic mask &= ~(0x3FULL << CP0PF_MDI); 940256eb7eeSAleksandar Markovic } 941256eb7eeSAleksandar Markovic if (((arg1 >> CP0PF_PTI) & 0x3FULL) < 12) { 942256eb7eeSAleksandar Markovic mask &= ~(0x3FULL << CP0PF_PTI); 943256eb7eeSAleksandar Markovic } 944256eb7eeSAleksandar Markovic } 945256eb7eeSAleksandar Markovic env->CP0_PWField = arg1 & mask; 946256eb7eeSAleksandar Markovic 947256eb7eeSAleksandar Markovic if ((new_ptei >= 32) || 9482e211e0aSPhilippe Mathieu-Daudé ((env->insn_flags & ISA_MIPS_R6) && 949256eb7eeSAleksandar Markovic (new_ptei == 0 || new_ptei == 1))) { 950256eb7eeSAleksandar Markovic env->CP0_PWField = (env->CP0_PWField & ~0x3FULL) | 951256eb7eeSAleksandar Markovic (old_ptei << CP0PF_PTEI); 952256eb7eeSAleksandar Markovic } 953256eb7eeSAleksandar Markovic #else 954256eb7eeSAleksandar Markovic uint32_t mask = 0x3FFFFFFF; 955256eb7eeSAleksandar Markovic uint32_t old_ptew = (env->CP0_PWField >> CP0PF_PTEW) & 0x3F; 956256eb7eeSAleksandar Markovic uint32_t new_ptew = (arg1 >> CP0PF_PTEW) & 0x3F; 957256eb7eeSAleksandar Markovic 9582e211e0aSPhilippe Mathieu-Daudé if ((env->insn_flags & ISA_MIPS_R6)) { 959256eb7eeSAleksandar Markovic if (((arg1 >> CP0PF_GDW) & 0x3F) < 12) { 960256eb7eeSAleksandar Markovic mask &= ~(0x3F << CP0PF_GDW); 961256eb7eeSAleksandar Markovic } 962256eb7eeSAleksandar Markovic if (((arg1 >> CP0PF_UDW) & 0x3F) < 12) { 963256eb7eeSAleksandar Markovic mask &= ~(0x3F << CP0PF_UDW); 964256eb7eeSAleksandar Markovic } 965256eb7eeSAleksandar Markovic if (((arg1 >> CP0PF_MDW) & 0x3F) < 12) { 966256eb7eeSAleksandar Markovic mask &= ~(0x3F << CP0PF_MDW); 967256eb7eeSAleksandar Markovic } 968256eb7eeSAleksandar Markovic if (((arg1 >> CP0PF_PTW) & 0x3F) < 12) { 969256eb7eeSAleksandar Markovic mask &= ~(0x3F << CP0PF_PTW); 970256eb7eeSAleksandar Markovic } 971256eb7eeSAleksandar Markovic } 972256eb7eeSAleksandar Markovic env->CP0_PWField = arg1 & mask; 973256eb7eeSAleksandar Markovic 974256eb7eeSAleksandar Markovic if ((new_ptew >= 32) || 9752e211e0aSPhilippe Mathieu-Daudé ((env->insn_flags & ISA_MIPS_R6) && 976256eb7eeSAleksandar Markovic (new_ptew == 0 || new_ptew == 1))) { 977256eb7eeSAleksandar Markovic env->CP0_PWField = (env->CP0_PWField & ~0x3F) | 978256eb7eeSAleksandar Markovic (old_ptew << CP0PF_PTEW); 979256eb7eeSAleksandar Markovic } 980256eb7eeSAleksandar Markovic #endif 981256eb7eeSAleksandar Markovic } 982256eb7eeSAleksandar Markovic 983256eb7eeSAleksandar Markovic void helper_mtc0_pwsize(CPUMIPSState *env, target_ulong arg1) 984256eb7eeSAleksandar Markovic { 985256eb7eeSAleksandar Markovic #if defined(TARGET_MIPS64) 986256eb7eeSAleksandar Markovic env->CP0_PWSize = arg1 & 0x3F7FFFFFFFULL; 987256eb7eeSAleksandar Markovic #else 988256eb7eeSAleksandar Markovic env->CP0_PWSize = arg1 & 0x3FFFFFFF; 989256eb7eeSAleksandar Markovic #endif 990256eb7eeSAleksandar Markovic } 991256eb7eeSAleksandar Markovic 992256eb7eeSAleksandar Markovic void helper_mtc0_wired(CPUMIPSState *env, target_ulong arg1) 993256eb7eeSAleksandar Markovic { 9942e211e0aSPhilippe Mathieu-Daudé if (env->insn_flags & ISA_MIPS_R6) { 995256eb7eeSAleksandar Markovic if (arg1 < env->tlb->nb_tlb) { 996256eb7eeSAleksandar Markovic env->CP0_Wired = arg1; 997256eb7eeSAleksandar Markovic } 998256eb7eeSAleksandar Markovic } else { 999256eb7eeSAleksandar Markovic env->CP0_Wired = arg1 % env->tlb->nb_tlb; 1000256eb7eeSAleksandar Markovic } 1001256eb7eeSAleksandar Markovic } 1002256eb7eeSAleksandar Markovic 1003256eb7eeSAleksandar Markovic void helper_mtc0_pwctl(CPUMIPSState *env, target_ulong arg1) 1004256eb7eeSAleksandar Markovic { 1005256eb7eeSAleksandar Markovic #if defined(TARGET_MIPS64) 1006256eb7eeSAleksandar Markovic /* PWEn = 0. Hardware page table walking is not implemented. */ 1007256eb7eeSAleksandar Markovic env->CP0_PWCtl = (env->CP0_PWCtl & 0x000000C0) | (arg1 & 0x5C00003F); 1008256eb7eeSAleksandar Markovic #else 1009256eb7eeSAleksandar Markovic env->CP0_PWCtl = (arg1 & 0x800000FF); 1010256eb7eeSAleksandar Markovic #endif 1011256eb7eeSAleksandar Markovic } 1012256eb7eeSAleksandar Markovic 1013256eb7eeSAleksandar Markovic void helper_mtc0_srsconf0(CPUMIPSState *env, target_ulong arg1) 1014256eb7eeSAleksandar Markovic { 1015256eb7eeSAleksandar Markovic env->CP0_SRSConf0 |= arg1 & env->CP0_SRSConf0_rw_bitmask; 1016256eb7eeSAleksandar Markovic } 1017256eb7eeSAleksandar Markovic 1018256eb7eeSAleksandar Markovic void helper_mtc0_srsconf1(CPUMIPSState *env, target_ulong arg1) 1019256eb7eeSAleksandar Markovic { 1020256eb7eeSAleksandar Markovic env->CP0_SRSConf1 |= arg1 & env->CP0_SRSConf1_rw_bitmask; 1021256eb7eeSAleksandar Markovic } 1022256eb7eeSAleksandar Markovic 1023256eb7eeSAleksandar Markovic void helper_mtc0_srsconf2(CPUMIPSState *env, target_ulong arg1) 1024256eb7eeSAleksandar Markovic { 1025256eb7eeSAleksandar Markovic env->CP0_SRSConf2 |= arg1 & env->CP0_SRSConf2_rw_bitmask; 1026256eb7eeSAleksandar Markovic } 1027256eb7eeSAleksandar Markovic 1028256eb7eeSAleksandar Markovic void helper_mtc0_srsconf3(CPUMIPSState *env, target_ulong arg1) 1029256eb7eeSAleksandar Markovic { 1030256eb7eeSAleksandar Markovic env->CP0_SRSConf3 |= arg1 & env->CP0_SRSConf3_rw_bitmask; 1031256eb7eeSAleksandar Markovic } 1032256eb7eeSAleksandar Markovic 1033256eb7eeSAleksandar Markovic void helper_mtc0_srsconf4(CPUMIPSState *env, target_ulong arg1) 1034256eb7eeSAleksandar Markovic { 1035256eb7eeSAleksandar Markovic env->CP0_SRSConf4 |= arg1 & env->CP0_SRSConf4_rw_bitmask; 1036256eb7eeSAleksandar Markovic } 1037256eb7eeSAleksandar Markovic 1038256eb7eeSAleksandar Markovic void helper_mtc0_hwrena(CPUMIPSState *env, target_ulong arg1) 1039256eb7eeSAleksandar Markovic { 1040256eb7eeSAleksandar Markovic uint32_t mask = 0x0000000F; 1041256eb7eeSAleksandar Markovic 1042256eb7eeSAleksandar Markovic if ((env->CP0_Config1 & (1 << CP0C1_PC)) && 10432e211e0aSPhilippe Mathieu-Daudé (env->insn_flags & ISA_MIPS_R6)) { 1044256eb7eeSAleksandar Markovic mask |= (1 << 4); 1045256eb7eeSAleksandar Markovic } 10462e211e0aSPhilippe Mathieu-Daudé if (env->insn_flags & ISA_MIPS_R6) { 1047256eb7eeSAleksandar Markovic mask |= (1 << 5); 1048256eb7eeSAleksandar Markovic } 1049256eb7eeSAleksandar Markovic if (env->CP0_Config3 & (1 << CP0C3_ULRI)) { 1050256eb7eeSAleksandar Markovic mask |= (1 << 29); 1051256eb7eeSAleksandar Markovic 1052256eb7eeSAleksandar Markovic if (arg1 & (1 << 29)) { 1053256eb7eeSAleksandar Markovic env->hflags |= MIPS_HFLAG_HWRENA_ULR; 1054256eb7eeSAleksandar Markovic } else { 1055256eb7eeSAleksandar Markovic env->hflags &= ~MIPS_HFLAG_HWRENA_ULR; 1056256eb7eeSAleksandar Markovic } 1057256eb7eeSAleksandar Markovic } 1058256eb7eeSAleksandar Markovic 1059256eb7eeSAleksandar Markovic env->CP0_HWREna = arg1 & mask; 1060256eb7eeSAleksandar Markovic } 1061256eb7eeSAleksandar Markovic 1062256eb7eeSAleksandar Markovic void helper_mtc0_count(CPUMIPSState *env, target_ulong arg1) 1063256eb7eeSAleksandar Markovic { 1064256eb7eeSAleksandar Markovic cpu_mips_store_count(env, arg1); 1065256eb7eeSAleksandar Markovic } 1066256eb7eeSAleksandar Markovic 1067256eb7eeSAleksandar Markovic void helper_mtc0_entryhi(CPUMIPSState *env, target_ulong arg1) 1068256eb7eeSAleksandar Markovic { 1069256eb7eeSAleksandar Markovic target_ulong old, val, mask; 1070256eb7eeSAleksandar Markovic mask = (TARGET_PAGE_MASK << 1) | env->CP0_EntryHi_ASID_mask; 1071256eb7eeSAleksandar Markovic if (((env->CP0_Config4 >> CP0C4_IE) & 0x3) >= 2) { 1072256eb7eeSAleksandar Markovic mask |= 1 << CP0EnHi_EHINV; 1073256eb7eeSAleksandar Markovic } 1074256eb7eeSAleksandar Markovic 1075256eb7eeSAleksandar Markovic /* 1k pages not implemented */ 1076256eb7eeSAleksandar Markovic #if defined(TARGET_MIPS64) 10772e211e0aSPhilippe Mathieu-Daudé if (env->insn_flags & ISA_MIPS_R6) { 1078256eb7eeSAleksandar Markovic int entryhi_r = extract64(arg1, 62, 2); 1079256eb7eeSAleksandar Markovic int config0_at = extract32(env->CP0_Config0, 13, 2); 1080256eb7eeSAleksandar Markovic bool no_supervisor = (env->CP0_Status_rw_bitmask & 0x8) == 0; 1081256eb7eeSAleksandar Markovic if ((entryhi_r == 2) || 1082256eb7eeSAleksandar Markovic (entryhi_r == 1 && (no_supervisor || config0_at == 1))) { 1083256eb7eeSAleksandar Markovic /* skip EntryHi.R field if new value is reserved */ 1084256eb7eeSAleksandar Markovic mask &= ~(0x3ull << 62); 1085256eb7eeSAleksandar Markovic } 1086256eb7eeSAleksandar Markovic } 1087256eb7eeSAleksandar Markovic mask &= env->SEGMask; 1088256eb7eeSAleksandar Markovic #endif 1089256eb7eeSAleksandar Markovic old = env->CP0_EntryHi; 1090256eb7eeSAleksandar Markovic val = (arg1 & mask) | (old & ~mask); 1091256eb7eeSAleksandar Markovic env->CP0_EntryHi = val; 109217c2c320SPhilippe Mathieu-Daudé if (ase_mt_available(env)) { 1093256eb7eeSAleksandar Markovic sync_c0_entryhi(env, env->current_tc); 1094256eb7eeSAleksandar Markovic } 1095256eb7eeSAleksandar Markovic /* If the ASID changes, flush qemu's TLB. */ 1096256eb7eeSAleksandar Markovic if ((old & env->CP0_EntryHi_ASID_mask) != 1097256eb7eeSAleksandar Markovic (val & env->CP0_EntryHi_ASID_mask)) { 1098256eb7eeSAleksandar Markovic tlb_flush(env_cpu(env)); 1099256eb7eeSAleksandar Markovic } 1100256eb7eeSAleksandar Markovic } 1101256eb7eeSAleksandar Markovic 1102256eb7eeSAleksandar Markovic void helper_mttc0_entryhi(CPUMIPSState *env, target_ulong arg1) 1103256eb7eeSAleksandar Markovic { 1104256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 1105256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 1106256eb7eeSAleksandar Markovic 1107256eb7eeSAleksandar Markovic other->CP0_EntryHi = arg1; 1108256eb7eeSAleksandar Markovic sync_c0_entryhi(other, other_tc); 1109256eb7eeSAleksandar Markovic } 1110256eb7eeSAleksandar Markovic 1111256eb7eeSAleksandar Markovic void helper_mtc0_compare(CPUMIPSState *env, target_ulong arg1) 1112256eb7eeSAleksandar Markovic { 1113256eb7eeSAleksandar Markovic cpu_mips_store_compare(env, arg1); 1114256eb7eeSAleksandar Markovic } 1115256eb7eeSAleksandar Markovic 1116256eb7eeSAleksandar Markovic void helper_mtc0_status(CPUMIPSState *env, target_ulong arg1) 1117256eb7eeSAleksandar Markovic { 1118256eb7eeSAleksandar Markovic uint32_t val, old; 1119256eb7eeSAleksandar Markovic 1120256eb7eeSAleksandar Markovic old = env->CP0_Status; 1121256eb7eeSAleksandar Markovic cpu_mips_store_status(env, arg1); 1122256eb7eeSAleksandar Markovic val = env->CP0_Status; 1123256eb7eeSAleksandar Markovic 1124256eb7eeSAleksandar Markovic if (qemu_loglevel_mask(CPU_LOG_EXEC)) { 1125256eb7eeSAleksandar Markovic qemu_log("Status %08x (%08x) => %08x (%08x) Cause %08x", 1126256eb7eeSAleksandar Markovic old, old & env->CP0_Cause & CP0Ca_IP_mask, 1127256eb7eeSAleksandar Markovic val, val & env->CP0_Cause & CP0Ca_IP_mask, 1128256eb7eeSAleksandar Markovic env->CP0_Cause); 11296ebf33c5SRichard Henderson switch (mips_env_mmu_index(env)) { 1130256eb7eeSAleksandar Markovic case 3: 1131256eb7eeSAleksandar Markovic qemu_log(", ERL\n"); 1132256eb7eeSAleksandar Markovic break; 1133256eb7eeSAleksandar Markovic case MIPS_HFLAG_UM: 1134256eb7eeSAleksandar Markovic qemu_log(", UM\n"); 1135256eb7eeSAleksandar Markovic break; 1136256eb7eeSAleksandar Markovic case MIPS_HFLAG_SM: 1137256eb7eeSAleksandar Markovic qemu_log(", SM\n"); 1138256eb7eeSAleksandar Markovic break; 1139256eb7eeSAleksandar Markovic case MIPS_HFLAG_KM: 1140256eb7eeSAleksandar Markovic qemu_log("\n"); 1141256eb7eeSAleksandar Markovic break; 1142256eb7eeSAleksandar Markovic default: 1143256eb7eeSAleksandar Markovic cpu_abort(env_cpu(env), "Invalid MMU mode!\n"); 1144256eb7eeSAleksandar Markovic break; 1145256eb7eeSAleksandar Markovic } 1146256eb7eeSAleksandar Markovic } 1147256eb7eeSAleksandar Markovic } 1148256eb7eeSAleksandar Markovic 1149256eb7eeSAleksandar Markovic void helper_mttc0_status(CPUMIPSState *env, target_ulong arg1) 1150256eb7eeSAleksandar Markovic { 1151256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 1152256eb7eeSAleksandar Markovic uint32_t mask = env->CP0_Status_rw_bitmask & ~0xf1000018; 1153256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 1154256eb7eeSAleksandar Markovic 1155256eb7eeSAleksandar Markovic other->CP0_Status = (other->CP0_Status & ~mask) | (arg1 & mask); 1156256eb7eeSAleksandar Markovic sync_c0_status(env, other, other_tc); 1157256eb7eeSAleksandar Markovic } 1158256eb7eeSAleksandar Markovic 1159256eb7eeSAleksandar Markovic void helper_mtc0_intctl(CPUMIPSState *env, target_ulong arg1) 1160256eb7eeSAleksandar Markovic { 1161256eb7eeSAleksandar Markovic env->CP0_IntCtl = (env->CP0_IntCtl & ~0x000003e0) | (arg1 & 0x000003e0); 1162256eb7eeSAleksandar Markovic } 1163256eb7eeSAleksandar Markovic 1164256eb7eeSAleksandar Markovic void helper_mtc0_srsctl(CPUMIPSState *env, target_ulong arg1) 1165256eb7eeSAleksandar Markovic { 1166256eb7eeSAleksandar Markovic uint32_t mask = (0xf << CP0SRSCtl_ESS) | (0xf << CP0SRSCtl_PSS); 1167256eb7eeSAleksandar Markovic env->CP0_SRSCtl = (env->CP0_SRSCtl & ~mask) | (arg1 & mask); 1168256eb7eeSAleksandar Markovic } 1169256eb7eeSAleksandar Markovic 1170256eb7eeSAleksandar Markovic void helper_mtc0_cause(CPUMIPSState *env, target_ulong arg1) 1171256eb7eeSAleksandar Markovic { 1172256eb7eeSAleksandar Markovic cpu_mips_store_cause(env, arg1); 1173256eb7eeSAleksandar Markovic } 1174256eb7eeSAleksandar Markovic 1175256eb7eeSAleksandar Markovic void helper_mttc0_cause(CPUMIPSState *env, target_ulong arg1) 1176256eb7eeSAleksandar Markovic { 1177256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 1178256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 1179256eb7eeSAleksandar Markovic 1180256eb7eeSAleksandar Markovic cpu_mips_store_cause(other, arg1); 1181256eb7eeSAleksandar Markovic } 1182256eb7eeSAleksandar Markovic 1183256eb7eeSAleksandar Markovic target_ulong helper_mftc0_epc(CPUMIPSState *env) 1184256eb7eeSAleksandar Markovic { 1185256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 1186256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 1187256eb7eeSAleksandar Markovic 1188256eb7eeSAleksandar Markovic return other->CP0_EPC; 1189256eb7eeSAleksandar Markovic } 1190256eb7eeSAleksandar Markovic 1191256eb7eeSAleksandar Markovic target_ulong helper_mftc0_ebase(CPUMIPSState *env) 1192256eb7eeSAleksandar Markovic { 1193256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 1194256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 1195256eb7eeSAleksandar Markovic 1196256eb7eeSAleksandar Markovic return other->CP0_EBase; 1197256eb7eeSAleksandar Markovic } 1198256eb7eeSAleksandar Markovic 1199256eb7eeSAleksandar Markovic void helper_mtc0_ebase(CPUMIPSState *env, target_ulong arg1) 1200256eb7eeSAleksandar Markovic { 1201256eb7eeSAleksandar Markovic target_ulong mask = 0x3FFFF000 | env->CP0_EBaseWG_rw_bitmask; 1202256eb7eeSAleksandar Markovic if (arg1 & env->CP0_EBaseWG_rw_bitmask) { 1203256eb7eeSAleksandar Markovic mask |= ~0x3FFFFFFF; 1204256eb7eeSAleksandar Markovic } 1205256eb7eeSAleksandar Markovic env->CP0_EBase = (env->CP0_EBase & ~mask) | (arg1 & mask); 1206256eb7eeSAleksandar Markovic } 1207256eb7eeSAleksandar Markovic 1208256eb7eeSAleksandar Markovic void helper_mttc0_ebase(CPUMIPSState *env, target_ulong arg1) 1209256eb7eeSAleksandar Markovic { 1210256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 1211256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 1212256eb7eeSAleksandar Markovic target_ulong mask = 0x3FFFF000 | env->CP0_EBaseWG_rw_bitmask; 1213256eb7eeSAleksandar Markovic if (arg1 & env->CP0_EBaseWG_rw_bitmask) { 1214256eb7eeSAleksandar Markovic mask |= ~0x3FFFFFFF; 1215256eb7eeSAleksandar Markovic } 1216256eb7eeSAleksandar Markovic other->CP0_EBase = (other->CP0_EBase & ~mask) | (arg1 & mask); 1217256eb7eeSAleksandar Markovic } 1218256eb7eeSAleksandar Markovic 1219256eb7eeSAleksandar Markovic target_ulong helper_mftc0_configx(CPUMIPSState *env, target_ulong idx) 1220256eb7eeSAleksandar Markovic { 1221256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 1222256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 1223256eb7eeSAleksandar Markovic 1224256eb7eeSAleksandar Markovic switch (idx) { 1225256eb7eeSAleksandar Markovic case 0: return other->CP0_Config0; 1226256eb7eeSAleksandar Markovic case 1: return other->CP0_Config1; 1227256eb7eeSAleksandar Markovic case 2: return other->CP0_Config2; 1228256eb7eeSAleksandar Markovic case 3: return other->CP0_Config3; 1229256eb7eeSAleksandar Markovic /* 4 and 5 are reserved. */ 1230256eb7eeSAleksandar Markovic case 6: return other->CP0_Config6; 1231256eb7eeSAleksandar Markovic case 7: return other->CP0_Config7; 1232256eb7eeSAleksandar Markovic default: 1233256eb7eeSAleksandar Markovic break; 1234256eb7eeSAleksandar Markovic } 1235256eb7eeSAleksandar Markovic return 0; 1236256eb7eeSAleksandar Markovic } 1237256eb7eeSAleksandar Markovic 1238256eb7eeSAleksandar Markovic void helper_mtc0_config0(CPUMIPSState *env, target_ulong arg1) 1239256eb7eeSAleksandar Markovic { 1240256eb7eeSAleksandar Markovic env->CP0_Config0 = (env->CP0_Config0 & 0x81FFFFF8) | (arg1 & 0x00000007); 1241256eb7eeSAleksandar Markovic } 1242256eb7eeSAleksandar Markovic 1243256eb7eeSAleksandar Markovic void helper_mtc0_config2(CPUMIPSState *env, target_ulong arg1) 1244256eb7eeSAleksandar Markovic { 1245256eb7eeSAleksandar Markovic /* tertiary/secondary caches not implemented */ 1246256eb7eeSAleksandar Markovic env->CP0_Config2 = (env->CP0_Config2 & 0x8FFF0FFF); 1247256eb7eeSAleksandar Markovic } 1248256eb7eeSAleksandar Markovic 1249256eb7eeSAleksandar Markovic void helper_mtc0_config3(CPUMIPSState *env, target_ulong arg1) 1250256eb7eeSAleksandar Markovic { 1251256eb7eeSAleksandar Markovic if (env->insn_flags & ASE_MICROMIPS) { 1252256eb7eeSAleksandar Markovic env->CP0_Config3 = (env->CP0_Config3 & ~(1 << CP0C3_ISA_ON_EXC)) | 1253256eb7eeSAleksandar Markovic (arg1 & (1 << CP0C3_ISA_ON_EXC)); 1254256eb7eeSAleksandar Markovic } 1255256eb7eeSAleksandar Markovic } 1256256eb7eeSAleksandar Markovic 1257256eb7eeSAleksandar Markovic void helper_mtc0_config4(CPUMIPSState *env, target_ulong arg1) 1258256eb7eeSAleksandar Markovic { 1259256eb7eeSAleksandar Markovic env->CP0_Config4 = (env->CP0_Config4 & (~env->CP0_Config4_rw_bitmask)) | 1260256eb7eeSAleksandar Markovic (arg1 & env->CP0_Config4_rw_bitmask); 1261256eb7eeSAleksandar Markovic } 1262256eb7eeSAleksandar Markovic 1263256eb7eeSAleksandar Markovic void helper_mtc0_config5(CPUMIPSState *env, target_ulong arg1) 1264256eb7eeSAleksandar Markovic { 1265256eb7eeSAleksandar Markovic env->CP0_Config5 = (env->CP0_Config5 & (~env->CP0_Config5_rw_bitmask)) | 1266256eb7eeSAleksandar Markovic (arg1 & env->CP0_Config5_rw_bitmask); 1267256eb7eeSAleksandar Markovic env->CP0_EntryHi_ASID_mask = (env->CP0_Config5 & (1 << CP0C5_MI)) ? 1268256eb7eeSAleksandar Markovic 0x0 : (env->CP0_Config4 & (1 << CP0C4_AE)) ? 0x3ff : 0xff; 1269256eb7eeSAleksandar Markovic compute_hflags(env); 1270256eb7eeSAleksandar Markovic } 1271256eb7eeSAleksandar Markovic 1272256eb7eeSAleksandar Markovic void helper_mtc0_lladdr(CPUMIPSState *env, target_ulong arg1) 1273256eb7eeSAleksandar Markovic { 1274256eb7eeSAleksandar Markovic target_long mask = env->CP0_LLAddr_rw_bitmask; 1275256eb7eeSAleksandar Markovic arg1 = arg1 << env->CP0_LLAddr_shift; 1276256eb7eeSAleksandar Markovic env->CP0_LLAddr = (env->CP0_LLAddr & ~mask) | (arg1 & mask); 1277256eb7eeSAleksandar Markovic } 1278256eb7eeSAleksandar Markovic 1279256eb7eeSAleksandar Markovic #define MTC0_MAAR_MASK(env) \ 1280256eb7eeSAleksandar Markovic ((0x1ULL << 63) | ((env->PAMask >> 4) & ~0xFFFull) | 0x3) 1281256eb7eeSAleksandar Markovic 1282256eb7eeSAleksandar Markovic void helper_mtc0_maar(CPUMIPSState *env, target_ulong arg1) 1283256eb7eeSAleksandar Markovic { 1284256eb7eeSAleksandar Markovic env->CP0_MAAR[env->CP0_MAARI] = arg1 & MTC0_MAAR_MASK(env); 1285256eb7eeSAleksandar Markovic } 1286256eb7eeSAleksandar Markovic 1287256eb7eeSAleksandar Markovic void helper_mthc0_maar(CPUMIPSState *env, target_ulong arg1) 1288256eb7eeSAleksandar Markovic { 1289256eb7eeSAleksandar Markovic env->CP0_MAAR[env->CP0_MAARI] = 1290256eb7eeSAleksandar Markovic (((uint64_t) arg1 << 32) & MTC0_MAAR_MASK(env)) | 1291256eb7eeSAleksandar Markovic (env->CP0_MAAR[env->CP0_MAARI] & 0x00000000ffffffffULL); 1292256eb7eeSAleksandar Markovic } 1293256eb7eeSAleksandar Markovic 1294256eb7eeSAleksandar Markovic void helper_mtc0_maari(CPUMIPSState *env, target_ulong arg1) 1295256eb7eeSAleksandar Markovic { 1296256eb7eeSAleksandar Markovic int index = arg1 & 0x3f; 1297256eb7eeSAleksandar Markovic if (index == 0x3f) { 1298256eb7eeSAleksandar Markovic /* 1299256eb7eeSAleksandar Markovic * Software may write all ones to INDEX to determine the 1300256eb7eeSAleksandar Markovic * maximum value supported. 1301256eb7eeSAleksandar Markovic */ 1302256eb7eeSAleksandar Markovic env->CP0_MAARI = MIPS_MAAR_MAX - 1; 1303256eb7eeSAleksandar Markovic } else if (index < MIPS_MAAR_MAX) { 1304256eb7eeSAleksandar Markovic env->CP0_MAARI = index; 1305256eb7eeSAleksandar Markovic } 1306256eb7eeSAleksandar Markovic /* 1307256eb7eeSAleksandar Markovic * Other than the all ones, if the value written is not supported, 1308256eb7eeSAleksandar Markovic * then INDEX is unchanged from its previous value. 1309256eb7eeSAleksandar Markovic */ 1310256eb7eeSAleksandar Markovic } 1311256eb7eeSAleksandar Markovic 1312256eb7eeSAleksandar Markovic void helper_mtc0_watchlo(CPUMIPSState *env, target_ulong arg1, uint32_t sel) 1313256eb7eeSAleksandar Markovic { 1314256eb7eeSAleksandar Markovic /* 1315256eb7eeSAleksandar Markovic * Watch exceptions for instructions, data loads, data stores 1316256eb7eeSAleksandar Markovic * not implemented. 1317256eb7eeSAleksandar Markovic */ 1318256eb7eeSAleksandar Markovic env->CP0_WatchLo[sel] = (arg1 & ~0x7); 1319256eb7eeSAleksandar Markovic } 1320256eb7eeSAleksandar Markovic 1321256eb7eeSAleksandar Markovic void helper_mtc0_watchhi(CPUMIPSState *env, target_ulong arg1, uint32_t sel) 1322256eb7eeSAleksandar Markovic { 1323256eb7eeSAleksandar Markovic uint64_t mask = 0x40000FF8 | (env->CP0_EntryHi_ASID_mask << CP0WH_ASID); 1324a6bc80f7SMarcin Nowakowski uint64_t m_bit = env->CP0_WatchHi[sel] & (1 << CP0WH_M); /* read-only */ 1325256eb7eeSAleksandar Markovic if ((env->CP0_Config5 >> CP0C5_MI) & 1) { 1326256eb7eeSAleksandar Markovic mask |= 0xFFFFFFFF00000000ULL; /* MMID */ 1327256eb7eeSAleksandar Markovic } 1328a6bc80f7SMarcin Nowakowski env->CP0_WatchHi[sel] = m_bit | (arg1 & mask); 1329256eb7eeSAleksandar Markovic env->CP0_WatchHi[sel] &= ~(env->CP0_WatchHi[sel] & arg1 & 0x7); 1330256eb7eeSAleksandar Markovic } 1331256eb7eeSAleksandar Markovic 1332256eb7eeSAleksandar Markovic void helper_mthc0_watchhi(CPUMIPSState *env, target_ulong arg1, uint32_t sel) 1333256eb7eeSAleksandar Markovic { 1334256eb7eeSAleksandar Markovic env->CP0_WatchHi[sel] = ((uint64_t) (arg1) << 32) | 1335256eb7eeSAleksandar Markovic (env->CP0_WatchHi[sel] & 0x00000000ffffffffULL); 1336256eb7eeSAleksandar Markovic } 1337256eb7eeSAleksandar Markovic 1338256eb7eeSAleksandar Markovic void helper_mtc0_xcontext(CPUMIPSState *env, target_ulong arg1) 1339256eb7eeSAleksandar Markovic { 1340256eb7eeSAleksandar Markovic target_ulong mask = (1ULL << (env->SEGBITS - 7)) - 1; 1341256eb7eeSAleksandar Markovic env->CP0_XContext = (env->CP0_XContext & mask) | (arg1 & ~mask); 1342256eb7eeSAleksandar Markovic } 1343256eb7eeSAleksandar Markovic 1344256eb7eeSAleksandar Markovic void helper_mtc0_framemask(CPUMIPSState *env, target_ulong arg1) 1345256eb7eeSAleksandar Markovic { 1346256eb7eeSAleksandar Markovic env->CP0_Framemask = arg1; /* XXX */ 1347256eb7eeSAleksandar Markovic } 1348256eb7eeSAleksandar Markovic 1349256eb7eeSAleksandar Markovic void helper_mtc0_debug(CPUMIPSState *env, target_ulong arg1) 1350256eb7eeSAleksandar Markovic { 1351256eb7eeSAleksandar Markovic env->CP0_Debug = (env->CP0_Debug & 0x8C03FC1F) | (arg1 & 0x13300120); 1352256eb7eeSAleksandar Markovic if (arg1 & (1 << CP0DB_DM)) { 1353256eb7eeSAleksandar Markovic env->hflags |= MIPS_HFLAG_DM; 1354256eb7eeSAleksandar Markovic } else { 1355256eb7eeSAleksandar Markovic env->hflags &= ~MIPS_HFLAG_DM; 1356256eb7eeSAleksandar Markovic } 1357256eb7eeSAleksandar Markovic } 1358256eb7eeSAleksandar Markovic 1359256eb7eeSAleksandar Markovic void helper_mttc0_debug(CPUMIPSState *env, target_ulong arg1) 1360256eb7eeSAleksandar Markovic { 1361256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 1362256eb7eeSAleksandar Markovic uint32_t val = arg1 & ((1 << CP0DB_SSt) | (1 << CP0DB_Halt)); 1363256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 1364256eb7eeSAleksandar Markovic 1365256eb7eeSAleksandar Markovic /* XXX: Might be wrong, check with EJTAG spec. */ 1366256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) { 1367256eb7eeSAleksandar Markovic other->active_tc.CP0_Debug_tcstatus = val; 1368256eb7eeSAleksandar Markovic } else { 1369256eb7eeSAleksandar Markovic other->tcs[other_tc].CP0_Debug_tcstatus = val; 1370256eb7eeSAleksandar Markovic } 1371256eb7eeSAleksandar Markovic other->CP0_Debug = (other->CP0_Debug & 1372256eb7eeSAleksandar Markovic ((1 << CP0DB_SSt) | (1 << CP0DB_Halt))) | 1373256eb7eeSAleksandar Markovic (arg1 & ~((1 << CP0DB_SSt) | (1 << CP0DB_Halt))); 1374256eb7eeSAleksandar Markovic } 1375256eb7eeSAleksandar Markovic 1376256eb7eeSAleksandar Markovic void helper_mtc0_performance0(CPUMIPSState *env, target_ulong arg1) 1377256eb7eeSAleksandar Markovic { 1378256eb7eeSAleksandar Markovic env->CP0_Performance0 = arg1 & 0x000007ff; 1379256eb7eeSAleksandar Markovic } 1380256eb7eeSAleksandar Markovic 1381256eb7eeSAleksandar Markovic void helper_mtc0_errctl(CPUMIPSState *env, target_ulong arg1) 1382256eb7eeSAleksandar Markovic { 1383256eb7eeSAleksandar Markovic int32_t wst = arg1 & (1 << CP0EC_WST); 1384256eb7eeSAleksandar Markovic int32_t spr = arg1 & (1 << CP0EC_SPR); 1385256eb7eeSAleksandar Markovic int32_t itc = env->itc_tag ? (arg1 & (1 << CP0EC_ITC)) : 0; 1386256eb7eeSAleksandar Markovic 1387256eb7eeSAleksandar Markovic env->CP0_ErrCtl = wst | spr | itc; 1388256eb7eeSAleksandar Markovic 1389256eb7eeSAleksandar Markovic if (itc && !wst && !spr) { 1390256eb7eeSAleksandar Markovic env->hflags |= MIPS_HFLAG_ITC_CACHE; 1391256eb7eeSAleksandar Markovic } else { 1392256eb7eeSAleksandar Markovic env->hflags &= ~MIPS_HFLAG_ITC_CACHE; 1393256eb7eeSAleksandar Markovic } 1394256eb7eeSAleksandar Markovic } 1395256eb7eeSAleksandar Markovic 1396256eb7eeSAleksandar Markovic void helper_mtc0_taglo(CPUMIPSState *env, target_ulong arg1) 1397256eb7eeSAleksandar Markovic { 1398256eb7eeSAleksandar Markovic if (env->hflags & MIPS_HFLAG_ITC_CACHE) { 1399256eb7eeSAleksandar Markovic /* 1400256eb7eeSAleksandar Markovic * If CACHE instruction is configured for ITC tags then make all 1401256eb7eeSAleksandar Markovic * CP0.TagLo bits writable. The actual write to ITC Configuration 1402256eb7eeSAleksandar Markovic * Tag will take care of the read-only bits. 1403256eb7eeSAleksandar Markovic */ 1404256eb7eeSAleksandar Markovic env->CP0_TagLo = arg1; 1405256eb7eeSAleksandar Markovic } else { 1406256eb7eeSAleksandar Markovic env->CP0_TagLo = arg1 & 0xFFFFFCF6; 1407256eb7eeSAleksandar Markovic } 1408256eb7eeSAleksandar Markovic } 1409256eb7eeSAleksandar Markovic 1410256eb7eeSAleksandar Markovic void helper_mtc0_datalo(CPUMIPSState *env, target_ulong arg1) 1411256eb7eeSAleksandar Markovic { 1412256eb7eeSAleksandar Markovic env->CP0_DataLo = arg1; /* XXX */ 1413256eb7eeSAleksandar Markovic } 1414256eb7eeSAleksandar Markovic 1415256eb7eeSAleksandar Markovic void helper_mtc0_taghi(CPUMIPSState *env, target_ulong arg1) 1416256eb7eeSAleksandar Markovic { 1417256eb7eeSAleksandar Markovic env->CP0_TagHi = arg1; /* XXX */ 1418256eb7eeSAleksandar Markovic } 1419256eb7eeSAleksandar Markovic 1420256eb7eeSAleksandar Markovic void helper_mtc0_datahi(CPUMIPSState *env, target_ulong arg1) 1421256eb7eeSAleksandar Markovic { 1422256eb7eeSAleksandar Markovic env->CP0_DataHi = arg1; /* XXX */ 1423256eb7eeSAleksandar Markovic } 1424256eb7eeSAleksandar Markovic 1425256eb7eeSAleksandar Markovic /* MIPS MT functions */ 1426256eb7eeSAleksandar Markovic target_ulong helper_mftgpr(CPUMIPSState *env, uint32_t sel) 1427256eb7eeSAleksandar Markovic { 1428256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 1429256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 1430256eb7eeSAleksandar Markovic 1431256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) { 1432256eb7eeSAleksandar Markovic return other->active_tc.gpr[sel]; 1433256eb7eeSAleksandar Markovic } else { 1434256eb7eeSAleksandar Markovic return other->tcs[other_tc].gpr[sel]; 1435256eb7eeSAleksandar Markovic } 1436256eb7eeSAleksandar Markovic } 1437256eb7eeSAleksandar Markovic 1438256eb7eeSAleksandar Markovic target_ulong helper_mftlo(CPUMIPSState *env, uint32_t sel) 1439256eb7eeSAleksandar Markovic { 1440256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 1441256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 1442256eb7eeSAleksandar Markovic 1443256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) { 1444256eb7eeSAleksandar Markovic return other->active_tc.LO[sel]; 1445256eb7eeSAleksandar Markovic } else { 1446256eb7eeSAleksandar Markovic return other->tcs[other_tc].LO[sel]; 1447256eb7eeSAleksandar Markovic } 1448256eb7eeSAleksandar Markovic } 1449256eb7eeSAleksandar Markovic 1450256eb7eeSAleksandar Markovic target_ulong helper_mfthi(CPUMIPSState *env, uint32_t sel) 1451256eb7eeSAleksandar Markovic { 1452256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 1453256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 1454256eb7eeSAleksandar Markovic 1455256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) { 1456256eb7eeSAleksandar Markovic return other->active_tc.HI[sel]; 1457256eb7eeSAleksandar Markovic } else { 1458256eb7eeSAleksandar Markovic return other->tcs[other_tc].HI[sel]; 1459256eb7eeSAleksandar Markovic } 1460256eb7eeSAleksandar Markovic } 1461256eb7eeSAleksandar Markovic 1462256eb7eeSAleksandar Markovic target_ulong helper_mftacx(CPUMIPSState *env, uint32_t sel) 1463256eb7eeSAleksandar Markovic { 1464256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 1465256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 1466256eb7eeSAleksandar Markovic 1467256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) { 1468256eb7eeSAleksandar Markovic return other->active_tc.ACX[sel]; 1469256eb7eeSAleksandar Markovic } else { 1470256eb7eeSAleksandar Markovic return other->tcs[other_tc].ACX[sel]; 1471256eb7eeSAleksandar Markovic } 1472256eb7eeSAleksandar Markovic } 1473256eb7eeSAleksandar Markovic 1474256eb7eeSAleksandar Markovic target_ulong helper_mftdsp(CPUMIPSState *env) 1475256eb7eeSAleksandar Markovic { 1476256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 1477256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 1478256eb7eeSAleksandar Markovic 1479256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) { 1480256eb7eeSAleksandar Markovic return other->active_tc.DSPControl; 1481256eb7eeSAleksandar Markovic } else { 1482256eb7eeSAleksandar Markovic return other->tcs[other_tc].DSPControl; 1483256eb7eeSAleksandar Markovic } 1484256eb7eeSAleksandar Markovic } 1485256eb7eeSAleksandar Markovic 1486256eb7eeSAleksandar Markovic void helper_mttgpr(CPUMIPSState *env, target_ulong arg1, uint32_t sel) 1487256eb7eeSAleksandar Markovic { 1488256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 1489256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 1490256eb7eeSAleksandar Markovic 1491256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) { 1492256eb7eeSAleksandar Markovic other->active_tc.gpr[sel] = arg1; 1493256eb7eeSAleksandar Markovic } else { 1494256eb7eeSAleksandar Markovic other->tcs[other_tc].gpr[sel] = arg1; 1495256eb7eeSAleksandar Markovic } 1496256eb7eeSAleksandar Markovic } 1497256eb7eeSAleksandar Markovic 1498256eb7eeSAleksandar Markovic void helper_mttlo(CPUMIPSState *env, target_ulong arg1, uint32_t sel) 1499256eb7eeSAleksandar Markovic { 1500256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 1501256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 1502256eb7eeSAleksandar Markovic 1503256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) { 1504256eb7eeSAleksandar Markovic other->active_tc.LO[sel] = arg1; 1505256eb7eeSAleksandar Markovic } else { 1506256eb7eeSAleksandar Markovic other->tcs[other_tc].LO[sel] = arg1; 1507256eb7eeSAleksandar Markovic } 1508256eb7eeSAleksandar Markovic } 1509256eb7eeSAleksandar Markovic 1510256eb7eeSAleksandar Markovic void helper_mtthi(CPUMIPSState *env, target_ulong arg1, uint32_t sel) 1511256eb7eeSAleksandar Markovic { 1512256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 1513256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 1514256eb7eeSAleksandar Markovic 1515256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) { 1516256eb7eeSAleksandar Markovic other->active_tc.HI[sel] = arg1; 1517256eb7eeSAleksandar Markovic } else { 1518256eb7eeSAleksandar Markovic other->tcs[other_tc].HI[sel] = arg1; 1519256eb7eeSAleksandar Markovic } 1520256eb7eeSAleksandar Markovic } 1521256eb7eeSAleksandar Markovic 1522256eb7eeSAleksandar Markovic void helper_mttacx(CPUMIPSState *env, target_ulong arg1, uint32_t sel) 1523256eb7eeSAleksandar Markovic { 1524256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 1525256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 1526256eb7eeSAleksandar Markovic 1527256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) { 1528256eb7eeSAleksandar Markovic other->active_tc.ACX[sel] = arg1; 1529256eb7eeSAleksandar Markovic } else { 1530256eb7eeSAleksandar Markovic other->tcs[other_tc].ACX[sel] = arg1; 1531256eb7eeSAleksandar Markovic } 1532256eb7eeSAleksandar Markovic } 1533256eb7eeSAleksandar Markovic 1534256eb7eeSAleksandar Markovic void helper_mttdsp(CPUMIPSState *env, target_ulong arg1) 1535256eb7eeSAleksandar Markovic { 1536256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC); 1537256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc); 1538256eb7eeSAleksandar Markovic 1539256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) { 1540256eb7eeSAleksandar Markovic other->active_tc.DSPControl = arg1; 1541256eb7eeSAleksandar Markovic } else { 1542256eb7eeSAleksandar Markovic other->tcs[other_tc].DSPControl = arg1; 1543256eb7eeSAleksandar Markovic } 1544256eb7eeSAleksandar Markovic } 1545256eb7eeSAleksandar Markovic 1546256eb7eeSAleksandar Markovic /* MIPS MT functions */ 1547256eb7eeSAleksandar Markovic target_ulong helper_dmt(void) 1548256eb7eeSAleksandar Markovic { 1549256eb7eeSAleksandar Markovic /* TODO */ 1550256eb7eeSAleksandar Markovic return 0; 1551256eb7eeSAleksandar Markovic } 1552256eb7eeSAleksandar Markovic 1553256eb7eeSAleksandar Markovic target_ulong helper_emt(void) 1554256eb7eeSAleksandar Markovic { 1555256eb7eeSAleksandar Markovic /* TODO */ 1556256eb7eeSAleksandar Markovic return 0; 1557256eb7eeSAleksandar Markovic } 1558256eb7eeSAleksandar Markovic 1559256eb7eeSAleksandar Markovic target_ulong helper_dvpe(CPUMIPSState *env) 1560256eb7eeSAleksandar Markovic { 1561256eb7eeSAleksandar Markovic CPUState *other_cs = first_cpu; 1562256eb7eeSAleksandar Markovic target_ulong prev = env->mvp->CP0_MVPControl; 1563256eb7eeSAleksandar Markovic 1564256eb7eeSAleksandar Markovic CPU_FOREACH(other_cs) { 1565256eb7eeSAleksandar Markovic MIPSCPU *other_cpu = MIPS_CPU(other_cs); 1566256eb7eeSAleksandar Markovic /* Turn off all VPEs except the one executing the dvpe. */ 1567256eb7eeSAleksandar Markovic if (&other_cpu->env != env) { 1568256eb7eeSAleksandar Markovic other_cpu->env.mvp->CP0_MVPControl &= ~(1 << CP0MVPCo_EVP); 1569256eb7eeSAleksandar Markovic mips_vpe_sleep(other_cpu); 1570256eb7eeSAleksandar Markovic } 1571256eb7eeSAleksandar Markovic } 1572256eb7eeSAleksandar Markovic return prev; 1573256eb7eeSAleksandar Markovic } 1574256eb7eeSAleksandar Markovic 1575256eb7eeSAleksandar Markovic target_ulong helper_evpe(CPUMIPSState *env) 1576256eb7eeSAleksandar Markovic { 1577256eb7eeSAleksandar Markovic CPUState *other_cs = first_cpu; 1578256eb7eeSAleksandar Markovic target_ulong prev = env->mvp->CP0_MVPControl; 1579256eb7eeSAleksandar Markovic 1580256eb7eeSAleksandar Markovic CPU_FOREACH(other_cs) { 1581256eb7eeSAleksandar Markovic MIPSCPU *other_cpu = MIPS_CPU(other_cs); 1582256eb7eeSAleksandar Markovic 1583256eb7eeSAleksandar Markovic if (&other_cpu->env != env 1584256eb7eeSAleksandar Markovic /* If the VPE is WFI, don't disturb its sleep. */ 1585256eb7eeSAleksandar Markovic && !mips_vpe_is_wfi(other_cpu)) { 1586256eb7eeSAleksandar Markovic /* Enable the VPE. */ 1587256eb7eeSAleksandar Markovic other_cpu->env.mvp->CP0_MVPControl |= (1 << CP0MVPCo_EVP); 1588256eb7eeSAleksandar Markovic mips_vpe_wake(other_cpu); /* And wake it up. */ 1589256eb7eeSAleksandar Markovic } 1590256eb7eeSAleksandar Markovic } 1591256eb7eeSAleksandar Markovic return prev; 1592256eb7eeSAleksandar Markovic } 1593256eb7eeSAleksandar Markovic 1594256eb7eeSAleksandar Markovic /* R6 Multi-threading */ 1595256eb7eeSAleksandar Markovic target_ulong helper_dvp(CPUMIPSState *env) 1596256eb7eeSAleksandar Markovic { 1597256eb7eeSAleksandar Markovic CPUState *other_cs = first_cpu; 1598256eb7eeSAleksandar Markovic target_ulong prev = env->CP0_VPControl; 1599256eb7eeSAleksandar Markovic 1600256eb7eeSAleksandar Markovic if (!((env->CP0_VPControl >> CP0VPCtl_DIS) & 1)) { 1601256eb7eeSAleksandar Markovic CPU_FOREACH(other_cs) { 1602256eb7eeSAleksandar Markovic MIPSCPU *other_cpu = MIPS_CPU(other_cs); 1603256eb7eeSAleksandar Markovic /* Turn off all VPs except the one executing the dvp. */ 1604256eb7eeSAleksandar Markovic if (&other_cpu->env != env) { 1605256eb7eeSAleksandar Markovic mips_vpe_sleep(other_cpu); 1606256eb7eeSAleksandar Markovic } 1607256eb7eeSAleksandar Markovic } 1608256eb7eeSAleksandar Markovic env->CP0_VPControl |= (1 << CP0VPCtl_DIS); 1609256eb7eeSAleksandar Markovic } 1610256eb7eeSAleksandar Markovic return prev; 1611256eb7eeSAleksandar Markovic } 1612256eb7eeSAleksandar Markovic 1613256eb7eeSAleksandar Markovic target_ulong helper_evp(CPUMIPSState *env) 1614256eb7eeSAleksandar Markovic { 1615256eb7eeSAleksandar Markovic CPUState *other_cs = first_cpu; 1616256eb7eeSAleksandar Markovic target_ulong prev = env->CP0_VPControl; 1617256eb7eeSAleksandar Markovic 1618256eb7eeSAleksandar Markovic if ((env->CP0_VPControl >> CP0VPCtl_DIS) & 1) { 1619256eb7eeSAleksandar Markovic CPU_FOREACH(other_cs) { 1620256eb7eeSAleksandar Markovic MIPSCPU *other_cpu = MIPS_CPU(other_cs); 1621256eb7eeSAleksandar Markovic if ((&other_cpu->env != env) && !mips_vp_is_wfi(other_cpu)) { 1622256eb7eeSAleksandar Markovic /* 1623256eb7eeSAleksandar Markovic * If the VP is WFI, don't disturb its sleep. 1624256eb7eeSAleksandar Markovic * Otherwise, wake it up. 1625256eb7eeSAleksandar Markovic */ 1626256eb7eeSAleksandar Markovic mips_vpe_wake(other_cpu); 1627256eb7eeSAleksandar Markovic } 1628256eb7eeSAleksandar Markovic } 1629256eb7eeSAleksandar Markovic env->CP0_VPControl &= ~(1 << CP0VPCtl_DIS); 1630256eb7eeSAleksandar Markovic } 1631256eb7eeSAleksandar Markovic return prev; 1632256eb7eeSAleksandar Markovic } 1633