1256eb7eeSAleksandar Markovic /*
2256eb7eeSAleksandar Markovic * Helpers for emulation of CP0-related MIPS instructions.
3256eb7eeSAleksandar Markovic *
4256eb7eeSAleksandar Markovic * Copyright (C) 2004-2005 Jocelyn Mayer
5256eb7eeSAleksandar Markovic * Copyright (C) 2020 Wave Computing, Inc.
6256eb7eeSAleksandar Markovic * Copyright (C) 2020 Aleksandar Markovic <amarkovic@wavecomp.com>
7256eb7eeSAleksandar Markovic *
8256eb7eeSAleksandar Markovic * This library is free software; you can redistribute it and/or
9256eb7eeSAleksandar Markovic * modify it under the terms of the GNU Lesser General Public
10256eb7eeSAleksandar Markovic * License as published by the Free Software Foundation; either
1189975214SChetan Pant * version 2.1 of the License, or (at your option) any later version.
12256eb7eeSAleksandar Markovic *
13256eb7eeSAleksandar Markovic * This library is distributed in the hope that it will be useful,
14256eb7eeSAleksandar Markovic * but WITHOUT ANY WARRANTY; without even the implied warranty of
15256eb7eeSAleksandar Markovic * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16256eb7eeSAleksandar Markovic * Lesser General Public License for more details.
17256eb7eeSAleksandar Markovic *
18256eb7eeSAleksandar Markovic * You should have received a copy of the GNU Lesser General Public
19256eb7eeSAleksandar Markovic * License along with this library; if not, see <http://www.gnu.org/licenses/>.
20256eb7eeSAleksandar Markovic *
21256eb7eeSAleksandar Markovic */
22256eb7eeSAleksandar Markovic
23256eb7eeSAleksandar Markovic #include "qemu/osdep.h"
245777c8a9SPhilippe Mathieu-Daudé #include "qemu/log.h"
25256eb7eeSAleksandar Markovic #include "qemu/main-loop.h"
26256eb7eeSAleksandar Markovic #include "cpu.h"
27256eb7eeSAleksandar Markovic #include "internal.h"
28256eb7eeSAleksandar Markovic #include "qemu/host-utils.h"
29256eb7eeSAleksandar Markovic #include "exec/helper-proto.h"
306ff5da16SPhilippe Mathieu-Daudé #include "exec/cputlb.h"
31*9c2ff9cdSPierrick Bouvier #include "exec/target_page.h"
32256eb7eeSAleksandar Markovic
33256eb7eeSAleksandar Markovic
34256eb7eeSAleksandar Markovic /* SMP helpers. */
mips_vpe_is_wfi(MIPSCPU * c)35256eb7eeSAleksandar Markovic static bool mips_vpe_is_wfi(MIPSCPU *c)
36256eb7eeSAleksandar Markovic {
37256eb7eeSAleksandar Markovic CPUState *cpu = CPU(c);
38256eb7eeSAleksandar Markovic CPUMIPSState *env = &c->env;
39256eb7eeSAleksandar Markovic
40256eb7eeSAleksandar Markovic /*
41256eb7eeSAleksandar Markovic * If the VPE is halted but otherwise active, it means it's waiting for
42256eb7eeSAleksandar Markovic * an interrupt.\
43256eb7eeSAleksandar Markovic */
44256eb7eeSAleksandar Markovic return cpu->halted && mips_vpe_active(env);
45256eb7eeSAleksandar Markovic }
46256eb7eeSAleksandar Markovic
mips_vp_is_wfi(MIPSCPU * c)47256eb7eeSAleksandar Markovic static bool mips_vp_is_wfi(MIPSCPU *c)
48256eb7eeSAleksandar Markovic {
49256eb7eeSAleksandar Markovic CPUState *cpu = CPU(c);
50256eb7eeSAleksandar Markovic CPUMIPSState *env = &c->env;
51256eb7eeSAleksandar Markovic
52256eb7eeSAleksandar Markovic return cpu->halted && mips_vp_active(env);
53256eb7eeSAleksandar Markovic }
54256eb7eeSAleksandar Markovic
mips_vpe_wake(MIPSCPU * c)55256eb7eeSAleksandar Markovic static inline void mips_vpe_wake(MIPSCPU *c)
56256eb7eeSAleksandar Markovic {
57256eb7eeSAleksandar Markovic /*
58256eb7eeSAleksandar Markovic * Don't set ->halted = 0 directly, let it be done via cpu_has_work
59256eb7eeSAleksandar Markovic * because there might be other conditions that state that c should
60256eb7eeSAleksandar Markovic * be sleeping.
61256eb7eeSAleksandar Markovic */
62195801d7SStefan Hajnoczi bql_lock();
63256eb7eeSAleksandar Markovic cpu_interrupt(CPU(c), CPU_INTERRUPT_WAKE);
64195801d7SStefan Hajnoczi bql_unlock();
65256eb7eeSAleksandar Markovic }
66256eb7eeSAleksandar Markovic
mips_vpe_sleep(MIPSCPU * cpu)67256eb7eeSAleksandar Markovic static inline void mips_vpe_sleep(MIPSCPU *cpu)
68256eb7eeSAleksandar Markovic {
69256eb7eeSAleksandar Markovic CPUState *cs = CPU(cpu);
70256eb7eeSAleksandar Markovic
71256eb7eeSAleksandar Markovic /*
72256eb7eeSAleksandar Markovic * The VPE was shut off, really go to bed.
73256eb7eeSAleksandar Markovic * Reset any old _WAKE requests.
74256eb7eeSAleksandar Markovic */
75256eb7eeSAleksandar Markovic cs->halted = 1;
76256eb7eeSAleksandar Markovic cpu_reset_interrupt(cs, CPU_INTERRUPT_WAKE);
77256eb7eeSAleksandar Markovic }
78256eb7eeSAleksandar Markovic
mips_tc_wake(MIPSCPU * cpu,int tc)79256eb7eeSAleksandar Markovic static inline void mips_tc_wake(MIPSCPU *cpu, int tc)
80256eb7eeSAleksandar Markovic {
81256eb7eeSAleksandar Markovic CPUMIPSState *c = &cpu->env;
82256eb7eeSAleksandar Markovic
83256eb7eeSAleksandar Markovic /* FIXME: TC reschedule. */
84256eb7eeSAleksandar Markovic if (mips_vpe_active(c) && !mips_vpe_is_wfi(cpu)) {
85256eb7eeSAleksandar Markovic mips_vpe_wake(cpu);
86256eb7eeSAleksandar Markovic }
87256eb7eeSAleksandar Markovic }
88256eb7eeSAleksandar Markovic
mips_tc_sleep(MIPSCPU * cpu,int tc)89256eb7eeSAleksandar Markovic static inline void mips_tc_sleep(MIPSCPU *cpu, int tc)
90256eb7eeSAleksandar Markovic {
91256eb7eeSAleksandar Markovic CPUMIPSState *c = &cpu->env;
92256eb7eeSAleksandar Markovic
93256eb7eeSAleksandar Markovic /* FIXME: TC reschedule. */
94256eb7eeSAleksandar Markovic if (!mips_vpe_active(c)) {
95256eb7eeSAleksandar Markovic mips_vpe_sleep(cpu);
96256eb7eeSAleksandar Markovic }
97256eb7eeSAleksandar Markovic }
98256eb7eeSAleksandar Markovic
99256eb7eeSAleksandar Markovic /**
100256eb7eeSAleksandar Markovic * mips_cpu_map_tc:
101256eb7eeSAleksandar Markovic * @env: CPU from which mapping is performed.
102256eb7eeSAleksandar Markovic * @tc: Should point to an int with the value of the global TC index.
103256eb7eeSAleksandar Markovic *
104256eb7eeSAleksandar Markovic * This function will transform @tc into a local index within the
105256eb7eeSAleksandar Markovic * returned #CPUMIPSState.
106256eb7eeSAleksandar Markovic */
107256eb7eeSAleksandar Markovic
108256eb7eeSAleksandar Markovic /*
109256eb7eeSAleksandar Markovic * FIXME: This code assumes that all VPEs have the same number of TCs,
110256eb7eeSAleksandar Markovic * which depends on runtime setup. Can probably be fixed by
111256eb7eeSAleksandar Markovic * walking the list of CPUMIPSStates.
112256eb7eeSAleksandar Markovic */
mips_cpu_map_tc(CPUMIPSState * env,int * tc)113256eb7eeSAleksandar Markovic static CPUMIPSState *mips_cpu_map_tc(CPUMIPSState *env, int *tc)
114256eb7eeSAleksandar Markovic {
115256eb7eeSAleksandar Markovic MIPSCPU *cpu;
116256eb7eeSAleksandar Markovic CPUState *cs;
117256eb7eeSAleksandar Markovic CPUState *other_cs;
118256eb7eeSAleksandar Markovic int vpe_idx;
119256eb7eeSAleksandar Markovic int tc_idx = *tc;
120256eb7eeSAleksandar Markovic
121256eb7eeSAleksandar Markovic if (!(env->CP0_VPEConf0 & (1 << CP0VPEC0_MVP))) {
122256eb7eeSAleksandar Markovic /* Not allowed to address other CPUs. */
123256eb7eeSAleksandar Markovic *tc = env->current_tc;
124256eb7eeSAleksandar Markovic return env;
125256eb7eeSAleksandar Markovic }
126256eb7eeSAleksandar Markovic
127256eb7eeSAleksandar Markovic cs = env_cpu(env);
128256eb7eeSAleksandar Markovic vpe_idx = tc_idx / cs->nr_threads;
129256eb7eeSAleksandar Markovic *tc = tc_idx % cs->nr_threads;
130256eb7eeSAleksandar Markovic other_cs = qemu_get_cpu(vpe_idx);
131256eb7eeSAleksandar Markovic if (other_cs == NULL) {
132256eb7eeSAleksandar Markovic return env;
133256eb7eeSAleksandar Markovic }
134256eb7eeSAleksandar Markovic cpu = MIPS_CPU(other_cs);
135256eb7eeSAleksandar Markovic return &cpu->env;
136256eb7eeSAleksandar Markovic }
137256eb7eeSAleksandar Markovic
138256eb7eeSAleksandar Markovic /*
139256eb7eeSAleksandar Markovic * The per VPE CP0_Status register shares some fields with the per TC
140256eb7eeSAleksandar Markovic * CP0_TCStatus registers. These fields are wired to the same registers,
141256eb7eeSAleksandar Markovic * so changes to either of them should be reflected on both registers.
142256eb7eeSAleksandar Markovic *
143256eb7eeSAleksandar Markovic * Also, EntryHi shares the bottom 8 bit ASID with TCStauts.
144256eb7eeSAleksandar Markovic *
145256eb7eeSAleksandar Markovic * These helper call synchronizes the regs for a given cpu.
146256eb7eeSAleksandar Markovic */
147256eb7eeSAleksandar Markovic
148256eb7eeSAleksandar Markovic /*
149256eb7eeSAleksandar Markovic * Called for updates to CP0_Status. Defined in "cpu.h" for gdbstub.c.
150256eb7eeSAleksandar Markovic * static inline void sync_c0_status(CPUMIPSState *env, CPUMIPSState *cpu,
151256eb7eeSAleksandar Markovic * int tc);
152256eb7eeSAleksandar Markovic */
153256eb7eeSAleksandar Markovic
154256eb7eeSAleksandar Markovic /* Called for updates to CP0_TCStatus. */
sync_c0_tcstatus(CPUMIPSState * cpu,int tc,target_ulong v)155256eb7eeSAleksandar Markovic static void sync_c0_tcstatus(CPUMIPSState *cpu, int tc,
156256eb7eeSAleksandar Markovic target_ulong v)
157256eb7eeSAleksandar Markovic {
158256eb7eeSAleksandar Markovic uint32_t status;
159256eb7eeSAleksandar Markovic uint32_t tcu, tmx, tasid, tksu;
160256eb7eeSAleksandar Markovic uint32_t mask = ((1U << CP0St_CU3)
161256eb7eeSAleksandar Markovic | (1 << CP0St_CU2)
162256eb7eeSAleksandar Markovic | (1 << CP0St_CU1)
163256eb7eeSAleksandar Markovic | (1 << CP0St_CU0)
164256eb7eeSAleksandar Markovic | (1 << CP0St_MX)
165256eb7eeSAleksandar Markovic | (3 << CP0St_KSU));
166256eb7eeSAleksandar Markovic
167256eb7eeSAleksandar Markovic tcu = (v >> CP0TCSt_TCU0) & 0xf;
168256eb7eeSAleksandar Markovic tmx = (v >> CP0TCSt_TMX) & 0x1;
169256eb7eeSAleksandar Markovic tasid = v & cpu->CP0_EntryHi_ASID_mask;
170256eb7eeSAleksandar Markovic tksu = (v >> CP0TCSt_TKSU) & 0x3;
171256eb7eeSAleksandar Markovic
172256eb7eeSAleksandar Markovic status = tcu << CP0St_CU0;
173256eb7eeSAleksandar Markovic status |= tmx << CP0St_MX;
174256eb7eeSAleksandar Markovic status |= tksu << CP0St_KSU;
175256eb7eeSAleksandar Markovic
176256eb7eeSAleksandar Markovic cpu->CP0_Status &= ~mask;
177256eb7eeSAleksandar Markovic cpu->CP0_Status |= status;
178256eb7eeSAleksandar Markovic
179256eb7eeSAleksandar Markovic /* Sync the TASID with EntryHi. */
180256eb7eeSAleksandar Markovic cpu->CP0_EntryHi &= ~cpu->CP0_EntryHi_ASID_mask;
181256eb7eeSAleksandar Markovic cpu->CP0_EntryHi |= tasid;
182256eb7eeSAleksandar Markovic
183256eb7eeSAleksandar Markovic compute_hflags(cpu);
184256eb7eeSAleksandar Markovic }
185256eb7eeSAleksandar Markovic
186256eb7eeSAleksandar Markovic /* Called for updates to CP0_EntryHi. */
sync_c0_entryhi(CPUMIPSState * cpu,int tc)187256eb7eeSAleksandar Markovic static void sync_c0_entryhi(CPUMIPSState *cpu, int tc)
188256eb7eeSAleksandar Markovic {
189256eb7eeSAleksandar Markovic int32_t *tcst;
190256eb7eeSAleksandar Markovic uint32_t asid, v = cpu->CP0_EntryHi;
191256eb7eeSAleksandar Markovic
192256eb7eeSAleksandar Markovic asid = v & cpu->CP0_EntryHi_ASID_mask;
193256eb7eeSAleksandar Markovic
194256eb7eeSAleksandar Markovic if (tc == cpu->current_tc) {
195256eb7eeSAleksandar Markovic tcst = &cpu->active_tc.CP0_TCStatus;
196256eb7eeSAleksandar Markovic } else {
197256eb7eeSAleksandar Markovic tcst = &cpu->tcs[tc].CP0_TCStatus;
198256eb7eeSAleksandar Markovic }
199256eb7eeSAleksandar Markovic
200256eb7eeSAleksandar Markovic *tcst &= ~cpu->CP0_EntryHi_ASID_mask;
201256eb7eeSAleksandar Markovic *tcst |= asid;
202256eb7eeSAleksandar Markovic }
203256eb7eeSAleksandar Markovic
2042dc29222SPhilippe Mathieu-Daudé /* XXX: do not use a global */
cpu_mips_get_random(CPUMIPSState * env)2052dc29222SPhilippe Mathieu-Daudé uint32_t cpu_mips_get_random(CPUMIPSState *env)
2062dc29222SPhilippe Mathieu-Daudé {
2072dc29222SPhilippe Mathieu-Daudé static uint32_t seed = 1;
2082dc29222SPhilippe Mathieu-Daudé static uint32_t prev_idx;
2092dc29222SPhilippe Mathieu-Daudé uint32_t idx;
2102dc29222SPhilippe Mathieu-Daudé uint32_t nb_rand_tlb = env->tlb->nb_tlb - env->CP0_Wired;
2112dc29222SPhilippe Mathieu-Daudé
2122dc29222SPhilippe Mathieu-Daudé if (nb_rand_tlb == 1) {
2132dc29222SPhilippe Mathieu-Daudé return env->tlb->nb_tlb - 1;
2142dc29222SPhilippe Mathieu-Daudé }
2152dc29222SPhilippe Mathieu-Daudé
2162dc29222SPhilippe Mathieu-Daudé /* Don't return same value twice, so get another value */
2172dc29222SPhilippe Mathieu-Daudé do {
2182dc29222SPhilippe Mathieu-Daudé /*
2192dc29222SPhilippe Mathieu-Daudé * Use a simple algorithm of Linear Congruential Generator
2202dc29222SPhilippe Mathieu-Daudé * from ISO/IEC 9899 standard.
2212dc29222SPhilippe Mathieu-Daudé */
2222dc29222SPhilippe Mathieu-Daudé seed = 1103515245 * seed + 12345;
2232dc29222SPhilippe Mathieu-Daudé idx = (seed >> 16) % nb_rand_tlb + env->CP0_Wired;
2242dc29222SPhilippe Mathieu-Daudé } while (idx == prev_idx);
2252dc29222SPhilippe Mathieu-Daudé prev_idx = idx;
2262dc29222SPhilippe Mathieu-Daudé return idx;
2272dc29222SPhilippe Mathieu-Daudé }
2282dc29222SPhilippe Mathieu-Daudé
229256eb7eeSAleksandar Markovic /* CP0 helpers */
helper_mfc0_mvpcontrol(CPUMIPSState * env)230256eb7eeSAleksandar Markovic target_ulong helper_mfc0_mvpcontrol(CPUMIPSState *env)
231256eb7eeSAleksandar Markovic {
232256eb7eeSAleksandar Markovic return env->mvp->CP0_MVPControl;
233256eb7eeSAleksandar Markovic }
234256eb7eeSAleksandar Markovic
helper_mfc0_mvpconf0(CPUMIPSState * env)235256eb7eeSAleksandar Markovic target_ulong helper_mfc0_mvpconf0(CPUMIPSState *env)
236256eb7eeSAleksandar Markovic {
237256eb7eeSAleksandar Markovic return env->mvp->CP0_MVPConf0;
238256eb7eeSAleksandar Markovic }
239256eb7eeSAleksandar Markovic
helper_mfc0_mvpconf1(CPUMIPSState * env)240256eb7eeSAleksandar Markovic target_ulong helper_mfc0_mvpconf1(CPUMIPSState *env)
241256eb7eeSAleksandar Markovic {
242256eb7eeSAleksandar Markovic return env->mvp->CP0_MVPConf1;
243256eb7eeSAleksandar Markovic }
244256eb7eeSAleksandar Markovic
helper_mfc0_random(CPUMIPSState * env)245256eb7eeSAleksandar Markovic target_ulong helper_mfc0_random(CPUMIPSState *env)
246256eb7eeSAleksandar Markovic {
247256eb7eeSAleksandar Markovic return (int32_t)cpu_mips_get_random(env);
248256eb7eeSAleksandar Markovic }
249256eb7eeSAleksandar Markovic
helper_mfc0_tcstatus(CPUMIPSState * env)250256eb7eeSAleksandar Markovic target_ulong helper_mfc0_tcstatus(CPUMIPSState *env)
251256eb7eeSAleksandar Markovic {
252256eb7eeSAleksandar Markovic return env->active_tc.CP0_TCStatus;
253256eb7eeSAleksandar Markovic }
254256eb7eeSAleksandar Markovic
helper_mftc0_tcstatus(CPUMIPSState * env)255256eb7eeSAleksandar Markovic target_ulong helper_mftc0_tcstatus(CPUMIPSState *env)
256256eb7eeSAleksandar Markovic {
257256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
258256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
259256eb7eeSAleksandar Markovic
260256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) {
261256eb7eeSAleksandar Markovic return other->active_tc.CP0_TCStatus;
262256eb7eeSAleksandar Markovic } else {
263256eb7eeSAleksandar Markovic return other->tcs[other_tc].CP0_TCStatus;
264256eb7eeSAleksandar Markovic }
265256eb7eeSAleksandar Markovic }
266256eb7eeSAleksandar Markovic
helper_mfc0_tcbind(CPUMIPSState * env)267256eb7eeSAleksandar Markovic target_ulong helper_mfc0_tcbind(CPUMIPSState *env)
268256eb7eeSAleksandar Markovic {
269256eb7eeSAleksandar Markovic return env->active_tc.CP0_TCBind;
270256eb7eeSAleksandar Markovic }
271256eb7eeSAleksandar Markovic
helper_mftc0_tcbind(CPUMIPSState * env)272256eb7eeSAleksandar Markovic target_ulong helper_mftc0_tcbind(CPUMIPSState *env)
273256eb7eeSAleksandar Markovic {
274256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
275256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
276256eb7eeSAleksandar Markovic
277256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) {
278256eb7eeSAleksandar Markovic return other->active_tc.CP0_TCBind;
279256eb7eeSAleksandar Markovic } else {
280256eb7eeSAleksandar Markovic return other->tcs[other_tc].CP0_TCBind;
281256eb7eeSAleksandar Markovic }
282256eb7eeSAleksandar Markovic }
283256eb7eeSAleksandar Markovic
helper_mfc0_tcrestart(CPUMIPSState * env)284256eb7eeSAleksandar Markovic target_ulong helper_mfc0_tcrestart(CPUMIPSState *env)
285256eb7eeSAleksandar Markovic {
286256eb7eeSAleksandar Markovic return env->active_tc.PC;
287256eb7eeSAleksandar Markovic }
288256eb7eeSAleksandar Markovic
helper_mftc0_tcrestart(CPUMIPSState * env)289256eb7eeSAleksandar Markovic target_ulong helper_mftc0_tcrestart(CPUMIPSState *env)
290256eb7eeSAleksandar Markovic {
291256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
292256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
293256eb7eeSAleksandar Markovic
294256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) {
295256eb7eeSAleksandar Markovic return other->active_tc.PC;
296256eb7eeSAleksandar Markovic } else {
297256eb7eeSAleksandar Markovic return other->tcs[other_tc].PC;
298256eb7eeSAleksandar Markovic }
299256eb7eeSAleksandar Markovic }
300256eb7eeSAleksandar Markovic
helper_mfc0_tchalt(CPUMIPSState * env)301256eb7eeSAleksandar Markovic target_ulong helper_mfc0_tchalt(CPUMIPSState *env)
302256eb7eeSAleksandar Markovic {
303256eb7eeSAleksandar Markovic return env->active_tc.CP0_TCHalt;
304256eb7eeSAleksandar Markovic }
305256eb7eeSAleksandar Markovic
helper_mftc0_tchalt(CPUMIPSState * env)306256eb7eeSAleksandar Markovic target_ulong helper_mftc0_tchalt(CPUMIPSState *env)
307256eb7eeSAleksandar Markovic {
308256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
309256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
310256eb7eeSAleksandar Markovic
311256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) {
312256eb7eeSAleksandar Markovic return other->active_tc.CP0_TCHalt;
313256eb7eeSAleksandar Markovic } else {
314256eb7eeSAleksandar Markovic return other->tcs[other_tc].CP0_TCHalt;
315256eb7eeSAleksandar Markovic }
316256eb7eeSAleksandar Markovic }
317256eb7eeSAleksandar Markovic
helper_mfc0_tccontext(CPUMIPSState * env)318256eb7eeSAleksandar Markovic target_ulong helper_mfc0_tccontext(CPUMIPSState *env)
319256eb7eeSAleksandar Markovic {
320256eb7eeSAleksandar Markovic return env->active_tc.CP0_TCContext;
321256eb7eeSAleksandar Markovic }
322256eb7eeSAleksandar Markovic
helper_mftc0_tccontext(CPUMIPSState * env)323256eb7eeSAleksandar Markovic target_ulong helper_mftc0_tccontext(CPUMIPSState *env)
324256eb7eeSAleksandar Markovic {
325256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
326256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
327256eb7eeSAleksandar Markovic
328256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) {
329256eb7eeSAleksandar Markovic return other->active_tc.CP0_TCContext;
330256eb7eeSAleksandar Markovic } else {
331256eb7eeSAleksandar Markovic return other->tcs[other_tc].CP0_TCContext;
332256eb7eeSAleksandar Markovic }
333256eb7eeSAleksandar Markovic }
334256eb7eeSAleksandar Markovic
helper_mfc0_tcschedule(CPUMIPSState * env)335256eb7eeSAleksandar Markovic target_ulong helper_mfc0_tcschedule(CPUMIPSState *env)
336256eb7eeSAleksandar Markovic {
337256eb7eeSAleksandar Markovic return env->active_tc.CP0_TCSchedule;
338256eb7eeSAleksandar Markovic }
339256eb7eeSAleksandar Markovic
helper_mftc0_tcschedule(CPUMIPSState * env)340256eb7eeSAleksandar Markovic target_ulong helper_mftc0_tcschedule(CPUMIPSState *env)
341256eb7eeSAleksandar Markovic {
342256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
343256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
344256eb7eeSAleksandar Markovic
345256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) {
346256eb7eeSAleksandar Markovic return other->active_tc.CP0_TCSchedule;
347256eb7eeSAleksandar Markovic } else {
348256eb7eeSAleksandar Markovic return other->tcs[other_tc].CP0_TCSchedule;
349256eb7eeSAleksandar Markovic }
350256eb7eeSAleksandar Markovic }
351256eb7eeSAleksandar Markovic
helper_mfc0_tcschefback(CPUMIPSState * env)352256eb7eeSAleksandar Markovic target_ulong helper_mfc0_tcschefback(CPUMIPSState *env)
353256eb7eeSAleksandar Markovic {
354256eb7eeSAleksandar Markovic return env->active_tc.CP0_TCScheFBack;
355256eb7eeSAleksandar Markovic }
356256eb7eeSAleksandar Markovic
helper_mftc0_tcschefback(CPUMIPSState * env)357256eb7eeSAleksandar Markovic target_ulong helper_mftc0_tcschefback(CPUMIPSState *env)
358256eb7eeSAleksandar Markovic {
359256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
360256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
361256eb7eeSAleksandar Markovic
362256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) {
363256eb7eeSAleksandar Markovic return other->active_tc.CP0_TCScheFBack;
364256eb7eeSAleksandar Markovic } else {
365256eb7eeSAleksandar Markovic return other->tcs[other_tc].CP0_TCScheFBack;
366256eb7eeSAleksandar Markovic }
367256eb7eeSAleksandar Markovic }
368256eb7eeSAleksandar Markovic
helper_mfc0_count(CPUMIPSState * env)369256eb7eeSAleksandar Markovic target_ulong helper_mfc0_count(CPUMIPSState *env)
370256eb7eeSAleksandar Markovic {
371256eb7eeSAleksandar Markovic return (int32_t)cpu_mips_get_count(env);
372256eb7eeSAleksandar Markovic }
373256eb7eeSAleksandar Markovic
helper_mftc0_entryhi(CPUMIPSState * env)374256eb7eeSAleksandar Markovic target_ulong helper_mftc0_entryhi(CPUMIPSState *env)
375256eb7eeSAleksandar Markovic {
376256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
377256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
378256eb7eeSAleksandar Markovic
379256eb7eeSAleksandar Markovic return other->CP0_EntryHi;
380256eb7eeSAleksandar Markovic }
381256eb7eeSAleksandar Markovic
helper_mftc0_cause(CPUMIPSState * env)382256eb7eeSAleksandar Markovic target_ulong helper_mftc0_cause(CPUMIPSState *env)
383256eb7eeSAleksandar Markovic {
384256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
385256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
386256eb7eeSAleksandar Markovic
3879788e8c9SAleksandar Markovic return other->CP0_Cause;
388256eb7eeSAleksandar Markovic }
389256eb7eeSAleksandar Markovic
helper_mftc0_status(CPUMIPSState * env)390256eb7eeSAleksandar Markovic target_ulong helper_mftc0_status(CPUMIPSState *env)
391256eb7eeSAleksandar Markovic {
392256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
393256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
394256eb7eeSAleksandar Markovic
395256eb7eeSAleksandar Markovic return other->CP0_Status;
396256eb7eeSAleksandar Markovic }
397256eb7eeSAleksandar Markovic
helper_mfc0_lladdr(CPUMIPSState * env)398256eb7eeSAleksandar Markovic target_ulong helper_mfc0_lladdr(CPUMIPSState *env)
399256eb7eeSAleksandar Markovic {
400256eb7eeSAleksandar Markovic return (int32_t)(env->CP0_LLAddr >> env->CP0_LLAddr_shift);
401256eb7eeSAleksandar Markovic }
402256eb7eeSAleksandar Markovic
helper_mfc0_maar(CPUMIPSState * env)403256eb7eeSAleksandar Markovic target_ulong helper_mfc0_maar(CPUMIPSState *env)
404256eb7eeSAleksandar Markovic {
405256eb7eeSAleksandar Markovic return (int32_t) env->CP0_MAAR[env->CP0_MAARI];
406256eb7eeSAleksandar Markovic }
407256eb7eeSAleksandar Markovic
helper_mfhc0_maar(CPUMIPSState * env)408256eb7eeSAleksandar Markovic target_ulong helper_mfhc0_maar(CPUMIPSState *env)
409256eb7eeSAleksandar Markovic {
410256eb7eeSAleksandar Markovic return env->CP0_MAAR[env->CP0_MAARI] >> 32;
411256eb7eeSAleksandar Markovic }
412256eb7eeSAleksandar Markovic
helper_mfc0_watchlo(CPUMIPSState * env,uint32_t sel)413256eb7eeSAleksandar Markovic target_ulong helper_mfc0_watchlo(CPUMIPSState *env, uint32_t sel)
414256eb7eeSAleksandar Markovic {
415256eb7eeSAleksandar Markovic return (int32_t)env->CP0_WatchLo[sel];
416256eb7eeSAleksandar Markovic }
417256eb7eeSAleksandar Markovic
helper_mfc0_watchhi(CPUMIPSState * env,uint32_t sel)418256eb7eeSAleksandar Markovic target_ulong helper_mfc0_watchhi(CPUMIPSState *env, uint32_t sel)
419256eb7eeSAleksandar Markovic {
420256eb7eeSAleksandar Markovic return (int32_t) env->CP0_WatchHi[sel];
421256eb7eeSAleksandar Markovic }
422256eb7eeSAleksandar Markovic
helper_mfhc0_watchhi(CPUMIPSState * env,uint32_t sel)423256eb7eeSAleksandar Markovic target_ulong helper_mfhc0_watchhi(CPUMIPSState *env, uint32_t sel)
424256eb7eeSAleksandar Markovic {
425256eb7eeSAleksandar Markovic return env->CP0_WatchHi[sel] >> 32;
426256eb7eeSAleksandar Markovic }
427256eb7eeSAleksandar Markovic
helper_mfc0_debug(CPUMIPSState * env)428256eb7eeSAleksandar Markovic target_ulong helper_mfc0_debug(CPUMIPSState *env)
429256eb7eeSAleksandar Markovic {
430256eb7eeSAleksandar Markovic target_ulong t0 = env->CP0_Debug;
431256eb7eeSAleksandar Markovic if (env->hflags & MIPS_HFLAG_DM) {
432256eb7eeSAleksandar Markovic t0 |= 1 << CP0DB_DM;
433256eb7eeSAleksandar Markovic }
434256eb7eeSAleksandar Markovic
435256eb7eeSAleksandar Markovic return t0;
436256eb7eeSAleksandar Markovic }
437256eb7eeSAleksandar Markovic
helper_mftc0_debug(CPUMIPSState * env)438256eb7eeSAleksandar Markovic target_ulong helper_mftc0_debug(CPUMIPSState *env)
439256eb7eeSAleksandar Markovic {
440256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
441256eb7eeSAleksandar Markovic int32_t tcstatus;
442256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
443256eb7eeSAleksandar Markovic
444256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) {
445256eb7eeSAleksandar Markovic tcstatus = other->active_tc.CP0_Debug_tcstatus;
446256eb7eeSAleksandar Markovic } else {
447256eb7eeSAleksandar Markovic tcstatus = other->tcs[other_tc].CP0_Debug_tcstatus;
448256eb7eeSAleksandar Markovic }
449256eb7eeSAleksandar Markovic
450256eb7eeSAleksandar Markovic /* XXX: Might be wrong, check with EJTAG spec. */
451256eb7eeSAleksandar Markovic return (other->CP0_Debug & ~((1 << CP0DB_SSt) | (1 << CP0DB_Halt))) |
452256eb7eeSAleksandar Markovic (tcstatus & ((1 << CP0DB_SSt) | (1 << CP0DB_Halt)));
453256eb7eeSAleksandar Markovic }
454256eb7eeSAleksandar Markovic
455256eb7eeSAleksandar Markovic #if defined(TARGET_MIPS64)
helper_dmfc0_tcrestart(CPUMIPSState * env)456256eb7eeSAleksandar Markovic target_ulong helper_dmfc0_tcrestart(CPUMIPSState *env)
457256eb7eeSAleksandar Markovic {
458256eb7eeSAleksandar Markovic return env->active_tc.PC;
459256eb7eeSAleksandar Markovic }
460256eb7eeSAleksandar Markovic
helper_dmfc0_tchalt(CPUMIPSState * env)461256eb7eeSAleksandar Markovic target_ulong helper_dmfc0_tchalt(CPUMIPSState *env)
462256eb7eeSAleksandar Markovic {
463256eb7eeSAleksandar Markovic return env->active_tc.CP0_TCHalt;
464256eb7eeSAleksandar Markovic }
465256eb7eeSAleksandar Markovic
helper_dmfc0_tccontext(CPUMIPSState * env)466256eb7eeSAleksandar Markovic target_ulong helper_dmfc0_tccontext(CPUMIPSState *env)
467256eb7eeSAleksandar Markovic {
468256eb7eeSAleksandar Markovic return env->active_tc.CP0_TCContext;
469256eb7eeSAleksandar Markovic }
470256eb7eeSAleksandar Markovic
helper_dmfc0_tcschedule(CPUMIPSState * env)471256eb7eeSAleksandar Markovic target_ulong helper_dmfc0_tcschedule(CPUMIPSState *env)
472256eb7eeSAleksandar Markovic {
473256eb7eeSAleksandar Markovic return env->active_tc.CP0_TCSchedule;
474256eb7eeSAleksandar Markovic }
475256eb7eeSAleksandar Markovic
helper_dmfc0_tcschefback(CPUMIPSState * env)476256eb7eeSAleksandar Markovic target_ulong helper_dmfc0_tcschefback(CPUMIPSState *env)
477256eb7eeSAleksandar Markovic {
478256eb7eeSAleksandar Markovic return env->active_tc.CP0_TCScheFBack;
479256eb7eeSAleksandar Markovic }
480256eb7eeSAleksandar Markovic
helper_dmfc0_lladdr(CPUMIPSState * env)481256eb7eeSAleksandar Markovic target_ulong helper_dmfc0_lladdr(CPUMIPSState *env)
482256eb7eeSAleksandar Markovic {
483256eb7eeSAleksandar Markovic return env->CP0_LLAddr >> env->CP0_LLAddr_shift;
484256eb7eeSAleksandar Markovic }
485256eb7eeSAleksandar Markovic
helper_dmfc0_maar(CPUMIPSState * env)486256eb7eeSAleksandar Markovic target_ulong helper_dmfc0_maar(CPUMIPSState *env)
487256eb7eeSAleksandar Markovic {
488256eb7eeSAleksandar Markovic return env->CP0_MAAR[env->CP0_MAARI];
489256eb7eeSAleksandar Markovic }
490256eb7eeSAleksandar Markovic
helper_dmfc0_watchlo(CPUMIPSState * env,uint32_t sel)491256eb7eeSAleksandar Markovic target_ulong helper_dmfc0_watchlo(CPUMIPSState *env, uint32_t sel)
492256eb7eeSAleksandar Markovic {
493256eb7eeSAleksandar Markovic return env->CP0_WatchLo[sel];
494256eb7eeSAleksandar Markovic }
495256eb7eeSAleksandar Markovic
helper_dmfc0_watchhi(CPUMIPSState * env,uint32_t sel)496256eb7eeSAleksandar Markovic target_ulong helper_dmfc0_watchhi(CPUMIPSState *env, uint32_t sel)
497256eb7eeSAleksandar Markovic {
498256eb7eeSAleksandar Markovic return env->CP0_WatchHi[sel];
499256eb7eeSAleksandar Markovic }
500256eb7eeSAleksandar Markovic
501256eb7eeSAleksandar Markovic #endif /* TARGET_MIPS64 */
502256eb7eeSAleksandar Markovic
helper_mtc0_index(CPUMIPSState * env,target_ulong arg1)503256eb7eeSAleksandar Markovic void helper_mtc0_index(CPUMIPSState *env, target_ulong arg1)
504256eb7eeSAleksandar Markovic {
505256eb7eeSAleksandar Markovic uint32_t index_p = env->CP0_Index & 0x80000000;
506256eb7eeSAleksandar Markovic uint32_t tlb_index = arg1 & 0x7fffffff;
507256eb7eeSAleksandar Markovic if (tlb_index < env->tlb->nb_tlb) {
5082e211e0aSPhilippe Mathieu-Daudé if (env->insn_flags & ISA_MIPS_R6) {
509256eb7eeSAleksandar Markovic index_p |= arg1 & 0x80000000;
510256eb7eeSAleksandar Markovic }
511256eb7eeSAleksandar Markovic env->CP0_Index = index_p | tlb_index;
512256eb7eeSAleksandar Markovic }
513256eb7eeSAleksandar Markovic }
514256eb7eeSAleksandar Markovic
helper_mtc0_mvpcontrol(CPUMIPSState * env,target_ulong arg1)515256eb7eeSAleksandar Markovic void helper_mtc0_mvpcontrol(CPUMIPSState *env, target_ulong arg1)
516256eb7eeSAleksandar Markovic {
517256eb7eeSAleksandar Markovic uint32_t mask = 0;
518256eb7eeSAleksandar Markovic uint32_t newval;
519256eb7eeSAleksandar Markovic
520256eb7eeSAleksandar Markovic if (env->CP0_VPEConf0 & (1 << CP0VPEC0_MVP)) {
521256eb7eeSAleksandar Markovic mask |= (1 << CP0MVPCo_CPA) | (1 << CP0MVPCo_VPC) |
522256eb7eeSAleksandar Markovic (1 << CP0MVPCo_EVP);
523256eb7eeSAleksandar Markovic }
524256eb7eeSAleksandar Markovic if (env->mvp->CP0_MVPControl & (1 << CP0MVPCo_VPC)) {
525256eb7eeSAleksandar Markovic mask |= (1 << CP0MVPCo_STLB);
526256eb7eeSAleksandar Markovic }
527256eb7eeSAleksandar Markovic newval = (env->mvp->CP0_MVPControl & ~mask) | (arg1 & mask);
528256eb7eeSAleksandar Markovic
529256eb7eeSAleksandar Markovic /* TODO: Enable/disable shared TLB, enable/disable VPEs. */
530256eb7eeSAleksandar Markovic
531256eb7eeSAleksandar Markovic env->mvp->CP0_MVPControl = newval;
532256eb7eeSAleksandar Markovic }
533256eb7eeSAleksandar Markovic
helper_mtc0_vpecontrol(CPUMIPSState * env,target_ulong arg1)534256eb7eeSAleksandar Markovic void helper_mtc0_vpecontrol(CPUMIPSState *env, target_ulong arg1)
535256eb7eeSAleksandar Markovic {
536256eb7eeSAleksandar Markovic uint32_t mask;
537256eb7eeSAleksandar Markovic uint32_t newval;
538256eb7eeSAleksandar Markovic
539256eb7eeSAleksandar Markovic mask = (1 << CP0VPECo_YSI) | (1 << CP0VPECo_GSI) |
540256eb7eeSAleksandar Markovic (1 << CP0VPECo_TE) | (0xff << CP0VPECo_TargTC);
541256eb7eeSAleksandar Markovic newval = (env->CP0_VPEControl & ~mask) | (arg1 & mask);
542256eb7eeSAleksandar Markovic
543256eb7eeSAleksandar Markovic /*
544256eb7eeSAleksandar Markovic * Yield scheduler intercept not implemented.
545256eb7eeSAleksandar Markovic * Gating storage scheduler intercept not implemented.
546256eb7eeSAleksandar Markovic */
547256eb7eeSAleksandar Markovic
548256eb7eeSAleksandar Markovic /* TODO: Enable/disable TCs. */
549256eb7eeSAleksandar Markovic
550256eb7eeSAleksandar Markovic env->CP0_VPEControl = newval;
551256eb7eeSAleksandar Markovic }
552256eb7eeSAleksandar Markovic
helper_mttc0_vpecontrol(CPUMIPSState * env,target_ulong arg1)553256eb7eeSAleksandar Markovic void helper_mttc0_vpecontrol(CPUMIPSState *env, target_ulong arg1)
554256eb7eeSAleksandar Markovic {
555256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
556256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
557256eb7eeSAleksandar Markovic uint32_t mask;
558256eb7eeSAleksandar Markovic uint32_t newval;
559256eb7eeSAleksandar Markovic
560256eb7eeSAleksandar Markovic mask = (1 << CP0VPECo_YSI) | (1 << CP0VPECo_GSI) |
561256eb7eeSAleksandar Markovic (1 << CP0VPECo_TE) | (0xff << CP0VPECo_TargTC);
562256eb7eeSAleksandar Markovic newval = (other->CP0_VPEControl & ~mask) | (arg1 & mask);
563256eb7eeSAleksandar Markovic
564256eb7eeSAleksandar Markovic /* TODO: Enable/disable TCs. */
565256eb7eeSAleksandar Markovic
566256eb7eeSAleksandar Markovic other->CP0_VPEControl = newval;
567256eb7eeSAleksandar Markovic }
568256eb7eeSAleksandar Markovic
helper_mftc0_vpecontrol(CPUMIPSState * env)569256eb7eeSAleksandar Markovic target_ulong helper_mftc0_vpecontrol(CPUMIPSState *env)
570256eb7eeSAleksandar Markovic {
571256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
572256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
573256eb7eeSAleksandar Markovic /* FIXME: Mask away return zero on read bits. */
574256eb7eeSAleksandar Markovic return other->CP0_VPEControl;
575256eb7eeSAleksandar Markovic }
576256eb7eeSAleksandar Markovic
helper_mftc0_vpeconf0(CPUMIPSState * env)577256eb7eeSAleksandar Markovic target_ulong helper_mftc0_vpeconf0(CPUMIPSState *env)
578256eb7eeSAleksandar Markovic {
579256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
580256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
581256eb7eeSAleksandar Markovic
582256eb7eeSAleksandar Markovic return other->CP0_VPEConf0;
583256eb7eeSAleksandar Markovic }
584256eb7eeSAleksandar Markovic
helper_mtc0_vpeconf0(CPUMIPSState * env,target_ulong arg1)585256eb7eeSAleksandar Markovic void helper_mtc0_vpeconf0(CPUMIPSState *env, target_ulong arg1)
586256eb7eeSAleksandar Markovic {
587256eb7eeSAleksandar Markovic uint32_t mask = 0;
588256eb7eeSAleksandar Markovic uint32_t newval;
589256eb7eeSAleksandar Markovic
590256eb7eeSAleksandar Markovic if (env->CP0_VPEConf0 & (1 << CP0VPEC0_MVP)) {
591256eb7eeSAleksandar Markovic if (env->CP0_VPEConf0 & (1 << CP0VPEC0_VPA)) {
592256eb7eeSAleksandar Markovic mask |= (0xff << CP0VPEC0_XTC);
593256eb7eeSAleksandar Markovic }
594256eb7eeSAleksandar Markovic mask |= (1 << CP0VPEC0_MVP) | (1 << CP0VPEC0_VPA);
595256eb7eeSAleksandar Markovic }
596256eb7eeSAleksandar Markovic newval = (env->CP0_VPEConf0 & ~mask) | (arg1 & mask);
597256eb7eeSAleksandar Markovic
598256eb7eeSAleksandar Markovic /* TODO: TC exclusive handling due to ERL/EXL. */
599256eb7eeSAleksandar Markovic
600256eb7eeSAleksandar Markovic env->CP0_VPEConf0 = newval;
601256eb7eeSAleksandar Markovic }
602256eb7eeSAleksandar Markovic
helper_mttc0_vpeconf0(CPUMIPSState * env,target_ulong arg1)603256eb7eeSAleksandar Markovic void helper_mttc0_vpeconf0(CPUMIPSState *env, target_ulong arg1)
604256eb7eeSAleksandar Markovic {
605256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
606256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
607256eb7eeSAleksandar Markovic uint32_t mask = 0;
608256eb7eeSAleksandar Markovic uint32_t newval;
609256eb7eeSAleksandar Markovic
610256eb7eeSAleksandar Markovic mask |= (1 << CP0VPEC0_MVP) | (1 << CP0VPEC0_VPA);
611256eb7eeSAleksandar Markovic newval = (other->CP0_VPEConf0 & ~mask) | (arg1 & mask);
612256eb7eeSAleksandar Markovic
613256eb7eeSAleksandar Markovic /* TODO: TC exclusive handling due to ERL/EXL. */
614256eb7eeSAleksandar Markovic other->CP0_VPEConf0 = newval;
615256eb7eeSAleksandar Markovic }
616256eb7eeSAleksandar Markovic
helper_mtc0_vpeconf1(CPUMIPSState * env,target_ulong arg1)617256eb7eeSAleksandar Markovic void helper_mtc0_vpeconf1(CPUMIPSState *env, target_ulong arg1)
618256eb7eeSAleksandar Markovic {
619256eb7eeSAleksandar Markovic uint32_t mask = 0;
620256eb7eeSAleksandar Markovic uint32_t newval;
621256eb7eeSAleksandar Markovic
622256eb7eeSAleksandar Markovic if (env->mvp->CP0_MVPControl & (1 << CP0MVPCo_VPC))
623256eb7eeSAleksandar Markovic mask |= (0xff << CP0VPEC1_NCX) | (0xff << CP0VPEC1_NCP2) |
624256eb7eeSAleksandar Markovic (0xff << CP0VPEC1_NCP1);
625256eb7eeSAleksandar Markovic newval = (env->CP0_VPEConf1 & ~mask) | (arg1 & mask);
626256eb7eeSAleksandar Markovic
627256eb7eeSAleksandar Markovic /* UDI not implemented. */
628256eb7eeSAleksandar Markovic /* CP2 not implemented. */
629256eb7eeSAleksandar Markovic
630256eb7eeSAleksandar Markovic /* TODO: Handle FPU (CP1) binding. */
631256eb7eeSAleksandar Markovic
632256eb7eeSAleksandar Markovic env->CP0_VPEConf1 = newval;
633256eb7eeSAleksandar Markovic }
634256eb7eeSAleksandar Markovic
helper_mtc0_yqmask(CPUMIPSState * env,target_ulong arg1)635256eb7eeSAleksandar Markovic void helper_mtc0_yqmask(CPUMIPSState *env, target_ulong arg1)
636256eb7eeSAleksandar Markovic {
637256eb7eeSAleksandar Markovic /* Yield qualifier inputs not implemented. */
638256eb7eeSAleksandar Markovic env->CP0_YQMask = 0x00000000;
639256eb7eeSAleksandar Markovic }
640256eb7eeSAleksandar Markovic
helper_mtc0_vpeopt(CPUMIPSState * env,target_ulong arg1)641256eb7eeSAleksandar Markovic void helper_mtc0_vpeopt(CPUMIPSState *env, target_ulong arg1)
642256eb7eeSAleksandar Markovic {
643256eb7eeSAleksandar Markovic env->CP0_VPEOpt = arg1 & 0x0000ffff;
644256eb7eeSAleksandar Markovic }
645256eb7eeSAleksandar Markovic
646256eb7eeSAleksandar Markovic #define MTC0_ENTRYLO_MASK(env) ((env->PAMask >> 6) & 0x3FFFFFFF)
647256eb7eeSAleksandar Markovic
helper_mtc0_entrylo0(CPUMIPSState * env,target_ulong arg1)648256eb7eeSAleksandar Markovic void helper_mtc0_entrylo0(CPUMIPSState *env, target_ulong arg1)
649256eb7eeSAleksandar Markovic {
650256eb7eeSAleksandar Markovic /* 1k pages not implemented */
651256eb7eeSAleksandar Markovic target_ulong rxi = arg1 & (env->CP0_PageGrain & (3u << CP0PG_XIE));
652256eb7eeSAleksandar Markovic env->CP0_EntryLo0 = (arg1 & MTC0_ENTRYLO_MASK(env))
653256eb7eeSAleksandar Markovic | (rxi << (CP0EnLo_XI - 30));
654256eb7eeSAleksandar Markovic }
655256eb7eeSAleksandar Markovic
656256eb7eeSAleksandar Markovic #if defined(TARGET_MIPS64)
657256eb7eeSAleksandar Markovic #define DMTC0_ENTRYLO_MASK(env) (env->PAMask >> 6)
658256eb7eeSAleksandar Markovic
helper_dmtc0_entrylo0(CPUMIPSState * env,uint64_t arg1)659256eb7eeSAleksandar Markovic void helper_dmtc0_entrylo0(CPUMIPSState *env, uint64_t arg1)
660256eb7eeSAleksandar Markovic {
661256eb7eeSAleksandar Markovic uint64_t rxi = arg1 & ((env->CP0_PageGrain & (3ull << CP0PG_XIE)) << 32);
662256eb7eeSAleksandar Markovic env->CP0_EntryLo0 = (arg1 & DMTC0_ENTRYLO_MASK(env)) | rxi;
663256eb7eeSAleksandar Markovic }
664256eb7eeSAleksandar Markovic #endif
665256eb7eeSAleksandar Markovic
helper_mtc0_tcstatus(CPUMIPSState * env,target_ulong arg1)666256eb7eeSAleksandar Markovic void helper_mtc0_tcstatus(CPUMIPSState *env, target_ulong arg1)
667256eb7eeSAleksandar Markovic {
668256eb7eeSAleksandar Markovic uint32_t mask = env->CP0_TCStatus_rw_bitmask;
669256eb7eeSAleksandar Markovic uint32_t newval;
670256eb7eeSAleksandar Markovic
671256eb7eeSAleksandar Markovic newval = (env->active_tc.CP0_TCStatus & ~mask) | (arg1 & mask);
672256eb7eeSAleksandar Markovic
673256eb7eeSAleksandar Markovic env->active_tc.CP0_TCStatus = newval;
674256eb7eeSAleksandar Markovic sync_c0_tcstatus(env, env->current_tc, newval);
675256eb7eeSAleksandar Markovic }
676256eb7eeSAleksandar Markovic
helper_mttc0_tcstatus(CPUMIPSState * env,target_ulong arg1)677256eb7eeSAleksandar Markovic void helper_mttc0_tcstatus(CPUMIPSState *env, target_ulong arg1)
678256eb7eeSAleksandar Markovic {
679256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
680256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
681256eb7eeSAleksandar Markovic
682256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) {
683256eb7eeSAleksandar Markovic other->active_tc.CP0_TCStatus = arg1;
684256eb7eeSAleksandar Markovic } else {
685256eb7eeSAleksandar Markovic other->tcs[other_tc].CP0_TCStatus = arg1;
686256eb7eeSAleksandar Markovic }
687256eb7eeSAleksandar Markovic sync_c0_tcstatus(other, other_tc, arg1);
688256eb7eeSAleksandar Markovic }
689256eb7eeSAleksandar Markovic
helper_mtc0_tcbind(CPUMIPSState * env,target_ulong arg1)690256eb7eeSAleksandar Markovic void helper_mtc0_tcbind(CPUMIPSState *env, target_ulong arg1)
691256eb7eeSAleksandar Markovic {
692256eb7eeSAleksandar Markovic uint32_t mask = (1 << CP0TCBd_TBE);
693256eb7eeSAleksandar Markovic uint32_t newval;
694256eb7eeSAleksandar Markovic
695256eb7eeSAleksandar Markovic if (env->mvp->CP0_MVPControl & (1 << CP0MVPCo_VPC)) {
696256eb7eeSAleksandar Markovic mask |= (1 << CP0TCBd_CurVPE);
697256eb7eeSAleksandar Markovic }
698256eb7eeSAleksandar Markovic newval = (env->active_tc.CP0_TCBind & ~mask) | (arg1 & mask);
699256eb7eeSAleksandar Markovic env->active_tc.CP0_TCBind = newval;
700256eb7eeSAleksandar Markovic }
701256eb7eeSAleksandar Markovic
helper_mttc0_tcbind(CPUMIPSState * env,target_ulong arg1)702256eb7eeSAleksandar Markovic void helper_mttc0_tcbind(CPUMIPSState *env, target_ulong arg1)
703256eb7eeSAleksandar Markovic {
704256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
705256eb7eeSAleksandar Markovic uint32_t mask = (1 << CP0TCBd_TBE);
706256eb7eeSAleksandar Markovic uint32_t newval;
707256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
708256eb7eeSAleksandar Markovic
709256eb7eeSAleksandar Markovic if (other->mvp->CP0_MVPControl & (1 << CP0MVPCo_VPC)) {
710256eb7eeSAleksandar Markovic mask |= (1 << CP0TCBd_CurVPE);
711256eb7eeSAleksandar Markovic }
712256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) {
713256eb7eeSAleksandar Markovic newval = (other->active_tc.CP0_TCBind & ~mask) | (arg1 & mask);
714256eb7eeSAleksandar Markovic other->active_tc.CP0_TCBind = newval;
715256eb7eeSAleksandar Markovic } else {
716256eb7eeSAleksandar Markovic newval = (other->tcs[other_tc].CP0_TCBind & ~mask) | (arg1 & mask);
717256eb7eeSAleksandar Markovic other->tcs[other_tc].CP0_TCBind = newval;
718256eb7eeSAleksandar Markovic }
719256eb7eeSAleksandar Markovic }
720256eb7eeSAleksandar Markovic
helper_mtc0_tcrestart(CPUMIPSState * env,target_ulong arg1)721256eb7eeSAleksandar Markovic void helper_mtc0_tcrestart(CPUMIPSState *env, target_ulong arg1)
722256eb7eeSAleksandar Markovic {
723256eb7eeSAleksandar Markovic env->active_tc.PC = arg1;
724256eb7eeSAleksandar Markovic env->active_tc.CP0_TCStatus &= ~(1 << CP0TCSt_TDS);
725256eb7eeSAleksandar Markovic env->CP0_LLAddr = 0;
726256eb7eeSAleksandar Markovic env->lladdr = 0;
727256eb7eeSAleksandar Markovic /* MIPS16 not implemented. */
728256eb7eeSAleksandar Markovic }
729256eb7eeSAleksandar Markovic
helper_mttc0_tcrestart(CPUMIPSState * env,target_ulong arg1)730256eb7eeSAleksandar Markovic void helper_mttc0_tcrestart(CPUMIPSState *env, target_ulong arg1)
731256eb7eeSAleksandar Markovic {
732256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
733256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
734256eb7eeSAleksandar Markovic
735256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) {
736256eb7eeSAleksandar Markovic other->active_tc.PC = arg1;
737256eb7eeSAleksandar Markovic other->active_tc.CP0_TCStatus &= ~(1 << CP0TCSt_TDS);
738256eb7eeSAleksandar Markovic other->CP0_LLAddr = 0;
739256eb7eeSAleksandar Markovic other->lladdr = 0;
740256eb7eeSAleksandar Markovic /* MIPS16 not implemented. */
741256eb7eeSAleksandar Markovic } else {
742256eb7eeSAleksandar Markovic other->tcs[other_tc].PC = arg1;
743256eb7eeSAleksandar Markovic other->tcs[other_tc].CP0_TCStatus &= ~(1 << CP0TCSt_TDS);
744256eb7eeSAleksandar Markovic other->CP0_LLAddr = 0;
745256eb7eeSAleksandar Markovic other->lladdr = 0;
746256eb7eeSAleksandar Markovic /* MIPS16 not implemented. */
747256eb7eeSAleksandar Markovic }
748256eb7eeSAleksandar Markovic }
749256eb7eeSAleksandar Markovic
helper_mtc0_tchalt(CPUMIPSState * env,target_ulong arg1)750256eb7eeSAleksandar Markovic void helper_mtc0_tchalt(CPUMIPSState *env, target_ulong arg1)
751256eb7eeSAleksandar Markovic {
752256eb7eeSAleksandar Markovic MIPSCPU *cpu = env_archcpu(env);
753256eb7eeSAleksandar Markovic
754256eb7eeSAleksandar Markovic env->active_tc.CP0_TCHalt = arg1 & 0x1;
755256eb7eeSAleksandar Markovic
756256eb7eeSAleksandar Markovic /* TODO: Halt TC / Restart (if allocated+active) TC. */
757256eb7eeSAleksandar Markovic if (env->active_tc.CP0_TCHalt & 1) {
758256eb7eeSAleksandar Markovic mips_tc_sleep(cpu, env->current_tc);
759256eb7eeSAleksandar Markovic } else {
760256eb7eeSAleksandar Markovic mips_tc_wake(cpu, env->current_tc);
761256eb7eeSAleksandar Markovic }
762256eb7eeSAleksandar Markovic }
763256eb7eeSAleksandar Markovic
helper_mttc0_tchalt(CPUMIPSState * env,target_ulong arg1)764256eb7eeSAleksandar Markovic void helper_mttc0_tchalt(CPUMIPSState *env, target_ulong arg1)
765256eb7eeSAleksandar Markovic {
766256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
767256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
768256eb7eeSAleksandar Markovic MIPSCPU *other_cpu = env_archcpu(other);
769256eb7eeSAleksandar Markovic
770256eb7eeSAleksandar Markovic /* TODO: Halt TC / Restart (if allocated+active) TC. */
771256eb7eeSAleksandar Markovic
772256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) {
773256eb7eeSAleksandar Markovic other->active_tc.CP0_TCHalt = arg1;
774256eb7eeSAleksandar Markovic } else {
775256eb7eeSAleksandar Markovic other->tcs[other_tc].CP0_TCHalt = arg1;
776256eb7eeSAleksandar Markovic }
777256eb7eeSAleksandar Markovic
778256eb7eeSAleksandar Markovic if (arg1 & 1) {
779256eb7eeSAleksandar Markovic mips_tc_sleep(other_cpu, other_tc);
780256eb7eeSAleksandar Markovic } else {
781256eb7eeSAleksandar Markovic mips_tc_wake(other_cpu, other_tc);
782256eb7eeSAleksandar Markovic }
783256eb7eeSAleksandar Markovic }
784256eb7eeSAleksandar Markovic
helper_mtc0_tccontext(CPUMIPSState * env,target_ulong arg1)785256eb7eeSAleksandar Markovic void helper_mtc0_tccontext(CPUMIPSState *env, target_ulong arg1)
786256eb7eeSAleksandar Markovic {
787256eb7eeSAleksandar Markovic env->active_tc.CP0_TCContext = arg1;
788256eb7eeSAleksandar Markovic }
789256eb7eeSAleksandar Markovic
helper_mttc0_tccontext(CPUMIPSState * env,target_ulong arg1)790256eb7eeSAleksandar Markovic void helper_mttc0_tccontext(CPUMIPSState *env, target_ulong arg1)
791256eb7eeSAleksandar Markovic {
792256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
793256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
794256eb7eeSAleksandar Markovic
795256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) {
796256eb7eeSAleksandar Markovic other->active_tc.CP0_TCContext = arg1;
797256eb7eeSAleksandar Markovic } else {
798256eb7eeSAleksandar Markovic other->tcs[other_tc].CP0_TCContext = arg1;
799256eb7eeSAleksandar Markovic }
800256eb7eeSAleksandar Markovic }
801256eb7eeSAleksandar Markovic
helper_mtc0_tcschedule(CPUMIPSState * env,target_ulong arg1)802256eb7eeSAleksandar Markovic void helper_mtc0_tcschedule(CPUMIPSState *env, target_ulong arg1)
803256eb7eeSAleksandar Markovic {
804256eb7eeSAleksandar Markovic env->active_tc.CP0_TCSchedule = arg1;
805256eb7eeSAleksandar Markovic }
806256eb7eeSAleksandar Markovic
helper_mttc0_tcschedule(CPUMIPSState * env,target_ulong arg1)807256eb7eeSAleksandar Markovic void helper_mttc0_tcschedule(CPUMIPSState *env, target_ulong arg1)
808256eb7eeSAleksandar Markovic {
809256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
810256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
811256eb7eeSAleksandar Markovic
812256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) {
813256eb7eeSAleksandar Markovic other->active_tc.CP0_TCSchedule = arg1;
814256eb7eeSAleksandar Markovic } else {
815256eb7eeSAleksandar Markovic other->tcs[other_tc].CP0_TCSchedule = arg1;
816256eb7eeSAleksandar Markovic }
817256eb7eeSAleksandar Markovic }
818256eb7eeSAleksandar Markovic
helper_mtc0_tcschefback(CPUMIPSState * env,target_ulong arg1)819256eb7eeSAleksandar Markovic void helper_mtc0_tcschefback(CPUMIPSState *env, target_ulong arg1)
820256eb7eeSAleksandar Markovic {
821256eb7eeSAleksandar Markovic env->active_tc.CP0_TCScheFBack = arg1;
822256eb7eeSAleksandar Markovic }
823256eb7eeSAleksandar Markovic
helper_mttc0_tcschefback(CPUMIPSState * env,target_ulong arg1)824256eb7eeSAleksandar Markovic void helper_mttc0_tcschefback(CPUMIPSState *env, target_ulong arg1)
825256eb7eeSAleksandar Markovic {
826256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
827256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
828256eb7eeSAleksandar Markovic
829256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) {
830256eb7eeSAleksandar Markovic other->active_tc.CP0_TCScheFBack = arg1;
831256eb7eeSAleksandar Markovic } else {
832256eb7eeSAleksandar Markovic other->tcs[other_tc].CP0_TCScheFBack = arg1;
833256eb7eeSAleksandar Markovic }
834256eb7eeSAleksandar Markovic }
835256eb7eeSAleksandar Markovic
helper_mtc0_entrylo1(CPUMIPSState * env,target_ulong arg1)836256eb7eeSAleksandar Markovic void helper_mtc0_entrylo1(CPUMIPSState *env, target_ulong arg1)
837256eb7eeSAleksandar Markovic {
838256eb7eeSAleksandar Markovic /* 1k pages not implemented */
839256eb7eeSAleksandar Markovic target_ulong rxi = arg1 & (env->CP0_PageGrain & (3u << CP0PG_XIE));
840256eb7eeSAleksandar Markovic env->CP0_EntryLo1 = (arg1 & MTC0_ENTRYLO_MASK(env))
841256eb7eeSAleksandar Markovic | (rxi << (CP0EnLo_XI - 30));
842256eb7eeSAleksandar Markovic }
843256eb7eeSAleksandar Markovic
844256eb7eeSAleksandar Markovic #if defined(TARGET_MIPS64)
helper_dmtc0_entrylo1(CPUMIPSState * env,uint64_t arg1)845256eb7eeSAleksandar Markovic void helper_dmtc0_entrylo1(CPUMIPSState *env, uint64_t arg1)
846256eb7eeSAleksandar Markovic {
847256eb7eeSAleksandar Markovic uint64_t rxi = arg1 & ((env->CP0_PageGrain & (3ull << CP0PG_XIE)) << 32);
848256eb7eeSAleksandar Markovic env->CP0_EntryLo1 = (arg1 & DMTC0_ENTRYLO_MASK(env)) | rxi;
849256eb7eeSAleksandar Markovic }
850256eb7eeSAleksandar Markovic #endif
851256eb7eeSAleksandar Markovic
helper_mtc0_context(CPUMIPSState * env,target_ulong arg1)852256eb7eeSAleksandar Markovic void helper_mtc0_context(CPUMIPSState *env, target_ulong arg1)
853256eb7eeSAleksandar Markovic {
854256eb7eeSAleksandar Markovic env->CP0_Context = (env->CP0_Context & 0x007FFFFF) | (arg1 & ~0x007FFFFF);
855256eb7eeSAleksandar Markovic }
856256eb7eeSAleksandar Markovic
helper_mtc0_memorymapid(CPUMIPSState * env,target_ulong arg1)857256eb7eeSAleksandar Markovic void helper_mtc0_memorymapid(CPUMIPSState *env, target_ulong arg1)
858256eb7eeSAleksandar Markovic {
859256eb7eeSAleksandar Markovic int32_t old;
860256eb7eeSAleksandar Markovic old = env->CP0_MemoryMapID;
861256eb7eeSAleksandar Markovic env->CP0_MemoryMapID = (int32_t) arg1;
862256eb7eeSAleksandar Markovic /* If the MemoryMapID changes, flush qemu's TLB. */
863256eb7eeSAleksandar Markovic if (old != env->CP0_MemoryMapID) {
864256eb7eeSAleksandar Markovic cpu_mips_tlb_flush(env);
865256eb7eeSAleksandar Markovic }
866256eb7eeSAleksandar Markovic }
867256eb7eeSAleksandar Markovic
compute_pagemask(uint32_t val)868256ba771SRichard Henderson uint32_t compute_pagemask(uint32_t val)
869256eb7eeSAleksandar Markovic {
870d40b55bcSJiaxun Yang /* Don't care MASKX as we don't support 1KB page */
871256ba771SRichard Henderson uint32_t mask = extract32(val, CP0PM_MASK, 16);
872d89b9899SRichard Henderson int maskbits = cto32(mask);
873d40b55bcSJiaxun Yang
874d89b9899SRichard Henderson /* Ensure no more set bit after first zero, and maskbits even. */
875d89b9899SRichard Henderson if ((mask >> maskbits) == 0 && maskbits % 2 == 0) {
876256ba771SRichard Henderson return mask << CP0PM_MASK;
877d89b9899SRichard Henderson } else {
878d40b55bcSJiaxun Yang /* When invalid, set to default target page size. */
879256ba771SRichard Henderson return 0;
880256eb7eeSAleksandar Markovic }
881d89b9899SRichard Henderson }
882256eb7eeSAleksandar Markovic
helper_mtc0_pagemask(CPUMIPSState * env,target_ulong arg1)883256eb7eeSAleksandar Markovic void helper_mtc0_pagemask(CPUMIPSState *env, target_ulong arg1)
884256eb7eeSAleksandar Markovic {
885256ba771SRichard Henderson env->CP0_PageMask = compute_pagemask(arg1);
886256eb7eeSAleksandar Markovic }
887256eb7eeSAleksandar Markovic
helper_mtc0_pagegrain(CPUMIPSState * env,target_ulong arg1)888256eb7eeSAleksandar Markovic void helper_mtc0_pagegrain(CPUMIPSState *env, target_ulong arg1)
889256eb7eeSAleksandar Markovic {
890256eb7eeSAleksandar Markovic /* SmartMIPS not implemented */
891256eb7eeSAleksandar Markovic /* 1k pages not implemented */
892256eb7eeSAleksandar Markovic env->CP0_PageGrain = (arg1 & env->CP0_PageGrain_rw_bitmask) |
893256eb7eeSAleksandar Markovic (env->CP0_PageGrain & ~env->CP0_PageGrain_rw_bitmask);
894256eb7eeSAleksandar Markovic compute_hflags(env);
895256eb7eeSAleksandar Markovic restore_pamask(env);
896256eb7eeSAleksandar Markovic }
897256eb7eeSAleksandar Markovic
helper_mtc0_segctl0(CPUMIPSState * env,target_ulong arg1)898256eb7eeSAleksandar Markovic void helper_mtc0_segctl0(CPUMIPSState *env, target_ulong arg1)
899256eb7eeSAleksandar Markovic {
900256eb7eeSAleksandar Markovic CPUState *cs = env_cpu(env);
901256eb7eeSAleksandar Markovic
902256eb7eeSAleksandar Markovic env->CP0_SegCtl0 = arg1 & CP0SC0_MASK;
903256eb7eeSAleksandar Markovic tlb_flush(cs);
904256eb7eeSAleksandar Markovic }
905256eb7eeSAleksandar Markovic
helper_mtc0_segctl1(CPUMIPSState * env,target_ulong arg1)906256eb7eeSAleksandar Markovic void helper_mtc0_segctl1(CPUMIPSState *env, target_ulong arg1)
907256eb7eeSAleksandar Markovic {
908256eb7eeSAleksandar Markovic CPUState *cs = env_cpu(env);
909256eb7eeSAleksandar Markovic
910256eb7eeSAleksandar Markovic env->CP0_SegCtl1 = arg1 & CP0SC1_MASK;
911256eb7eeSAleksandar Markovic tlb_flush(cs);
912256eb7eeSAleksandar Markovic }
913256eb7eeSAleksandar Markovic
helper_mtc0_segctl2(CPUMIPSState * env,target_ulong arg1)914256eb7eeSAleksandar Markovic void helper_mtc0_segctl2(CPUMIPSState *env, target_ulong arg1)
915256eb7eeSAleksandar Markovic {
916256eb7eeSAleksandar Markovic CPUState *cs = env_cpu(env);
917256eb7eeSAleksandar Markovic
918256eb7eeSAleksandar Markovic env->CP0_SegCtl2 = arg1 & CP0SC2_MASK;
919256eb7eeSAleksandar Markovic tlb_flush(cs);
920256eb7eeSAleksandar Markovic }
921256eb7eeSAleksandar Markovic
helper_mtc0_pwfield(CPUMIPSState * env,target_ulong arg1)922256eb7eeSAleksandar Markovic void helper_mtc0_pwfield(CPUMIPSState *env, target_ulong arg1)
923256eb7eeSAleksandar Markovic {
924256eb7eeSAleksandar Markovic #if defined(TARGET_MIPS64)
925256eb7eeSAleksandar Markovic uint64_t mask = 0x3F3FFFFFFFULL;
926256eb7eeSAleksandar Markovic uint32_t old_ptei = (env->CP0_PWField >> CP0PF_PTEI) & 0x3FULL;
927256eb7eeSAleksandar Markovic uint32_t new_ptei = (arg1 >> CP0PF_PTEI) & 0x3FULL;
928256eb7eeSAleksandar Markovic
9292e211e0aSPhilippe Mathieu-Daudé if ((env->insn_flags & ISA_MIPS_R6)) {
930256eb7eeSAleksandar Markovic if (((arg1 >> CP0PF_BDI) & 0x3FULL) < 12) {
931256eb7eeSAleksandar Markovic mask &= ~(0x3FULL << CP0PF_BDI);
932256eb7eeSAleksandar Markovic }
933256eb7eeSAleksandar Markovic if (((arg1 >> CP0PF_GDI) & 0x3FULL) < 12) {
934256eb7eeSAleksandar Markovic mask &= ~(0x3FULL << CP0PF_GDI);
935256eb7eeSAleksandar Markovic }
936256eb7eeSAleksandar Markovic if (((arg1 >> CP0PF_UDI) & 0x3FULL) < 12) {
937256eb7eeSAleksandar Markovic mask &= ~(0x3FULL << CP0PF_UDI);
938256eb7eeSAleksandar Markovic }
939256eb7eeSAleksandar Markovic if (((arg1 >> CP0PF_MDI) & 0x3FULL) < 12) {
940256eb7eeSAleksandar Markovic mask &= ~(0x3FULL << CP0PF_MDI);
941256eb7eeSAleksandar Markovic }
942256eb7eeSAleksandar Markovic if (((arg1 >> CP0PF_PTI) & 0x3FULL) < 12) {
943256eb7eeSAleksandar Markovic mask &= ~(0x3FULL << CP0PF_PTI);
944256eb7eeSAleksandar Markovic }
945256eb7eeSAleksandar Markovic }
946256eb7eeSAleksandar Markovic env->CP0_PWField = arg1 & mask;
947256eb7eeSAleksandar Markovic
948256eb7eeSAleksandar Markovic if ((new_ptei >= 32) ||
9492e211e0aSPhilippe Mathieu-Daudé ((env->insn_flags & ISA_MIPS_R6) &&
950256eb7eeSAleksandar Markovic (new_ptei == 0 || new_ptei == 1))) {
951256eb7eeSAleksandar Markovic env->CP0_PWField = (env->CP0_PWField & ~0x3FULL) |
952256eb7eeSAleksandar Markovic (old_ptei << CP0PF_PTEI);
953256eb7eeSAleksandar Markovic }
954256eb7eeSAleksandar Markovic #else
955256eb7eeSAleksandar Markovic uint32_t mask = 0x3FFFFFFF;
956256eb7eeSAleksandar Markovic uint32_t old_ptew = (env->CP0_PWField >> CP0PF_PTEW) & 0x3F;
957256eb7eeSAleksandar Markovic uint32_t new_ptew = (arg1 >> CP0PF_PTEW) & 0x3F;
958256eb7eeSAleksandar Markovic
9592e211e0aSPhilippe Mathieu-Daudé if ((env->insn_flags & ISA_MIPS_R6)) {
960256eb7eeSAleksandar Markovic if (((arg1 >> CP0PF_GDW) & 0x3F) < 12) {
961256eb7eeSAleksandar Markovic mask &= ~(0x3F << CP0PF_GDW);
962256eb7eeSAleksandar Markovic }
963256eb7eeSAleksandar Markovic if (((arg1 >> CP0PF_UDW) & 0x3F) < 12) {
964256eb7eeSAleksandar Markovic mask &= ~(0x3F << CP0PF_UDW);
965256eb7eeSAleksandar Markovic }
966256eb7eeSAleksandar Markovic if (((arg1 >> CP0PF_MDW) & 0x3F) < 12) {
967256eb7eeSAleksandar Markovic mask &= ~(0x3F << CP0PF_MDW);
968256eb7eeSAleksandar Markovic }
969256eb7eeSAleksandar Markovic if (((arg1 >> CP0PF_PTW) & 0x3F) < 12) {
970256eb7eeSAleksandar Markovic mask &= ~(0x3F << CP0PF_PTW);
971256eb7eeSAleksandar Markovic }
972256eb7eeSAleksandar Markovic }
973256eb7eeSAleksandar Markovic env->CP0_PWField = arg1 & mask;
974256eb7eeSAleksandar Markovic
975256eb7eeSAleksandar Markovic if ((new_ptew >= 32) ||
9762e211e0aSPhilippe Mathieu-Daudé ((env->insn_flags & ISA_MIPS_R6) &&
977256eb7eeSAleksandar Markovic (new_ptew == 0 || new_ptew == 1))) {
978256eb7eeSAleksandar Markovic env->CP0_PWField = (env->CP0_PWField & ~0x3F) |
979256eb7eeSAleksandar Markovic (old_ptew << CP0PF_PTEW);
980256eb7eeSAleksandar Markovic }
981256eb7eeSAleksandar Markovic #endif
982256eb7eeSAleksandar Markovic }
983256eb7eeSAleksandar Markovic
helper_mtc0_pwsize(CPUMIPSState * env,target_ulong arg1)984256eb7eeSAleksandar Markovic void helper_mtc0_pwsize(CPUMIPSState *env, target_ulong arg1)
985256eb7eeSAleksandar Markovic {
986256eb7eeSAleksandar Markovic #if defined(TARGET_MIPS64)
987256eb7eeSAleksandar Markovic env->CP0_PWSize = arg1 & 0x3F7FFFFFFFULL;
988256eb7eeSAleksandar Markovic #else
989256eb7eeSAleksandar Markovic env->CP0_PWSize = arg1 & 0x3FFFFFFF;
990256eb7eeSAleksandar Markovic #endif
991256eb7eeSAleksandar Markovic }
992256eb7eeSAleksandar Markovic
helper_mtc0_wired(CPUMIPSState * env,target_ulong arg1)993256eb7eeSAleksandar Markovic void helper_mtc0_wired(CPUMIPSState *env, target_ulong arg1)
994256eb7eeSAleksandar Markovic {
9952e211e0aSPhilippe Mathieu-Daudé if (env->insn_flags & ISA_MIPS_R6) {
996256eb7eeSAleksandar Markovic if (arg1 < env->tlb->nb_tlb) {
997256eb7eeSAleksandar Markovic env->CP0_Wired = arg1;
998256eb7eeSAleksandar Markovic }
999256eb7eeSAleksandar Markovic } else {
1000256eb7eeSAleksandar Markovic env->CP0_Wired = arg1 % env->tlb->nb_tlb;
1001256eb7eeSAleksandar Markovic }
1002256eb7eeSAleksandar Markovic }
1003256eb7eeSAleksandar Markovic
helper_mtc0_pwctl(CPUMIPSState * env,target_ulong arg1)1004256eb7eeSAleksandar Markovic void helper_mtc0_pwctl(CPUMIPSState *env, target_ulong arg1)
1005256eb7eeSAleksandar Markovic {
1006256eb7eeSAleksandar Markovic #if defined(TARGET_MIPS64)
1007256eb7eeSAleksandar Markovic /* PWEn = 0. Hardware page table walking is not implemented. */
1008256eb7eeSAleksandar Markovic env->CP0_PWCtl = (env->CP0_PWCtl & 0x000000C0) | (arg1 & 0x5C00003F);
1009256eb7eeSAleksandar Markovic #else
1010256eb7eeSAleksandar Markovic env->CP0_PWCtl = (arg1 & 0x800000FF);
1011256eb7eeSAleksandar Markovic #endif
1012256eb7eeSAleksandar Markovic }
1013256eb7eeSAleksandar Markovic
helper_mtc0_srsconf0(CPUMIPSState * env,target_ulong arg1)1014256eb7eeSAleksandar Markovic void helper_mtc0_srsconf0(CPUMIPSState *env, target_ulong arg1)
1015256eb7eeSAleksandar Markovic {
1016256eb7eeSAleksandar Markovic env->CP0_SRSConf0 |= arg1 & env->CP0_SRSConf0_rw_bitmask;
1017256eb7eeSAleksandar Markovic }
1018256eb7eeSAleksandar Markovic
helper_mtc0_srsconf1(CPUMIPSState * env,target_ulong arg1)1019256eb7eeSAleksandar Markovic void helper_mtc0_srsconf1(CPUMIPSState *env, target_ulong arg1)
1020256eb7eeSAleksandar Markovic {
1021256eb7eeSAleksandar Markovic env->CP0_SRSConf1 |= arg1 & env->CP0_SRSConf1_rw_bitmask;
1022256eb7eeSAleksandar Markovic }
1023256eb7eeSAleksandar Markovic
helper_mtc0_srsconf2(CPUMIPSState * env,target_ulong arg1)1024256eb7eeSAleksandar Markovic void helper_mtc0_srsconf2(CPUMIPSState *env, target_ulong arg1)
1025256eb7eeSAleksandar Markovic {
1026256eb7eeSAleksandar Markovic env->CP0_SRSConf2 |= arg1 & env->CP0_SRSConf2_rw_bitmask;
1027256eb7eeSAleksandar Markovic }
1028256eb7eeSAleksandar Markovic
helper_mtc0_srsconf3(CPUMIPSState * env,target_ulong arg1)1029256eb7eeSAleksandar Markovic void helper_mtc0_srsconf3(CPUMIPSState *env, target_ulong arg1)
1030256eb7eeSAleksandar Markovic {
1031256eb7eeSAleksandar Markovic env->CP0_SRSConf3 |= arg1 & env->CP0_SRSConf3_rw_bitmask;
1032256eb7eeSAleksandar Markovic }
1033256eb7eeSAleksandar Markovic
helper_mtc0_srsconf4(CPUMIPSState * env,target_ulong arg1)1034256eb7eeSAleksandar Markovic void helper_mtc0_srsconf4(CPUMIPSState *env, target_ulong arg1)
1035256eb7eeSAleksandar Markovic {
1036256eb7eeSAleksandar Markovic env->CP0_SRSConf4 |= arg1 & env->CP0_SRSConf4_rw_bitmask;
1037256eb7eeSAleksandar Markovic }
1038256eb7eeSAleksandar Markovic
helper_mtc0_hwrena(CPUMIPSState * env,target_ulong arg1)1039256eb7eeSAleksandar Markovic void helper_mtc0_hwrena(CPUMIPSState *env, target_ulong arg1)
1040256eb7eeSAleksandar Markovic {
1041256eb7eeSAleksandar Markovic uint32_t mask = 0x0000000F;
1042256eb7eeSAleksandar Markovic
1043256eb7eeSAleksandar Markovic if ((env->CP0_Config1 & (1 << CP0C1_PC)) &&
10442e211e0aSPhilippe Mathieu-Daudé (env->insn_flags & ISA_MIPS_R6)) {
1045256eb7eeSAleksandar Markovic mask |= (1 << 4);
1046256eb7eeSAleksandar Markovic }
10472e211e0aSPhilippe Mathieu-Daudé if (env->insn_flags & ISA_MIPS_R6) {
1048256eb7eeSAleksandar Markovic mask |= (1 << 5);
1049256eb7eeSAleksandar Markovic }
1050256eb7eeSAleksandar Markovic if (env->CP0_Config3 & (1 << CP0C3_ULRI)) {
1051256eb7eeSAleksandar Markovic mask |= (1 << 29);
1052256eb7eeSAleksandar Markovic
1053256eb7eeSAleksandar Markovic if (arg1 & (1 << 29)) {
1054256eb7eeSAleksandar Markovic env->hflags |= MIPS_HFLAG_HWRENA_ULR;
1055256eb7eeSAleksandar Markovic } else {
1056256eb7eeSAleksandar Markovic env->hflags &= ~MIPS_HFLAG_HWRENA_ULR;
1057256eb7eeSAleksandar Markovic }
1058256eb7eeSAleksandar Markovic }
1059256eb7eeSAleksandar Markovic
1060256eb7eeSAleksandar Markovic env->CP0_HWREna = arg1 & mask;
1061256eb7eeSAleksandar Markovic }
1062256eb7eeSAleksandar Markovic
helper_mtc0_count(CPUMIPSState * env,target_ulong arg1)1063256eb7eeSAleksandar Markovic void helper_mtc0_count(CPUMIPSState *env, target_ulong arg1)
1064256eb7eeSAleksandar Markovic {
1065256eb7eeSAleksandar Markovic cpu_mips_store_count(env, arg1);
1066256eb7eeSAleksandar Markovic }
1067256eb7eeSAleksandar Markovic
helper_mtc0_entryhi(CPUMIPSState * env,target_ulong arg1)1068256eb7eeSAleksandar Markovic void helper_mtc0_entryhi(CPUMIPSState *env, target_ulong arg1)
1069256eb7eeSAleksandar Markovic {
1070256eb7eeSAleksandar Markovic target_ulong old, val, mask;
1071256eb7eeSAleksandar Markovic mask = (TARGET_PAGE_MASK << 1) | env->CP0_EntryHi_ASID_mask;
1072256eb7eeSAleksandar Markovic if (((env->CP0_Config4 >> CP0C4_IE) & 0x3) >= 2) {
1073256eb7eeSAleksandar Markovic mask |= 1 << CP0EnHi_EHINV;
1074256eb7eeSAleksandar Markovic }
1075256eb7eeSAleksandar Markovic
1076256eb7eeSAleksandar Markovic /* 1k pages not implemented */
1077256eb7eeSAleksandar Markovic #if defined(TARGET_MIPS64)
10782e211e0aSPhilippe Mathieu-Daudé if (env->insn_flags & ISA_MIPS_R6) {
1079256eb7eeSAleksandar Markovic int entryhi_r = extract64(arg1, 62, 2);
1080256eb7eeSAleksandar Markovic int config0_at = extract32(env->CP0_Config0, 13, 2);
1081256eb7eeSAleksandar Markovic bool no_supervisor = (env->CP0_Status_rw_bitmask & 0x8) == 0;
1082256eb7eeSAleksandar Markovic if ((entryhi_r == 2) ||
1083256eb7eeSAleksandar Markovic (entryhi_r == 1 && (no_supervisor || config0_at == 1))) {
1084256eb7eeSAleksandar Markovic /* skip EntryHi.R field if new value is reserved */
1085256eb7eeSAleksandar Markovic mask &= ~(0x3ull << 62);
1086256eb7eeSAleksandar Markovic }
1087256eb7eeSAleksandar Markovic }
1088256eb7eeSAleksandar Markovic mask &= env->SEGMask;
1089256eb7eeSAleksandar Markovic #endif
1090256eb7eeSAleksandar Markovic old = env->CP0_EntryHi;
1091256eb7eeSAleksandar Markovic val = (arg1 & mask) | (old & ~mask);
1092256eb7eeSAleksandar Markovic env->CP0_EntryHi = val;
109317c2c320SPhilippe Mathieu-Daudé if (ase_mt_available(env)) {
1094256eb7eeSAleksandar Markovic sync_c0_entryhi(env, env->current_tc);
1095256eb7eeSAleksandar Markovic }
1096256eb7eeSAleksandar Markovic /* If the ASID changes, flush qemu's TLB. */
1097256eb7eeSAleksandar Markovic if ((old & env->CP0_EntryHi_ASID_mask) !=
1098256eb7eeSAleksandar Markovic (val & env->CP0_EntryHi_ASID_mask)) {
1099256eb7eeSAleksandar Markovic tlb_flush(env_cpu(env));
1100256eb7eeSAleksandar Markovic }
1101256eb7eeSAleksandar Markovic }
1102256eb7eeSAleksandar Markovic
helper_mttc0_entryhi(CPUMIPSState * env,target_ulong arg1)1103256eb7eeSAleksandar Markovic void helper_mttc0_entryhi(CPUMIPSState *env, target_ulong arg1)
1104256eb7eeSAleksandar Markovic {
1105256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
1106256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
1107256eb7eeSAleksandar Markovic
1108256eb7eeSAleksandar Markovic other->CP0_EntryHi = arg1;
1109256eb7eeSAleksandar Markovic sync_c0_entryhi(other, other_tc);
1110256eb7eeSAleksandar Markovic }
1111256eb7eeSAleksandar Markovic
helper_mtc0_compare(CPUMIPSState * env,target_ulong arg1)1112256eb7eeSAleksandar Markovic void helper_mtc0_compare(CPUMIPSState *env, target_ulong arg1)
1113256eb7eeSAleksandar Markovic {
1114256eb7eeSAleksandar Markovic cpu_mips_store_compare(env, arg1);
1115256eb7eeSAleksandar Markovic }
1116256eb7eeSAleksandar Markovic
helper_mtc0_status(CPUMIPSState * env,target_ulong arg1)1117256eb7eeSAleksandar Markovic void helper_mtc0_status(CPUMIPSState *env, target_ulong arg1)
1118256eb7eeSAleksandar Markovic {
1119256eb7eeSAleksandar Markovic uint32_t val, old;
1120256eb7eeSAleksandar Markovic
1121256eb7eeSAleksandar Markovic old = env->CP0_Status;
1122256eb7eeSAleksandar Markovic cpu_mips_store_status(env, arg1);
1123256eb7eeSAleksandar Markovic val = env->CP0_Status;
1124256eb7eeSAleksandar Markovic
1125256eb7eeSAleksandar Markovic if (qemu_loglevel_mask(CPU_LOG_EXEC)) {
1126256eb7eeSAleksandar Markovic qemu_log("Status %08x (%08x) => %08x (%08x) Cause %08x",
1127256eb7eeSAleksandar Markovic old, old & env->CP0_Cause & CP0Ca_IP_mask,
1128256eb7eeSAleksandar Markovic val, val & env->CP0_Cause & CP0Ca_IP_mask,
1129256eb7eeSAleksandar Markovic env->CP0_Cause);
11306ebf33c5SRichard Henderson switch (mips_env_mmu_index(env)) {
1131256eb7eeSAleksandar Markovic case 3:
1132256eb7eeSAleksandar Markovic qemu_log(", ERL\n");
1133256eb7eeSAleksandar Markovic break;
1134256eb7eeSAleksandar Markovic case MIPS_HFLAG_UM:
1135256eb7eeSAleksandar Markovic qemu_log(", UM\n");
1136256eb7eeSAleksandar Markovic break;
1137256eb7eeSAleksandar Markovic case MIPS_HFLAG_SM:
1138256eb7eeSAleksandar Markovic qemu_log(", SM\n");
1139256eb7eeSAleksandar Markovic break;
1140256eb7eeSAleksandar Markovic case MIPS_HFLAG_KM:
1141256eb7eeSAleksandar Markovic qemu_log("\n");
1142256eb7eeSAleksandar Markovic break;
1143256eb7eeSAleksandar Markovic default:
1144256eb7eeSAleksandar Markovic cpu_abort(env_cpu(env), "Invalid MMU mode!\n");
1145256eb7eeSAleksandar Markovic break;
1146256eb7eeSAleksandar Markovic }
1147256eb7eeSAleksandar Markovic }
1148256eb7eeSAleksandar Markovic }
1149256eb7eeSAleksandar Markovic
helper_mttc0_status(CPUMIPSState * env,target_ulong arg1)1150256eb7eeSAleksandar Markovic void helper_mttc0_status(CPUMIPSState *env, target_ulong arg1)
1151256eb7eeSAleksandar Markovic {
1152256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
1153256eb7eeSAleksandar Markovic uint32_t mask = env->CP0_Status_rw_bitmask & ~0xf1000018;
1154256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
1155256eb7eeSAleksandar Markovic
1156256eb7eeSAleksandar Markovic other->CP0_Status = (other->CP0_Status & ~mask) | (arg1 & mask);
1157256eb7eeSAleksandar Markovic sync_c0_status(env, other, other_tc);
1158256eb7eeSAleksandar Markovic }
1159256eb7eeSAleksandar Markovic
helper_mtc0_intctl(CPUMIPSState * env,target_ulong arg1)1160256eb7eeSAleksandar Markovic void helper_mtc0_intctl(CPUMIPSState *env, target_ulong arg1)
1161256eb7eeSAleksandar Markovic {
1162256eb7eeSAleksandar Markovic env->CP0_IntCtl = (env->CP0_IntCtl & ~0x000003e0) | (arg1 & 0x000003e0);
1163256eb7eeSAleksandar Markovic }
1164256eb7eeSAleksandar Markovic
helper_mtc0_srsctl(CPUMIPSState * env,target_ulong arg1)1165256eb7eeSAleksandar Markovic void helper_mtc0_srsctl(CPUMIPSState *env, target_ulong arg1)
1166256eb7eeSAleksandar Markovic {
1167256eb7eeSAleksandar Markovic uint32_t mask = (0xf << CP0SRSCtl_ESS) | (0xf << CP0SRSCtl_PSS);
1168256eb7eeSAleksandar Markovic env->CP0_SRSCtl = (env->CP0_SRSCtl & ~mask) | (arg1 & mask);
1169256eb7eeSAleksandar Markovic }
1170256eb7eeSAleksandar Markovic
helper_mtc0_cause(CPUMIPSState * env,target_ulong arg1)1171256eb7eeSAleksandar Markovic void helper_mtc0_cause(CPUMIPSState *env, target_ulong arg1)
1172256eb7eeSAleksandar Markovic {
1173256eb7eeSAleksandar Markovic cpu_mips_store_cause(env, arg1);
1174256eb7eeSAleksandar Markovic }
1175256eb7eeSAleksandar Markovic
helper_mttc0_cause(CPUMIPSState * env,target_ulong arg1)1176256eb7eeSAleksandar Markovic void helper_mttc0_cause(CPUMIPSState *env, target_ulong arg1)
1177256eb7eeSAleksandar Markovic {
1178256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
1179256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
1180256eb7eeSAleksandar Markovic
1181256eb7eeSAleksandar Markovic cpu_mips_store_cause(other, arg1);
1182256eb7eeSAleksandar Markovic }
1183256eb7eeSAleksandar Markovic
helper_mftc0_epc(CPUMIPSState * env)1184256eb7eeSAleksandar Markovic target_ulong helper_mftc0_epc(CPUMIPSState *env)
1185256eb7eeSAleksandar Markovic {
1186256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
1187256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
1188256eb7eeSAleksandar Markovic
1189256eb7eeSAleksandar Markovic return other->CP0_EPC;
1190256eb7eeSAleksandar Markovic }
1191256eb7eeSAleksandar Markovic
helper_mftc0_ebase(CPUMIPSState * env)1192256eb7eeSAleksandar Markovic target_ulong helper_mftc0_ebase(CPUMIPSState *env)
1193256eb7eeSAleksandar Markovic {
1194256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
1195256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
1196256eb7eeSAleksandar Markovic
1197256eb7eeSAleksandar Markovic return other->CP0_EBase;
1198256eb7eeSAleksandar Markovic }
1199256eb7eeSAleksandar Markovic
helper_mtc0_ebase(CPUMIPSState * env,target_ulong arg1)1200256eb7eeSAleksandar Markovic void helper_mtc0_ebase(CPUMIPSState *env, target_ulong arg1)
1201256eb7eeSAleksandar Markovic {
1202256eb7eeSAleksandar Markovic target_ulong mask = 0x3FFFF000 | env->CP0_EBaseWG_rw_bitmask;
1203256eb7eeSAleksandar Markovic if (arg1 & env->CP0_EBaseWG_rw_bitmask) {
1204256eb7eeSAleksandar Markovic mask |= ~0x3FFFFFFF;
1205256eb7eeSAleksandar Markovic }
1206256eb7eeSAleksandar Markovic env->CP0_EBase = (env->CP0_EBase & ~mask) | (arg1 & mask);
1207256eb7eeSAleksandar Markovic }
1208256eb7eeSAleksandar Markovic
helper_mttc0_ebase(CPUMIPSState * env,target_ulong arg1)1209256eb7eeSAleksandar Markovic void helper_mttc0_ebase(CPUMIPSState *env, target_ulong arg1)
1210256eb7eeSAleksandar Markovic {
1211256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
1212256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
1213256eb7eeSAleksandar Markovic target_ulong mask = 0x3FFFF000 | env->CP0_EBaseWG_rw_bitmask;
1214256eb7eeSAleksandar Markovic if (arg1 & env->CP0_EBaseWG_rw_bitmask) {
1215256eb7eeSAleksandar Markovic mask |= ~0x3FFFFFFF;
1216256eb7eeSAleksandar Markovic }
1217256eb7eeSAleksandar Markovic other->CP0_EBase = (other->CP0_EBase & ~mask) | (arg1 & mask);
1218256eb7eeSAleksandar Markovic }
1219256eb7eeSAleksandar Markovic
helper_mftc0_configx(CPUMIPSState * env,target_ulong idx)1220256eb7eeSAleksandar Markovic target_ulong helper_mftc0_configx(CPUMIPSState *env, target_ulong idx)
1221256eb7eeSAleksandar Markovic {
1222256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
1223256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
1224256eb7eeSAleksandar Markovic
1225256eb7eeSAleksandar Markovic switch (idx) {
1226256eb7eeSAleksandar Markovic case 0: return other->CP0_Config0;
1227256eb7eeSAleksandar Markovic case 1: return other->CP0_Config1;
1228256eb7eeSAleksandar Markovic case 2: return other->CP0_Config2;
1229256eb7eeSAleksandar Markovic case 3: return other->CP0_Config3;
1230256eb7eeSAleksandar Markovic /* 4 and 5 are reserved. */
1231256eb7eeSAleksandar Markovic case 6: return other->CP0_Config6;
1232256eb7eeSAleksandar Markovic case 7: return other->CP0_Config7;
1233256eb7eeSAleksandar Markovic default:
1234256eb7eeSAleksandar Markovic break;
1235256eb7eeSAleksandar Markovic }
1236256eb7eeSAleksandar Markovic return 0;
1237256eb7eeSAleksandar Markovic }
1238256eb7eeSAleksandar Markovic
helper_mtc0_config0(CPUMIPSState * env,target_ulong arg1)1239256eb7eeSAleksandar Markovic void helper_mtc0_config0(CPUMIPSState *env, target_ulong arg1)
1240256eb7eeSAleksandar Markovic {
1241256eb7eeSAleksandar Markovic env->CP0_Config0 = (env->CP0_Config0 & 0x81FFFFF8) | (arg1 & 0x00000007);
1242256eb7eeSAleksandar Markovic }
1243256eb7eeSAleksandar Markovic
helper_mtc0_config2(CPUMIPSState * env,target_ulong arg1)1244256eb7eeSAleksandar Markovic void helper_mtc0_config2(CPUMIPSState *env, target_ulong arg1)
1245256eb7eeSAleksandar Markovic {
1246256eb7eeSAleksandar Markovic /* tertiary/secondary caches not implemented */
1247256eb7eeSAleksandar Markovic env->CP0_Config2 = (env->CP0_Config2 & 0x8FFF0FFF);
1248256eb7eeSAleksandar Markovic }
1249256eb7eeSAleksandar Markovic
helper_mtc0_config3(CPUMIPSState * env,target_ulong arg1)1250256eb7eeSAleksandar Markovic void helper_mtc0_config3(CPUMIPSState *env, target_ulong arg1)
1251256eb7eeSAleksandar Markovic {
1252256eb7eeSAleksandar Markovic if (env->insn_flags & ASE_MICROMIPS) {
1253256eb7eeSAleksandar Markovic env->CP0_Config3 = (env->CP0_Config3 & ~(1 << CP0C3_ISA_ON_EXC)) |
1254256eb7eeSAleksandar Markovic (arg1 & (1 << CP0C3_ISA_ON_EXC));
1255256eb7eeSAleksandar Markovic }
1256256eb7eeSAleksandar Markovic }
1257256eb7eeSAleksandar Markovic
helper_mtc0_config4(CPUMIPSState * env,target_ulong arg1)1258256eb7eeSAleksandar Markovic void helper_mtc0_config4(CPUMIPSState *env, target_ulong arg1)
1259256eb7eeSAleksandar Markovic {
1260256eb7eeSAleksandar Markovic env->CP0_Config4 = (env->CP0_Config4 & (~env->CP0_Config4_rw_bitmask)) |
1261256eb7eeSAleksandar Markovic (arg1 & env->CP0_Config4_rw_bitmask);
1262256eb7eeSAleksandar Markovic }
1263256eb7eeSAleksandar Markovic
helper_mtc0_config5(CPUMIPSState * env,target_ulong arg1)1264256eb7eeSAleksandar Markovic void helper_mtc0_config5(CPUMIPSState *env, target_ulong arg1)
1265256eb7eeSAleksandar Markovic {
1266256eb7eeSAleksandar Markovic env->CP0_Config5 = (env->CP0_Config5 & (~env->CP0_Config5_rw_bitmask)) |
1267256eb7eeSAleksandar Markovic (arg1 & env->CP0_Config5_rw_bitmask);
1268256eb7eeSAleksandar Markovic env->CP0_EntryHi_ASID_mask = (env->CP0_Config5 & (1 << CP0C5_MI)) ?
1269256eb7eeSAleksandar Markovic 0x0 : (env->CP0_Config4 & (1 << CP0C4_AE)) ? 0x3ff : 0xff;
1270256eb7eeSAleksandar Markovic compute_hflags(env);
1271256eb7eeSAleksandar Markovic }
1272256eb7eeSAleksandar Markovic
helper_mtc0_lladdr(CPUMIPSState * env,target_ulong arg1)1273256eb7eeSAleksandar Markovic void helper_mtc0_lladdr(CPUMIPSState *env, target_ulong arg1)
1274256eb7eeSAleksandar Markovic {
1275256eb7eeSAleksandar Markovic target_long mask = env->CP0_LLAddr_rw_bitmask;
1276256eb7eeSAleksandar Markovic arg1 = arg1 << env->CP0_LLAddr_shift;
1277256eb7eeSAleksandar Markovic env->CP0_LLAddr = (env->CP0_LLAddr & ~mask) | (arg1 & mask);
1278256eb7eeSAleksandar Markovic }
1279256eb7eeSAleksandar Markovic
1280256eb7eeSAleksandar Markovic #define MTC0_MAAR_MASK(env) \
1281256eb7eeSAleksandar Markovic ((0x1ULL << 63) | ((env->PAMask >> 4) & ~0xFFFull) | 0x3)
1282256eb7eeSAleksandar Markovic
helper_mtc0_maar(CPUMIPSState * env,target_ulong arg1)1283256eb7eeSAleksandar Markovic void helper_mtc0_maar(CPUMIPSState *env, target_ulong arg1)
1284256eb7eeSAleksandar Markovic {
1285256eb7eeSAleksandar Markovic env->CP0_MAAR[env->CP0_MAARI] = arg1 & MTC0_MAAR_MASK(env);
1286256eb7eeSAleksandar Markovic }
1287256eb7eeSAleksandar Markovic
helper_mthc0_maar(CPUMIPSState * env,target_ulong arg1)1288256eb7eeSAleksandar Markovic void helper_mthc0_maar(CPUMIPSState *env, target_ulong arg1)
1289256eb7eeSAleksandar Markovic {
1290256eb7eeSAleksandar Markovic env->CP0_MAAR[env->CP0_MAARI] =
1291256eb7eeSAleksandar Markovic (((uint64_t) arg1 << 32) & MTC0_MAAR_MASK(env)) |
1292256eb7eeSAleksandar Markovic (env->CP0_MAAR[env->CP0_MAARI] & 0x00000000ffffffffULL);
1293256eb7eeSAleksandar Markovic }
1294256eb7eeSAleksandar Markovic
helper_mtc0_maari(CPUMIPSState * env,target_ulong arg1)1295256eb7eeSAleksandar Markovic void helper_mtc0_maari(CPUMIPSState *env, target_ulong arg1)
1296256eb7eeSAleksandar Markovic {
1297256eb7eeSAleksandar Markovic int index = arg1 & 0x3f;
1298256eb7eeSAleksandar Markovic if (index == 0x3f) {
1299256eb7eeSAleksandar Markovic /*
1300256eb7eeSAleksandar Markovic * Software may write all ones to INDEX to determine the
1301256eb7eeSAleksandar Markovic * maximum value supported.
1302256eb7eeSAleksandar Markovic */
1303256eb7eeSAleksandar Markovic env->CP0_MAARI = MIPS_MAAR_MAX - 1;
1304256eb7eeSAleksandar Markovic } else if (index < MIPS_MAAR_MAX) {
1305256eb7eeSAleksandar Markovic env->CP0_MAARI = index;
1306256eb7eeSAleksandar Markovic }
1307256eb7eeSAleksandar Markovic /*
1308256eb7eeSAleksandar Markovic * Other than the all ones, if the value written is not supported,
1309256eb7eeSAleksandar Markovic * then INDEX is unchanged from its previous value.
1310256eb7eeSAleksandar Markovic */
1311256eb7eeSAleksandar Markovic }
1312256eb7eeSAleksandar Markovic
helper_mtc0_watchlo(CPUMIPSState * env,target_ulong arg1,uint32_t sel)1313256eb7eeSAleksandar Markovic void helper_mtc0_watchlo(CPUMIPSState *env, target_ulong arg1, uint32_t sel)
1314256eb7eeSAleksandar Markovic {
1315256eb7eeSAleksandar Markovic /*
1316256eb7eeSAleksandar Markovic * Watch exceptions for instructions, data loads, data stores
1317256eb7eeSAleksandar Markovic * not implemented.
1318256eb7eeSAleksandar Markovic */
1319256eb7eeSAleksandar Markovic env->CP0_WatchLo[sel] = (arg1 & ~0x7);
1320256eb7eeSAleksandar Markovic }
1321256eb7eeSAleksandar Markovic
helper_mtc0_watchhi(CPUMIPSState * env,target_ulong arg1,uint32_t sel)1322256eb7eeSAleksandar Markovic void helper_mtc0_watchhi(CPUMIPSState *env, target_ulong arg1, uint32_t sel)
1323256eb7eeSAleksandar Markovic {
1324256eb7eeSAleksandar Markovic uint64_t mask = 0x40000FF8 | (env->CP0_EntryHi_ASID_mask << CP0WH_ASID);
1325a6bc80f7SMarcin Nowakowski uint64_t m_bit = env->CP0_WatchHi[sel] & (1 << CP0WH_M); /* read-only */
1326256eb7eeSAleksandar Markovic if ((env->CP0_Config5 >> CP0C5_MI) & 1) {
1327256eb7eeSAleksandar Markovic mask |= 0xFFFFFFFF00000000ULL; /* MMID */
1328256eb7eeSAleksandar Markovic }
1329a6bc80f7SMarcin Nowakowski env->CP0_WatchHi[sel] = m_bit | (arg1 & mask);
1330256eb7eeSAleksandar Markovic env->CP0_WatchHi[sel] &= ~(env->CP0_WatchHi[sel] & arg1 & 0x7);
1331256eb7eeSAleksandar Markovic }
1332256eb7eeSAleksandar Markovic
helper_mthc0_watchhi(CPUMIPSState * env,target_ulong arg1,uint32_t sel)1333256eb7eeSAleksandar Markovic void helper_mthc0_watchhi(CPUMIPSState *env, target_ulong arg1, uint32_t sel)
1334256eb7eeSAleksandar Markovic {
1335256eb7eeSAleksandar Markovic env->CP0_WatchHi[sel] = ((uint64_t) (arg1) << 32) |
1336256eb7eeSAleksandar Markovic (env->CP0_WatchHi[sel] & 0x00000000ffffffffULL);
1337256eb7eeSAleksandar Markovic }
1338256eb7eeSAleksandar Markovic
helper_mtc0_xcontext(CPUMIPSState * env,target_ulong arg1)1339256eb7eeSAleksandar Markovic void helper_mtc0_xcontext(CPUMIPSState *env, target_ulong arg1)
1340256eb7eeSAleksandar Markovic {
1341256eb7eeSAleksandar Markovic target_ulong mask = (1ULL << (env->SEGBITS - 7)) - 1;
1342256eb7eeSAleksandar Markovic env->CP0_XContext = (env->CP0_XContext & mask) | (arg1 & ~mask);
1343256eb7eeSAleksandar Markovic }
1344256eb7eeSAleksandar Markovic
helper_mtc0_framemask(CPUMIPSState * env,target_ulong arg1)1345256eb7eeSAleksandar Markovic void helper_mtc0_framemask(CPUMIPSState *env, target_ulong arg1)
1346256eb7eeSAleksandar Markovic {
1347256eb7eeSAleksandar Markovic env->CP0_Framemask = arg1; /* XXX */
1348256eb7eeSAleksandar Markovic }
1349256eb7eeSAleksandar Markovic
helper_mtc0_debug(CPUMIPSState * env,target_ulong arg1)1350256eb7eeSAleksandar Markovic void helper_mtc0_debug(CPUMIPSState *env, target_ulong arg1)
1351256eb7eeSAleksandar Markovic {
1352256eb7eeSAleksandar Markovic env->CP0_Debug = (env->CP0_Debug & 0x8C03FC1F) | (arg1 & 0x13300120);
1353256eb7eeSAleksandar Markovic if (arg1 & (1 << CP0DB_DM)) {
1354256eb7eeSAleksandar Markovic env->hflags |= MIPS_HFLAG_DM;
1355256eb7eeSAleksandar Markovic } else {
1356256eb7eeSAleksandar Markovic env->hflags &= ~MIPS_HFLAG_DM;
1357256eb7eeSAleksandar Markovic }
1358256eb7eeSAleksandar Markovic }
1359256eb7eeSAleksandar Markovic
helper_mttc0_debug(CPUMIPSState * env,target_ulong arg1)1360256eb7eeSAleksandar Markovic void helper_mttc0_debug(CPUMIPSState *env, target_ulong arg1)
1361256eb7eeSAleksandar Markovic {
1362256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
1363256eb7eeSAleksandar Markovic uint32_t val = arg1 & ((1 << CP0DB_SSt) | (1 << CP0DB_Halt));
1364256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
1365256eb7eeSAleksandar Markovic
1366256eb7eeSAleksandar Markovic /* XXX: Might be wrong, check with EJTAG spec. */
1367256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) {
1368256eb7eeSAleksandar Markovic other->active_tc.CP0_Debug_tcstatus = val;
1369256eb7eeSAleksandar Markovic } else {
1370256eb7eeSAleksandar Markovic other->tcs[other_tc].CP0_Debug_tcstatus = val;
1371256eb7eeSAleksandar Markovic }
1372256eb7eeSAleksandar Markovic other->CP0_Debug = (other->CP0_Debug &
1373256eb7eeSAleksandar Markovic ((1 << CP0DB_SSt) | (1 << CP0DB_Halt))) |
1374256eb7eeSAleksandar Markovic (arg1 & ~((1 << CP0DB_SSt) | (1 << CP0DB_Halt)));
1375256eb7eeSAleksandar Markovic }
1376256eb7eeSAleksandar Markovic
helper_mtc0_performance0(CPUMIPSState * env,target_ulong arg1)1377256eb7eeSAleksandar Markovic void helper_mtc0_performance0(CPUMIPSState *env, target_ulong arg1)
1378256eb7eeSAleksandar Markovic {
1379256eb7eeSAleksandar Markovic env->CP0_Performance0 = arg1 & 0x000007ff;
1380256eb7eeSAleksandar Markovic }
1381256eb7eeSAleksandar Markovic
helper_mtc0_errctl(CPUMIPSState * env,target_ulong arg1)1382256eb7eeSAleksandar Markovic void helper_mtc0_errctl(CPUMIPSState *env, target_ulong arg1)
1383256eb7eeSAleksandar Markovic {
1384256eb7eeSAleksandar Markovic int32_t wst = arg1 & (1 << CP0EC_WST);
1385256eb7eeSAleksandar Markovic int32_t spr = arg1 & (1 << CP0EC_SPR);
1386256eb7eeSAleksandar Markovic int32_t itc = env->itc_tag ? (arg1 & (1 << CP0EC_ITC)) : 0;
1387256eb7eeSAleksandar Markovic
1388256eb7eeSAleksandar Markovic env->CP0_ErrCtl = wst | spr | itc;
1389256eb7eeSAleksandar Markovic
1390256eb7eeSAleksandar Markovic if (itc && !wst && !spr) {
1391256eb7eeSAleksandar Markovic env->hflags |= MIPS_HFLAG_ITC_CACHE;
1392256eb7eeSAleksandar Markovic } else {
1393256eb7eeSAleksandar Markovic env->hflags &= ~MIPS_HFLAG_ITC_CACHE;
1394256eb7eeSAleksandar Markovic }
1395256eb7eeSAleksandar Markovic }
1396256eb7eeSAleksandar Markovic
helper_mtc0_taglo(CPUMIPSState * env,target_ulong arg1)1397256eb7eeSAleksandar Markovic void helper_mtc0_taglo(CPUMIPSState *env, target_ulong arg1)
1398256eb7eeSAleksandar Markovic {
1399256eb7eeSAleksandar Markovic if (env->hflags & MIPS_HFLAG_ITC_CACHE) {
1400256eb7eeSAleksandar Markovic /*
1401256eb7eeSAleksandar Markovic * If CACHE instruction is configured for ITC tags then make all
1402256eb7eeSAleksandar Markovic * CP0.TagLo bits writable. The actual write to ITC Configuration
1403256eb7eeSAleksandar Markovic * Tag will take care of the read-only bits.
1404256eb7eeSAleksandar Markovic */
1405256eb7eeSAleksandar Markovic env->CP0_TagLo = arg1;
1406256eb7eeSAleksandar Markovic } else {
1407256eb7eeSAleksandar Markovic env->CP0_TagLo = arg1 & 0xFFFFFCF6;
1408256eb7eeSAleksandar Markovic }
1409256eb7eeSAleksandar Markovic }
1410256eb7eeSAleksandar Markovic
helper_mtc0_datalo(CPUMIPSState * env,target_ulong arg1)1411256eb7eeSAleksandar Markovic void helper_mtc0_datalo(CPUMIPSState *env, target_ulong arg1)
1412256eb7eeSAleksandar Markovic {
1413256eb7eeSAleksandar Markovic env->CP0_DataLo = arg1; /* XXX */
1414256eb7eeSAleksandar Markovic }
1415256eb7eeSAleksandar Markovic
helper_mtc0_taghi(CPUMIPSState * env,target_ulong arg1)1416256eb7eeSAleksandar Markovic void helper_mtc0_taghi(CPUMIPSState *env, target_ulong arg1)
1417256eb7eeSAleksandar Markovic {
1418256eb7eeSAleksandar Markovic env->CP0_TagHi = arg1; /* XXX */
1419256eb7eeSAleksandar Markovic }
1420256eb7eeSAleksandar Markovic
helper_mtc0_datahi(CPUMIPSState * env,target_ulong arg1)1421256eb7eeSAleksandar Markovic void helper_mtc0_datahi(CPUMIPSState *env, target_ulong arg1)
1422256eb7eeSAleksandar Markovic {
1423256eb7eeSAleksandar Markovic env->CP0_DataHi = arg1; /* XXX */
1424256eb7eeSAleksandar Markovic }
1425256eb7eeSAleksandar Markovic
1426256eb7eeSAleksandar Markovic /* MIPS MT functions */
helper_mftgpr(CPUMIPSState * env,uint32_t sel)1427256eb7eeSAleksandar Markovic target_ulong helper_mftgpr(CPUMIPSState *env, uint32_t sel)
1428256eb7eeSAleksandar Markovic {
1429256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
1430256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
1431256eb7eeSAleksandar Markovic
1432256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) {
1433256eb7eeSAleksandar Markovic return other->active_tc.gpr[sel];
1434256eb7eeSAleksandar Markovic } else {
1435256eb7eeSAleksandar Markovic return other->tcs[other_tc].gpr[sel];
1436256eb7eeSAleksandar Markovic }
1437256eb7eeSAleksandar Markovic }
1438256eb7eeSAleksandar Markovic
helper_mftlo(CPUMIPSState * env,uint32_t sel)1439256eb7eeSAleksandar Markovic target_ulong helper_mftlo(CPUMIPSState *env, uint32_t sel)
1440256eb7eeSAleksandar Markovic {
1441256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
1442256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
1443256eb7eeSAleksandar Markovic
1444256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) {
1445256eb7eeSAleksandar Markovic return other->active_tc.LO[sel];
1446256eb7eeSAleksandar Markovic } else {
1447256eb7eeSAleksandar Markovic return other->tcs[other_tc].LO[sel];
1448256eb7eeSAleksandar Markovic }
1449256eb7eeSAleksandar Markovic }
1450256eb7eeSAleksandar Markovic
helper_mfthi(CPUMIPSState * env,uint32_t sel)1451256eb7eeSAleksandar Markovic target_ulong helper_mfthi(CPUMIPSState *env, uint32_t sel)
1452256eb7eeSAleksandar Markovic {
1453256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
1454256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
1455256eb7eeSAleksandar Markovic
1456256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) {
1457256eb7eeSAleksandar Markovic return other->active_tc.HI[sel];
1458256eb7eeSAleksandar Markovic } else {
1459256eb7eeSAleksandar Markovic return other->tcs[other_tc].HI[sel];
1460256eb7eeSAleksandar Markovic }
1461256eb7eeSAleksandar Markovic }
1462256eb7eeSAleksandar Markovic
helper_mftacx(CPUMIPSState * env,uint32_t sel)1463256eb7eeSAleksandar Markovic target_ulong helper_mftacx(CPUMIPSState *env, uint32_t sel)
1464256eb7eeSAleksandar Markovic {
1465256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
1466256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
1467256eb7eeSAleksandar Markovic
1468256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) {
1469256eb7eeSAleksandar Markovic return other->active_tc.ACX[sel];
1470256eb7eeSAleksandar Markovic } else {
1471256eb7eeSAleksandar Markovic return other->tcs[other_tc].ACX[sel];
1472256eb7eeSAleksandar Markovic }
1473256eb7eeSAleksandar Markovic }
1474256eb7eeSAleksandar Markovic
helper_mftdsp(CPUMIPSState * env)1475256eb7eeSAleksandar Markovic target_ulong helper_mftdsp(CPUMIPSState *env)
1476256eb7eeSAleksandar Markovic {
1477256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
1478256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
1479256eb7eeSAleksandar Markovic
1480256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) {
1481256eb7eeSAleksandar Markovic return other->active_tc.DSPControl;
1482256eb7eeSAleksandar Markovic } else {
1483256eb7eeSAleksandar Markovic return other->tcs[other_tc].DSPControl;
1484256eb7eeSAleksandar Markovic }
1485256eb7eeSAleksandar Markovic }
1486256eb7eeSAleksandar Markovic
helper_mttgpr(CPUMIPSState * env,target_ulong arg1,uint32_t sel)1487256eb7eeSAleksandar Markovic void helper_mttgpr(CPUMIPSState *env, target_ulong arg1, uint32_t sel)
1488256eb7eeSAleksandar Markovic {
1489256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
1490256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
1491256eb7eeSAleksandar Markovic
1492256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) {
1493256eb7eeSAleksandar Markovic other->active_tc.gpr[sel] = arg1;
1494256eb7eeSAleksandar Markovic } else {
1495256eb7eeSAleksandar Markovic other->tcs[other_tc].gpr[sel] = arg1;
1496256eb7eeSAleksandar Markovic }
1497256eb7eeSAleksandar Markovic }
1498256eb7eeSAleksandar Markovic
helper_mttlo(CPUMIPSState * env,target_ulong arg1,uint32_t sel)1499256eb7eeSAleksandar Markovic void helper_mttlo(CPUMIPSState *env, target_ulong arg1, uint32_t sel)
1500256eb7eeSAleksandar Markovic {
1501256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
1502256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
1503256eb7eeSAleksandar Markovic
1504256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) {
1505256eb7eeSAleksandar Markovic other->active_tc.LO[sel] = arg1;
1506256eb7eeSAleksandar Markovic } else {
1507256eb7eeSAleksandar Markovic other->tcs[other_tc].LO[sel] = arg1;
1508256eb7eeSAleksandar Markovic }
1509256eb7eeSAleksandar Markovic }
1510256eb7eeSAleksandar Markovic
helper_mtthi(CPUMIPSState * env,target_ulong arg1,uint32_t sel)1511256eb7eeSAleksandar Markovic void helper_mtthi(CPUMIPSState *env, target_ulong arg1, uint32_t sel)
1512256eb7eeSAleksandar Markovic {
1513256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
1514256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
1515256eb7eeSAleksandar Markovic
1516256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) {
1517256eb7eeSAleksandar Markovic other->active_tc.HI[sel] = arg1;
1518256eb7eeSAleksandar Markovic } else {
1519256eb7eeSAleksandar Markovic other->tcs[other_tc].HI[sel] = arg1;
1520256eb7eeSAleksandar Markovic }
1521256eb7eeSAleksandar Markovic }
1522256eb7eeSAleksandar Markovic
helper_mttacx(CPUMIPSState * env,target_ulong arg1,uint32_t sel)1523256eb7eeSAleksandar Markovic void helper_mttacx(CPUMIPSState *env, target_ulong arg1, uint32_t sel)
1524256eb7eeSAleksandar Markovic {
1525256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
1526256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
1527256eb7eeSAleksandar Markovic
1528256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) {
1529256eb7eeSAleksandar Markovic other->active_tc.ACX[sel] = arg1;
1530256eb7eeSAleksandar Markovic } else {
1531256eb7eeSAleksandar Markovic other->tcs[other_tc].ACX[sel] = arg1;
1532256eb7eeSAleksandar Markovic }
1533256eb7eeSAleksandar Markovic }
1534256eb7eeSAleksandar Markovic
helper_mttdsp(CPUMIPSState * env,target_ulong arg1)1535256eb7eeSAleksandar Markovic void helper_mttdsp(CPUMIPSState *env, target_ulong arg1)
1536256eb7eeSAleksandar Markovic {
1537256eb7eeSAleksandar Markovic int other_tc = env->CP0_VPEControl & (0xff << CP0VPECo_TargTC);
1538256eb7eeSAleksandar Markovic CPUMIPSState *other = mips_cpu_map_tc(env, &other_tc);
1539256eb7eeSAleksandar Markovic
1540256eb7eeSAleksandar Markovic if (other_tc == other->current_tc) {
1541256eb7eeSAleksandar Markovic other->active_tc.DSPControl = arg1;
1542256eb7eeSAleksandar Markovic } else {
1543256eb7eeSAleksandar Markovic other->tcs[other_tc].DSPControl = arg1;
1544256eb7eeSAleksandar Markovic }
1545256eb7eeSAleksandar Markovic }
1546256eb7eeSAleksandar Markovic
1547256eb7eeSAleksandar Markovic /* MIPS MT functions */
helper_dmt(void)1548256eb7eeSAleksandar Markovic target_ulong helper_dmt(void)
1549256eb7eeSAleksandar Markovic {
1550256eb7eeSAleksandar Markovic /* TODO */
1551256eb7eeSAleksandar Markovic return 0;
1552256eb7eeSAleksandar Markovic }
1553256eb7eeSAleksandar Markovic
helper_emt(void)1554256eb7eeSAleksandar Markovic target_ulong helper_emt(void)
1555256eb7eeSAleksandar Markovic {
1556256eb7eeSAleksandar Markovic /* TODO */
1557256eb7eeSAleksandar Markovic return 0;
1558256eb7eeSAleksandar Markovic }
1559256eb7eeSAleksandar Markovic
helper_dvpe(CPUMIPSState * env)1560256eb7eeSAleksandar Markovic target_ulong helper_dvpe(CPUMIPSState *env)
1561256eb7eeSAleksandar Markovic {
1562256eb7eeSAleksandar Markovic CPUState *other_cs = first_cpu;
1563256eb7eeSAleksandar Markovic target_ulong prev = env->mvp->CP0_MVPControl;
1564256eb7eeSAleksandar Markovic
1565256eb7eeSAleksandar Markovic CPU_FOREACH(other_cs) {
1566256eb7eeSAleksandar Markovic MIPSCPU *other_cpu = MIPS_CPU(other_cs);
1567256eb7eeSAleksandar Markovic /* Turn off all VPEs except the one executing the dvpe. */
1568256eb7eeSAleksandar Markovic if (&other_cpu->env != env) {
1569256eb7eeSAleksandar Markovic other_cpu->env.mvp->CP0_MVPControl &= ~(1 << CP0MVPCo_EVP);
1570256eb7eeSAleksandar Markovic mips_vpe_sleep(other_cpu);
1571256eb7eeSAleksandar Markovic }
1572256eb7eeSAleksandar Markovic }
1573256eb7eeSAleksandar Markovic return prev;
1574256eb7eeSAleksandar Markovic }
1575256eb7eeSAleksandar Markovic
helper_evpe(CPUMIPSState * env)1576256eb7eeSAleksandar Markovic target_ulong helper_evpe(CPUMIPSState *env)
1577256eb7eeSAleksandar Markovic {
1578256eb7eeSAleksandar Markovic CPUState *other_cs = first_cpu;
1579256eb7eeSAleksandar Markovic target_ulong prev = env->mvp->CP0_MVPControl;
1580256eb7eeSAleksandar Markovic
1581256eb7eeSAleksandar Markovic CPU_FOREACH(other_cs) {
1582256eb7eeSAleksandar Markovic MIPSCPU *other_cpu = MIPS_CPU(other_cs);
1583256eb7eeSAleksandar Markovic
1584256eb7eeSAleksandar Markovic if (&other_cpu->env != env
1585256eb7eeSAleksandar Markovic /* If the VPE is WFI, don't disturb its sleep. */
1586256eb7eeSAleksandar Markovic && !mips_vpe_is_wfi(other_cpu)) {
1587256eb7eeSAleksandar Markovic /* Enable the VPE. */
1588256eb7eeSAleksandar Markovic other_cpu->env.mvp->CP0_MVPControl |= (1 << CP0MVPCo_EVP);
1589256eb7eeSAleksandar Markovic mips_vpe_wake(other_cpu); /* And wake it up. */
1590256eb7eeSAleksandar Markovic }
1591256eb7eeSAleksandar Markovic }
1592256eb7eeSAleksandar Markovic return prev;
1593256eb7eeSAleksandar Markovic }
1594256eb7eeSAleksandar Markovic
1595256eb7eeSAleksandar Markovic /* R6 Multi-threading */
helper_dvp(CPUMIPSState * env)1596256eb7eeSAleksandar Markovic target_ulong helper_dvp(CPUMIPSState *env)
1597256eb7eeSAleksandar Markovic {
1598256eb7eeSAleksandar Markovic CPUState *other_cs = first_cpu;
1599256eb7eeSAleksandar Markovic target_ulong prev = env->CP0_VPControl;
1600256eb7eeSAleksandar Markovic
1601256eb7eeSAleksandar Markovic if (!((env->CP0_VPControl >> CP0VPCtl_DIS) & 1)) {
1602256eb7eeSAleksandar Markovic CPU_FOREACH(other_cs) {
1603256eb7eeSAleksandar Markovic MIPSCPU *other_cpu = MIPS_CPU(other_cs);
1604256eb7eeSAleksandar Markovic /* Turn off all VPs except the one executing the dvp. */
1605256eb7eeSAleksandar Markovic if (&other_cpu->env != env) {
1606256eb7eeSAleksandar Markovic mips_vpe_sleep(other_cpu);
1607256eb7eeSAleksandar Markovic }
1608256eb7eeSAleksandar Markovic }
1609256eb7eeSAleksandar Markovic env->CP0_VPControl |= (1 << CP0VPCtl_DIS);
1610256eb7eeSAleksandar Markovic }
1611256eb7eeSAleksandar Markovic return prev;
1612256eb7eeSAleksandar Markovic }
1613256eb7eeSAleksandar Markovic
helper_evp(CPUMIPSState * env)1614256eb7eeSAleksandar Markovic target_ulong helper_evp(CPUMIPSState *env)
1615256eb7eeSAleksandar Markovic {
1616256eb7eeSAleksandar Markovic CPUState *other_cs = first_cpu;
1617256eb7eeSAleksandar Markovic target_ulong prev = env->CP0_VPControl;
1618256eb7eeSAleksandar Markovic
1619256eb7eeSAleksandar Markovic if ((env->CP0_VPControl >> CP0VPCtl_DIS) & 1) {
1620256eb7eeSAleksandar Markovic CPU_FOREACH(other_cs) {
1621256eb7eeSAleksandar Markovic MIPSCPU *other_cpu = MIPS_CPU(other_cs);
1622256eb7eeSAleksandar Markovic if ((&other_cpu->env != env) && !mips_vp_is_wfi(other_cpu)) {
1623256eb7eeSAleksandar Markovic /*
1624256eb7eeSAleksandar Markovic * If the VP is WFI, don't disturb its sleep.
1625256eb7eeSAleksandar Markovic * Otherwise, wake it up.
1626256eb7eeSAleksandar Markovic */
1627256eb7eeSAleksandar Markovic mips_vpe_wake(other_cpu);
1628256eb7eeSAleksandar Markovic }
1629256eb7eeSAleksandar Markovic }
1630256eb7eeSAleksandar Markovic env->CP0_VPControl &= ~(1 << CP0VPCtl_DIS);
1631256eb7eeSAleksandar Markovic }
1632256eb7eeSAleksandar Markovic return prev;
1633256eb7eeSAleksandar Markovic }
1634