180e64a38SPhilippe Mathieu-Daudé /* 280e64a38SPhilippe Mathieu-Daudé * MIPS SIMD Architecture (MSA) translation routines 380e64a38SPhilippe Mathieu-Daudé * 480e64a38SPhilippe Mathieu-Daudé * Copyright (c) 2004-2005 Jocelyn Mayer 580e64a38SPhilippe Mathieu-Daudé * Copyright (c) 2006 Marius Groeger (FPU operations) 680e64a38SPhilippe Mathieu-Daudé * Copyright (c) 2006 Thiemo Seufer (MIPS32R2 support) 780e64a38SPhilippe Mathieu-Daudé * Copyright (c) 2009 CodeSourcery (MIPS16 and microMIPS support) 880e64a38SPhilippe Mathieu-Daudé * Copyright (c) 2012 Jia Liu & Dongxue Zhang (MIPS ASE DSP support) 9c7a9ef75SPhilippe Mathieu-Daudé * Copyright (c) 2020 Philippe Mathieu-Daudé 1080e64a38SPhilippe Mathieu-Daudé * 1180e64a38SPhilippe Mathieu-Daudé * SPDX-License-Identifier: LGPL-2.1-or-later 1280e64a38SPhilippe Mathieu-Daudé */ 1380e64a38SPhilippe Mathieu-Daudé #include "qemu/osdep.h" 1480e64a38SPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 1580e64a38SPhilippe Mathieu-Daudé #include "exec/helper-gen.h" 1680e64a38SPhilippe Mathieu-Daudé #include "translate.h" 1780e64a38SPhilippe Mathieu-Daudé #include "fpu_helper.h" 1880e64a38SPhilippe Mathieu-Daudé #include "internal.h" 1980e64a38SPhilippe Mathieu-Daudé 20c7a9ef75SPhilippe Mathieu-Daudé /* Include the auto-generated decoder. */ 21f5c6ee0cSPhilippe Mathieu-Daudé #include "decode-msa.c.inc" 22c7a9ef75SPhilippe Mathieu-Daudé 2380e64a38SPhilippe Mathieu-Daudé #define OPC_MSA (0x1E << 26) 2480e64a38SPhilippe Mathieu-Daudé 2580e64a38SPhilippe Mathieu-Daudé #define MASK_MSA_MINOR(op) (MASK_OP_MAJOR(op) | (op & 0x3F)) 2680e64a38SPhilippe Mathieu-Daudé enum { 2780e64a38SPhilippe Mathieu-Daudé OPC_MSA_I8_00 = 0x00 | OPC_MSA, 2880e64a38SPhilippe Mathieu-Daudé OPC_MSA_I8_01 = 0x01 | OPC_MSA, 2980e64a38SPhilippe Mathieu-Daudé OPC_MSA_I8_02 = 0x02 | OPC_MSA, 3080e64a38SPhilippe Mathieu-Daudé OPC_MSA_I5_06 = 0x06 | OPC_MSA, 3180e64a38SPhilippe Mathieu-Daudé OPC_MSA_I5_07 = 0x07 | OPC_MSA, 3280e64a38SPhilippe Mathieu-Daudé OPC_MSA_BIT_09 = 0x09 | OPC_MSA, 3380e64a38SPhilippe Mathieu-Daudé OPC_MSA_BIT_0A = 0x0A | OPC_MSA, 3480e64a38SPhilippe Mathieu-Daudé OPC_MSA_3R_0D = 0x0D | OPC_MSA, 3580e64a38SPhilippe Mathieu-Daudé OPC_MSA_3R_0E = 0x0E | OPC_MSA, 3680e64a38SPhilippe Mathieu-Daudé OPC_MSA_3R_0F = 0x0F | OPC_MSA, 3780e64a38SPhilippe Mathieu-Daudé OPC_MSA_3R_10 = 0x10 | OPC_MSA, 3880e64a38SPhilippe Mathieu-Daudé OPC_MSA_3R_11 = 0x11 | OPC_MSA, 3980e64a38SPhilippe Mathieu-Daudé OPC_MSA_3R_12 = 0x12 | OPC_MSA, 4080e64a38SPhilippe Mathieu-Daudé OPC_MSA_3R_13 = 0x13 | OPC_MSA, 4180e64a38SPhilippe Mathieu-Daudé OPC_MSA_3R_14 = 0x14 | OPC_MSA, 4280e64a38SPhilippe Mathieu-Daudé OPC_MSA_3R_15 = 0x15 | OPC_MSA, 4380e64a38SPhilippe Mathieu-Daudé OPC_MSA_ELM = 0x19 | OPC_MSA, 4480e64a38SPhilippe Mathieu-Daudé OPC_MSA_3RF_1A = 0x1A | OPC_MSA, 4580e64a38SPhilippe Mathieu-Daudé OPC_MSA_3RF_1B = 0x1B | OPC_MSA, 4680e64a38SPhilippe Mathieu-Daudé OPC_MSA_3RF_1C = 0x1C | OPC_MSA, 4780e64a38SPhilippe Mathieu-Daudé OPC_MSA_VEC = 0x1E | OPC_MSA, 4880e64a38SPhilippe Mathieu-Daudé 4980e64a38SPhilippe Mathieu-Daudé /* MI10 instruction */ 5080e64a38SPhilippe Mathieu-Daudé OPC_LD_B = (0x20) | OPC_MSA, 5180e64a38SPhilippe Mathieu-Daudé OPC_LD_H = (0x21) | OPC_MSA, 5280e64a38SPhilippe Mathieu-Daudé OPC_LD_W = (0x22) | OPC_MSA, 5380e64a38SPhilippe Mathieu-Daudé OPC_LD_D = (0x23) | OPC_MSA, 5480e64a38SPhilippe Mathieu-Daudé OPC_ST_B = (0x24) | OPC_MSA, 5580e64a38SPhilippe Mathieu-Daudé OPC_ST_H = (0x25) | OPC_MSA, 5680e64a38SPhilippe Mathieu-Daudé OPC_ST_W = (0x26) | OPC_MSA, 5780e64a38SPhilippe Mathieu-Daudé OPC_ST_D = (0x27) | OPC_MSA, 5880e64a38SPhilippe Mathieu-Daudé }; 5980e64a38SPhilippe Mathieu-Daudé 6080e64a38SPhilippe Mathieu-Daudé enum { 6180e64a38SPhilippe Mathieu-Daudé /* I5 instruction df(bits 22..21) = _b, _h, _w, _d */ 6280e64a38SPhilippe Mathieu-Daudé OPC_ADDVI_df = (0x0 << 23) | OPC_MSA_I5_06, 6380e64a38SPhilippe Mathieu-Daudé OPC_CEQI_df = (0x0 << 23) | OPC_MSA_I5_07, 6480e64a38SPhilippe Mathieu-Daudé OPC_SUBVI_df = (0x1 << 23) | OPC_MSA_I5_06, 6580e64a38SPhilippe Mathieu-Daudé OPC_MAXI_S_df = (0x2 << 23) | OPC_MSA_I5_06, 6680e64a38SPhilippe Mathieu-Daudé OPC_CLTI_S_df = (0x2 << 23) | OPC_MSA_I5_07, 6780e64a38SPhilippe Mathieu-Daudé OPC_MAXI_U_df = (0x3 << 23) | OPC_MSA_I5_06, 6880e64a38SPhilippe Mathieu-Daudé OPC_CLTI_U_df = (0x3 << 23) | OPC_MSA_I5_07, 6980e64a38SPhilippe Mathieu-Daudé OPC_MINI_S_df = (0x4 << 23) | OPC_MSA_I5_06, 7080e64a38SPhilippe Mathieu-Daudé OPC_CLEI_S_df = (0x4 << 23) | OPC_MSA_I5_07, 7180e64a38SPhilippe Mathieu-Daudé OPC_MINI_U_df = (0x5 << 23) | OPC_MSA_I5_06, 7280e64a38SPhilippe Mathieu-Daudé OPC_CLEI_U_df = (0x5 << 23) | OPC_MSA_I5_07, 7380e64a38SPhilippe Mathieu-Daudé OPC_LDI_df = (0x6 << 23) | OPC_MSA_I5_07, 7480e64a38SPhilippe Mathieu-Daudé 7580e64a38SPhilippe Mathieu-Daudé /* I8 instruction */ 7680e64a38SPhilippe Mathieu-Daudé OPC_ANDI_B = (0x0 << 24) | OPC_MSA_I8_00, 7780e64a38SPhilippe Mathieu-Daudé OPC_BMNZI_B = (0x0 << 24) | OPC_MSA_I8_01, 7880e64a38SPhilippe Mathieu-Daudé OPC_SHF_B = (0x0 << 24) | OPC_MSA_I8_02, 7980e64a38SPhilippe Mathieu-Daudé OPC_ORI_B = (0x1 << 24) | OPC_MSA_I8_00, 8080e64a38SPhilippe Mathieu-Daudé OPC_BMZI_B = (0x1 << 24) | OPC_MSA_I8_01, 8180e64a38SPhilippe Mathieu-Daudé OPC_SHF_H = (0x1 << 24) | OPC_MSA_I8_02, 8280e64a38SPhilippe Mathieu-Daudé OPC_NORI_B = (0x2 << 24) | OPC_MSA_I8_00, 8380e64a38SPhilippe Mathieu-Daudé OPC_BSELI_B = (0x2 << 24) | OPC_MSA_I8_01, 8480e64a38SPhilippe Mathieu-Daudé OPC_SHF_W = (0x2 << 24) | OPC_MSA_I8_02, 8580e64a38SPhilippe Mathieu-Daudé OPC_XORI_B = (0x3 << 24) | OPC_MSA_I8_00, 8680e64a38SPhilippe Mathieu-Daudé 8780e64a38SPhilippe Mathieu-Daudé /* VEC/2R/2RF instruction */ 8880e64a38SPhilippe Mathieu-Daudé OPC_AND_V = (0x00 << 21) | OPC_MSA_VEC, 8980e64a38SPhilippe Mathieu-Daudé OPC_OR_V = (0x01 << 21) | OPC_MSA_VEC, 9080e64a38SPhilippe Mathieu-Daudé OPC_NOR_V = (0x02 << 21) | OPC_MSA_VEC, 9180e64a38SPhilippe Mathieu-Daudé OPC_XOR_V = (0x03 << 21) | OPC_MSA_VEC, 9280e64a38SPhilippe Mathieu-Daudé OPC_BMNZ_V = (0x04 << 21) | OPC_MSA_VEC, 9380e64a38SPhilippe Mathieu-Daudé OPC_BMZ_V = (0x05 << 21) | OPC_MSA_VEC, 9480e64a38SPhilippe Mathieu-Daudé OPC_BSEL_V = (0x06 << 21) | OPC_MSA_VEC, 9580e64a38SPhilippe Mathieu-Daudé 9680e64a38SPhilippe Mathieu-Daudé OPC_MSA_2R = (0x18 << 21) | OPC_MSA_VEC, 9780e64a38SPhilippe Mathieu-Daudé OPC_MSA_2RF = (0x19 << 21) | OPC_MSA_VEC, 9880e64a38SPhilippe Mathieu-Daudé 9980e64a38SPhilippe Mathieu-Daudé /* 2R instruction df(bits 17..16) = _b, _h, _w, _d */ 10080e64a38SPhilippe Mathieu-Daudé OPC_FILL_df = (0x00 << 18) | OPC_MSA_2R, 10180e64a38SPhilippe Mathieu-Daudé OPC_PCNT_df = (0x01 << 18) | OPC_MSA_2R, 10280e64a38SPhilippe Mathieu-Daudé OPC_NLOC_df = (0x02 << 18) | OPC_MSA_2R, 10380e64a38SPhilippe Mathieu-Daudé OPC_NLZC_df = (0x03 << 18) | OPC_MSA_2R, 10480e64a38SPhilippe Mathieu-Daudé 10580e64a38SPhilippe Mathieu-Daudé /* 2RF instruction df(bit 16) = _w, _d */ 10680e64a38SPhilippe Mathieu-Daudé OPC_FCLASS_df = (0x00 << 17) | OPC_MSA_2RF, 10780e64a38SPhilippe Mathieu-Daudé OPC_FTRUNC_S_df = (0x01 << 17) | OPC_MSA_2RF, 10880e64a38SPhilippe Mathieu-Daudé OPC_FTRUNC_U_df = (0x02 << 17) | OPC_MSA_2RF, 10980e64a38SPhilippe Mathieu-Daudé OPC_FSQRT_df = (0x03 << 17) | OPC_MSA_2RF, 11080e64a38SPhilippe Mathieu-Daudé OPC_FRSQRT_df = (0x04 << 17) | OPC_MSA_2RF, 11180e64a38SPhilippe Mathieu-Daudé OPC_FRCP_df = (0x05 << 17) | OPC_MSA_2RF, 11280e64a38SPhilippe Mathieu-Daudé OPC_FRINT_df = (0x06 << 17) | OPC_MSA_2RF, 11380e64a38SPhilippe Mathieu-Daudé OPC_FLOG2_df = (0x07 << 17) | OPC_MSA_2RF, 11480e64a38SPhilippe Mathieu-Daudé OPC_FEXUPL_df = (0x08 << 17) | OPC_MSA_2RF, 11580e64a38SPhilippe Mathieu-Daudé OPC_FEXUPR_df = (0x09 << 17) | OPC_MSA_2RF, 11680e64a38SPhilippe Mathieu-Daudé OPC_FFQL_df = (0x0A << 17) | OPC_MSA_2RF, 11780e64a38SPhilippe Mathieu-Daudé OPC_FFQR_df = (0x0B << 17) | OPC_MSA_2RF, 11880e64a38SPhilippe Mathieu-Daudé OPC_FTINT_S_df = (0x0C << 17) | OPC_MSA_2RF, 11980e64a38SPhilippe Mathieu-Daudé OPC_FTINT_U_df = (0x0D << 17) | OPC_MSA_2RF, 12080e64a38SPhilippe Mathieu-Daudé OPC_FFINT_S_df = (0x0E << 17) | OPC_MSA_2RF, 12180e64a38SPhilippe Mathieu-Daudé OPC_FFINT_U_df = (0x0F << 17) | OPC_MSA_2RF, 12280e64a38SPhilippe Mathieu-Daudé 12380e64a38SPhilippe Mathieu-Daudé /* 3R instruction df(bits 22..21) = _b, _h, _w, d */ 12480e64a38SPhilippe Mathieu-Daudé OPC_SLL_df = (0x0 << 23) | OPC_MSA_3R_0D, 12580e64a38SPhilippe Mathieu-Daudé OPC_ADDV_df = (0x0 << 23) | OPC_MSA_3R_0E, 12680e64a38SPhilippe Mathieu-Daudé OPC_CEQ_df = (0x0 << 23) | OPC_MSA_3R_0F, 12780e64a38SPhilippe Mathieu-Daudé OPC_ADD_A_df = (0x0 << 23) | OPC_MSA_3R_10, 12880e64a38SPhilippe Mathieu-Daudé OPC_SUBS_S_df = (0x0 << 23) | OPC_MSA_3R_11, 12980e64a38SPhilippe Mathieu-Daudé OPC_MULV_df = (0x0 << 23) | OPC_MSA_3R_12, 13080e64a38SPhilippe Mathieu-Daudé OPC_DOTP_S_df = (0x0 << 23) | OPC_MSA_3R_13, 13180e64a38SPhilippe Mathieu-Daudé OPC_SLD_df = (0x0 << 23) | OPC_MSA_3R_14, 13280e64a38SPhilippe Mathieu-Daudé OPC_VSHF_df = (0x0 << 23) | OPC_MSA_3R_15, 13380e64a38SPhilippe Mathieu-Daudé OPC_SRA_df = (0x1 << 23) | OPC_MSA_3R_0D, 13480e64a38SPhilippe Mathieu-Daudé OPC_SUBV_df = (0x1 << 23) | OPC_MSA_3R_0E, 13580e64a38SPhilippe Mathieu-Daudé OPC_ADDS_A_df = (0x1 << 23) | OPC_MSA_3R_10, 13680e64a38SPhilippe Mathieu-Daudé OPC_SUBS_U_df = (0x1 << 23) | OPC_MSA_3R_11, 13780e64a38SPhilippe Mathieu-Daudé OPC_MADDV_df = (0x1 << 23) | OPC_MSA_3R_12, 13880e64a38SPhilippe Mathieu-Daudé OPC_DOTP_U_df = (0x1 << 23) | OPC_MSA_3R_13, 13980e64a38SPhilippe Mathieu-Daudé OPC_SPLAT_df = (0x1 << 23) | OPC_MSA_3R_14, 14080e64a38SPhilippe Mathieu-Daudé OPC_SRAR_df = (0x1 << 23) | OPC_MSA_3R_15, 14180e64a38SPhilippe Mathieu-Daudé OPC_SRL_df = (0x2 << 23) | OPC_MSA_3R_0D, 14280e64a38SPhilippe Mathieu-Daudé OPC_MAX_S_df = (0x2 << 23) | OPC_MSA_3R_0E, 14380e64a38SPhilippe Mathieu-Daudé OPC_CLT_S_df = (0x2 << 23) | OPC_MSA_3R_0F, 14480e64a38SPhilippe Mathieu-Daudé OPC_ADDS_S_df = (0x2 << 23) | OPC_MSA_3R_10, 14580e64a38SPhilippe Mathieu-Daudé OPC_SUBSUS_U_df = (0x2 << 23) | OPC_MSA_3R_11, 14680e64a38SPhilippe Mathieu-Daudé OPC_MSUBV_df = (0x2 << 23) | OPC_MSA_3R_12, 14780e64a38SPhilippe Mathieu-Daudé OPC_DPADD_S_df = (0x2 << 23) | OPC_MSA_3R_13, 14880e64a38SPhilippe Mathieu-Daudé OPC_PCKEV_df = (0x2 << 23) | OPC_MSA_3R_14, 14980e64a38SPhilippe Mathieu-Daudé OPC_SRLR_df = (0x2 << 23) | OPC_MSA_3R_15, 15080e64a38SPhilippe Mathieu-Daudé OPC_BCLR_df = (0x3 << 23) | OPC_MSA_3R_0D, 15180e64a38SPhilippe Mathieu-Daudé OPC_MAX_U_df = (0x3 << 23) | OPC_MSA_3R_0E, 15280e64a38SPhilippe Mathieu-Daudé OPC_CLT_U_df = (0x3 << 23) | OPC_MSA_3R_0F, 15380e64a38SPhilippe Mathieu-Daudé OPC_ADDS_U_df = (0x3 << 23) | OPC_MSA_3R_10, 15480e64a38SPhilippe Mathieu-Daudé OPC_SUBSUU_S_df = (0x3 << 23) | OPC_MSA_3R_11, 15580e64a38SPhilippe Mathieu-Daudé OPC_DPADD_U_df = (0x3 << 23) | OPC_MSA_3R_13, 15680e64a38SPhilippe Mathieu-Daudé OPC_PCKOD_df = (0x3 << 23) | OPC_MSA_3R_14, 15780e64a38SPhilippe Mathieu-Daudé OPC_BSET_df = (0x4 << 23) | OPC_MSA_3R_0D, 15880e64a38SPhilippe Mathieu-Daudé OPC_MIN_S_df = (0x4 << 23) | OPC_MSA_3R_0E, 15980e64a38SPhilippe Mathieu-Daudé OPC_CLE_S_df = (0x4 << 23) | OPC_MSA_3R_0F, 16080e64a38SPhilippe Mathieu-Daudé OPC_AVE_S_df = (0x4 << 23) | OPC_MSA_3R_10, 16180e64a38SPhilippe Mathieu-Daudé OPC_ASUB_S_df = (0x4 << 23) | OPC_MSA_3R_11, 16280e64a38SPhilippe Mathieu-Daudé OPC_DIV_S_df = (0x4 << 23) | OPC_MSA_3R_12, 16380e64a38SPhilippe Mathieu-Daudé OPC_DPSUB_S_df = (0x4 << 23) | OPC_MSA_3R_13, 16480e64a38SPhilippe Mathieu-Daudé OPC_ILVL_df = (0x4 << 23) | OPC_MSA_3R_14, 16580e64a38SPhilippe Mathieu-Daudé OPC_HADD_S_df = (0x4 << 23) | OPC_MSA_3R_15, 16680e64a38SPhilippe Mathieu-Daudé OPC_BNEG_df = (0x5 << 23) | OPC_MSA_3R_0D, 16780e64a38SPhilippe Mathieu-Daudé OPC_MIN_U_df = (0x5 << 23) | OPC_MSA_3R_0E, 16880e64a38SPhilippe Mathieu-Daudé OPC_CLE_U_df = (0x5 << 23) | OPC_MSA_3R_0F, 16980e64a38SPhilippe Mathieu-Daudé OPC_AVE_U_df = (0x5 << 23) | OPC_MSA_3R_10, 17080e64a38SPhilippe Mathieu-Daudé OPC_ASUB_U_df = (0x5 << 23) | OPC_MSA_3R_11, 17180e64a38SPhilippe Mathieu-Daudé OPC_DIV_U_df = (0x5 << 23) | OPC_MSA_3R_12, 17280e64a38SPhilippe Mathieu-Daudé OPC_DPSUB_U_df = (0x5 << 23) | OPC_MSA_3R_13, 17380e64a38SPhilippe Mathieu-Daudé OPC_ILVR_df = (0x5 << 23) | OPC_MSA_3R_14, 17480e64a38SPhilippe Mathieu-Daudé OPC_HADD_U_df = (0x5 << 23) | OPC_MSA_3R_15, 17580e64a38SPhilippe Mathieu-Daudé OPC_BINSL_df = (0x6 << 23) | OPC_MSA_3R_0D, 17680e64a38SPhilippe Mathieu-Daudé OPC_MAX_A_df = (0x6 << 23) | OPC_MSA_3R_0E, 17780e64a38SPhilippe Mathieu-Daudé OPC_AVER_S_df = (0x6 << 23) | OPC_MSA_3R_10, 17880e64a38SPhilippe Mathieu-Daudé OPC_MOD_S_df = (0x6 << 23) | OPC_MSA_3R_12, 17980e64a38SPhilippe Mathieu-Daudé OPC_ILVEV_df = (0x6 << 23) | OPC_MSA_3R_14, 18080e64a38SPhilippe Mathieu-Daudé OPC_HSUB_S_df = (0x6 << 23) | OPC_MSA_3R_15, 18180e64a38SPhilippe Mathieu-Daudé OPC_BINSR_df = (0x7 << 23) | OPC_MSA_3R_0D, 18280e64a38SPhilippe Mathieu-Daudé OPC_MIN_A_df = (0x7 << 23) | OPC_MSA_3R_0E, 18380e64a38SPhilippe Mathieu-Daudé OPC_AVER_U_df = (0x7 << 23) | OPC_MSA_3R_10, 18480e64a38SPhilippe Mathieu-Daudé OPC_MOD_U_df = (0x7 << 23) | OPC_MSA_3R_12, 18580e64a38SPhilippe Mathieu-Daudé OPC_ILVOD_df = (0x7 << 23) | OPC_MSA_3R_14, 18680e64a38SPhilippe Mathieu-Daudé OPC_HSUB_U_df = (0x7 << 23) | OPC_MSA_3R_15, 18780e64a38SPhilippe Mathieu-Daudé 18880e64a38SPhilippe Mathieu-Daudé /* ELM instructions df(bits 21..16) = _b, _h, _w, _d */ 18980e64a38SPhilippe Mathieu-Daudé OPC_SLDI_df = (0x0 << 22) | (0x00 << 16) | OPC_MSA_ELM, 19080e64a38SPhilippe Mathieu-Daudé OPC_CTCMSA = (0x0 << 22) | (0x3E << 16) | OPC_MSA_ELM, 19180e64a38SPhilippe Mathieu-Daudé OPC_SPLATI_df = (0x1 << 22) | (0x00 << 16) | OPC_MSA_ELM, 19280e64a38SPhilippe Mathieu-Daudé OPC_CFCMSA = (0x1 << 22) | (0x3E << 16) | OPC_MSA_ELM, 19380e64a38SPhilippe Mathieu-Daudé OPC_COPY_S_df = (0x2 << 22) | (0x00 << 16) | OPC_MSA_ELM, 19480e64a38SPhilippe Mathieu-Daudé OPC_MOVE_V = (0x2 << 22) | (0x3E << 16) | OPC_MSA_ELM, 19580e64a38SPhilippe Mathieu-Daudé OPC_COPY_U_df = (0x3 << 22) | (0x00 << 16) | OPC_MSA_ELM, 19680e64a38SPhilippe Mathieu-Daudé OPC_INSERT_df = (0x4 << 22) | (0x00 << 16) | OPC_MSA_ELM, 19780e64a38SPhilippe Mathieu-Daudé OPC_INSVE_df = (0x5 << 22) | (0x00 << 16) | OPC_MSA_ELM, 19880e64a38SPhilippe Mathieu-Daudé 19980e64a38SPhilippe Mathieu-Daudé /* 3RF instruction _df(bit 21) = _w, _d */ 20080e64a38SPhilippe Mathieu-Daudé OPC_FCAF_df = (0x0 << 22) | OPC_MSA_3RF_1A, 20180e64a38SPhilippe Mathieu-Daudé OPC_FADD_df = (0x0 << 22) | OPC_MSA_3RF_1B, 20280e64a38SPhilippe Mathieu-Daudé OPC_FCUN_df = (0x1 << 22) | OPC_MSA_3RF_1A, 20380e64a38SPhilippe Mathieu-Daudé OPC_FSUB_df = (0x1 << 22) | OPC_MSA_3RF_1B, 20480e64a38SPhilippe Mathieu-Daudé OPC_FCOR_df = (0x1 << 22) | OPC_MSA_3RF_1C, 20580e64a38SPhilippe Mathieu-Daudé OPC_FCEQ_df = (0x2 << 22) | OPC_MSA_3RF_1A, 20680e64a38SPhilippe Mathieu-Daudé OPC_FMUL_df = (0x2 << 22) | OPC_MSA_3RF_1B, 20780e64a38SPhilippe Mathieu-Daudé OPC_FCUNE_df = (0x2 << 22) | OPC_MSA_3RF_1C, 20880e64a38SPhilippe Mathieu-Daudé OPC_FCUEQ_df = (0x3 << 22) | OPC_MSA_3RF_1A, 20980e64a38SPhilippe Mathieu-Daudé OPC_FDIV_df = (0x3 << 22) | OPC_MSA_3RF_1B, 21080e64a38SPhilippe Mathieu-Daudé OPC_FCNE_df = (0x3 << 22) | OPC_MSA_3RF_1C, 21180e64a38SPhilippe Mathieu-Daudé OPC_FCLT_df = (0x4 << 22) | OPC_MSA_3RF_1A, 21280e64a38SPhilippe Mathieu-Daudé OPC_FMADD_df = (0x4 << 22) | OPC_MSA_3RF_1B, 21380e64a38SPhilippe Mathieu-Daudé OPC_MUL_Q_df = (0x4 << 22) | OPC_MSA_3RF_1C, 21480e64a38SPhilippe Mathieu-Daudé OPC_FCULT_df = (0x5 << 22) | OPC_MSA_3RF_1A, 21580e64a38SPhilippe Mathieu-Daudé OPC_FMSUB_df = (0x5 << 22) | OPC_MSA_3RF_1B, 21680e64a38SPhilippe Mathieu-Daudé OPC_MADD_Q_df = (0x5 << 22) | OPC_MSA_3RF_1C, 21780e64a38SPhilippe Mathieu-Daudé OPC_FCLE_df = (0x6 << 22) | OPC_MSA_3RF_1A, 21880e64a38SPhilippe Mathieu-Daudé OPC_MSUB_Q_df = (0x6 << 22) | OPC_MSA_3RF_1C, 21980e64a38SPhilippe Mathieu-Daudé OPC_FCULE_df = (0x7 << 22) | OPC_MSA_3RF_1A, 22080e64a38SPhilippe Mathieu-Daudé OPC_FEXP2_df = (0x7 << 22) | OPC_MSA_3RF_1B, 22180e64a38SPhilippe Mathieu-Daudé OPC_FSAF_df = (0x8 << 22) | OPC_MSA_3RF_1A, 22280e64a38SPhilippe Mathieu-Daudé OPC_FEXDO_df = (0x8 << 22) | OPC_MSA_3RF_1B, 22380e64a38SPhilippe Mathieu-Daudé OPC_FSUN_df = (0x9 << 22) | OPC_MSA_3RF_1A, 22480e64a38SPhilippe Mathieu-Daudé OPC_FSOR_df = (0x9 << 22) | OPC_MSA_3RF_1C, 22580e64a38SPhilippe Mathieu-Daudé OPC_FSEQ_df = (0xA << 22) | OPC_MSA_3RF_1A, 22680e64a38SPhilippe Mathieu-Daudé OPC_FTQ_df = (0xA << 22) | OPC_MSA_3RF_1B, 22780e64a38SPhilippe Mathieu-Daudé OPC_FSUNE_df = (0xA << 22) | OPC_MSA_3RF_1C, 22880e64a38SPhilippe Mathieu-Daudé OPC_FSUEQ_df = (0xB << 22) | OPC_MSA_3RF_1A, 22980e64a38SPhilippe Mathieu-Daudé OPC_FSNE_df = (0xB << 22) | OPC_MSA_3RF_1C, 23080e64a38SPhilippe Mathieu-Daudé OPC_FSLT_df = (0xC << 22) | OPC_MSA_3RF_1A, 23180e64a38SPhilippe Mathieu-Daudé OPC_FMIN_df = (0xC << 22) | OPC_MSA_3RF_1B, 23280e64a38SPhilippe Mathieu-Daudé OPC_MULR_Q_df = (0xC << 22) | OPC_MSA_3RF_1C, 23380e64a38SPhilippe Mathieu-Daudé OPC_FSULT_df = (0xD << 22) | OPC_MSA_3RF_1A, 23480e64a38SPhilippe Mathieu-Daudé OPC_FMIN_A_df = (0xD << 22) | OPC_MSA_3RF_1B, 23580e64a38SPhilippe Mathieu-Daudé OPC_MADDR_Q_df = (0xD << 22) | OPC_MSA_3RF_1C, 23680e64a38SPhilippe Mathieu-Daudé OPC_FSLE_df = (0xE << 22) | OPC_MSA_3RF_1A, 23780e64a38SPhilippe Mathieu-Daudé OPC_FMAX_df = (0xE << 22) | OPC_MSA_3RF_1B, 23880e64a38SPhilippe Mathieu-Daudé OPC_MSUBR_Q_df = (0xE << 22) | OPC_MSA_3RF_1C, 23980e64a38SPhilippe Mathieu-Daudé OPC_FSULE_df = (0xF << 22) | OPC_MSA_3RF_1A, 24080e64a38SPhilippe Mathieu-Daudé OPC_FMAX_A_df = (0xF << 22) | OPC_MSA_3RF_1B, 24180e64a38SPhilippe Mathieu-Daudé 24280e64a38SPhilippe Mathieu-Daudé /* BIT instruction df(bits 22..16) = _B _H _W _D */ 24380e64a38SPhilippe Mathieu-Daudé OPC_SLLI_df = (0x0 << 23) | OPC_MSA_BIT_09, 24480e64a38SPhilippe Mathieu-Daudé OPC_SAT_S_df = (0x0 << 23) | OPC_MSA_BIT_0A, 24580e64a38SPhilippe Mathieu-Daudé OPC_SRAI_df = (0x1 << 23) | OPC_MSA_BIT_09, 24680e64a38SPhilippe Mathieu-Daudé OPC_SAT_U_df = (0x1 << 23) | OPC_MSA_BIT_0A, 24780e64a38SPhilippe Mathieu-Daudé OPC_SRLI_df = (0x2 << 23) | OPC_MSA_BIT_09, 24880e64a38SPhilippe Mathieu-Daudé OPC_SRARI_df = (0x2 << 23) | OPC_MSA_BIT_0A, 24980e64a38SPhilippe Mathieu-Daudé OPC_BCLRI_df = (0x3 << 23) | OPC_MSA_BIT_09, 25080e64a38SPhilippe Mathieu-Daudé OPC_SRLRI_df = (0x3 << 23) | OPC_MSA_BIT_0A, 25180e64a38SPhilippe Mathieu-Daudé OPC_BSETI_df = (0x4 << 23) | OPC_MSA_BIT_09, 25280e64a38SPhilippe Mathieu-Daudé OPC_BNEGI_df = (0x5 << 23) | OPC_MSA_BIT_09, 25380e64a38SPhilippe Mathieu-Daudé OPC_BINSLI_df = (0x6 << 23) | OPC_MSA_BIT_09, 25480e64a38SPhilippe Mathieu-Daudé OPC_BINSRI_df = (0x7 << 23) | OPC_MSA_BIT_09, 25580e64a38SPhilippe Mathieu-Daudé }; 25680e64a38SPhilippe Mathieu-Daudé 25706106772SPhilippe Mathieu-Daudé static const char msaregnames[][6] = { 25880e64a38SPhilippe Mathieu-Daudé "w0.d0", "w0.d1", "w1.d0", "w1.d1", 25980e64a38SPhilippe Mathieu-Daudé "w2.d0", "w2.d1", "w3.d0", "w3.d1", 26080e64a38SPhilippe Mathieu-Daudé "w4.d0", "w4.d1", "w5.d0", "w5.d1", 26180e64a38SPhilippe Mathieu-Daudé "w6.d0", "w6.d1", "w7.d0", "w7.d1", 26280e64a38SPhilippe Mathieu-Daudé "w8.d0", "w8.d1", "w9.d0", "w9.d1", 26380e64a38SPhilippe Mathieu-Daudé "w10.d0", "w10.d1", "w11.d0", "w11.d1", 26480e64a38SPhilippe Mathieu-Daudé "w12.d0", "w12.d1", "w13.d0", "w13.d1", 26580e64a38SPhilippe Mathieu-Daudé "w14.d0", "w14.d1", "w15.d0", "w15.d1", 26680e64a38SPhilippe Mathieu-Daudé "w16.d0", "w16.d1", "w17.d0", "w17.d1", 26780e64a38SPhilippe Mathieu-Daudé "w18.d0", "w18.d1", "w19.d0", "w19.d1", 26880e64a38SPhilippe Mathieu-Daudé "w20.d0", "w20.d1", "w21.d0", "w21.d1", 26980e64a38SPhilippe Mathieu-Daudé "w22.d0", "w22.d1", "w23.d0", "w23.d1", 27080e64a38SPhilippe Mathieu-Daudé "w24.d0", "w24.d1", "w25.d0", "w25.d1", 27180e64a38SPhilippe Mathieu-Daudé "w26.d0", "w26.d1", "w27.d0", "w27.d1", 27280e64a38SPhilippe Mathieu-Daudé "w28.d0", "w28.d1", "w29.d0", "w29.d1", 27380e64a38SPhilippe Mathieu-Daudé "w30.d0", "w30.d1", "w31.d0", "w31.d1", 27480e64a38SPhilippe Mathieu-Daudé }; 27580e64a38SPhilippe Mathieu-Daudé 27680e64a38SPhilippe Mathieu-Daudé static TCGv_i64 msa_wr_d[64]; 27780e64a38SPhilippe Mathieu-Daudé 27880e64a38SPhilippe Mathieu-Daudé void msa_translate_init(void) 27980e64a38SPhilippe Mathieu-Daudé { 28080e64a38SPhilippe Mathieu-Daudé int i; 28180e64a38SPhilippe Mathieu-Daudé 28280e64a38SPhilippe Mathieu-Daudé for (i = 0; i < 32; i++) { 283*bbc213b3SPhilippe Mathieu-Daudé int off; 28480e64a38SPhilippe Mathieu-Daudé 28580e64a38SPhilippe Mathieu-Daudé /* 28680e64a38SPhilippe Mathieu-Daudé * The MSA vector registers are mapped on the 28780e64a38SPhilippe Mathieu-Daudé * scalar floating-point unit (FPU) registers. 28880e64a38SPhilippe Mathieu-Daudé */ 289*bbc213b3SPhilippe Mathieu-Daudé off = offsetof(CPUMIPSState, active_fpu.fpr[i].wr.d[0]); 29080e64a38SPhilippe Mathieu-Daudé msa_wr_d[i * 2] = fpu_f64[i]; 291*bbc213b3SPhilippe Mathieu-Daudé 29280e64a38SPhilippe Mathieu-Daudé off = offsetof(CPUMIPSState, active_fpu.fpr[i].wr.d[1]); 29380e64a38SPhilippe Mathieu-Daudé msa_wr_d[i * 2 + 1] = 29480e64a38SPhilippe Mathieu-Daudé tcg_global_mem_new_i64(cpu_env, off, msaregnames[i * 2 + 1]); 29580e64a38SPhilippe Mathieu-Daudé } 29680e64a38SPhilippe Mathieu-Daudé } 29780e64a38SPhilippe Mathieu-Daudé 29880e64a38SPhilippe Mathieu-Daudé static inline int check_msa_access(DisasContext *ctx) 29980e64a38SPhilippe Mathieu-Daudé { 30080e64a38SPhilippe Mathieu-Daudé if (unlikely((ctx->hflags & MIPS_HFLAG_FPU) && 30180e64a38SPhilippe Mathieu-Daudé !(ctx->hflags & MIPS_HFLAG_F64))) { 30280e64a38SPhilippe Mathieu-Daudé gen_reserved_instruction(ctx); 30380e64a38SPhilippe Mathieu-Daudé return 0; 30480e64a38SPhilippe Mathieu-Daudé } 30580e64a38SPhilippe Mathieu-Daudé 30680e64a38SPhilippe Mathieu-Daudé if (unlikely(!(ctx->hflags & MIPS_HFLAG_MSA))) { 30780e64a38SPhilippe Mathieu-Daudé generate_exception_end(ctx, EXCP_MSADIS); 30880e64a38SPhilippe Mathieu-Daudé return 0; 30980e64a38SPhilippe Mathieu-Daudé } 31080e64a38SPhilippe Mathieu-Daudé return 1; 31180e64a38SPhilippe Mathieu-Daudé } 31280e64a38SPhilippe Mathieu-Daudé 313878b87b5SPhilippe Mathieu-Daudé static void gen_check_zero_element(TCGv tresult, uint8_t df, uint8_t wt, 314878b87b5SPhilippe Mathieu-Daudé TCGCond cond) 31580e64a38SPhilippe Mathieu-Daudé { 31680e64a38SPhilippe Mathieu-Daudé /* generates tcg ops to check if any element is 0 */ 31780e64a38SPhilippe Mathieu-Daudé /* Note this function only works with MSA_WRLEN = 128 */ 31880e64a38SPhilippe Mathieu-Daudé uint64_t eval_zero_or_big = 0; 31980e64a38SPhilippe Mathieu-Daudé uint64_t eval_big = 0; 32080e64a38SPhilippe Mathieu-Daudé TCGv_i64 t0 = tcg_temp_new_i64(); 32180e64a38SPhilippe Mathieu-Daudé TCGv_i64 t1 = tcg_temp_new_i64(); 32280e64a38SPhilippe Mathieu-Daudé switch (df) { 32380e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 32480e64a38SPhilippe Mathieu-Daudé eval_zero_or_big = 0x0101010101010101ULL; 32580e64a38SPhilippe Mathieu-Daudé eval_big = 0x8080808080808080ULL; 32680e64a38SPhilippe Mathieu-Daudé break; 32780e64a38SPhilippe Mathieu-Daudé case DF_HALF: 32880e64a38SPhilippe Mathieu-Daudé eval_zero_or_big = 0x0001000100010001ULL; 32980e64a38SPhilippe Mathieu-Daudé eval_big = 0x8000800080008000ULL; 33080e64a38SPhilippe Mathieu-Daudé break; 33180e64a38SPhilippe Mathieu-Daudé case DF_WORD: 33280e64a38SPhilippe Mathieu-Daudé eval_zero_or_big = 0x0000000100000001ULL; 33380e64a38SPhilippe Mathieu-Daudé eval_big = 0x8000000080000000ULL; 33480e64a38SPhilippe Mathieu-Daudé break; 33580e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 33680e64a38SPhilippe Mathieu-Daudé eval_zero_or_big = 0x0000000000000001ULL; 33780e64a38SPhilippe Mathieu-Daudé eval_big = 0x8000000000000000ULL; 33880e64a38SPhilippe Mathieu-Daudé break; 33980e64a38SPhilippe Mathieu-Daudé } 34080e64a38SPhilippe Mathieu-Daudé tcg_gen_subi_i64(t0, msa_wr_d[wt << 1], eval_zero_or_big); 34180e64a38SPhilippe Mathieu-Daudé tcg_gen_andc_i64(t0, t0, msa_wr_d[wt << 1]); 34280e64a38SPhilippe Mathieu-Daudé tcg_gen_andi_i64(t0, t0, eval_big); 34380e64a38SPhilippe Mathieu-Daudé tcg_gen_subi_i64(t1, msa_wr_d[(wt << 1) + 1], eval_zero_or_big); 34480e64a38SPhilippe Mathieu-Daudé tcg_gen_andc_i64(t1, t1, msa_wr_d[(wt << 1) + 1]); 34580e64a38SPhilippe Mathieu-Daudé tcg_gen_andi_i64(t1, t1, eval_big); 34680e64a38SPhilippe Mathieu-Daudé tcg_gen_or_i64(t0, t0, t1); 34780e64a38SPhilippe Mathieu-Daudé /* if all bits are zero then all elements are not zero */ 34880e64a38SPhilippe Mathieu-Daudé /* if some bit is non-zero then some element is zero */ 349878b87b5SPhilippe Mathieu-Daudé tcg_gen_setcondi_i64(cond, t0, t0, 0); 35080e64a38SPhilippe Mathieu-Daudé tcg_gen_trunc_i64_tl(tresult, t0); 35180e64a38SPhilippe Mathieu-Daudé tcg_temp_free_i64(t0); 35280e64a38SPhilippe Mathieu-Daudé tcg_temp_free_i64(t1); 35380e64a38SPhilippe Mathieu-Daudé } 35480e64a38SPhilippe Mathieu-Daudé 35580e64a38SPhilippe Mathieu-Daudé static bool gen_msa_BxZ_V(DisasContext *ctx, int wt, int s16, TCGCond cond) 35680e64a38SPhilippe Mathieu-Daudé { 35780e64a38SPhilippe Mathieu-Daudé TCGv_i64 t0; 35880e64a38SPhilippe Mathieu-Daudé 35980e64a38SPhilippe Mathieu-Daudé check_msa_access(ctx); 36080e64a38SPhilippe Mathieu-Daudé 36180e64a38SPhilippe Mathieu-Daudé if (ctx->hflags & MIPS_HFLAG_BMASK) { 36280e64a38SPhilippe Mathieu-Daudé gen_reserved_instruction(ctx); 36380e64a38SPhilippe Mathieu-Daudé return true; 36480e64a38SPhilippe Mathieu-Daudé } 36580e64a38SPhilippe Mathieu-Daudé t0 = tcg_temp_new_i64(); 36680e64a38SPhilippe Mathieu-Daudé tcg_gen_or_i64(t0, msa_wr_d[wt << 1], msa_wr_d[(wt << 1) + 1]); 36780e64a38SPhilippe Mathieu-Daudé tcg_gen_setcondi_i64(cond, t0, t0, 0); 36880e64a38SPhilippe Mathieu-Daudé tcg_gen_trunc_i64_tl(bcond, t0); 36980e64a38SPhilippe Mathieu-Daudé tcg_temp_free_i64(t0); 37080e64a38SPhilippe Mathieu-Daudé 37180e64a38SPhilippe Mathieu-Daudé ctx->btarget = ctx->base.pc_next + (s16 << 2) + 4; 37280e64a38SPhilippe Mathieu-Daudé 37380e64a38SPhilippe Mathieu-Daudé ctx->hflags |= MIPS_HFLAG_BC; 37480e64a38SPhilippe Mathieu-Daudé ctx->hflags |= MIPS_HFLAG_BDS32; 37580e64a38SPhilippe Mathieu-Daudé 37680e64a38SPhilippe Mathieu-Daudé return true; 37780e64a38SPhilippe Mathieu-Daudé } 37880e64a38SPhilippe Mathieu-Daudé 379c7a9ef75SPhilippe Mathieu-Daudé static bool trans_BZ_V(DisasContext *ctx, arg_msa_bz *a) 380c7a9ef75SPhilippe Mathieu-Daudé { 381c7a9ef75SPhilippe Mathieu-Daudé return gen_msa_BxZ_V(ctx, a->wt, a->s16, TCG_COND_EQ); 382c7a9ef75SPhilippe Mathieu-Daudé } 383c7a9ef75SPhilippe Mathieu-Daudé 384c7a9ef75SPhilippe Mathieu-Daudé static bool trans_BNZ_V(DisasContext *ctx, arg_msa_bz *a) 385c7a9ef75SPhilippe Mathieu-Daudé { 386c7a9ef75SPhilippe Mathieu-Daudé return gen_msa_BxZ_V(ctx, a->wt, a->s16, TCG_COND_NE); 387c7a9ef75SPhilippe Mathieu-Daudé } 388c7a9ef75SPhilippe Mathieu-Daudé 38980e64a38SPhilippe Mathieu-Daudé static bool gen_msa_BxZ(DisasContext *ctx, int df, int wt, int s16, bool if_not) 39080e64a38SPhilippe Mathieu-Daudé { 39180e64a38SPhilippe Mathieu-Daudé check_msa_access(ctx); 39280e64a38SPhilippe Mathieu-Daudé 39380e64a38SPhilippe Mathieu-Daudé if (ctx->hflags & MIPS_HFLAG_BMASK) { 39480e64a38SPhilippe Mathieu-Daudé gen_reserved_instruction(ctx); 39580e64a38SPhilippe Mathieu-Daudé return true; 39680e64a38SPhilippe Mathieu-Daudé } 39780e64a38SPhilippe Mathieu-Daudé 398878b87b5SPhilippe Mathieu-Daudé gen_check_zero_element(bcond, df, wt, if_not ? TCG_COND_EQ : TCG_COND_NE); 39980e64a38SPhilippe Mathieu-Daudé 40080e64a38SPhilippe Mathieu-Daudé ctx->btarget = ctx->base.pc_next + (s16 << 2) + 4; 40180e64a38SPhilippe Mathieu-Daudé ctx->hflags |= MIPS_HFLAG_BC; 40280e64a38SPhilippe Mathieu-Daudé ctx->hflags |= MIPS_HFLAG_BDS32; 40380e64a38SPhilippe Mathieu-Daudé 40480e64a38SPhilippe Mathieu-Daudé return true; 40580e64a38SPhilippe Mathieu-Daudé } 40680e64a38SPhilippe Mathieu-Daudé 407c7a9ef75SPhilippe Mathieu-Daudé static bool trans_BZ_x(DisasContext *ctx, arg_msa_bz *a) 408c7a9ef75SPhilippe Mathieu-Daudé { 409c7a9ef75SPhilippe Mathieu-Daudé return gen_msa_BxZ(ctx, a->df, a->wt, a->s16, false); 410c7a9ef75SPhilippe Mathieu-Daudé } 411c7a9ef75SPhilippe Mathieu-Daudé 412c7a9ef75SPhilippe Mathieu-Daudé static bool trans_BNZ_x(DisasContext *ctx, arg_msa_bz *a) 413c7a9ef75SPhilippe Mathieu-Daudé { 414c7a9ef75SPhilippe Mathieu-Daudé return gen_msa_BxZ(ctx, a->df, a->wt, a->s16, true); 415c7a9ef75SPhilippe Mathieu-Daudé } 416c7a9ef75SPhilippe Mathieu-Daudé 41780e64a38SPhilippe Mathieu-Daudé static void gen_msa_i8(DisasContext *ctx) 41880e64a38SPhilippe Mathieu-Daudé { 41980e64a38SPhilippe Mathieu-Daudé #define MASK_MSA_I8(op) (MASK_MSA_MINOR(op) | (op & (0x03 << 24))) 42080e64a38SPhilippe Mathieu-Daudé uint8_t i8 = (ctx->opcode >> 16) & 0xff; 42180e64a38SPhilippe Mathieu-Daudé uint8_t ws = (ctx->opcode >> 11) & 0x1f; 42280e64a38SPhilippe Mathieu-Daudé uint8_t wd = (ctx->opcode >> 6) & 0x1f; 42380e64a38SPhilippe Mathieu-Daudé 42480e64a38SPhilippe Mathieu-Daudé TCGv_i32 twd = tcg_const_i32(wd); 42580e64a38SPhilippe Mathieu-Daudé TCGv_i32 tws = tcg_const_i32(ws); 42680e64a38SPhilippe Mathieu-Daudé TCGv_i32 ti8 = tcg_const_i32(i8); 42780e64a38SPhilippe Mathieu-Daudé 42880e64a38SPhilippe Mathieu-Daudé switch (MASK_MSA_I8(ctx->opcode)) { 42980e64a38SPhilippe Mathieu-Daudé case OPC_ANDI_B: 43080e64a38SPhilippe Mathieu-Daudé gen_helper_msa_andi_b(cpu_env, twd, tws, ti8); 43180e64a38SPhilippe Mathieu-Daudé break; 43280e64a38SPhilippe Mathieu-Daudé case OPC_ORI_B: 43380e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ori_b(cpu_env, twd, tws, ti8); 43480e64a38SPhilippe Mathieu-Daudé break; 43580e64a38SPhilippe Mathieu-Daudé case OPC_NORI_B: 43680e64a38SPhilippe Mathieu-Daudé gen_helper_msa_nori_b(cpu_env, twd, tws, ti8); 43780e64a38SPhilippe Mathieu-Daudé break; 43880e64a38SPhilippe Mathieu-Daudé case OPC_XORI_B: 43980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_xori_b(cpu_env, twd, tws, ti8); 44080e64a38SPhilippe Mathieu-Daudé break; 44180e64a38SPhilippe Mathieu-Daudé case OPC_BMNZI_B: 44280e64a38SPhilippe Mathieu-Daudé gen_helper_msa_bmnzi_b(cpu_env, twd, tws, ti8); 44380e64a38SPhilippe Mathieu-Daudé break; 44480e64a38SPhilippe Mathieu-Daudé case OPC_BMZI_B: 44580e64a38SPhilippe Mathieu-Daudé gen_helper_msa_bmzi_b(cpu_env, twd, tws, ti8); 44680e64a38SPhilippe Mathieu-Daudé break; 44780e64a38SPhilippe Mathieu-Daudé case OPC_BSELI_B: 44880e64a38SPhilippe Mathieu-Daudé gen_helper_msa_bseli_b(cpu_env, twd, tws, ti8); 44980e64a38SPhilippe Mathieu-Daudé break; 45080e64a38SPhilippe Mathieu-Daudé case OPC_SHF_B: 45180e64a38SPhilippe Mathieu-Daudé case OPC_SHF_H: 45280e64a38SPhilippe Mathieu-Daudé case OPC_SHF_W: 45380e64a38SPhilippe Mathieu-Daudé { 45480e64a38SPhilippe Mathieu-Daudé uint8_t df = (ctx->opcode >> 24) & 0x3; 45580e64a38SPhilippe Mathieu-Daudé if (df == DF_DOUBLE) { 45680e64a38SPhilippe Mathieu-Daudé gen_reserved_instruction(ctx); 45780e64a38SPhilippe Mathieu-Daudé } else { 45880e64a38SPhilippe Mathieu-Daudé TCGv_i32 tdf = tcg_const_i32(df); 45980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_shf_df(cpu_env, tdf, twd, tws, ti8); 46080e64a38SPhilippe Mathieu-Daudé tcg_temp_free_i32(tdf); 46180e64a38SPhilippe Mathieu-Daudé } 46280e64a38SPhilippe Mathieu-Daudé } 46380e64a38SPhilippe Mathieu-Daudé break; 46480e64a38SPhilippe Mathieu-Daudé default: 46580e64a38SPhilippe Mathieu-Daudé MIPS_INVAL("MSA instruction"); 46680e64a38SPhilippe Mathieu-Daudé gen_reserved_instruction(ctx); 46780e64a38SPhilippe Mathieu-Daudé break; 46880e64a38SPhilippe Mathieu-Daudé } 46980e64a38SPhilippe Mathieu-Daudé 47080e64a38SPhilippe Mathieu-Daudé tcg_temp_free_i32(twd); 47180e64a38SPhilippe Mathieu-Daudé tcg_temp_free_i32(tws); 47280e64a38SPhilippe Mathieu-Daudé tcg_temp_free_i32(ti8); 47380e64a38SPhilippe Mathieu-Daudé } 47480e64a38SPhilippe Mathieu-Daudé 47580e64a38SPhilippe Mathieu-Daudé static void gen_msa_i5(DisasContext *ctx) 47680e64a38SPhilippe Mathieu-Daudé { 47780e64a38SPhilippe Mathieu-Daudé #define MASK_MSA_I5(op) (MASK_MSA_MINOR(op) | (op & (0x7 << 23))) 47880e64a38SPhilippe Mathieu-Daudé int8_t s5 = (int8_t) sextract32(ctx->opcode, 16, 5); 479469a316dSPhilippe Mathieu-Daudé uint8_t u5 = extract32(ctx->opcode, 16, 5); 48080e64a38SPhilippe Mathieu-Daudé 481469a316dSPhilippe Mathieu-Daudé TCGv_i32 tdf = tcg_const_i32(extract32(ctx->opcode, 21, 2)); 482469a316dSPhilippe Mathieu-Daudé TCGv_i32 twd = tcg_const_i32(extract32(ctx->opcode, 11, 5)); 483469a316dSPhilippe Mathieu-Daudé TCGv_i32 tws = tcg_const_i32(extract32(ctx->opcode, 6, 5)); 48480e64a38SPhilippe Mathieu-Daudé TCGv_i32 timm = tcg_temp_new_i32(); 48580e64a38SPhilippe Mathieu-Daudé tcg_gen_movi_i32(timm, u5); 48680e64a38SPhilippe Mathieu-Daudé 48780e64a38SPhilippe Mathieu-Daudé switch (MASK_MSA_I5(ctx->opcode)) { 48880e64a38SPhilippe Mathieu-Daudé case OPC_ADDVI_df: 48980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_addvi_df(cpu_env, tdf, twd, tws, timm); 49080e64a38SPhilippe Mathieu-Daudé break; 49180e64a38SPhilippe Mathieu-Daudé case OPC_SUBVI_df: 49280e64a38SPhilippe Mathieu-Daudé gen_helper_msa_subvi_df(cpu_env, tdf, twd, tws, timm); 49380e64a38SPhilippe Mathieu-Daudé break; 49480e64a38SPhilippe Mathieu-Daudé case OPC_MAXI_S_df: 49580e64a38SPhilippe Mathieu-Daudé tcg_gen_movi_i32(timm, s5); 49680e64a38SPhilippe Mathieu-Daudé gen_helper_msa_maxi_s_df(cpu_env, tdf, twd, tws, timm); 49780e64a38SPhilippe Mathieu-Daudé break; 49880e64a38SPhilippe Mathieu-Daudé case OPC_MAXI_U_df: 49980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_maxi_u_df(cpu_env, tdf, twd, tws, timm); 50080e64a38SPhilippe Mathieu-Daudé break; 50180e64a38SPhilippe Mathieu-Daudé case OPC_MINI_S_df: 50280e64a38SPhilippe Mathieu-Daudé tcg_gen_movi_i32(timm, s5); 50380e64a38SPhilippe Mathieu-Daudé gen_helper_msa_mini_s_df(cpu_env, tdf, twd, tws, timm); 50480e64a38SPhilippe Mathieu-Daudé break; 50580e64a38SPhilippe Mathieu-Daudé case OPC_MINI_U_df: 50680e64a38SPhilippe Mathieu-Daudé gen_helper_msa_mini_u_df(cpu_env, tdf, twd, tws, timm); 50780e64a38SPhilippe Mathieu-Daudé break; 50880e64a38SPhilippe Mathieu-Daudé case OPC_CEQI_df: 50980e64a38SPhilippe Mathieu-Daudé tcg_gen_movi_i32(timm, s5); 51080e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ceqi_df(cpu_env, tdf, twd, tws, timm); 51180e64a38SPhilippe Mathieu-Daudé break; 51280e64a38SPhilippe Mathieu-Daudé case OPC_CLTI_S_df: 51380e64a38SPhilippe Mathieu-Daudé tcg_gen_movi_i32(timm, s5); 51480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_clti_s_df(cpu_env, tdf, twd, tws, timm); 51580e64a38SPhilippe Mathieu-Daudé break; 51680e64a38SPhilippe Mathieu-Daudé case OPC_CLTI_U_df: 51780e64a38SPhilippe Mathieu-Daudé gen_helper_msa_clti_u_df(cpu_env, tdf, twd, tws, timm); 51880e64a38SPhilippe Mathieu-Daudé break; 51980e64a38SPhilippe Mathieu-Daudé case OPC_CLEI_S_df: 52080e64a38SPhilippe Mathieu-Daudé tcg_gen_movi_i32(timm, s5); 52180e64a38SPhilippe Mathieu-Daudé gen_helper_msa_clei_s_df(cpu_env, tdf, twd, tws, timm); 52280e64a38SPhilippe Mathieu-Daudé break; 52380e64a38SPhilippe Mathieu-Daudé case OPC_CLEI_U_df: 52480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_clei_u_df(cpu_env, tdf, twd, tws, timm); 52580e64a38SPhilippe Mathieu-Daudé break; 52680e64a38SPhilippe Mathieu-Daudé case OPC_LDI_df: 52780e64a38SPhilippe Mathieu-Daudé { 52880e64a38SPhilippe Mathieu-Daudé int32_t s10 = sextract32(ctx->opcode, 11, 10); 52980e64a38SPhilippe Mathieu-Daudé tcg_gen_movi_i32(timm, s10); 53080e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ldi_df(cpu_env, tdf, twd, timm); 53180e64a38SPhilippe Mathieu-Daudé } 53280e64a38SPhilippe Mathieu-Daudé break; 53380e64a38SPhilippe Mathieu-Daudé default: 53480e64a38SPhilippe Mathieu-Daudé MIPS_INVAL("MSA instruction"); 53580e64a38SPhilippe Mathieu-Daudé gen_reserved_instruction(ctx); 53680e64a38SPhilippe Mathieu-Daudé break; 53780e64a38SPhilippe Mathieu-Daudé } 53880e64a38SPhilippe Mathieu-Daudé 53980e64a38SPhilippe Mathieu-Daudé tcg_temp_free_i32(tdf); 54080e64a38SPhilippe Mathieu-Daudé tcg_temp_free_i32(twd); 54180e64a38SPhilippe Mathieu-Daudé tcg_temp_free_i32(tws); 54280e64a38SPhilippe Mathieu-Daudé tcg_temp_free_i32(timm); 54380e64a38SPhilippe Mathieu-Daudé } 54480e64a38SPhilippe Mathieu-Daudé 54580e64a38SPhilippe Mathieu-Daudé static void gen_msa_bit(DisasContext *ctx) 54680e64a38SPhilippe Mathieu-Daudé { 54780e64a38SPhilippe Mathieu-Daudé #define MASK_MSA_BIT(op) (MASK_MSA_MINOR(op) | (op & (0x7 << 23))) 54880e64a38SPhilippe Mathieu-Daudé uint8_t dfm = (ctx->opcode >> 16) & 0x7f; 54980e64a38SPhilippe Mathieu-Daudé uint32_t df = 0, m = 0; 55080e64a38SPhilippe Mathieu-Daudé uint8_t ws = (ctx->opcode >> 11) & 0x1f; 55180e64a38SPhilippe Mathieu-Daudé uint8_t wd = (ctx->opcode >> 6) & 0x1f; 55280e64a38SPhilippe Mathieu-Daudé 55380e64a38SPhilippe Mathieu-Daudé TCGv_i32 tdf; 55480e64a38SPhilippe Mathieu-Daudé TCGv_i32 tm; 55580e64a38SPhilippe Mathieu-Daudé TCGv_i32 twd; 55680e64a38SPhilippe Mathieu-Daudé TCGv_i32 tws; 55780e64a38SPhilippe Mathieu-Daudé 55880e64a38SPhilippe Mathieu-Daudé if ((dfm & 0x40) == 0x00) { 55980e64a38SPhilippe Mathieu-Daudé m = dfm & 0x3f; 56080e64a38SPhilippe Mathieu-Daudé df = DF_DOUBLE; 56180e64a38SPhilippe Mathieu-Daudé } else if ((dfm & 0x60) == 0x40) { 56280e64a38SPhilippe Mathieu-Daudé m = dfm & 0x1f; 56380e64a38SPhilippe Mathieu-Daudé df = DF_WORD; 56480e64a38SPhilippe Mathieu-Daudé } else if ((dfm & 0x70) == 0x60) { 56580e64a38SPhilippe Mathieu-Daudé m = dfm & 0x0f; 56680e64a38SPhilippe Mathieu-Daudé df = DF_HALF; 56780e64a38SPhilippe Mathieu-Daudé } else if ((dfm & 0x78) == 0x70) { 56880e64a38SPhilippe Mathieu-Daudé m = dfm & 0x7; 56980e64a38SPhilippe Mathieu-Daudé df = DF_BYTE; 57080e64a38SPhilippe Mathieu-Daudé } else { 57180e64a38SPhilippe Mathieu-Daudé gen_reserved_instruction(ctx); 57280e64a38SPhilippe Mathieu-Daudé return; 57380e64a38SPhilippe Mathieu-Daudé } 57480e64a38SPhilippe Mathieu-Daudé 57580e64a38SPhilippe Mathieu-Daudé tdf = tcg_const_i32(df); 57680e64a38SPhilippe Mathieu-Daudé tm = tcg_const_i32(m); 57780e64a38SPhilippe Mathieu-Daudé twd = tcg_const_i32(wd); 57880e64a38SPhilippe Mathieu-Daudé tws = tcg_const_i32(ws); 57980e64a38SPhilippe Mathieu-Daudé 58080e64a38SPhilippe Mathieu-Daudé switch (MASK_MSA_BIT(ctx->opcode)) { 58180e64a38SPhilippe Mathieu-Daudé case OPC_SLLI_df: 58280e64a38SPhilippe Mathieu-Daudé gen_helper_msa_slli_df(cpu_env, tdf, twd, tws, tm); 58380e64a38SPhilippe Mathieu-Daudé break; 58480e64a38SPhilippe Mathieu-Daudé case OPC_SRAI_df: 58580e64a38SPhilippe Mathieu-Daudé gen_helper_msa_srai_df(cpu_env, tdf, twd, tws, tm); 58680e64a38SPhilippe Mathieu-Daudé break; 58780e64a38SPhilippe Mathieu-Daudé case OPC_SRLI_df: 58880e64a38SPhilippe Mathieu-Daudé gen_helper_msa_srli_df(cpu_env, tdf, twd, tws, tm); 58980e64a38SPhilippe Mathieu-Daudé break; 59080e64a38SPhilippe Mathieu-Daudé case OPC_BCLRI_df: 59180e64a38SPhilippe Mathieu-Daudé gen_helper_msa_bclri_df(cpu_env, tdf, twd, tws, tm); 59280e64a38SPhilippe Mathieu-Daudé break; 59380e64a38SPhilippe Mathieu-Daudé case OPC_BSETI_df: 59480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_bseti_df(cpu_env, tdf, twd, tws, tm); 59580e64a38SPhilippe Mathieu-Daudé break; 59680e64a38SPhilippe Mathieu-Daudé case OPC_BNEGI_df: 59780e64a38SPhilippe Mathieu-Daudé gen_helper_msa_bnegi_df(cpu_env, tdf, twd, tws, tm); 59880e64a38SPhilippe Mathieu-Daudé break; 59980e64a38SPhilippe Mathieu-Daudé case OPC_BINSLI_df: 60080e64a38SPhilippe Mathieu-Daudé gen_helper_msa_binsli_df(cpu_env, tdf, twd, tws, tm); 60180e64a38SPhilippe Mathieu-Daudé break; 60280e64a38SPhilippe Mathieu-Daudé case OPC_BINSRI_df: 60380e64a38SPhilippe Mathieu-Daudé gen_helper_msa_binsri_df(cpu_env, tdf, twd, tws, tm); 60480e64a38SPhilippe Mathieu-Daudé break; 60580e64a38SPhilippe Mathieu-Daudé case OPC_SAT_S_df: 60680e64a38SPhilippe Mathieu-Daudé gen_helper_msa_sat_s_df(cpu_env, tdf, twd, tws, tm); 60780e64a38SPhilippe Mathieu-Daudé break; 60880e64a38SPhilippe Mathieu-Daudé case OPC_SAT_U_df: 60980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_sat_u_df(cpu_env, tdf, twd, tws, tm); 61080e64a38SPhilippe Mathieu-Daudé break; 61180e64a38SPhilippe Mathieu-Daudé case OPC_SRARI_df: 61280e64a38SPhilippe Mathieu-Daudé gen_helper_msa_srari_df(cpu_env, tdf, twd, tws, tm); 61380e64a38SPhilippe Mathieu-Daudé break; 61480e64a38SPhilippe Mathieu-Daudé case OPC_SRLRI_df: 61580e64a38SPhilippe Mathieu-Daudé gen_helper_msa_srlri_df(cpu_env, tdf, twd, tws, tm); 61680e64a38SPhilippe Mathieu-Daudé break; 61780e64a38SPhilippe Mathieu-Daudé default: 61880e64a38SPhilippe Mathieu-Daudé MIPS_INVAL("MSA instruction"); 61980e64a38SPhilippe Mathieu-Daudé gen_reserved_instruction(ctx); 62080e64a38SPhilippe Mathieu-Daudé break; 62180e64a38SPhilippe Mathieu-Daudé } 62280e64a38SPhilippe Mathieu-Daudé 62380e64a38SPhilippe Mathieu-Daudé tcg_temp_free_i32(tdf); 62480e64a38SPhilippe Mathieu-Daudé tcg_temp_free_i32(tm); 62580e64a38SPhilippe Mathieu-Daudé tcg_temp_free_i32(twd); 62680e64a38SPhilippe Mathieu-Daudé tcg_temp_free_i32(tws); 62780e64a38SPhilippe Mathieu-Daudé } 62880e64a38SPhilippe Mathieu-Daudé 62980e64a38SPhilippe Mathieu-Daudé static void gen_msa_3r(DisasContext *ctx) 63080e64a38SPhilippe Mathieu-Daudé { 63180e64a38SPhilippe Mathieu-Daudé #define MASK_MSA_3R(op) (MASK_MSA_MINOR(op) | (op & (0x7 << 23))) 63280e64a38SPhilippe Mathieu-Daudé uint8_t df = (ctx->opcode >> 21) & 0x3; 63380e64a38SPhilippe Mathieu-Daudé uint8_t wt = (ctx->opcode >> 16) & 0x1f; 63480e64a38SPhilippe Mathieu-Daudé uint8_t ws = (ctx->opcode >> 11) & 0x1f; 63580e64a38SPhilippe Mathieu-Daudé uint8_t wd = (ctx->opcode >> 6) & 0x1f; 63680e64a38SPhilippe Mathieu-Daudé 63780e64a38SPhilippe Mathieu-Daudé TCGv_i32 tdf = tcg_const_i32(df); 63880e64a38SPhilippe Mathieu-Daudé TCGv_i32 twd = tcg_const_i32(wd); 63980e64a38SPhilippe Mathieu-Daudé TCGv_i32 tws = tcg_const_i32(ws); 64080e64a38SPhilippe Mathieu-Daudé TCGv_i32 twt = tcg_const_i32(wt); 64180e64a38SPhilippe Mathieu-Daudé 64280e64a38SPhilippe Mathieu-Daudé switch (MASK_MSA_3R(ctx->opcode)) { 64380e64a38SPhilippe Mathieu-Daudé case OPC_BINSL_df: 64480e64a38SPhilippe Mathieu-Daudé switch (df) { 64580e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 64680e64a38SPhilippe Mathieu-Daudé gen_helper_msa_binsl_b(cpu_env, twd, tws, twt); 64780e64a38SPhilippe Mathieu-Daudé break; 64880e64a38SPhilippe Mathieu-Daudé case DF_HALF: 64980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_binsl_h(cpu_env, twd, tws, twt); 65080e64a38SPhilippe Mathieu-Daudé break; 65180e64a38SPhilippe Mathieu-Daudé case DF_WORD: 65280e64a38SPhilippe Mathieu-Daudé gen_helper_msa_binsl_w(cpu_env, twd, tws, twt); 65380e64a38SPhilippe Mathieu-Daudé break; 65480e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 65580e64a38SPhilippe Mathieu-Daudé gen_helper_msa_binsl_d(cpu_env, twd, tws, twt); 65680e64a38SPhilippe Mathieu-Daudé break; 65780e64a38SPhilippe Mathieu-Daudé } 65880e64a38SPhilippe Mathieu-Daudé break; 65980e64a38SPhilippe Mathieu-Daudé case OPC_BINSR_df: 66080e64a38SPhilippe Mathieu-Daudé switch (df) { 66180e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 66280e64a38SPhilippe Mathieu-Daudé gen_helper_msa_binsr_b(cpu_env, twd, tws, twt); 66380e64a38SPhilippe Mathieu-Daudé break; 66480e64a38SPhilippe Mathieu-Daudé case DF_HALF: 66580e64a38SPhilippe Mathieu-Daudé gen_helper_msa_binsr_h(cpu_env, twd, tws, twt); 66680e64a38SPhilippe Mathieu-Daudé break; 66780e64a38SPhilippe Mathieu-Daudé case DF_WORD: 66880e64a38SPhilippe Mathieu-Daudé gen_helper_msa_binsr_w(cpu_env, twd, tws, twt); 66980e64a38SPhilippe Mathieu-Daudé break; 67080e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 67180e64a38SPhilippe Mathieu-Daudé gen_helper_msa_binsr_d(cpu_env, twd, tws, twt); 67280e64a38SPhilippe Mathieu-Daudé break; 67380e64a38SPhilippe Mathieu-Daudé } 67480e64a38SPhilippe Mathieu-Daudé break; 67580e64a38SPhilippe Mathieu-Daudé case OPC_BCLR_df: 67680e64a38SPhilippe Mathieu-Daudé switch (df) { 67780e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 67880e64a38SPhilippe Mathieu-Daudé gen_helper_msa_bclr_b(cpu_env, twd, tws, twt); 67980e64a38SPhilippe Mathieu-Daudé break; 68080e64a38SPhilippe Mathieu-Daudé case DF_HALF: 68180e64a38SPhilippe Mathieu-Daudé gen_helper_msa_bclr_h(cpu_env, twd, tws, twt); 68280e64a38SPhilippe Mathieu-Daudé break; 68380e64a38SPhilippe Mathieu-Daudé case DF_WORD: 68480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_bclr_w(cpu_env, twd, tws, twt); 68580e64a38SPhilippe Mathieu-Daudé break; 68680e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 68780e64a38SPhilippe Mathieu-Daudé gen_helper_msa_bclr_d(cpu_env, twd, tws, twt); 68880e64a38SPhilippe Mathieu-Daudé break; 68980e64a38SPhilippe Mathieu-Daudé } 69080e64a38SPhilippe Mathieu-Daudé break; 69180e64a38SPhilippe Mathieu-Daudé case OPC_BNEG_df: 69280e64a38SPhilippe Mathieu-Daudé switch (df) { 69380e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 69480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_bneg_b(cpu_env, twd, tws, twt); 69580e64a38SPhilippe Mathieu-Daudé break; 69680e64a38SPhilippe Mathieu-Daudé case DF_HALF: 69780e64a38SPhilippe Mathieu-Daudé gen_helper_msa_bneg_h(cpu_env, twd, tws, twt); 69880e64a38SPhilippe Mathieu-Daudé break; 69980e64a38SPhilippe Mathieu-Daudé case DF_WORD: 70080e64a38SPhilippe Mathieu-Daudé gen_helper_msa_bneg_w(cpu_env, twd, tws, twt); 70180e64a38SPhilippe Mathieu-Daudé break; 70280e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 70380e64a38SPhilippe Mathieu-Daudé gen_helper_msa_bneg_d(cpu_env, twd, tws, twt); 70480e64a38SPhilippe Mathieu-Daudé break; 70580e64a38SPhilippe Mathieu-Daudé } 70680e64a38SPhilippe Mathieu-Daudé break; 70780e64a38SPhilippe Mathieu-Daudé case OPC_BSET_df: 70880e64a38SPhilippe Mathieu-Daudé switch (df) { 70980e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 71080e64a38SPhilippe Mathieu-Daudé gen_helper_msa_bset_b(cpu_env, twd, tws, twt); 71180e64a38SPhilippe Mathieu-Daudé break; 71280e64a38SPhilippe Mathieu-Daudé case DF_HALF: 71380e64a38SPhilippe Mathieu-Daudé gen_helper_msa_bset_h(cpu_env, twd, tws, twt); 71480e64a38SPhilippe Mathieu-Daudé break; 71580e64a38SPhilippe Mathieu-Daudé case DF_WORD: 71680e64a38SPhilippe Mathieu-Daudé gen_helper_msa_bset_w(cpu_env, twd, tws, twt); 71780e64a38SPhilippe Mathieu-Daudé break; 71880e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 71980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_bset_d(cpu_env, twd, tws, twt); 72080e64a38SPhilippe Mathieu-Daudé break; 72180e64a38SPhilippe Mathieu-Daudé } 72280e64a38SPhilippe Mathieu-Daudé break; 72380e64a38SPhilippe Mathieu-Daudé case OPC_ADD_A_df: 72480e64a38SPhilippe Mathieu-Daudé switch (df) { 72580e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 72680e64a38SPhilippe Mathieu-Daudé gen_helper_msa_add_a_b(cpu_env, twd, tws, twt); 72780e64a38SPhilippe Mathieu-Daudé break; 72880e64a38SPhilippe Mathieu-Daudé case DF_HALF: 72980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_add_a_h(cpu_env, twd, tws, twt); 73080e64a38SPhilippe Mathieu-Daudé break; 73180e64a38SPhilippe Mathieu-Daudé case DF_WORD: 73280e64a38SPhilippe Mathieu-Daudé gen_helper_msa_add_a_w(cpu_env, twd, tws, twt); 73380e64a38SPhilippe Mathieu-Daudé break; 73480e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 73580e64a38SPhilippe Mathieu-Daudé gen_helper_msa_add_a_d(cpu_env, twd, tws, twt); 73680e64a38SPhilippe Mathieu-Daudé break; 73780e64a38SPhilippe Mathieu-Daudé } 73880e64a38SPhilippe Mathieu-Daudé break; 73980e64a38SPhilippe Mathieu-Daudé case OPC_ADDS_A_df: 74080e64a38SPhilippe Mathieu-Daudé switch (df) { 74180e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 74280e64a38SPhilippe Mathieu-Daudé gen_helper_msa_adds_a_b(cpu_env, twd, tws, twt); 74380e64a38SPhilippe Mathieu-Daudé break; 74480e64a38SPhilippe Mathieu-Daudé case DF_HALF: 74580e64a38SPhilippe Mathieu-Daudé gen_helper_msa_adds_a_h(cpu_env, twd, tws, twt); 74680e64a38SPhilippe Mathieu-Daudé break; 74780e64a38SPhilippe Mathieu-Daudé case DF_WORD: 74880e64a38SPhilippe Mathieu-Daudé gen_helper_msa_adds_a_w(cpu_env, twd, tws, twt); 74980e64a38SPhilippe Mathieu-Daudé break; 75080e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 75180e64a38SPhilippe Mathieu-Daudé gen_helper_msa_adds_a_d(cpu_env, twd, tws, twt); 75280e64a38SPhilippe Mathieu-Daudé break; 75380e64a38SPhilippe Mathieu-Daudé } 75480e64a38SPhilippe Mathieu-Daudé break; 75580e64a38SPhilippe Mathieu-Daudé case OPC_ADDS_S_df: 75680e64a38SPhilippe Mathieu-Daudé switch (df) { 75780e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 75880e64a38SPhilippe Mathieu-Daudé gen_helper_msa_adds_s_b(cpu_env, twd, tws, twt); 75980e64a38SPhilippe Mathieu-Daudé break; 76080e64a38SPhilippe Mathieu-Daudé case DF_HALF: 76180e64a38SPhilippe Mathieu-Daudé gen_helper_msa_adds_s_h(cpu_env, twd, tws, twt); 76280e64a38SPhilippe Mathieu-Daudé break; 76380e64a38SPhilippe Mathieu-Daudé case DF_WORD: 76480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_adds_s_w(cpu_env, twd, tws, twt); 76580e64a38SPhilippe Mathieu-Daudé break; 76680e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 76780e64a38SPhilippe Mathieu-Daudé gen_helper_msa_adds_s_d(cpu_env, twd, tws, twt); 76880e64a38SPhilippe Mathieu-Daudé break; 76980e64a38SPhilippe Mathieu-Daudé } 77080e64a38SPhilippe Mathieu-Daudé break; 77180e64a38SPhilippe Mathieu-Daudé case OPC_ADDS_U_df: 77280e64a38SPhilippe Mathieu-Daudé switch (df) { 77380e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 77480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_adds_u_b(cpu_env, twd, tws, twt); 77580e64a38SPhilippe Mathieu-Daudé break; 77680e64a38SPhilippe Mathieu-Daudé case DF_HALF: 77780e64a38SPhilippe Mathieu-Daudé gen_helper_msa_adds_u_h(cpu_env, twd, tws, twt); 77880e64a38SPhilippe Mathieu-Daudé break; 77980e64a38SPhilippe Mathieu-Daudé case DF_WORD: 78080e64a38SPhilippe Mathieu-Daudé gen_helper_msa_adds_u_w(cpu_env, twd, tws, twt); 78180e64a38SPhilippe Mathieu-Daudé break; 78280e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 78380e64a38SPhilippe Mathieu-Daudé gen_helper_msa_adds_u_d(cpu_env, twd, tws, twt); 78480e64a38SPhilippe Mathieu-Daudé break; 78580e64a38SPhilippe Mathieu-Daudé } 78680e64a38SPhilippe Mathieu-Daudé break; 78780e64a38SPhilippe Mathieu-Daudé case OPC_ADDV_df: 78880e64a38SPhilippe Mathieu-Daudé switch (df) { 78980e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 79080e64a38SPhilippe Mathieu-Daudé gen_helper_msa_addv_b(cpu_env, twd, tws, twt); 79180e64a38SPhilippe Mathieu-Daudé break; 79280e64a38SPhilippe Mathieu-Daudé case DF_HALF: 79380e64a38SPhilippe Mathieu-Daudé gen_helper_msa_addv_h(cpu_env, twd, tws, twt); 79480e64a38SPhilippe Mathieu-Daudé break; 79580e64a38SPhilippe Mathieu-Daudé case DF_WORD: 79680e64a38SPhilippe Mathieu-Daudé gen_helper_msa_addv_w(cpu_env, twd, tws, twt); 79780e64a38SPhilippe Mathieu-Daudé break; 79880e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 79980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_addv_d(cpu_env, twd, tws, twt); 80080e64a38SPhilippe Mathieu-Daudé break; 80180e64a38SPhilippe Mathieu-Daudé } 80280e64a38SPhilippe Mathieu-Daudé break; 80380e64a38SPhilippe Mathieu-Daudé case OPC_AVE_S_df: 80480e64a38SPhilippe Mathieu-Daudé switch (df) { 80580e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 80680e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ave_s_b(cpu_env, twd, tws, twt); 80780e64a38SPhilippe Mathieu-Daudé break; 80880e64a38SPhilippe Mathieu-Daudé case DF_HALF: 80980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ave_s_h(cpu_env, twd, tws, twt); 81080e64a38SPhilippe Mathieu-Daudé break; 81180e64a38SPhilippe Mathieu-Daudé case DF_WORD: 81280e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ave_s_w(cpu_env, twd, tws, twt); 81380e64a38SPhilippe Mathieu-Daudé break; 81480e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 81580e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ave_s_d(cpu_env, twd, tws, twt); 81680e64a38SPhilippe Mathieu-Daudé break; 81780e64a38SPhilippe Mathieu-Daudé } 81880e64a38SPhilippe Mathieu-Daudé break; 81980e64a38SPhilippe Mathieu-Daudé case OPC_AVE_U_df: 82080e64a38SPhilippe Mathieu-Daudé switch (df) { 82180e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 82280e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ave_u_b(cpu_env, twd, tws, twt); 82380e64a38SPhilippe Mathieu-Daudé break; 82480e64a38SPhilippe Mathieu-Daudé case DF_HALF: 82580e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ave_u_h(cpu_env, twd, tws, twt); 82680e64a38SPhilippe Mathieu-Daudé break; 82780e64a38SPhilippe Mathieu-Daudé case DF_WORD: 82880e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ave_u_w(cpu_env, twd, tws, twt); 82980e64a38SPhilippe Mathieu-Daudé break; 83080e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 83180e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ave_u_d(cpu_env, twd, tws, twt); 83280e64a38SPhilippe Mathieu-Daudé break; 83380e64a38SPhilippe Mathieu-Daudé } 83480e64a38SPhilippe Mathieu-Daudé break; 83580e64a38SPhilippe Mathieu-Daudé case OPC_AVER_S_df: 83680e64a38SPhilippe Mathieu-Daudé switch (df) { 83780e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 83880e64a38SPhilippe Mathieu-Daudé gen_helper_msa_aver_s_b(cpu_env, twd, tws, twt); 83980e64a38SPhilippe Mathieu-Daudé break; 84080e64a38SPhilippe Mathieu-Daudé case DF_HALF: 84180e64a38SPhilippe Mathieu-Daudé gen_helper_msa_aver_s_h(cpu_env, twd, tws, twt); 84280e64a38SPhilippe Mathieu-Daudé break; 84380e64a38SPhilippe Mathieu-Daudé case DF_WORD: 84480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_aver_s_w(cpu_env, twd, tws, twt); 84580e64a38SPhilippe Mathieu-Daudé break; 84680e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 84780e64a38SPhilippe Mathieu-Daudé gen_helper_msa_aver_s_d(cpu_env, twd, tws, twt); 84880e64a38SPhilippe Mathieu-Daudé break; 84980e64a38SPhilippe Mathieu-Daudé } 85080e64a38SPhilippe Mathieu-Daudé break; 85180e64a38SPhilippe Mathieu-Daudé case OPC_AVER_U_df: 85280e64a38SPhilippe Mathieu-Daudé switch (df) { 85380e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 85480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_aver_u_b(cpu_env, twd, tws, twt); 85580e64a38SPhilippe Mathieu-Daudé break; 85680e64a38SPhilippe Mathieu-Daudé case DF_HALF: 85780e64a38SPhilippe Mathieu-Daudé gen_helper_msa_aver_u_h(cpu_env, twd, tws, twt); 85880e64a38SPhilippe Mathieu-Daudé break; 85980e64a38SPhilippe Mathieu-Daudé case DF_WORD: 86080e64a38SPhilippe Mathieu-Daudé gen_helper_msa_aver_u_w(cpu_env, twd, tws, twt); 86180e64a38SPhilippe Mathieu-Daudé break; 86280e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 86380e64a38SPhilippe Mathieu-Daudé gen_helper_msa_aver_u_d(cpu_env, twd, tws, twt); 86480e64a38SPhilippe Mathieu-Daudé break; 86580e64a38SPhilippe Mathieu-Daudé } 86680e64a38SPhilippe Mathieu-Daudé break; 86780e64a38SPhilippe Mathieu-Daudé case OPC_CEQ_df: 86880e64a38SPhilippe Mathieu-Daudé switch (df) { 86980e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 87080e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ceq_b(cpu_env, twd, tws, twt); 87180e64a38SPhilippe Mathieu-Daudé break; 87280e64a38SPhilippe Mathieu-Daudé case DF_HALF: 87380e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ceq_h(cpu_env, twd, tws, twt); 87480e64a38SPhilippe Mathieu-Daudé break; 87580e64a38SPhilippe Mathieu-Daudé case DF_WORD: 87680e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ceq_w(cpu_env, twd, tws, twt); 87780e64a38SPhilippe Mathieu-Daudé break; 87880e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 87980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ceq_d(cpu_env, twd, tws, twt); 88080e64a38SPhilippe Mathieu-Daudé break; 88180e64a38SPhilippe Mathieu-Daudé } 88280e64a38SPhilippe Mathieu-Daudé break; 88380e64a38SPhilippe Mathieu-Daudé case OPC_CLE_S_df: 88480e64a38SPhilippe Mathieu-Daudé switch (df) { 88580e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 88680e64a38SPhilippe Mathieu-Daudé gen_helper_msa_cle_s_b(cpu_env, twd, tws, twt); 88780e64a38SPhilippe Mathieu-Daudé break; 88880e64a38SPhilippe Mathieu-Daudé case DF_HALF: 88980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_cle_s_h(cpu_env, twd, tws, twt); 89080e64a38SPhilippe Mathieu-Daudé break; 89180e64a38SPhilippe Mathieu-Daudé case DF_WORD: 89280e64a38SPhilippe Mathieu-Daudé gen_helper_msa_cle_s_w(cpu_env, twd, tws, twt); 89380e64a38SPhilippe Mathieu-Daudé break; 89480e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 89580e64a38SPhilippe Mathieu-Daudé gen_helper_msa_cle_s_d(cpu_env, twd, tws, twt); 89680e64a38SPhilippe Mathieu-Daudé break; 89780e64a38SPhilippe Mathieu-Daudé } 89880e64a38SPhilippe Mathieu-Daudé break; 89980e64a38SPhilippe Mathieu-Daudé case OPC_CLE_U_df: 90080e64a38SPhilippe Mathieu-Daudé switch (df) { 90180e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 90280e64a38SPhilippe Mathieu-Daudé gen_helper_msa_cle_u_b(cpu_env, twd, tws, twt); 90380e64a38SPhilippe Mathieu-Daudé break; 90480e64a38SPhilippe Mathieu-Daudé case DF_HALF: 90580e64a38SPhilippe Mathieu-Daudé gen_helper_msa_cle_u_h(cpu_env, twd, tws, twt); 90680e64a38SPhilippe Mathieu-Daudé break; 90780e64a38SPhilippe Mathieu-Daudé case DF_WORD: 90880e64a38SPhilippe Mathieu-Daudé gen_helper_msa_cle_u_w(cpu_env, twd, tws, twt); 90980e64a38SPhilippe Mathieu-Daudé break; 91080e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 91180e64a38SPhilippe Mathieu-Daudé gen_helper_msa_cle_u_d(cpu_env, twd, tws, twt); 91280e64a38SPhilippe Mathieu-Daudé break; 91380e64a38SPhilippe Mathieu-Daudé } 91480e64a38SPhilippe Mathieu-Daudé break; 91580e64a38SPhilippe Mathieu-Daudé case OPC_CLT_S_df: 91680e64a38SPhilippe Mathieu-Daudé switch (df) { 91780e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 91880e64a38SPhilippe Mathieu-Daudé gen_helper_msa_clt_s_b(cpu_env, twd, tws, twt); 91980e64a38SPhilippe Mathieu-Daudé break; 92080e64a38SPhilippe Mathieu-Daudé case DF_HALF: 92180e64a38SPhilippe Mathieu-Daudé gen_helper_msa_clt_s_h(cpu_env, twd, tws, twt); 92280e64a38SPhilippe Mathieu-Daudé break; 92380e64a38SPhilippe Mathieu-Daudé case DF_WORD: 92480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_clt_s_w(cpu_env, twd, tws, twt); 92580e64a38SPhilippe Mathieu-Daudé break; 92680e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 92780e64a38SPhilippe Mathieu-Daudé gen_helper_msa_clt_s_d(cpu_env, twd, tws, twt); 92880e64a38SPhilippe Mathieu-Daudé break; 92980e64a38SPhilippe Mathieu-Daudé } 93080e64a38SPhilippe Mathieu-Daudé break; 93180e64a38SPhilippe Mathieu-Daudé case OPC_CLT_U_df: 93280e64a38SPhilippe Mathieu-Daudé switch (df) { 93380e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 93480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_clt_u_b(cpu_env, twd, tws, twt); 93580e64a38SPhilippe Mathieu-Daudé break; 93680e64a38SPhilippe Mathieu-Daudé case DF_HALF: 93780e64a38SPhilippe Mathieu-Daudé gen_helper_msa_clt_u_h(cpu_env, twd, tws, twt); 93880e64a38SPhilippe Mathieu-Daudé break; 93980e64a38SPhilippe Mathieu-Daudé case DF_WORD: 94080e64a38SPhilippe Mathieu-Daudé gen_helper_msa_clt_u_w(cpu_env, twd, tws, twt); 94180e64a38SPhilippe Mathieu-Daudé break; 94280e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 94380e64a38SPhilippe Mathieu-Daudé gen_helper_msa_clt_u_d(cpu_env, twd, tws, twt); 94480e64a38SPhilippe Mathieu-Daudé break; 94580e64a38SPhilippe Mathieu-Daudé } 94680e64a38SPhilippe Mathieu-Daudé break; 94780e64a38SPhilippe Mathieu-Daudé case OPC_DIV_S_df: 94880e64a38SPhilippe Mathieu-Daudé switch (df) { 94980e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 95080e64a38SPhilippe Mathieu-Daudé gen_helper_msa_div_s_b(cpu_env, twd, tws, twt); 95180e64a38SPhilippe Mathieu-Daudé break; 95280e64a38SPhilippe Mathieu-Daudé case DF_HALF: 95380e64a38SPhilippe Mathieu-Daudé gen_helper_msa_div_s_h(cpu_env, twd, tws, twt); 95480e64a38SPhilippe Mathieu-Daudé break; 95580e64a38SPhilippe Mathieu-Daudé case DF_WORD: 95680e64a38SPhilippe Mathieu-Daudé gen_helper_msa_div_s_w(cpu_env, twd, tws, twt); 95780e64a38SPhilippe Mathieu-Daudé break; 95880e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 95980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_div_s_d(cpu_env, twd, tws, twt); 96080e64a38SPhilippe Mathieu-Daudé break; 96180e64a38SPhilippe Mathieu-Daudé } 96280e64a38SPhilippe Mathieu-Daudé break; 96380e64a38SPhilippe Mathieu-Daudé case OPC_DIV_U_df: 96480e64a38SPhilippe Mathieu-Daudé switch (df) { 96580e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 96680e64a38SPhilippe Mathieu-Daudé gen_helper_msa_div_u_b(cpu_env, twd, tws, twt); 96780e64a38SPhilippe Mathieu-Daudé break; 96880e64a38SPhilippe Mathieu-Daudé case DF_HALF: 96980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_div_u_h(cpu_env, twd, tws, twt); 97080e64a38SPhilippe Mathieu-Daudé break; 97180e64a38SPhilippe Mathieu-Daudé case DF_WORD: 97280e64a38SPhilippe Mathieu-Daudé gen_helper_msa_div_u_w(cpu_env, twd, tws, twt); 97380e64a38SPhilippe Mathieu-Daudé break; 97480e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 97580e64a38SPhilippe Mathieu-Daudé gen_helper_msa_div_u_d(cpu_env, twd, tws, twt); 97680e64a38SPhilippe Mathieu-Daudé break; 97780e64a38SPhilippe Mathieu-Daudé } 97880e64a38SPhilippe Mathieu-Daudé break; 97980e64a38SPhilippe Mathieu-Daudé case OPC_MAX_A_df: 98080e64a38SPhilippe Mathieu-Daudé switch (df) { 98180e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 98280e64a38SPhilippe Mathieu-Daudé gen_helper_msa_max_a_b(cpu_env, twd, tws, twt); 98380e64a38SPhilippe Mathieu-Daudé break; 98480e64a38SPhilippe Mathieu-Daudé case DF_HALF: 98580e64a38SPhilippe Mathieu-Daudé gen_helper_msa_max_a_h(cpu_env, twd, tws, twt); 98680e64a38SPhilippe Mathieu-Daudé break; 98780e64a38SPhilippe Mathieu-Daudé case DF_WORD: 98880e64a38SPhilippe Mathieu-Daudé gen_helper_msa_max_a_w(cpu_env, twd, tws, twt); 98980e64a38SPhilippe Mathieu-Daudé break; 99080e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 99180e64a38SPhilippe Mathieu-Daudé gen_helper_msa_max_a_d(cpu_env, twd, tws, twt); 99280e64a38SPhilippe Mathieu-Daudé break; 99380e64a38SPhilippe Mathieu-Daudé } 99480e64a38SPhilippe Mathieu-Daudé break; 99580e64a38SPhilippe Mathieu-Daudé case OPC_MAX_S_df: 99680e64a38SPhilippe Mathieu-Daudé switch (df) { 99780e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 99880e64a38SPhilippe Mathieu-Daudé gen_helper_msa_max_s_b(cpu_env, twd, tws, twt); 99980e64a38SPhilippe Mathieu-Daudé break; 100080e64a38SPhilippe Mathieu-Daudé case DF_HALF: 100180e64a38SPhilippe Mathieu-Daudé gen_helper_msa_max_s_h(cpu_env, twd, tws, twt); 100280e64a38SPhilippe Mathieu-Daudé break; 100380e64a38SPhilippe Mathieu-Daudé case DF_WORD: 100480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_max_s_w(cpu_env, twd, tws, twt); 100580e64a38SPhilippe Mathieu-Daudé break; 100680e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 100780e64a38SPhilippe Mathieu-Daudé gen_helper_msa_max_s_d(cpu_env, twd, tws, twt); 100880e64a38SPhilippe Mathieu-Daudé break; 100980e64a38SPhilippe Mathieu-Daudé } 101080e64a38SPhilippe Mathieu-Daudé break; 101180e64a38SPhilippe Mathieu-Daudé case OPC_MAX_U_df: 101280e64a38SPhilippe Mathieu-Daudé switch (df) { 101380e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 101480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_max_u_b(cpu_env, twd, tws, twt); 101580e64a38SPhilippe Mathieu-Daudé break; 101680e64a38SPhilippe Mathieu-Daudé case DF_HALF: 101780e64a38SPhilippe Mathieu-Daudé gen_helper_msa_max_u_h(cpu_env, twd, tws, twt); 101880e64a38SPhilippe Mathieu-Daudé break; 101980e64a38SPhilippe Mathieu-Daudé case DF_WORD: 102080e64a38SPhilippe Mathieu-Daudé gen_helper_msa_max_u_w(cpu_env, twd, tws, twt); 102180e64a38SPhilippe Mathieu-Daudé break; 102280e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 102380e64a38SPhilippe Mathieu-Daudé gen_helper_msa_max_u_d(cpu_env, twd, tws, twt); 102480e64a38SPhilippe Mathieu-Daudé break; 102580e64a38SPhilippe Mathieu-Daudé } 102680e64a38SPhilippe Mathieu-Daudé break; 102780e64a38SPhilippe Mathieu-Daudé case OPC_MIN_A_df: 102880e64a38SPhilippe Mathieu-Daudé switch (df) { 102980e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 103080e64a38SPhilippe Mathieu-Daudé gen_helper_msa_min_a_b(cpu_env, twd, tws, twt); 103180e64a38SPhilippe Mathieu-Daudé break; 103280e64a38SPhilippe Mathieu-Daudé case DF_HALF: 103380e64a38SPhilippe Mathieu-Daudé gen_helper_msa_min_a_h(cpu_env, twd, tws, twt); 103480e64a38SPhilippe Mathieu-Daudé break; 103580e64a38SPhilippe Mathieu-Daudé case DF_WORD: 103680e64a38SPhilippe Mathieu-Daudé gen_helper_msa_min_a_w(cpu_env, twd, tws, twt); 103780e64a38SPhilippe Mathieu-Daudé break; 103880e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 103980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_min_a_d(cpu_env, twd, tws, twt); 104080e64a38SPhilippe Mathieu-Daudé break; 104180e64a38SPhilippe Mathieu-Daudé } 104280e64a38SPhilippe Mathieu-Daudé break; 104380e64a38SPhilippe Mathieu-Daudé case OPC_MIN_S_df: 104480e64a38SPhilippe Mathieu-Daudé switch (df) { 104580e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 104680e64a38SPhilippe Mathieu-Daudé gen_helper_msa_min_s_b(cpu_env, twd, tws, twt); 104780e64a38SPhilippe Mathieu-Daudé break; 104880e64a38SPhilippe Mathieu-Daudé case DF_HALF: 104980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_min_s_h(cpu_env, twd, tws, twt); 105080e64a38SPhilippe Mathieu-Daudé break; 105180e64a38SPhilippe Mathieu-Daudé case DF_WORD: 105280e64a38SPhilippe Mathieu-Daudé gen_helper_msa_min_s_w(cpu_env, twd, tws, twt); 105380e64a38SPhilippe Mathieu-Daudé break; 105480e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 105580e64a38SPhilippe Mathieu-Daudé gen_helper_msa_min_s_d(cpu_env, twd, tws, twt); 105680e64a38SPhilippe Mathieu-Daudé break; 105780e64a38SPhilippe Mathieu-Daudé } 105880e64a38SPhilippe Mathieu-Daudé break; 105980e64a38SPhilippe Mathieu-Daudé case OPC_MIN_U_df: 106080e64a38SPhilippe Mathieu-Daudé switch (df) { 106180e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 106280e64a38SPhilippe Mathieu-Daudé gen_helper_msa_min_u_b(cpu_env, twd, tws, twt); 106380e64a38SPhilippe Mathieu-Daudé break; 106480e64a38SPhilippe Mathieu-Daudé case DF_HALF: 106580e64a38SPhilippe Mathieu-Daudé gen_helper_msa_min_u_h(cpu_env, twd, tws, twt); 106680e64a38SPhilippe Mathieu-Daudé break; 106780e64a38SPhilippe Mathieu-Daudé case DF_WORD: 106880e64a38SPhilippe Mathieu-Daudé gen_helper_msa_min_u_w(cpu_env, twd, tws, twt); 106980e64a38SPhilippe Mathieu-Daudé break; 107080e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 107180e64a38SPhilippe Mathieu-Daudé gen_helper_msa_min_u_d(cpu_env, twd, tws, twt); 107280e64a38SPhilippe Mathieu-Daudé break; 107380e64a38SPhilippe Mathieu-Daudé } 107480e64a38SPhilippe Mathieu-Daudé break; 107580e64a38SPhilippe Mathieu-Daudé case OPC_MOD_S_df: 107680e64a38SPhilippe Mathieu-Daudé switch (df) { 107780e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 107880e64a38SPhilippe Mathieu-Daudé gen_helper_msa_mod_s_b(cpu_env, twd, tws, twt); 107980e64a38SPhilippe Mathieu-Daudé break; 108080e64a38SPhilippe Mathieu-Daudé case DF_HALF: 108180e64a38SPhilippe Mathieu-Daudé gen_helper_msa_mod_s_h(cpu_env, twd, tws, twt); 108280e64a38SPhilippe Mathieu-Daudé break; 108380e64a38SPhilippe Mathieu-Daudé case DF_WORD: 108480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_mod_s_w(cpu_env, twd, tws, twt); 108580e64a38SPhilippe Mathieu-Daudé break; 108680e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 108780e64a38SPhilippe Mathieu-Daudé gen_helper_msa_mod_s_d(cpu_env, twd, tws, twt); 108880e64a38SPhilippe Mathieu-Daudé break; 108980e64a38SPhilippe Mathieu-Daudé } 109080e64a38SPhilippe Mathieu-Daudé break; 109180e64a38SPhilippe Mathieu-Daudé case OPC_MOD_U_df: 109280e64a38SPhilippe Mathieu-Daudé switch (df) { 109380e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 109480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_mod_u_b(cpu_env, twd, tws, twt); 109580e64a38SPhilippe Mathieu-Daudé break; 109680e64a38SPhilippe Mathieu-Daudé case DF_HALF: 109780e64a38SPhilippe Mathieu-Daudé gen_helper_msa_mod_u_h(cpu_env, twd, tws, twt); 109880e64a38SPhilippe Mathieu-Daudé break; 109980e64a38SPhilippe Mathieu-Daudé case DF_WORD: 110080e64a38SPhilippe Mathieu-Daudé gen_helper_msa_mod_u_w(cpu_env, twd, tws, twt); 110180e64a38SPhilippe Mathieu-Daudé break; 110280e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 110380e64a38SPhilippe Mathieu-Daudé gen_helper_msa_mod_u_d(cpu_env, twd, tws, twt); 110480e64a38SPhilippe Mathieu-Daudé break; 110580e64a38SPhilippe Mathieu-Daudé } 110680e64a38SPhilippe Mathieu-Daudé break; 110780e64a38SPhilippe Mathieu-Daudé case OPC_MADDV_df: 110880e64a38SPhilippe Mathieu-Daudé switch (df) { 110980e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 111080e64a38SPhilippe Mathieu-Daudé gen_helper_msa_maddv_b(cpu_env, twd, tws, twt); 111180e64a38SPhilippe Mathieu-Daudé break; 111280e64a38SPhilippe Mathieu-Daudé case DF_HALF: 111380e64a38SPhilippe Mathieu-Daudé gen_helper_msa_maddv_h(cpu_env, twd, tws, twt); 111480e64a38SPhilippe Mathieu-Daudé break; 111580e64a38SPhilippe Mathieu-Daudé case DF_WORD: 111680e64a38SPhilippe Mathieu-Daudé gen_helper_msa_maddv_w(cpu_env, twd, tws, twt); 111780e64a38SPhilippe Mathieu-Daudé break; 111880e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 111980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_maddv_d(cpu_env, twd, tws, twt); 112080e64a38SPhilippe Mathieu-Daudé break; 112180e64a38SPhilippe Mathieu-Daudé } 112280e64a38SPhilippe Mathieu-Daudé break; 112380e64a38SPhilippe Mathieu-Daudé case OPC_MSUBV_df: 112480e64a38SPhilippe Mathieu-Daudé switch (df) { 112580e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 112680e64a38SPhilippe Mathieu-Daudé gen_helper_msa_msubv_b(cpu_env, twd, tws, twt); 112780e64a38SPhilippe Mathieu-Daudé break; 112880e64a38SPhilippe Mathieu-Daudé case DF_HALF: 112980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_msubv_h(cpu_env, twd, tws, twt); 113080e64a38SPhilippe Mathieu-Daudé break; 113180e64a38SPhilippe Mathieu-Daudé case DF_WORD: 113280e64a38SPhilippe Mathieu-Daudé gen_helper_msa_msubv_w(cpu_env, twd, tws, twt); 113380e64a38SPhilippe Mathieu-Daudé break; 113480e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 113580e64a38SPhilippe Mathieu-Daudé gen_helper_msa_msubv_d(cpu_env, twd, tws, twt); 113680e64a38SPhilippe Mathieu-Daudé break; 113780e64a38SPhilippe Mathieu-Daudé } 113880e64a38SPhilippe Mathieu-Daudé break; 113980e64a38SPhilippe Mathieu-Daudé case OPC_ASUB_S_df: 114080e64a38SPhilippe Mathieu-Daudé switch (df) { 114180e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 114280e64a38SPhilippe Mathieu-Daudé gen_helper_msa_asub_s_b(cpu_env, twd, tws, twt); 114380e64a38SPhilippe Mathieu-Daudé break; 114480e64a38SPhilippe Mathieu-Daudé case DF_HALF: 114580e64a38SPhilippe Mathieu-Daudé gen_helper_msa_asub_s_h(cpu_env, twd, tws, twt); 114680e64a38SPhilippe Mathieu-Daudé break; 114780e64a38SPhilippe Mathieu-Daudé case DF_WORD: 114880e64a38SPhilippe Mathieu-Daudé gen_helper_msa_asub_s_w(cpu_env, twd, tws, twt); 114980e64a38SPhilippe Mathieu-Daudé break; 115080e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 115180e64a38SPhilippe Mathieu-Daudé gen_helper_msa_asub_s_d(cpu_env, twd, tws, twt); 115280e64a38SPhilippe Mathieu-Daudé break; 115380e64a38SPhilippe Mathieu-Daudé } 115480e64a38SPhilippe Mathieu-Daudé break; 115580e64a38SPhilippe Mathieu-Daudé case OPC_ASUB_U_df: 115680e64a38SPhilippe Mathieu-Daudé switch (df) { 115780e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 115880e64a38SPhilippe Mathieu-Daudé gen_helper_msa_asub_u_b(cpu_env, twd, tws, twt); 115980e64a38SPhilippe Mathieu-Daudé break; 116080e64a38SPhilippe Mathieu-Daudé case DF_HALF: 116180e64a38SPhilippe Mathieu-Daudé gen_helper_msa_asub_u_h(cpu_env, twd, tws, twt); 116280e64a38SPhilippe Mathieu-Daudé break; 116380e64a38SPhilippe Mathieu-Daudé case DF_WORD: 116480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_asub_u_w(cpu_env, twd, tws, twt); 116580e64a38SPhilippe Mathieu-Daudé break; 116680e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 116780e64a38SPhilippe Mathieu-Daudé gen_helper_msa_asub_u_d(cpu_env, twd, tws, twt); 116880e64a38SPhilippe Mathieu-Daudé break; 116980e64a38SPhilippe Mathieu-Daudé } 117080e64a38SPhilippe Mathieu-Daudé break; 117180e64a38SPhilippe Mathieu-Daudé case OPC_ILVEV_df: 117280e64a38SPhilippe Mathieu-Daudé switch (df) { 117380e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 117480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ilvev_b(cpu_env, twd, tws, twt); 117580e64a38SPhilippe Mathieu-Daudé break; 117680e64a38SPhilippe Mathieu-Daudé case DF_HALF: 117780e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ilvev_h(cpu_env, twd, tws, twt); 117880e64a38SPhilippe Mathieu-Daudé break; 117980e64a38SPhilippe Mathieu-Daudé case DF_WORD: 118080e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ilvev_w(cpu_env, twd, tws, twt); 118180e64a38SPhilippe Mathieu-Daudé break; 118280e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 118380e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ilvev_d(cpu_env, twd, tws, twt); 118480e64a38SPhilippe Mathieu-Daudé break; 118580e64a38SPhilippe Mathieu-Daudé } 118680e64a38SPhilippe Mathieu-Daudé break; 118780e64a38SPhilippe Mathieu-Daudé case OPC_ILVOD_df: 118880e64a38SPhilippe Mathieu-Daudé switch (df) { 118980e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 119080e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ilvod_b(cpu_env, twd, tws, twt); 119180e64a38SPhilippe Mathieu-Daudé break; 119280e64a38SPhilippe Mathieu-Daudé case DF_HALF: 119380e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ilvod_h(cpu_env, twd, tws, twt); 119480e64a38SPhilippe Mathieu-Daudé break; 119580e64a38SPhilippe Mathieu-Daudé case DF_WORD: 119680e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ilvod_w(cpu_env, twd, tws, twt); 119780e64a38SPhilippe Mathieu-Daudé break; 119880e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 119980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ilvod_d(cpu_env, twd, tws, twt); 120080e64a38SPhilippe Mathieu-Daudé break; 120180e64a38SPhilippe Mathieu-Daudé } 120280e64a38SPhilippe Mathieu-Daudé break; 120380e64a38SPhilippe Mathieu-Daudé case OPC_ILVL_df: 120480e64a38SPhilippe Mathieu-Daudé switch (df) { 120580e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 120680e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ilvl_b(cpu_env, twd, tws, twt); 120780e64a38SPhilippe Mathieu-Daudé break; 120880e64a38SPhilippe Mathieu-Daudé case DF_HALF: 120980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ilvl_h(cpu_env, twd, tws, twt); 121080e64a38SPhilippe Mathieu-Daudé break; 121180e64a38SPhilippe Mathieu-Daudé case DF_WORD: 121280e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ilvl_w(cpu_env, twd, tws, twt); 121380e64a38SPhilippe Mathieu-Daudé break; 121480e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 121580e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ilvl_d(cpu_env, twd, tws, twt); 121680e64a38SPhilippe Mathieu-Daudé break; 121780e64a38SPhilippe Mathieu-Daudé } 121880e64a38SPhilippe Mathieu-Daudé break; 121980e64a38SPhilippe Mathieu-Daudé case OPC_ILVR_df: 122080e64a38SPhilippe Mathieu-Daudé switch (df) { 122180e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 122280e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ilvr_b(cpu_env, twd, tws, twt); 122380e64a38SPhilippe Mathieu-Daudé break; 122480e64a38SPhilippe Mathieu-Daudé case DF_HALF: 122580e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ilvr_h(cpu_env, twd, tws, twt); 122680e64a38SPhilippe Mathieu-Daudé break; 122780e64a38SPhilippe Mathieu-Daudé case DF_WORD: 122880e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ilvr_w(cpu_env, twd, tws, twt); 122980e64a38SPhilippe Mathieu-Daudé break; 123080e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 123180e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ilvr_d(cpu_env, twd, tws, twt); 123280e64a38SPhilippe Mathieu-Daudé break; 123380e64a38SPhilippe Mathieu-Daudé } 123480e64a38SPhilippe Mathieu-Daudé break; 123580e64a38SPhilippe Mathieu-Daudé case OPC_PCKEV_df: 123680e64a38SPhilippe Mathieu-Daudé switch (df) { 123780e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 123880e64a38SPhilippe Mathieu-Daudé gen_helper_msa_pckev_b(cpu_env, twd, tws, twt); 123980e64a38SPhilippe Mathieu-Daudé break; 124080e64a38SPhilippe Mathieu-Daudé case DF_HALF: 124180e64a38SPhilippe Mathieu-Daudé gen_helper_msa_pckev_h(cpu_env, twd, tws, twt); 124280e64a38SPhilippe Mathieu-Daudé break; 124380e64a38SPhilippe Mathieu-Daudé case DF_WORD: 124480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_pckev_w(cpu_env, twd, tws, twt); 124580e64a38SPhilippe Mathieu-Daudé break; 124680e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 124780e64a38SPhilippe Mathieu-Daudé gen_helper_msa_pckev_d(cpu_env, twd, tws, twt); 124880e64a38SPhilippe Mathieu-Daudé break; 124980e64a38SPhilippe Mathieu-Daudé } 125080e64a38SPhilippe Mathieu-Daudé break; 125180e64a38SPhilippe Mathieu-Daudé case OPC_PCKOD_df: 125280e64a38SPhilippe Mathieu-Daudé switch (df) { 125380e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 125480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_pckod_b(cpu_env, twd, tws, twt); 125580e64a38SPhilippe Mathieu-Daudé break; 125680e64a38SPhilippe Mathieu-Daudé case DF_HALF: 125780e64a38SPhilippe Mathieu-Daudé gen_helper_msa_pckod_h(cpu_env, twd, tws, twt); 125880e64a38SPhilippe Mathieu-Daudé break; 125980e64a38SPhilippe Mathieu-Daudé case DF_WORD: 126080e64a38SPhilippe Mathieu-Daudé gen_helper_msa_pckod_w(cpu_env, twd, tws, twt); 126180e64a38SPhilippe Mathieu-Daudé break; 126280e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 126380e64a38SPhilippe Mathieu-Daudé gen_helper_msa_pckod_d(cpu_env, twd, tws, twt); 126480e64a38SPhilippe Mathieu-Daudé break; 126580e64a38SPhilippe Mathieu-Daudé } 126680e64a38SPhilippe Mathieu-Daudé break; 126780e64a38SPhilippe Mathieu-Daudé case OPC_SLL_df: 126880e64a38SPhilippe Mathieu-Daudé switch (df) { 126980e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 127080e64a38SPhilippe Mathieu-Daudé gen_helper_msa_sll_b(cpu_env, twd, tws, twt); 127180e64a38SPhilippe Mathieu-Daudé break; 127280e64a38SPhilippe Mathieu-Daudé case DF_HALF: 127380e64a38SPhilippe Mathieu-Daudé gen_helper_msa_sll_h(cpu_env, twd, tws, twt); 127480e64a38SPhilippe Mathieu-Daudé break; 127580e64a38SPhilippe Mathieu-Daudé case DF_WORD: 127680e64a38SPhilippe Mathieu-Daudé gen_helper_msa_sll_w(cpu_env, twd, tws, twt); 127780e64a38SPhilippe Mathieu-Daudé break; 127880e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 127980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_sll_d(cpu_env, twd, tws, twt); 128080e64a38SPhilippe Mathieu-Daudé break; 128180e64a38SPhilippe Mathieu-Daudé } 128280e64a38SPhilippe Mathieu-Daudé break; 128380e64a38SPhilippe Mathieu-Daudé case OPC_SRA_df: 128480e64a38SPhilippe Mathieu-Daudé switch (df) { 128580e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 128680e64a38SPhilippe Mathieu-Daudé gen_helper_msa_sra_b(cpu_env, twd, tws, twt); 128780e64a38SPhilippe Mathieu-Daudé break; 128880e64a38SPhilippe Mathieu-Daudé case DF_HALF: 128980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_sra_h(cpu_env, twd, tws, twt); 129080e64a38SPhilippe Mathieu-Daudé break; 129180e64a38SPhilippe Mathieu-Daudé case DF_WORD: 129280e64a38SPhilippe Mathieu-Daudé gen_helper_msa_sra_w(cpu_env, twd, tws, twt); 129380e64a38SPhilippe Mathieu-Daudé break; 129480e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 129580e64a38SPhilippe Mathieu-Daudé gen_helper_msa_sra_d(cpu_env, twd, tws, twt); 129680e64a38SPhilippe Mathieu-Daudé break; 129780e64a38SPhilippe Mathieu-Daudé } 129880e64a38SPhilippe Mathieu-Daudé break; 129980e64a38SPhilippe Mathieu-Daudé case OPC_SRAR_df: 130080e64a38SPhilippe Mathieu-Daudé switch (df) { 130180e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 130280e64a38SPhilippe Mathieu-Daudé gen_helper_msa_srar_b(cpu_env, twd, tws, twt); 130380e64a38SPhilippe Mathieu-Daudé break; 130480e64a38SPhilippe Mathieu-Daudé case DF_HALF: 130580e64a38SPhilippe Mathieu-Daudé gen_helper_msa_srar_h(cpu_env, twd, tws, twt); 130680e64a38SPhilippe Mathieu-Daudé break; 130780e64a38SPhilippe Mathieu-Daudé case DF_WORD: 130880e64a38SPhilippe Mathieu-Daudé gen_helper_msa_srar_w(cpu_env, twd, tws, twt); 130980e64a38SPhilippe Mathieu-Daudé break; 131080e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 131180e64a38SPhilippe Mathieu-Daudé gen_helper_msa_srar_d(cpu_env, twd, tws, twt); 131280e64a38SPhilippe Mathieu-Daudé break; 131380e64a38SPhilippe Mathieu-Daudé } 131480e64a38SPhilippe Mathieu-Daudé break; 131580e64a38SPhilippe Mathieu-Daudé case OPC_SRL_df: 131680e64a38SPhilippe Mathieu-Daudé switch (df) { 131780e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 131880e64a38SPhilippe Mathieu-Daudé gen_helper_msa_srl_b(cpu_env, twd, tws, twt); 131980e64a38SPhilippe Mathieu-Daudé break; 132080e64a38SPhilippe Mathieu-Daudé case DF_HALF: 132180e64a38SPhilippe Mathieu-Daudé gen_helper_msa_srl_h(cpu_env, twd, tws, twt); 132280e64a38SPhilippe Mathieu-Daudé break; 132380e64a38SPhilippe Mathieu-Daudé case DF_WORD: 132480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_srl_w(cpu_env, twd, tws, twt); 132580e64a38SPhilippe Mathieu-Daudé break; 132680e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 132780e64a38SPhilippe Mathieu-Daudé gen_helper_msa_srl_d(cpu_env, twd, tws, twt); 132880e64a38SPhilippe Mathieu-Daudé break; 132980e64a38SPhilippe Mathieu-Daudé } 133080e64a38SPhilippe Mathieu-Daudé break; 133180e64a38SPhilippe Mathieu-Daudé case OPC_SRLR_df: 133280e64a38SPhilippe Mathieu-Daudé switch (df) { 133380e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 133480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_srlr_b(cpu_env, twd, tws, twt); 133580e64a38SPhilippe Mathieu-Daudé break; 133680e64a38SPhilippe Mathieu-Daudé case DF_HALF: 133780e64a38SPhilippe Mathieu-Daudé gen_helper_msa_srlr_h(cpu_env, twd, tws, twt); 133880e64a38SPhilippe Mathieu-Daudé break; 133980e64a38SPhilippe Mathieu-Daudé case DF_WORD: 134080e64a38SPhilippe Mathieu-Daudé gen_helper_msa_srlr_w(cpu_env, twd, tws, twt); 134180e64a38SPhilippe Mathieu-Daudé break; 134280e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 134380e64a38SPhilippe Mathieu-Daudé gen_helper_msa_srlr_d(cpu_env, twd, tws, twt); 134480e64a38SPhilippe Mathieu-Daudé break; 134580e64a38SPhilippe Mathieu-Daudé } 134680e64a38SPhilippe Mathieu-Daudé break; 134780e64a38SPhilippe Mathieu-Daudé case OPC_SUBS_S_df: 134880e64a38SPhilippe Mathieu-Daudé switch (df) { 134980e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 135080e64a38SPhilippe Mathieu-Daudé gen_helper_msa_subs_s_b(cpu_env, twd, tws, twt); 135180e64a38SPhilippe Mathieu-Daudé break; 135280e64a38SPhilippe Mathieu-Daudé case DF_HALF: 135380e64a38SPhilippe Mathieu-Daudé gen_helper_msa_subs_s_h(cpu_env, twd, tws, twt); 135480e64a38SPhilippe Mathieu-Daudé break; 135580e64a38SPhilippe Mathieu-Daudé case DF_WORD: 135680e64a38SPhilippe Mathieu-Daudé gen_helper_msa_subs_s_w(cpu_env, twd, tws, twt); 135780e64a38SPhilippe Mathieu-Daudé break; 135880e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 135980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_subs_s_d(cpu_env, twd, tws, twt); 136080e64a38SPhilippe Mathieu-Daudé break; 136180e64a38SPhilippe Mathieu-Daudé } 136280e64a38SPhilippe Mathieu-Daudé break; 136380e64a38SPhilippe Mathieu-Daudé case OPC_MULV_df: 136480e64a38SPhilippe Mathieu-Daudé switch (df) { 136580e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 136680e64a38SPhilippe Mathieu-Daudé gen_helper_msa_mulv_b(cpu_env, twd, tws, twt); 136780e64a38SPhilippe Mathieu-Daudé break; 136880e64a38SPhilippe Mathieu-Daudé case DF_HALF: 136980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_mulv_h(cpu_env, twd, tws, twt); 137080e64a38SPhilippe Mathieu-Daudé break; 137180e64a38SPhilippe Mathieu-Daudé case DF_WORD: 137280e64a38SPhilippe Mathieu-Daudé gen_helper_msa_mulv_w(cpu_env, twd, tws, twt); 137380e64a38SPhilippe Mathieu-Daudé break; 137480e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 137580e64a38SPhilippe Mathieu-Daudé gen_helper_msa_mulv_d(cpu_env, twd, tws, twt); 137680e64a38SPhilippe Mathieu-Daudé break; 137780e64a38SPhilippe Mathieu-Daudé } 137880e64a38SPhilippe Mathieu-Daudé break; 137980e64a38SPhilippe Mathieu-Daudé case OPC_SLD_df: 138080e64a38SPhilippe Mathieu-Daudé gen_helper_msa_sld_df(cpu_env, tdf, twd, tws, twt); 138180e64a38SPhilippe Mathieu-Daudé break; 138280e64a38SPhilippe Mathieu-Daudé case OPC_VSHF_df: 138380e64a38SPhilippe Mathieu-Daudé gen_helper_msa_vshf_df(cpu_env, tdf, twd, tws, twt); 138480e64a38SPhilippe Mathieu-Daudé break; 138580e64a38SPhilippe Mathieu-Daudé case OPC_SUBV_df: 138680e64a38SPhilippe Mathieu-Daudé switch (df) { 138780e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 138880e64a38SPhilippe Mathieu-Daudé gen_helper_msa_subv_b(cpu_env, twd, tws, twt); 138980e64a38SPhilippe Mathieu-Daudé break; 139080e64a38SPhilippe Mathieu-Daudé case DF_HALF: 139180e64a38SPhilippe Mathieu-Daudé gen_helper_msa_subv_h(cpu_env, twd, tws, twt); 139280e64a38SPhilippe Mathieu-Daudé break; 139380e64a38SPhilippe Mathieu-Daudé case DF_WORD: 139480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_subv_w(cpu_env, twd, tws, twt); 139580e64a38SPhilippe Mathieu-Daudé break; 139680e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 139780e64a38SPhilippe Mathieu-Daudé gen_helper_msa_subv_d(cpu_env, twd, tws, twt); 139880e64a38SPhilippe Mathieu-Daudé break; 139980e64a38SPhilippe Mathieu-Daudé } 140080e64a38SPhilippe Mathieu-Daudé break; 140180e64a38SPhilippe Mathieu-Daudé case OPC_SUBS_U_df: 140280e64a38SPhilippe Mathieu-Daudé switch (df) { 140380e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 140480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_subs_u_b(cpu_env, twd, tws, twt); 140580e64a38SPhilippe Mathieu-Daudé break; 140680e64a38SPhilippe Mathieu-Daudé case DF_HALF: 140780e64a38SPhilippe Mathieu-Daudé gen_helper_msa_subs_u_h(cpu_env, twd, tws, twt); 140880e64a38SPhilippe Mathieu-Daudé break; 140980e64a38SPhilippe Mathieu-Daudé case DF_WORD: 141080e64a38SPhilippe Mathieu-Daudé gen_helper_msa_subs_u_w(cpu_env, twd, tws, twt); 141180e64a38SPhilippe Mathieu-Daudé break; 141280e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 141380e64a38SPhilippe Mathieu-Daudé gen_helper_msa_subs_u_d(cpu_env, twd, tws, twt); 141480e64a38SPhilippe Mathieu-Daudé break; 141580e64a38SPhilippe Mathieu-Daudé } 141680e64a38SPhilippe Mathieu-Daudé break; 141780e64a38SPhilippe Mathieu-Daudé case OPC_SPLAT_df: 141880e64a38SPhilippe Mathieu-Daudé gen_helper_msa_splat_df(cpu_env, tdf, twd, tws, twt); 141980e64a38SPhilippe Mathieu-Daudé break; 142080e64a38SPhilippe Mathieu-Daudé case OPC_SUBSUS_U_df: 142180e64a38SPhilippe Mathieu-Daudé switch (df) { 142280e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 142380e64a38SPhilippe Mathieu-Daudé gen_helper_msa_subsus_u_b(cpu_env, twd, tws, twt); 142480e64a38SPhilippe Mathieu-Daudé break; 142580e64a38SPhilippe Mathieu-Daudé case DF_HALF: 142680e64a38SPhilippe Mathieu-Daudé gen_helper_msa_subsus_u_h(cpu_env, twd, tws, twt); 142780e64a38SPhilippe Mathieu-Daudé break; 142880e64a38SPhilippe Mathieu-Daudé case DF_WORD: 142980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_subsus_u_w(cpu_env, twd, tws, twt); 143080e64a38SPhilippe Mathieu-Daudé break; 143180e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 143280e64a38SPhilippe Mathieu-Daudé gen_helper_msa_subsus_u_d(cpu_env, twd, tws, twt); 143380e64a38SPhilippe Mathieu-Daudé break; 143480e64a38SPhilippe Mathieu-Daudé } 143580e64a38SPhilippe Mathieu-Daudé break; 143680e64a38SPhilippe Mathieu-Daudé case OPC_SUBSUU_S_df: 143780e64a38SPhilippe Mathieu-Daudé switch (df) { 143880e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 143980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_subsuu_s_b(cpu_env, twd, tws, twt); 144080e64a38SPhilippe Mathieu-Daudé break; 144180e64a38SPhilippe Mathieu-Daudé case DF_HALF: 144280e64a38SPhilippe Mathieu-Daudé gen_helper_msa_subsuu_s_h(cpu_env, twd, tws, twt); 144380e64a38SPhilippe Mathieu-Daudé break; 144480e64a38SPhilippe Mathieu-Daudé case DF_WORD: 144580e64a38SPhilippe Mathieu-Daudé gen_helper_msa_subsuu_s_w(cpu_env, twd, tws, twt); 144680e64a38SPhilippe Mathieu-Daudé break; 144780e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 144880e64a38SPhilippe Mathieu-Daudé gen_helper_msa_subsuu_s_d(cpu_env, twd, tws, twt); 144980e64a38SPhilippe Mathieu-Daudé break; 145080e64a38SPhilippe Mathieu-Daudé } 145180e64a38SPhilippe Mathieu-Daudé break; 145280e64a38SPhilippe Mathieu-Daudé 145380e64a38SPhilippe Mathieu-Daudé case OPC_DOTP_S_df: 145480e64a38SPhilippe Mathieu-Daudé case OPC_DOTP_U_df: 145580e64a38SPhilippe Mathieu-Daudé case OPC_DPADD_S_df: 145680e64a38SPhilippe Mathieu-Daudé case OPC_DPADD_U_df: 145780e64a38SPhilippe Mathieu-Daudé case OPC_DPSUB_S_df: 145880e64a38SPhilippe Mathieu-Daudé case OPC_HADD_S_df: 145980e64a38SPhilippe Mathieu-Daudé case OPC_DPSUB_U_df: 146080e64a38SPhilippe Mathieu-Daudé case OPC_HADD_U_df: 146180e64a38SPhilippe Mathieu-Daudé case OPC_HSUB_S_df: 146280e64a38SPhilippe Mathieu-Daudé case OPC_HSUB_U_df: 146380e64a38SPhilippe Mathieu-Daudé if (df == DF_BYTE) { 146480e64a38SPhilippe Mathieu-Daudé gen_reserved_instruction(ctx); 146580e64a38SPhilippe Mathieu-Daudé break; 146680e64a38SPhilippe Mathieu-Daudé } 146780e64a38SPhilippe Mathieu-Daudé switch (MASK_MSA_3R(ctx->opcode)) { 146880e64a38SPhilippe Mathieu-Daudé case OPC_HADD_S_df: 146980e64a38SPhilippe Mathieu-Daudé switch (df) { 147080e64a38SPhilippe Mathieu-Daudé case DF_HALF: 147180e64a38SPhilippe Mathieu-Daudé gen_helper_msa_hadd_s_h(cpu_env, twd, tws, twt); 147280e64a38SPhilippe Mathieu-Daudé break; 147380e64a38SPhilippe Mathieu-Daudé case DF_WORD: 147480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_hadd_s_w(cpu_env, twd, tws, twt); 147580e64a38SPhilippe Mathieu-Daudé break; 147680e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 147780e64a38SPhilippe Mathieu-Daudé gen_helper_msa_hadd_s_d(cpu_env, twd, tws, twt); 147880e64a38SPhilippe Mathieu-Daudé break; 147980e64a38SPhilippe Mathieu-Daudé } 148080e64a38SPhilippe Mathieu-Daudé break; 148180e64a38SPhilippe Mathieu-Daudé case OPC_HADD_U_df: 148280e64a38SPhilippe Mathieu-Daudé switch (df) { 148380e64a38SPhilippe Mathieu-Daudé case DF_HALF: 148480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_hadd_u_h(cpu_env, twd, tws, twt); 148580e64a38SPhilippe Mathieu-Daudé break; 148680e64a38SPhilippe Mathieu-Daudé case DF_WORD: 148780e64a38SPhilippe Mathieu-Daudé gen_helper_msa_hadd_u_w(cpu_env, twd, tws, twt); 148880e64a38SPhilippe Mathieu-Daudé break; 148980e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 149080e64a38SPhilippe Mathieu-Daudé gen_helper_msa_hadd_u_d(cpu_env, twd, tws, twt); 149180e64a38SPhilippe Mathieu-Daudé break; 149280e64a38SPhilippe Mathieu-Daudé } 149380e64a38SPhilippe Mathieu-Daudé break; 149480e64a38SPhilippe Mathieu-Daudé case OPC_HSUB_S_df: 149580e64a38SPhilippe Mathieu-Daudé switch (df) { 149680e64a38SPhilippe Mathieu-Daudé case DF_HALF: 149780e64a38SPhilippe Mathieu-Daudé gen_helper_msa_hsub_s_h(cpu_env, twd, tws, twt); 149880e64a38SPhilippe Mathieu-Daudé break; 149980e64a38SPhilippe Mathieu-Daudé case DF_WORD: 150080e64a38SPhilippe Mathieu-Daudé gen_helper_msa_hsub_s_w(cpu_env, twd, tws, twt); 150180e64a38SPhilippe Mathieu-Daudé break; 150280e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 150380e64a38SPhilippe Mathieu-Daudé gen_helper_msa_hsub_s_d(cpu_env, twd, tws, twt); 150480e64a38SPhilippe Mathieu-Daudé break; 150580e64a38SPhilippe Mathieu-Daudé } 150680e64a38SPhilippe Mathieu-Daudé break; 150780e64a38SPhilippe Mathieu-Daudé case OPC_HSUB_U_df: 150880e64a38SPhilippe Mathieu-Daudé switch (df) { 150980e64a38SPhilippe Mathieu-Daudé case DF_HALF: 151080e64a38SPhilippe Mathieu-Daudé gen_helper_msa_hsub_u_h(cpu_env, twd, tws, twt); 151180e64a38SPhilippe Mathieu-Daudé break; 151280e64a38SPhilippe Mathieu-Daudé case DF_WORD: 151380e64a38SPhilippe Mathieu-Daudé gen_helper_msa_hsub_u_w(cpu_env, twd, tws, twt); 151480e64a38SPhilippe Mathieu-Daudé break; 151580e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 151680e64a38SPhilippe Mathieu-Daudé gen_helper_msa_hsub_u_d(cpu_env, twd, tws, twt); 151780e64a38SPhilippe Mathieu-Daudé break; 151880e64a38SPhilippe Mathieu-Daudé } 151980e64a38SPhilippe Mathieu-Daudé break; 152080e64a38SPhilippe Mathieu-Daudé case OPC_DOTP_S_df: 152180e64a38SPhilippe Mathieu-Daudé switch (df) { 152280e64a38SPhilippe Mathieu-Daudé case DF_HALF: 152380e64a38SPhilippe Mathieu-Daudé gen_helper_msa_dotp_s_h(cpu_env, twd, tws, twt); 152480e64a38SPhilippe Mathieu-Daudé break; 152580e64a38SPhilippe Mathieu-Daudé case DF_WORD: 152680e64a38SPhilippe Mathieu-Daudé gen_helper_msa_dotp_s_w(cpu_env, twd, tws, twt); 152780e64a38SPhilippe Mathieu-Daudé break; 152880e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 152980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_dotp_s_d(cpu_env, twd, tws, twt); 153080e64a38SPhilippe Mathieu-Daudé break; 153180e64a38SPhilippe Mathieu-Daudé } 153280e64a38SPhilippe Mathieu-Daudé break; 153380e64a38SPhilippe Mathieu-Daudé case OPC_DOTP_U_df: 153480e64a38SPhilippe Mathieu-Daudé switch (df) { 153580e64a38SPhilippe Mathieu-Daudé case DF_HALF: 153680e64a38SPhilippe Mathieu-Daudé gen_helper_msa_dotp_u_h(cpu_env, twd, tws, twt); 153780e64a38SPhilippe Mathieu-Daudé break; 153880e64a38SPhilippe Mathieu-Daudé case DF_WORD: 153980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_dotp_u_w(cpu_env, twd, tws, twt); 154080e64a38SPhilippe Mathieu-Daudé break; 154180e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 154280e64a38SPhilippe Mathieu-Daudé gen_helper_msa_dotp_u_d(cpu_env, twd, tws, twt); 154380e64a38SPhilippe Mathieu-Daudé break; 154480e64a38SPhilippe Mathieu-Daudé } 154580e64a38SPhilippe Mathieu-Daudé break; 154680e64a38SPhilippe Mathieu-Daudé case OPC_DPADD_S_df: 154780e64a38SPhilippe Mathieu-Daudé switch (df) { 154880e64a38SPhilippe Mathieu-Daudé case DF_HALF: 154980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_dpadd_s_h(cpu_env, twd, tws, twt); 155080e64a38SPhilippe Mathieu-Daudé break; 155180e64a38SPhilippe Mathieu-Daudé case DF_WORD: 155280e64a38SPhilippe Mathieu-Daudé gen_helper_msa_dpadd_s_w(cpu_env, twd, tws, twt); 155380e64a38SPhilippe Mathieu-Daudé break; 155480e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 155580e64a38SPhilippe Mathieu-Daudé gen_helper_msa_dpadd_s_d(cpu_env, twd, tws, twt); 155680e64a38SPhilippe Mathieu-Daudé break; 155780e64a38SPhilippe Mathieu-Daudé } 155880e64a38SPhilippe Mathieu-Daudé break; 155980e64a38SPhilippe Mathieu-Daudé case OPC_DPADD_U_df: 156080e64a38SPhilippe Mathieu-Daudé switch (df) { 156180e64a38SPhilippe Mathieu-Daudé case DF_HALF: 156280e64a38SPhilippe Mathieu-Daudé gen_helper_msa_dpadd_u_h(cpu_env, twd, tws, twt); 156380e64a38SPhilippe Mathieu-Daudé break; 156480e64a38SPhilippe Mathieu-Daudé case DF_WORD: 156580e64a38SPhilippe Mathieu-Daudé gen_helper_msa_dpadd_u_w(cpu_env, twd, tws, twt); 156680e64a38SPhilippe Mathieu-Daudé break; 156780e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 156880e64a38SPhilippe Mathieu-Daudé gen_helper_msa_dpadd_u_d(cpu_env, twd, tws, twt); 156980e64a38SPhilippe Mathieu-Daudé break; 157080e64a38SPhilippe Mathieu-Daudé } 157180e64a38SPhilippe Mathieu-Daudé break; 157280e64a38SPhilippe Mathieu-Daudé case OPC_DPSUB_S_df: 157380e64a38SPhilippe Mathieu-Daudé switch (df) { 157480e64a38SPhilippe Mathieu-Daudé case DF_HALF: 157580e64a38SPhilippe Mathieu-Daudé gen_helper_msa_dpsub_s_h(cpu_env, twd, tws, twt); 157680e64a38SPhilippe Mathieu-Daudé break; 157780e64a38SPhilippe Mathieu-Daudé case DF_WORD: 157880e64a38SPhilippe Mathieu-Daudé gen_helper_msa_dpsub_s_w(cpu_env, twd, tws, twt); 157980e64a38SPhilippe Mathieu-Daudé break; 158080e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 158180e64a38SPhilippe Mathieu-Daudé gen_helper_msa_dpsub_s_d(cpu_env, twd, tws, twt); 158280e64a38SPhilippe Mathieu-Daudé break; 158380e64a38SPhilippe Mathieu-Daudé } 158480e64a38SPhilippe Mathieu-Daudé break; 158580e64a38SPhilippe Mathieu-Daudé case OPC_DPSUB_U_df: 158680e64a38SPhilippe Mathieu-Daudé switch (df) { 158780e64a38SPhilippe Mathieu-Daudé case DF_HALF: 158880e64a38SPhilippe Mathieu-Daudé gen_helper_msa_dpsub_u_h(cpu_env, twd, tws, twt); 158980e64a38SPhilippe Mathieu-Daudé break; 159080e64a38SPhilippe Mathieu-Daudé case DF_WORD: 159180e64a38SPhilippe Mathieu-Daudé gen_helper_msa_dpsub_u_w(cpu_env, twd, tws, twt); 159280e64a38SPhilippe Mathieu-Daudé break; 159380e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 159480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_dpsub_u_d(cpu_env, twd, tws, twt); 159580e64a38SPhilippe Mathieu-Daudé break; 159680e64a38SPhilippe Mathieu-Daudé } 159780e64a38SPhilippe Mathieu-Daudé break; 159880e64a38SPhilippe Mathieu-Daudé } 159980e64a38SPhilippe Mathieu-Daudé break; 160080e64a38SPhilippe Mathieu-Daudé default: 160180e64a38SPhilippe Mathieu-Daudé MIPS_INVAL("MSA instruction"); 160280e64a38SPhilippe Mathieu-Daudé gen_reserved_instruction(ctx); 160380e64a38SPhilippe Mathieu-Daudé break; 160480e64a38SPhilippe Mathieu-Daudé } 160580e64a38SPhilippe Mathieu-Daudé tcg_temp_free_i32(twd); 160680e64a38SPhilippe Mathieu-Daudé tcg_temp_free_i32(tws); 160780e64a38SPhilippe Mathieu-Daudé tcg_temp_free_i32(twt); 160880e64a38SPhilippe Mathieu-Daudé tcg_temp_free_i32(tdf); 160980e64a38SPhilippe Mathieu-Daudé } 161080e64a38SPhilippe Mathieu-Daudé 161180e64a38SPhilippe Mathieu-Daudé static void gen_msa_elm_3e(DisasContext *ctx) 161280e64a38SPhilippe Mathieu-Daudé { 161380e64a38SPhilippe Mathieu-Daudé #define MASK_MSA_ELM_DF3E(op) (MASK_MSA_MINOR(op) | (op & (0x3FF << 16))) 161480e64a38SPhilippe Mathieu-Daudé uint8_t source = (ctx->opcode >> 11) & 0x1f; 161580e64a38SPhilippe Mathieu-Daudé uint8_t dest = (ctx->opcode >> 6) & 0x1f; 161680e64a38SPhilippe Mathieu-Daudé TCGv telm = tcg_temp_new(); 161780e64a38SPhilippe Mathieu-Daudé TCGv_i32 tsr = tcg_const_i32(source); 161880e64a38SPhilippe Mathieu-Daudé TCGv_i32 tdt = tcg_const_i32(dest); 161980e64a38SPhilippe Mathieu-Daudé 162080e64a38SPhilippe Mathieu-Daudé switch (MASK_MSA_ELM_DF3E(ctx->opcode)) { 162180e64a38SPhilippe Mathieu-Daudé case OPC_CTCMSA: 162280e64a38SPhilippe Mathieu-Daudé gen_load_gpr(telm, source); 162380e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ctcmsa(cpu_env, telm, tdt); 162480e64a38SPhilippe Mathieu-Daudé break; 162580e64a38SPhilippe Mathieu-Daudé case OPC_CFCMSA: 162680e64a38SPhilippe Mathieu-Daudé gen_helper_msa_cfcmsa(telm, cpu_env, tsr); 162780e64a38SPhilippe Mathieu-Daudé gen_store_gpr(telm, dest); 162880e64a38SPhilippe Mathieu-Daudé break; 162980e64a38SPhilippe Mathieu-Daudé case OPC_MOVE_V: 163080e64a38SPhilippe Mathieu-Daudé gen_helper_msa_move_v(cpu_env, tdt, tsr); 163180e64a38SPhilippe Mathieu-Daudé break; 163280e64a38SPhilippe Mathieu-Daudé default: 163380e64a38SPhilippe Mathieu-Daudé MIPS_INVAL("MSA instruction"); 163480e64a38SPhilippe Mathieu-Daudé gen_reserved_instruction(ctx); 163580e64a38SPhilippe Mathieu-Daudé break; 163680e64a38SPhilippe Mathieu-Daudé } 163780e64a38SPhilippe Mathieu-Daudé 163880e64a38SPhilippe Mathieu-Daudé tcg_temp_free(telm); 163980e64a38SPhilippe Mathieu-Daudé tcg_temp_free_i32(tdt); 164080e64a38SPhilippe Mathieu-Daudé tcg_temp_free_i32(tsr); 164180e64a38SPhilippe Mathieu-Daudé } 164280e64a38SPhilippe Mathieu-Daudé 164380e64a38SPhilippe Mathieu-Daudé static void gen_msa_elm_df(DisasContext *ctx, uint32_t df, uint32_t n) 164480e64a38SPhilippe Mathieu-Daudé { 164580e64a38SPhilippe Mathieu-Daudé #define MASK_MSA_ELM(op) (MASK_MSA_MINOR(op) | (op & (0xf << 22))) 164680e64a38SPhilippe Mathieu-Daudé uint8_t ws = (ctx->opcode >> 11) & 0x1f; 164780e64a38SPhilippe Mathieu-Daudé uint8_t wd = (ctx->opcode >> 6) & 0x1f; 164880e64a38SPhilippe Mathieu-Daudé 164980e64a38SPhilippe Mathieu-Daudé TCGv_i32 tws = tcg_const_i32(ws); 165080e64a38SPhilippe Mathieu-Daudé TCGv_i32 twd = tcg_const_i32(wd); 165180e64a38SPhilippe Mathieu-Daudé TCGv_i32 tn = tcg_const_i32(n); 16522b537a3dSPhilippe Mathieu-Daudé TCGv_i32 tdf = tcg_constant_i32(df); 165380e64a38SPhilippe Mathieu-Daudé 165480e64a38SPhilippe Mathieu-Daudé switch (MASK_MSA_ELM(ctx->opcode)) { 165580e64a38SPhilippe Mathieu-Daudé case OPC_SLDI_df: 165680e64a38SPhilippe Mathieu-Daudé gen_helper_msa_sldi_df(cpu_env, tdf, twd, tws, tn); 165780e64a38SPhilippe Mathieu-Daudé break; 165880e64a38SPhilippe Mathieu-Daudé case OPC_SPLATI_df: 165980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_splati_df(cpu_env, tdf, twd, tws, tn); 166080e64a38SPhilippe Mathieu-Daudé break; 166180e64a38SPhilippe Mathieu-Daudé case OPC_INSVE_df: 166280e64a38SPhilippe Mathieu-Daudé gen_helper_msa_insve_df(cpu_env, tdf, twd, tws, tn); 166380e64a38SPhilippe Mathieu-Daudé break; 166480e64a38SPhilippe Mathieu-Daudé case OPC_COPY_S_df: 166580e64a38SPhilippe Mathieu-Daudé case OPC_COPY_U_df: 166680e64a38SPhilippe Mathieu-Daudé case OPC_INSERT_df: 166780e64a38SPhilippe Mathieu-Daudé #if !defined(TARGET_MIPS64) 166880e64a38SPhilippe Mathieu-Daudé /* Double format valid only for MIPS64 */ 166980e64a38SPhilippe Mathieu-Daudé if (df == DF_DOUBLE) { 167080e64a38SPhilippe Mathieu-Daudé gen_reserved_instruction(ctx); 167180e64a38SPhilippe Mathieu-Daudé break; 167280e64a38SPhilippe Mathieu-Daudé } 167380e64a38SPhilippe Mathieu-Daudé if ((MASK_MSA_ELM(ctx->opcode) == OPC_COPY_U_df) && 167480e64a38SPhilippe Mathieu-Daudé (df == DF_WORD)) { 167580e64a38SPhilippe Mathieu-Daudé gen_reserved_instruction(ctx); 167680e64a38SPhilippe Mathieu-Daudé break; 167780e64a38SPhilippe Mathieu-Daudé } 167880e64a38SPhilippe Mathieu-Daudé #endif 167980e64a38SPhilippe Mathieu-Daudé switch (MASK_MSA_ELM(ctx->opcode)) { 168080e64a38SPhilippe Mathieu-Daudé case OPC_COPY_S_df: 168180e64a38SPhilippe Mathieu-Daudé if (likely(wd != 0)) { 168280e64a38SPhilippe Mathieu-Daudé switch (df) { 168380e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 168480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_copy_s_b(cpu_env, twd, tws, tn); 168580e64a38SPhilippe Mathieu-Daudé break; 168680e64a38SPhilippe Mathieu-Daudé case DF_HALF: 168780e64a38SPhilippe Mathieu-Daudé gen_helper_msa_copy_s_h(cpu_env, twd, tws, tn); 168880e64a38SPhilippe Mathieu-Daudé break; 168980e64a38SPhilippe Mathieu-Daudé case DF_WORD: 169080e64a38SPhilippe Mathieu-Daudé gen_helper_msa_copy_s_w(cpu_env, twd, tws, tn); 169180e64a38SPhilippe Mathieu-Daudé break; 169280e64a38SPhilippe Mathieu-Daudé #if defined(TARGET_MIPS64) 169380e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 169480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_copy_s_d(cpu_env, twd, tws, tn); 169580e64a38SPhilippe Mathieu-Daudé break; 169680e64a38SPhilippe Mathieu-Daudé #endif 169780e64a38SPhilippe Mathieu-Daudé default: 169880e64a38SPhilippe Mathieu-Daudé assert(0); 169980e64a38SPhilippe Mathieu-Daudé } 170080e64a38SPhilippe Mathieu-Daudé } 170180e64a38SPhilippe Mathieu-Daudé break; 170280e64a38SPhilippe Mathieu-Daudé case OPC_COPY_U_df: 170380e64a38SPhilippe Mathieu-Daudé if (likely(wd != 0)) { 170480e64a38SPhilippe Mathieu-Daudé switch (df) { 170580e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 170680e64a38SPhilippe Mathieu-Daudé gen_helper_msa_copy_u_b(cpu_env, twd, tws, tn); 170780e64a38SPhilippe Mathieu-Daudé break; 170880e64a38SPhilippe Mathieu-Daudé case DF_HALF: 170980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_copy_u_h(cpu_env, twd, tws, tn); 171080e64a38SPhilippe Mathieu-Daudé break; 171180e64a38SPhilippe Mathieu-Daudé #if defined(TARGET_MIPS64) 171280e64a38SPhilippe Mathieu-Daudé case DF_WORD: 171380e64a38SPhilippe Mathieu-Daudé gen_helper_msa_copy_u_w(cpu_env, twd, tws, tn); 171480e64a38SPhilippe Mathieu-Daudé break; 171580e64a38SPhilippe Mathieu-Daudé #endif 171680e64a38SPhilippe Mathieu-Daudé default: 171780e64a38SPhilippe Mathieu-Daudé assert(0); 171880e64a38SPhilippe Mathieu-Daudé } 171980e64a38SPhilippe Mathieu-Daudé } 172080e64a38SPhilippe Mathieu-Daudé break; 172180e64a38SPhilippe Mathieu-Daudé case OPC_INSERT_df: 172280e64a38SPhilippe Mathieu-Daudé switch (df) { 172380e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 172480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_insert_b(cpu_env, twd, tws, tn); 172580e64a38SPhilippe Mathieu-Daudé break; 172680e64a38SPhilippe Mathieu-Daudé case DF_HALF: 172780e64a38SPhilippe Mathieu-Daudé gen_helper_msa_insert_h(cpu_env, twd, tws, tn); 172880e64a38SPhilippe Mathieu-Daudé break; 172980e64a38SPhilippe Mathieu-Daudé case DF_WORD: 173080e64a38SPhilippe Mathieu-Daudé gen_helper_msa_insert_w(cpu_env, twd, tws, tn); 173180e64a38SPhilippe Mathieu-Daudé break; 173280e64a38SPhilippe Mathieu-Daudé #if defined(TARGET_MIPS64) 173380e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 173480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_insert_d(cpu_env, twd, tws, tn); 173580e64a38SPhilippe Mathieu-Daudé break; 173680e64a38SPhilippe Mathieu-Daudé #endif 173780e64a38SPhilippe Mathieu-Daudé default: 173880e64a38SPhilippe Mathieu-Daudé assert(0); 173980e64a38SPhilippe Mathieu-Daudé } 174080e64a38SPhilippe Mathieu-Daudé break; 174180e64a38SPhilippe Mathieu-Daudé } 174280e64a38SPhilippe Mathieu-Daudé break; 174380e64a38SPhilippe Mathieu-Daudé default: 174480e64a38SPhilippe Mathieu-Daudé MIPS_INVAL("MSA instruction"); 174580e64a38SPhilippe Mathieu-Daudé gen_reserved_instruction(ctx); 174680e64a38SPhilippe Mathieu-Daudé } 174780e64a38SPhilippe Mathieu-Daudé tcg_temp_free_i32(twd); 174880e64a38SPhilippe Mathieu-Daudé tcg_temp_free_i32(tws); 174980e64a38SPhilippe Mathieu-Daudé tcg_temp_free_i32(tn); 175080e64a38SPhilippe Mathieu-Daudé } 175180e64a38SPhilippe Mathieu-Daudé 175280e64a38SPhilippe Mathieu-Daudé static void gen_msa_elm(DisasContext *ctx) 175380e64a38SPhilippe Mathieu-Daudé { 175480e64a38SPhilippe Mathieu-Daudé uint8_t dfn = (ctx->opcode >> 16) & 0x3f; 175580e64a38SPhilippe Mathieu-Daudé uint32_t df = 0, n = 0; 175680e64a38SPhilippe Mathieu-Daudé 175780e64a38SPhilippe Mathieu-Daudé if ((dfn & 0x30) == 0x00) { 175880e64a38SPhilippe Mathieu-Daudé n = dfn & 0x0f; 175980e64a38SPhilippe Mathieu-Daudé df = DF_BYTE; 176080e64a38SPhilippe Mathieu-Daudé } else if ((dfn & 0x38) == 0x20) { 176180e64a38SPhilippe Mathieu-Daudé n = dfn & 0x07; 176280e64a38SPhilippe Mathieu-Daudé df = DF_HALF; 176380e64a38SPhilippe Mathieu-Daudé } else if ((dfn & 0x3c) == 0x30) { 176480e64a38SPhilippe Mathieu-Daudé n = dfn & 0x03; 176580e64a38SPhilippe Mathieu-Daudé df = DF_WORD; 176680e64a38SPhilippe Mathieu-Daudé } else if ((dfn & 0x3e) == 0x38) { 176780e64a38SPhilippe Mathieu-Daudé n = dfn & 0x01; 176880e64a38SPhilippe Mathieu-Daudé df = DF_DOUBLE; 176980e64a38SPhilippe Mathieu-Daudé } else if (dfn == 0x3E) { 177080e64a38SPhilippe Mathieu-Daudé /* CTCMSA, CFCMSA, MOVE.V */ 177180e64a38SPhilippe Mathieu-Daudé gen_msa_elm_3e(ctx); 177280e64a38SPhilippe Mathieu-Daudé return; 177380e64a38SPhilippe Mathieu-Daudé } else { 177480e64a38SPhilippe Mathieu-Daudé gen_reserved_instruction(ctx); 177580e64a38SPhilippe Mathieu-Daudé return; 177680e64a38SPhilippe Mathieu-Daudé } 177780e64a38SPhilippe Mathieu-Daudé 177880e64a38SPhilippe Mathieu-Daudé gen_msa_elm_df(ctx, df, n); 177980e64a38SPhilippe Mathieu-Daudé } 178080e64a38SPhilippe Mathieu-Daudé 178180e64a38SPhilippe Mathieu-Daudé static void gen_msa_3rf(DisasContext *ctx) 178280e64a38SPhilippe Mathieu-Daudé { 178380e64a38SPhilippe Mathieu-Daudé #define MASK_MSA_3RF(op) (MASK_MSA_MINOR(op) | (op & (0xf << 22))) 178480e64a38SPhilippe Mathieu-Daudé uint8_t df = (ctx->opcode >> 21) & 0x1; 178580e64a38SPhilippe Mathieu-Daudé uint8_t wt = (ctx->opcode >> 16) & 0x1f; 178680e64a38SPhilippe Mathieu-Daudé uint8_t ws = (ctx->opcode >> 11) & 0x1f; 178780e64a38SPhilippe Mathieu-Daudé uint8_t wd = (ctx->opcode >> 6) & 0x1f; 178880e64a38SPhilippe Mathieu-Daudé 178980e64a38SPhilippe Mathieu-Daudé TCGv_i32 twd = tcg_const_i32(wd); 179080e64a38SPhilippe Mathieu-Daudé TCGv_i32 tws = tcg_const_i32(ws); 179180e64a38SPhilippe Mathieu-Daudé TCGv_i32 twt = tcg_const_i32(wt); 17921b5c0a11SPhilippe Mathieu-Daudé TCGv_i32 tdf; 179380e64a38SPhilippe Mathieu-Daudé 179480e64a38SPhilippe Mathieu-Daudé /* adjust df value for floating-point instruction */ 17951b5c0a11SPhilippe Mathieu-Daudé switch (MASK_MSA_3RF(ctx->opcode)) { 17961b5c0a11SPhilippe Mathieu-Daudé case OPC_MUL_Q_df: 17971b5c0a11SPhilippe Mathieu-Daudé case OPC_MADD_Q_df: 17981b5c0a11SPhilippe Mathieu-Daudé case OPC_MSUB_Q_df: 17991b5c0a11SPhilippe Mathieu-Daudé case OPC_MULR_Q_df: 18001b5c0a11SPhilippe Mathieu-Daudé case OPC_MADDR_Q_df: 18011b5c0a11SPhilippe Mathieu-Daudé case OPC_MSUBR_Q_df: 18021b5c0a11SPhilippe Mathieu-Daudé tdf = tcg_constant_i32(df + 1); 18031b5c0a11SPhilippe Mathieu-Daudé break; 18041b5c0a11SPhilippe Mathieu-Daudé default: 18051b5c0a11SPhilippe Mathieu-Daudé tdf = tcg_constant_i32(df + 2); 18061b5c0a11SPhilippe Mathieu-Daudé break; 18071b5c0a11SPhilippe Mathieu-Daudé } 180880e64a38SPhilippe Mathieu-Daudé 180980e64a38SPhilippe Mathieu-Daudé switch (MASK_MSA_3RF(ctx->opcode)) { 181080e64a38SPhilippe Mathieu-Daudé case OPC_FCAF_df: 181180e64a38SPhilippe Mathieu-Daudé gen_helper_msa_fcaf_df(cpu_env, tdf, twd, tws, twt); 181280e64a38SPhilippe Mathieu-Daudé break; 181380e64a38SPhilippe Mathieu-Daudé case OPC_FADD_df: 181480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_fadd_df(cpu_env, tdf, twd, tws, twt); 181580e64a38SPhilippe Mathieu-Daudé break; 181680e64a38SPhilippe Mathieu-Daudé case OPC_FCUN_df: 181780e64a38SPhilippe Mathieu-Daudé gen_helper_msa_fcun_df(cpu_env, tdf, twd, tws, twt); 181880e64a38SPhilippe Mathieu-Daudé break; 181980e64a38SPhilippe Mathieu-Daudé case OPC_FSUB_df: 182080e64a38SPhilippe Mathieu-Daudé gen_helper_msa_fsub_df(cpu_env, tdf, twd, tws, twt); 182180e64a38SPhilippe Mathieu-Daudé break; 182280e64a38SPhilippe Mathieu-Daudé case OPC_FCOR_df: 182380e64a38SPhilippe Mathieu-Daudé gen_helper_msa_fcor_df(cpu_env, tdf, twd, tws, twt); 182480e64a38SPhilippe Mathieu-Daudé break; 182580e64a38SPhilippe Mathieu-Daudé case OPC_FCEQ_df: 182680e64a38SPhilippe Mathieu-Daudé gen_helper_msa_fceq_df(cpu_env, tdf, twd, tws, twt); 182780e64a38SPhilippe Mathieu-Daudé break; 182880e64a38SPhilippe Mathieu-Daudé case OPC_FMUL_df: 182980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_fmul_df(cpu_env, tdf, twd, tws, twt); 183080e64a38SPhilippe Mathieu-Daudé break; 183180e64a38SPhilippe Mathieu-Daudé case OPC_FCUNE_df: 183280e64a38SPhilippe Mathieu-Daudé gen_helper_msa_fcune_df(cpu_env, tdf, twd, tws, twt); 183380e64a38SPhilippe Mathieu-Daudé break; 183480e64a38SPhilippe Mathieu-Daudé case OPC_FCUEQ_df: 183580e64a38SPhilippe Mathieu-Daudé gen_helper_msa_fcueq_df(cpu_env, tdf, twd, tws, twt); 183680e64a38SPhilippe Mathieu-Daudé break; 183780e64a38SPhilippe Mathieu-Daudé case OPC_FDIV_df: 183880e64a38SPhilippe Mathieu-Daudé gen_helper_msa_fdiv_df(cpu_env, tdf, twd, tws, twt); 183980e64a38SPhilippe Mathieu-Daudé break; 184080e64a38SPhilippe Mathieu-Daudé case OPC_FCNE_df: 184180e64a38SPhilippe Mathieu-Daudé gen_helper_msa_fcne_df(cpu_env, tdf, twd, tws, twt); 184280e64a38SPhilippe Mathieu-Daudé break; 184380e64a38SPhilippe Mathieu-Daudé case OPC_FCLT_df: 184480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_fclt_df(cpu_env, tdf, twd, tws, twt); 184580e64a38SPhilippe Mathieu-Daudé break; 184680e64a38SPhilippe Mathieu-Daudé case OPC_FMADD_df: 184780e64a38SPhilippe Mathieu-Daudé gen_helper_msa_fmadd_df(cpu_env, tdf, twd, tws, twt); 184880e64a38SPhilippe Mathieu-Daudé break; 184980e64a38SPhilippe Mathieu-Daudé case OPC_MUL_Q_df: 185080e64a38SPhilippe Mathieu-Daudé gen_helper_msa_mul_q_df(cpu_env, tdf, twd, tws, twt); 185180e64a38SPhilippe Mathieu-Daudé break; 185280e64a38SPhilippe Mathieu-Daudé case OPC_FCULT_df: 185380e64a38SPhilippe Mathieu-Daudé gen_helper_msa_fcult_df(cpu_env, tdf, twd, tws, twt); 185480e64a38SPhilippe Mathieu-Daudé break; 185580e64a38SPhilippe Mathieu-Daudé case OPC_FMSUB_df: 185680e64a38SPhilippe Mathieu-Daudé gen_helper_msa_fmsub_df(cpu_env, tdf, twd, tws, twt); 185780e64a38SPhilippe Mathieu-Daudé break; 185880e64a38SPhilippe Mathieu-Daudé case OPC_MADD_Q_df: 185980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_madd_q_df(cpu_env, tdf, twd, tws, twt); 186080e64a38SPhilippe Mathieu-Daudé break; 186180e64a38SPhilippe Mathieu-Daudé case OPC_FCLE_df: 186280e64a38SPhilippe Mathieu-Daudé gen_helper_msa_fcle_df(cpu_env, tdf, twd, tws, twt); 186380e64a38SPhilippe Mathieu-Daudé break; 186480e64a38SPhilippe Mathieu-Daudé case OPC_MSUB_Q_df: 186580e64a38SPhilippe Mathieu-Daudé gen_helper_msa_msub_q_df(cpu_env, tdf, twd, tws, twt); 186680e64a38SPhilippe Mathieu-Daudé break; 186780e64a38SPhilippe Mathieu-Daudé case OPC_FCULE_df: 186880e64a38SPhilippe Mathieu-Daudé gen_helper_msa_fcule_df(cpu_env, tdf, twd, tws, twt); 186980e64a38SPhilippe Mathieu-Daudé break; 187080e64a38SPhilippe Mathieu-Daudé case OPC_FEXP2_df: 187180e64a38SPhilippe Mathieu-Daudé gen_helper_msa_fexp2_df(cpu_env, tdf, twd, tws, twt); 187280e64a38SPhilippe Mathieu-Daudé break; 187380e64a38SPhilippe Mathieu-Daudé case OPC_FSAF_df: 187480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_fsaf_df(cpu_env, tdf, twd, tws, twt); 187580e64a38SPhilippe Mathieu-Daudé break; 187680e64a38SPhilippe Mathieu-Daudé case OPC_FEXDO_df: 187780e64a38SPhilippe Mathieu-Daudé gen_helper_msa_fexdo_df(cpu_env, tdf, twd, tws, twt); 187880e64a38SPhilippe Mathieu-Daudé break; 187980e64a38SPhilippe Mathieu-Daudé case OPC_FSUN_df: 188080e64a38SPhilippe Mathieu-Daudé gen_helper_msa_fsun_df(cpu_env, tdf, twd, tws, twt); 188180e64a38SPhilippe Mathieu-Daudé break; 188280e64a38SPhilippe Mathieu-Daudé case OPC_FSOR_df: 188380e64a38SPhilippe Mathieu-Daudé gen_helper_msa_fsor_df(cpu_env, tdf, twd, tws, twt); 188480e64a38SPhilippe Mathieu-Daudé break; 188580e64a38SPhilippe Mathieu-Daudé case OPC_FSEQ_df: 188680e64a38SPhilippe Mathieu-Daudé gen_helper_msa_fseq_df(cpu_env, tdf, twd, tws, twt); 188780e64a38SPhilippe Mathieu-Daudé break; 188880e64a38SPhilippe Mathieu-Daudé case OPC_FTQ_df: 188980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ftq_df(cpu_env, tdf, twd, tws, twt); 189080e64a38SPhilippe Mathieu-Daudé break; 189180e64a38SPhilippe Mathieu-Daudé case OPC_FSUNE_df: 189280e64a38SPhilippe Mathieu-Daudé gen_helper_msa_fsune_df(cpu_env, tdf, twd, tws, twt); 189380e64a38SPhilippe Mathieu-Daudé break; 189480e64a38SPhilippe Mathieu-Daudé case OPC_FSUEQ_df: 189580e64a38SPhilippe Mathieu-Daudé gen_helper_msa_fsueq_df(cpu_env, tdf, twd, tws, twt); 189680e64a38SPhilippe Mathieu-Daudé break; 189780e64a38SPhilippe Mathieu-Daudé case OPC_FSNE_df: 189880e64a38SPhilippe Mathieu-Daudé gen_helper_msa_fsne_df(cpu_env, tdf, twd, tws, twt); 189980e64a38SPhilippe Mathieu-Daudé break; 190080e64a38SPhilippe Mathieu-Daudé case OPC_FSLT_df: 190180e64a38SPhilippe Mathieu-Daudé gen_helper_msa_fslt_df(cpu_env, tdf, twd, tws, twt); 190280e64a38SPhilippe Mathieu-Daudé break; 190380e64a38SPhilippe Mathieu-Daudé case OPC_FMIN_df: 190480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_fmin_df(cpu_env, tdf, twd, tws, twt); 190580e64a38SPhilippe Mathieu-Daudé break; 190680e64a38SPhilippe Mathieu-Daudé case OPC_MULR_Q_df: 190780e64a38SPhilippe Mathieu-Daudé gen_helper_msa_mulr_q_df(cpu_env, tdf, twd, tws, twt); 190880e64a38SPhilippe Mathieu-Daudé break; 190980e64a38SPhilippe Mathieu-Daudé case OPC_FSULT_df: 191080e64a38SPhilippe Mathieu-Daudé gen_helper_msa_fsult_df(cpu_env, tdf, twd, tws, twt); 191180e64a38SPhilippe Mathieu-Daudé break; 191280e64a38SPhilippe Mathieu-Daudé case OPC_FMIN_A_df: 191380e64a38SPhilippe Mathieu-Daudé gen_helper_msa_fmin_a_df(cpu_env, tdf, twd, tws, twt); 191480e64a38SPhilippe Mathieu-Daudé break; 191580e64a38SPhilippe Mathieu-Daudé case OPC_MADDR_Q_df: 191680e64a38SPhilippe Mathieu-Daudé gen_helper_msa_maddr_q_df(cpu_env, tdf, twd, tws, twt); 191780e64a38SPhilippe Mathieu-Daudé break; 191880e64a38SPhilippe Mathieu-Daudé case OPC_FSLE_df: 191980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_fsle_df(cpu_env, tdf, twd, tws, twt); 192080e64a38SPhilippe Mathieu-Daudé break; 192180e64a38SPhilippe Mathieu-Daudé case OPC_FMAX_df: 192280e64a38SPhilippe Mathieu-Daudé gen_helper_msa_fmax_df(cpu_env, tdf, twd, tws, twt); 192380e64a38SPhilippe Mathieu-Daudé break; 192480e64a38SPhilippe Mathieu-Daudé case OPC_MSUBR_Q_df: 192580e64a38SPhilippe Mathieu-Daudé gen_helper_msa_msubr_q_df(cpu_env, tdf, twd, tws, twt); 192680e64a38SPhilippe Mathieu-Daudé break; 192780e64a38SPhilippe Mathieu-Daudé case OPC_FSULE_df: 192880e64a38SPhilippe Mathieu-Daudé gen_helper_msa_fsule_df(cpu_env, tdf, twd, tws, twt); 192980e64a38SPhilippe Mathieu-Daudé break; 193080e64a38SPhilippe Mathieu-Daudé case OPC_FMAX_A_df: 193180e64a38SPhilippe Mathieu-Daudé gen_helper_msa_fmax_a_df(cpu_env, tdf, twd, tws, twt); 193280e64a38SPhilippe Mathieu-Daudé break; 193380e64a38SPhilippe Mathieu-Daudé default: 193480e64a38SPhilippe Mathieu-Daudé MIPS_INVAL("MSA instruction"); 193580e64a38SPhilippe Mathieu-Daudé gen_reserved_instruction(ctx); 193680e64a38SPhilippe Mathieu-Daudé break; 193780e64a38SPhilippe Mathieu-Daudé } 193880e64a38SPhilippe Mathieu-Daudé 193980e64a38SPhilippe Mathieu-Daudé tcg_temp_free_i32(twd); 194080e64a38SPhilippe Mathieu-Daudé tcg_temp_free_i32(tws); 194180e64a38SPhilippe Mathieu-Daudé tcg_temp_free_i32(twt); 194280e64a38SPhilippe Mathieu-Daudé } 194380e64a38SPhilippe Mathieu-Daudé 194480e64a38SPhilippe Mathieu-Daudé static void gen_msa_2r(DisasContext *ctx) 194580e64a38SPhilippe Mathieu-Daudé { 194680e64a38SPhilippe Mathieu-Daudé #define MASK_MSA_2R(op) (MASK_MSA_MINOR(op) | (op & (0x1f << 21)) | \ 194780e64a38SPhilippe Mathieu-Daudé (op & (0x7 << 18))) 194880e64a38SPhilippe Mathieu-Daudé uint8_t ws = (ctx->opcode >> 11) & 0x1f; 194980e64a38SPhilippe Mathieu-Daudé uint8_t wd = (ctx->opcode >> 6) & 0x1f; 195080e64a38SPhilippe Mathieu-Daudé uint8_t df = (ctx->opcode >> 16) & 0x3; 195180e64a38SPhilippe Mathieu-Daudé TCGv_i32 twd = tcg_const_i32(wd); 195280e64a38SPhilippe Mathieu-Daudé TCGv_i32 tws = tcg_const_i32(ws); 195380e64a38SPhilippe Mathieu-Daudé 195480e64a38SPhilippe Mathieu-Daudé switch (MASK_MSA_2R(ctx->opcode)) { 195580e64a38SPhilippe Mathieu-Daudé case OPC_FILL_df: 195680e64a38SPhilippe Mathieu-Daudé #if !defined(TARGET_MIPS64) 195780e64a38SPhilippe Mathieu-Daudé /* Double format valid only for MIPS64 */ 195880e64a38SPhilippe Mathieu-Daudé if (df == DF_DOUBLE) { 195980e64a38SPhilippe Mathieu-Daudé gen_reserved_instruction(ctx); 196080e64a38SPhilippe Mathieu-Daudé break; 196180e64a38SPhilippe Mathieu-Daudé } 196280e64a38SPhilippe Mathieu-Daudé #endif 196374341af7SPhilippe Mathieu-Daudé gen_helper_msa_fill_df(cpu_env, tcg_constant_i32(df), 196474341af7SPhilippe Mathieu-Daudé twd, tws); /* trs */ 196580e64a38SPhilippe Mathieu-Daudé break; 196680e64a38SPhilippe Mathieu-Daudé case OPC_NLOC_df: 196780e64a38SPhilippe Mathieu-Daudé switch (df) { 196880e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 196980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_nloc_b(cpu_env, twd, tws); 197080e64a38SPhilippe Mathieu-Daudé break; 197180e64a38SPhilippe Mathieu-Daudé case DF_HALF: 197280e64a38SPhilippe Mathieu-Daudé gen_helper_msa_nloc_h(cpu_env, twd, tws); 197380e64a38SPhilippe Mathieu-Daudé break; 197480e64a38SPhilippe Mathieu-Daudé case DF_WORD: 197580e64a38SPhilippe Mathieu-Daudé gen_helper_msa_nloc_w(cpu_env, twd, tws); 197680e64a38SPhilippe Mathieu-Daudé break; 197780e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 197880e64a38SPhilippe Mathieu-Daudé gen_helper_msa_nloc_d(cpu_env, twd, tws); 197980e64a38SPhilippe Mathieu-Daudé break; 198080e64a38SPhilippe Mathieu-Daudé } 198180e64a38SPhilippe Mathieu-Daudé break; 198280e64a38SPhilippe Mathieu-Daudé case OPC_NLZC_df: 198380e64a38SPhilippe Mathieu-Daudé switch (df) { 198480e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 198580e64a38SPhilippe Mathieu-Daudé gen_helper_msa_nlzc_b(cpu_env, twd, tws); 198680e64a38SPhilippe Mathieu-Daudé break; 198780e64a38SPhilippe Mathieu-Daudé case DF_HALF: 198880e64a38SPhilippe Mathieu-Daudé gen_helper_msa_nlzc_h(cpu_env, twd, tws); 198980e64a38SPhilippe Mathieu-Daudé break; 199080e64a38SPhilippe Mathieu-Daudé case DF_WORD: 199180e64a38SPhilippe Mathieu-Daudé gen_helper_msa_nlzc_w(cpu_env, twd, tws); 199280e64a38SPhilippe Mathieu-Daudé break; 199380e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 199480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_nlzc_d(cpu_env, twd, tws); 199580e64a38SPhilippe Mathieu-Daudé break; 199680e64a38SPhilippe Mathieu-Daudé } 199780e64a38SPhilippe Mathieu-Daudé break; 199880e64a38SPhilippe Mathieu-Daudé case OPC_PCNT_df: 199980e64a38SPhilippe Mathieu-Daudé switch (df) { 200080e64a38SPhilippe Mathieu-Daudé case DF_BYTE: 200180e64a38SPhilippe Mathieu-Daudé gen_helper_msa_pcnt_b(cpu_env, twd, tws); 200280e64a38SPhilippe Mathieu-Daudé break; 200380e64a38SPhilippe Mathieu-Daudé case DF_HALF: 200480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_pcnt_h(cpu_env, twd, tws); 200580e64a38SPhilippe Mathieu-Daudé break; 200680e64a38SPhilippe Mathieu-Daudé case DF_WORD: 200780e64a38SPhilippe Mathieu-Daudé gen_helper_msa_pcnt_w(cpu_env, twd, tws); 200880e64a38SPhilippe Mathieu-Daudé break; 200980e64a38SPhilippe Mathieu-Daudé case DF_DOUBLE: 201080e64a38SPhilippe Mathieu-Daudé gen_helper_msa_pcnt_d(cpu_env, twd, tws); 201180e64a38SPhilippe Mathieu-Daudé break; 201280e64a38SPhilippe Mathieu-Daudé } 201380e64a38SPhilippe Mathieu-Daudé break; 201480e64a38SPhilippe Mathieu-Daudé default: 201580e64a38SPhilippe Mathieu-Daudé MIPS_INVAL("MSA instruction"); 201680e64a38SPhilippe Mathieu-Daudé gen_reserved_instruction(ctx); 201780e64a38SPhilippe Mathieu-Daudé break; 201880e64a38SPhilippe Mathieu-Daudé } 201980e64a38SPhilippe Mathieu-Daudé 202080e64a38SPhilippe Mathieu-Daudé tcg_temp_free_i32(twd); 202180e64a38SPhilippe Mathieu-Daudé tcg_temp_free_i32(tws); 202280e64a38SPhilippe Mathieu-Daudé } 202380e64a38SPhilippe Mathieu-Daudé 202480e64a38SPhilippe Mathieu-Daudé static void gen_msa_2rf(DisasContext *ctx) 202580e64a38SPhilippe Mathieu-Daudé { 202680e64a38SPhilippe Mathieu-Daudé #define MASK_MSA_2RF(op) (MASK_MSA_MINOR(op) | (op & (0x1f << 21)) | \ 202780e64a38SPhilippe Mathieu-Daudé (op & (0xf << 17))) 202880e64a38SPhilippe Mathieu-Daudé uint8_t ws = (ctx->opcode >> 11) & 0x1f; 202980e64a38SPhilippe Mathieu-Daudé uint8_t wd = (ctx->opcode >> 6) & 0x1f; 203080e64a38SPhilippe Mathieu-Daudé uint8_t df = (ctx->opcode >> 16) & 0x1; 203180e64a38SPhilippe Mathieu-Daudé TCGv_i32 twd = tcg_const_i32(wd); 203280e64a38SPhilippe Mathieu-Daudé TCGv_i32 tws = tcg_const_i32(ws); 203380e64a38SPhilippe Mathieu-Daudé /* adjust df value for floating-point instruction */ 2034e81a48b9SPhilippe Mathieu-Daudé TCGv_i32 tdf = tcg_constant_i32(df + 2); 203580e64a38SPhilippe Mathieu-Daudé 203680e64a38SPhilippe Mathieu-Daudé switch (MASK_MSA_2RF(ctx->opcode)) { 203780e64a38SPhilippe Mathieu-Daudé case OPC_FCLASS_df: 203880e64a38SPhilippe Mathieu-Daudé gen_helper_msa_fclass_df(cpu_env, tdf, twd, tws); 203980e64a38SPhilippe Mathieu-Daudé break; 204080e64a38SPhilippe Mathieu-Daudé case OPC_FTRUNC_S_df: 204180e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ftrunc_s_df(cpu_env, tdf, twd, tws); 204280e64a38SPhilippe Mathieu-Daudé break; 204380e64a38SPhilippe Mathieu-Daudé case OPC_FTRUNC_U_df: 204480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ftrunc_u_df(cpu_env, tdf, twd, tws); 204580e64a38SPhilippe Mathieu-Daudé break; 204680e64a38SPhilippe Mathieu-Daudé case OPC_FSQRT_df: 204780e64a38SPhilippe Mathieu-Daudé gen_helper_msa_fsqrt_df(cpu_env, tdf, twd, tws); 204880e64a38SPhilippe Mathieu-Daudé break; 204980e64a38SPhilippe Mathieu-Daudé case OPC_FRSQRT_df: 205080e64a38SPhilippe Mathieu-Daudé gen_helper_msa_frsqrt_df(cpu_env, tdf, twd, tws); 205180e64a38SPhilippe Mathieu-Daudé break; 205280e64a38SPhilippe Mathieu-Daudé case OPC_FRCP_df: 205380e64a38SPhilippe Mathieu-Daudé gen_helper_msa_frcp_df(cpu_env, tdf, twd, tws); 205480e64a38SPhilippe Mathieu-Daudé break; 205580e64a38SPhilippe Mathieu-Daudé case OPC_FRINT_df: 205680e64a38SPhilippe Mathieu-Daudé gen_helper_msa_frint_df(cpu_env, tdf, twd, tws); 205780e64a38SPhilippe Mathieu-Daudé break; 205880e64a38SPhilippe Mathieu-Daudé case OPC_FLOG2_df: 205980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_flog2_df(cpu_env, tdf, twd, tws); 206080e64a38SPhilippe Mathieu-Daudé break; 206180e64a38SPhilippe Mathieu-Daudé case OPC_FEXUPL_df: 206280e64a38SPhilippe Mathieu-Daudé gen_helper_msa_fexupl_df(cpu_env, tdf, twd, tws); 206380e64a38SPhilippe Mathieu-Daudé break; 206480e64a38SPhilippe Mathieu-Daudé case OPC_FEXUPR_df: 206580e64a38SPhilippe Mathieu-Daudé gen_helper_msa_fexupr_df(cpu_env, tdf, twd, tws); 206680e64a38SPhilippe Mathieu-Daudé break; 206780e64a38SPhilippe Mathieu-Daudé case OPC_FFQL_df: 206880e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ffql_df(cpu_env, tdf, twd, tws); 206980e64a38SPhilippe Mathieu-Daudé break; 207080e64a38SPhilippe Mathieu-Daudé case OPC_FFQR_df: 207180e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ffqr_df(cpu_env, tdf, twd, tws); 207280e64a38SPhilippe Mathieu-Daudé break; 207380e64a38SPhilippe Mathieu-Daudé case OPC_FTINT_S_df: 207480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ftint_s_df(cpu_env, tdf, twd, tws); 207580e64a38SPhilippe Mathieu-Daudé break; 207680e64a38SPhilippe Mathieu-Daudé case OPC_FTINT_U_df: 207780e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ftint_u_df(cpu_env, tdf, twd, tws); 207880e64a38SPhilippe Mathieu-Daudé break; 207980e64a38SPhilippe Mathieu-Daudé case OPC_FFINT_S_df: 208080e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ffint_s_df(cpu_env, tdf, twd, tws); 208180e64a38SPhilippe Mathieu-Daudé break; 208280e64a38SPhilippe Mathieu-Daudé case OPC_FFINT_U_df: 208380e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ffint_u_df(cpu_env, tdf, twd, tws); 208480e64a38SPhilippe Mathieu-Daudé break; 208580e64a38SPhilippe Mathieu-Daudé } 208680e64a38SPhilippe Mathieu-Daudé 208780e64a38SPhilippe Mathieu-Daudé tcg_temp_free_i32(twd); 208880e64a38SPhilippe Mathieu-Daudé tcg_temp_free_i32(tws); 208980e64a38SPhilippe Mathieu-Daudé } 209080e64a38SPhilippe Mathieu-Daudé 209180e64a38SPhilippe Mathieu-Daudé static void gen_msa_vec_v(DisasContext *ctx) 209280e64a38SPhilippe Mathieu-Daudé { 209380e64a38SPhilippe Mathieu-Daudé #define MASK_MSA_VEC(op) (MASK_MSA_MINOR(op) | (op & (0x1f << 21))) 209480e64a38SPhilippe Mathieu-Daudé uint8_t wt = (ctx->opcode >> 16) & 0x1f; 209580e64a38SPhilippe Mathieu-Daudé uint8_t ws = (ctx->opcode >> 11) & 0x1f; 209680e64a38SPhilippe Mathieu-Daudé uint8_t wd = (ctx->opcode >> 6) & 0x1f; 209780e64a38SPhilippe Mathieu-Daudé TCGv_i32 twd = tcg_const_i32(wd); 209880e64a38SPhilippe Mathieu-Daudé TCGv_i32 tws = tcg_const_i32(ws); 209980e64a38SPhilippe Mathieu-Daudé TCGv_i32 twt = tcg_const_i32(wt); 210080e64a38SPhilippe Mathieu-Daudé 210180e64a38SPhilippe Mathieu-Daudé switch (MASK_MSA_VEC(ctx->opcode)) { 210280e64a38SPhilippe Mathieu-Daudé case OPC_AND_V: 210380e64a38SPhilippe Mathieu-Daudé gen_helper_msa_and_v(cpu_env, twd, tws, twt); 210480e64a38SPhilippe Mathieu-Daudé break; 210580e64a38SPhilippe Mathieu-Daudé case OPC_OR_V: 210680e64a38SPhilippe Mathieu-Daudé gen_helper_msa_or_v(cpu_env, twd, tws, twt); 210780e64a38SPhilippe Mathieu-Daudé break; 210880e64a38SPhilippe Mathieu-Daudé case OPC_NOR_V: 210980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_nor_v(cpu_env, twd, tws, twt); 211080e64a38SPhilippe Mathieu-Daudé break; 211180e64a38SPhilippe Mathieu-Daudé case OPC_XOR_V: 211280e64a38SPhilippe Mathieu-Daudé gen_helper_msa_xor_v(cpu_env, twd, tws, twt); 211380e64a38SPhilippe Mathieu-Daudé break; 211480e64a38SPhilippe Mathieu-Daudé case OPC_BMNZ_V: 211580e64a38SPhilippe Mathieu-Daudé gen_helper_msa_bmnz_v(cpu_env, twd, tws, twt); 211680e64a38SPhilippe Mathieu-Daudé break; 211780e64a38SPhilippe Mathieu-Daudé case OPC_BMZ_V: 211880e64a38SPhilippe Mathieu-Daudé gen_helper_msa_bmz_v(cpu_env, twd, tws, twt); 211980e64a38SPhilippe Mathieu-Daudé break; 212080e64a38SPhilippe Mathieu-Daudé case OPC_BSEL_V: 212180e64a38SPhilippe Mathieu-Daudé gen_helper_msa_bsel_v(cpu_env, twd, tws, twt); 212280e64a38SPhilippe Mathieu-Daudé break; 212380e64a38SPhilippe Mathieu-Daudé default: 212480e64a38SPhilippe Mathieu-Daudé MIPS_INVAL("MSA instruction"); 212580e64a38SPhilippe Mathieu-Daudé gen_reserved_instruction(ctx); 212680e64a38SPhilippe Mathieu-Daudé break; 212780e64a38SPhilippe Mathieu-Daudé } 212880e64a38SPhilippe Mathieu-Daudé 212980e64a38SPhilippe Mathieu-Daudé tcg_temp_free_i32(twd); 213080e64a38SPhilippe Mathieu-Daudé tcg_temp_free_i32(tws); 213180e64a38SPhilippe Mathieu-Daudé tcg_temp_free_i32(twt); 213280e64a38SPhilippe Mathieu-Daudé } 213380e64a38SPhilippe Mathieu-Daudé 213480e64a38SPhilippe Mathieu-Daudé static void gen_msa_vec(DisasContext *ctx) 213580e64a38SPhilippe Mathieu-Daudé { 213680e64a38SPhilippe Mathieu-Daudé switch (MASK_MSA_VEC(ctx->opcode)) { 213780e64a38SPhilippe Mathieu-Daudé case OPC_AND_V: 213880e64a38SPhilippe Mathieu-Daudé case OPC_OR_V: 213980e64a38SPhilippe Mathieu-Daudé case OPC_NOR_V: 214080e64a38SPhilippe Mathieu-Daudé case OPC_XOR_V: 214180e64a38SPhilippe Mathieu-Daudé case OPC_BMNZ_V: 214280e64a38SPhilippe Mathieu-Daudé case OPC_BMZ_V: 214380e64a38SPhilippe Mathieu-Daudé case OPC_BSEL_V: 214480e64a38SPhilippe Mathieu-Daudé gen_msa_vec_v(ctx); 214580e64a38SPhilippe Mathieu-Daudé break; 214680e64a38SPhilippe Mathieu-Daudé case OPC_MSA_2R: 214780e64a38SPhilippe Mathieu-Daudé gen_msa_2r(ctx); 214880e64a38SPhilippe Mathieu-Daudé break; 214980e64a38SPhilippe Mathieu-Daudé case OPC_MSA_2RF: 215080e64a38SPhilippe Mathieu-Daudé gen_msa_2rf(ctx); 215180e64a38SPhilippe Mathieu-Daudé break; 215280e64a38SPhilippe Mathieu-Daudé default: 215380e64a38SPhilippe Mathieu-Daudé MIPS_INVAL("MSA instruction"); 215480e64a38SPhilippe Mathieu-Daudé gen_reserved_instruction(ctx); 215580e64a38SPhilippe Mathieu-Daudé break; 215680e64a38SPhilippe Mathieu-Daudé } 215780e64a38SPhilippe Mathieu-Daudé } 215880e64a38SPhilippe Mathieu-Daudé 2159525ea877SPhilippe Mathieu-Daudé static bool trans_MSA(DisasContext *ctx, arg_MSA *a) 216080e64a38SPhilippe Mathieu-Daudé { 216180e64a38SPhilippe Mathieu-Daudé uint32_t opcode = ctx->opcode; 216280e64a38SPhilippe Mathieu-Daudé 216380e64a38SPhilippe Mathieu-Daudé check_msa_access(ctx); 216480e64a38SPhilippe Mathieu-Daudé 216580e64a38SPhilippe Mathieu-Daudé switch (MASK_MSA_MINOR(opcode)) { 216680e64a38SPhilippe Mathieu-Daudé case OPC_MSA_I8_00: 216780e64a38SPhilippe Mathieu-Daudé case OPC_MSA_I8_01: 216880e64a38SPhilippe Mathieu-Daudé case OPC_MSA_I8_02: 216980e64a38SPhilippe Mathieu-Daudé gen_msa_i8(ctx); 217080e64a38SPhilippe Mathieu-Daudé break; 217180e64a38SPhilippe Mathieu-Daudé case OPC_MSA_I5_06: 217280e64a38SPhilippe Mathieu-Daudé case OPC_MSA_I5_07: 217380e64a38SPhilippe Mathieu-Daudé gen_msa_i5(ctx); 217480e64a38SPhilippe Mathieu-Daudé break; 217580e64a38SPhilippe Mathieu-Daudé case OPC_MSA_BIT_09: 217680e64a38SPhilippe Mathieu-Daudé case OPC_MSA_BIT_0A: 217780e64a38SPhilippe Mathieu-Daudé gen_msa_bit(ctx); 217880e64a38SPhilippe Mathieu-Daudé break; 217980e64a38SPhilippe Mathieu-Daudé case OPC_MSA_3R_0D: 218080e64a38SPhilippe Mathieu-Daudé case OPC_MSA_3R_0E: 218180e64a38SPhilippe Mathieu-Daudé case OPC_MSA_3R_0F: 218280e64a38SPhilippe Mathieu-Daudé case OPC_MSA_3R_10: 218380e64a38SPhilippe Mathieu-Daudé case OPC_MSA_3R_11: 218480e64a38SPhilippe Mathieu-Daudé case OPC_MSA_3R_12: 218580e64a38SPhilippe Mathieu-Daudé case OPC_MSA_3R_13: 218680e64a38SPhilippe Mathieu-Daudé case OPC_MSA_3R_14: 218780e64a38SPhilippe Mathieu-Daudé case OPC_MSA_3R_15: 218880e64a38SPhilippe Mathieu-Daudé gen_msa_3r(ctx); 218980e64a38SPhilippe Mathieu-Daudé break; 219080e64a38SPhilippe Mathieu-Daudé case OPC_MSA_ELM: 219180e64a38SPhilippe Mathieu-Daudé gen_msa_elm(ctx); 219280e64a38SPhilippe Mathieu-Daudé break; 219380e64a38SPhilippe Mathieu-Daudé case OPC_MSA_3RF_1A: 219480e64a38SPhilippe Mathieu-Daudé case OPC_MSA_3RF_1B: 219580e64a38SPhilippe Mathieu-Daudé case OPC_MSA_3RF_1C: 219680e64a38SPhilippe Mathieu-Daudé gen_msa_3rf(ctx); 219780e64a38SPhilippe Mathieu-Daudé break; 219880e64a38SPhilippe Mathieu-Daudé case OPC_MSA_VEC: 219980e64a38SPhilippe Mathieu-Daudé gen_msa_vec(ctx); 220080e64a38SPhilippe Mathieu-Daudé break; 220180e64a38SPhilippe Mathieu-Daudé case OPC_LD_B: 220280e64a38SPhilippe Mathieu-Daudé case OPC_LD_H: 220380e64a38SPhilippe Mathieu-Daudé case OPC_LD_W: 220480e64a38SPhilippe Mathieu-Daudé case OPC_LD_D: 220580e64a38SPhilippe Mathieu-Daudé case OPC_ST_B: 220680e64a38SPhilippe Mathieu-Daudé case OPC_ST_H: 220780e64a38SPhilippe Mathieu-Daudé case OPC_ST_W: 220880e64a38SPhilippe Mathieu-Daudé case OPC_ST_D: 220980e64a38SPhilippe Mathieu-Daudé { 221080e64a38SPhilippe Mathieu-Daudé int32_t s10 = sextract32(ctx->opcode, 16, 10); 221180e64a38SPhilippe Mathieu-Daudé uint8_t rs = (ctx->opcode >> 11) & 0x1f; 221280e64a38SPhilippe Mathieu-Daudé uint8_t wd = (ctx->opcode >> 6) & 0x1f; 221380e64a38SPhilippe Mathieu-Daudé uint8_t df = (ctx->opcode >> 0) & 0x3; 221480e64a38SPhilippe Mathieu-Daudé 221580e64a38SPhilippe Mathieu-Daudé TCGv_i32 twd = tcg_const_i32(wd); 221680e64a38SPhilippe Mathieu-Daudé TCGv taddr = tcg_temp_new(); 221780e64a38SPhilippe Mathieu-Daudé gen_base_offset_addr(ctx, taddr, rs, s10 << df); 221880e64a38SPhilippe Mathieu-Daudé 221980e64a38SPhilippe Mathieu-Daudé switch (MASK_MSA_MINOR(opcode)) { 222080e64a38SPhilippe Mathieu-Daudé case OPC_LD_B: 222180e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ld_b(cpu_env, twd, taddr); 222280e64a38SPhilippe Mathieu-Daudé break; 222380e64a38SPhilippe Mathieu-Daudé case OPC_LD_H: 222480e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ld_h(cpu_env, twd, taddr); 222580e64a38SPhilippe Mathieu-Daudé break; 222680e64a38SPhilippe Mathieu-Daudé case OPC_LD_W: 222780e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ld_w(cpu_env, twd, taddr); 222880e64a38SPhilippe Mathieu-Daudé break; 222980e64a38SPhilippe Mathieu-Daudé case OPC_LD_D: 223080e64a38SPhilippe Mathieu-Daudé gen_helper_msa_ld_d(cpu_env, twd, taddr); 223180e64a38SPhilippe Mathieu-Daudé break; 223280e64a38SPhilippe Mathieu-Daudé case OPC_ST_B: 223380e64a38SPhilippe Mathieu-Daudé gen_helper_msa_st_b(cpu_env, twd, taddr); 223480e64a38SPhilippe Mathieu-Daudé break; 223580e64a38SPhilippe Mathieu-Daudé case OPC_ST_H: 223680e64a38SPhilippe Mathieu-Daudé gen_helper_msa_st_h(cpu_env, twd, taddr); 223780e64a38SPhilippe Mathieu-Daudé break; 223880e64a38SPhilippe Mathieu-Daudé case OPC_ST_W: 223980e64a38SPhilippe Mathieu-Daudé gen_helper_msa_st_w(cpu_env, twd, taddr); 224080e64a38SPhilippe Mathieu-Daudé break; 224180e64a38SPhilippe Mathieu-Daudé case OPC_ST_D: 224280e64a38SPhilippe Mathieu-Daudé gen_helper_msa_st_d(cpu_env, twd, taddr); 224380e64a38SPhilippe Mathieu-Daudé break; 224480e64a38SPhilippe Mathieu-Daudé } 224580e64a38SPhilippe Mathieu-Daudé 224680e64a38SPhilippe Mathieu-Daudé tcg_temp_free_i32(twd); 224780e64a38SPhilippe Mathieu-Daudé tcg_temp_free(taddr); 224880e64a38SPhilippe Mathieu-Daudé } 224980e64a38SPhilippe Mathieu-Daudé break; 225080e64a38SPhilippe Mathieu-Daudé default: 225180e64a38SPhilippe Mathieu-Daudé MIPS_INVAL("MSA instruction"); 225280e64a38SPhilippe Mathieu-Daudé gen_reserved_instruction(ctx); 225380e64a38SPhilippe Mathieu-Daudé break; 225480e64a38SPhilippe Mathieu-Daudé } 2255c7a9ef75SPhilippe Mathieu-Daudé 2256c7a9ef75SPhilippe Mathieu-Daudé return true; 2257c7a9ef75SPhilippe Mathieu-Daudé } 2258c7a9ef75SPhilippe Mathieu-Daudé 225934fe9fa3SPhilippe Mathieu-Daudé static bool trans_LSA(DisasContext *ctx, arg_r *a) 22605f21f30dSPhilippe Mathieu-Daudé { 22615f21f30dSPhilippe Mathieu-Daudé return gen_lsa(ctx, a->rd, a->rt, a->rs, a->sa); 22625f21f30dSPhilippe Mathieu-Daudé } 22635f21f30dSPhilippe Mathieu-Daudé 226434fe9fa3SPhilippe Mathieu-Daudé static bool trans_DLSA(DisasContext *ctx, arg_r *a) 22655f21f30dSPhilippe Mathieu-Daudé { 2266f5c6ee0cSPhilippe Mathieu-Daudé if (TARGET_LONG_BITS != 64) { 2267f5c6ee0cSPhilippe Mathieu-Daudé return false; 2268f5c6ee0cSPhilippe Mathieu-Daudé } 22695f21f30dSPhilippe Mathieu-Daudé return gen_dlsa(ctx, a->rd, a->rt, a->rs, a->sa); 22705f21f30dSPhilippe Mathieu-Daudé } 2271