1235eb015SJia Liu /*
2235eb015SJia Liu * MIPS ASE DSP Instruction emulation helpers for QEMU.
3235eb015SJia Liu *
4235eb015SJia Liu * Copyright (c) 2012 Jia Liu <proljc@gmail.com>
5fe65a1faSDongxue Zhang * Dongxue Zhang <elta.era@gmail.com>
6235eb015SJia Liu * This library is free software; you can redistribute it and/or
7235eb015SJia Liu * modify it under the terms of the GNU Lesser General Public
8235eb015SJia Liu * License as published by the Free Software Foundation; either
989975214SChetan Pant * version 2.1 of the License, or (at your option) any later version.
10235eb015SJia Liu *
11235eb015SJia Liu * This library is distributed in the hope that it will be useful,
12235eb015SJia Liu * but WITHOUT ANY WARRANTY; without even the implied warranty of
13235eb015SJia Liu * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14235eb015SJia Liu * Lesser General Public License for more details.
15235eb015SJia Liu *
16235eb015SJia Liu * You should have received a copy of the GNU Lesser General Public
17235eb015SJia Liu * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18235eb015SJia Liu */
19235eb015SJia Liu
20c684822aSPeter Maydell #include "qemu/osdep.h"
21235eb015SJia Liu #include "cpu.h"
222ef6175aSRichard Henderson #include "exec/helper-proto.h"
230ba365f4SPetar Jovanovic #include "qemu/bitops.h"
24235eb015SJia Liu
25f49ab2e1SAleksandar Markovic /*
26f49ab2e1SAleksandar Markovic * As the byte ordering doesn't matter, i.e. all columns are treated
27f49ab2e1SAleksandar Markovic * identically, these unions can be used directly.
28f49ab2e1SAleksandar Markovic */
29652613abSAurelien Jarno typedef union {
30652613abSAurelien Jarno uint8_t ub[4];
31652613abSAurelien Jarno int8_t sb[4];
32652613abSAurelien Jarno uint16_t uh[2];
33652613abSAurelien Jarno int16_t sh[2];
34652613abSAurelien Jarno uint32_t uw[1];
35652613abSAurelien Jarno int32_t sw[1];
36652613abSAurelien Jarno } DSP32Value;
37652613abSAurelien Jarno
38652613abSAurelien Jarno typedef union {
39652613abSAurelien Jarno uint8_t ub[8];
40652613abSAurelien Jarno int8_t sb[8];
41652613abSAurelien Jarno uint16_t uh[4];
42652613abSAurelien Jarno int16_t sh[4];
43652613abSAurelien Jarno uint32_t uw[2];
44652613abSAurelien Jarno int32_t sw[2];
45652613abSAurelien Jarno uint64_t ul[1];
46652613abSAurelien Jarno int64_t sl[1];
47652613abSAurelien Jarno } DSP64Value;
48652613abSAurelien Jarno
49235eb015SJia Liu /*** MIPS DSP internal functions begin ***/
502a2be359SEric Blake #define MIPSDSP_ABS(x) (((x) >= 0) ? (x) : -(x))
512a2be359SEric Blake #define MIPSDSP_OVERFLOW_ADD(a, b, c, d) (~((a) ^ (b)) & ((a) ^ (c)) & (d))
522a2be359SEric Blake #define MIPSDSP_OVERFLOW_SUB(a, b, c, d) (((a) ^ (b)) & ((a) ^ (c)) & (d))
53235eb015SJia Liu
set_DSPControl_overflow_flag(uint32_t flag,int position,CPUMIPSState * env)54235eb015SJia Liu static inline void set_DSPControl_overflow_flag(uint32_t flag, int position,
55235eb015SJia Liu CPUMIPSState *env)
56235eb015SJia Liu {
57235eb015SJia Liu env->active_tc.DSPControl |= (target_ulong)flag << position;
58235eb015SJia Liu }
59235eb015SJia Liu
set_DSPControl_carryflag(bool flag,CPUMIPSState * env)60118d1e4fSPetar Jovanovic static inline void set_DSPControl_carryflag(bool flag, CPUMIPSState *env)
61235eb015SJia Liu {
62118d1e4fSPetar Jovanovic env->active_tc.DSPControl &= ~(1 << 13);
63118d1e4fSPetar Jovanovic env->active_tc.DSPControl |= flag << 13;
64235eb015SJia Liu }
65235eb015SJia Liu
get_DSPControl_carryflag(CPUMIPSState * env)66235eb015SJia Liu static inline uint32_t get_DSPControl_carryflag(CPUMIPSState *env)
67235eb015SJia Liu {
68235eb015SJia Liu return (env->active_tc.DSPControl >> 13) & 0x01;
69235eb015SJia Liu }
70235eb015SJia Liu
set_DSPControl_24(uint32_t flag,int len,CPUMIPSState * env)71235eb015SJia Liu static inline void set_DSPControl_24(uint32_t flag, int len, CPUMIPSState *env)
72235eb015SJia Liu {
73235eb015SJia Liu uint32_t filter;
74235eb015SJia Liu
75235eb015SJia Liu filter = ((0x01 << len) - 1) << 24;
76235eb015SJia Liu filter = ~filter;
77235eb015SJia Liu
78235eb015SJia Liu env->active_tc.DSPControl &= filter;
79235eb015SJia Liu env->active_tc.DSPControl |= (target_ulong)flag << 24;
80235eb015SJia Liu }
81235eb015SJia Liu
set_DSPControl_pos(uint32_t pos,CPUMIPSState * env)82235eb015SJia Liu static inline void set_DSPControl_pos(uint32_t pos, CPUMIPSState *env)
83235eb015SJia Liu {
84235eb015SJia Liu target_ulong dspc;
85235eb015SJia Liu
86235eb015SJia Liu dspc = env->active_tc.DSPControl;
87235eb015SJia Liu #ifndef TARGET_MIPS64
88235eb015SJia Liu dspc = dspc & 0xFFFFFFC0;
890ba365f4SPetar Jovanovic dspc |= (pos & 0x3F);
90235eb015SJia Liu #else
91235eb015SJia Liu dspc = dspc & 0xFFFFFF80;
920ba365f4SPetar Jovanovic dspc |= (pos & 0x7F);
93235eb015SJia Liu #endif
94235eb015SJia Liu env->active_tc.DSPControl = dspc;
95235eb015SJia Liu }
96235eb015SJia Liu
get_DSPControl_pos(CPUMIPSState * env)97235eb015SJia Liu static inline uint32_t get_DSPControl_pos(CPUMIPSState *env)
98235eb015SJia Liu {
99235eb015SJia Liu target_ulong dspc;
100235eb015SJia Liu uint32_t pos;
101235eb015SJia Liu
102235eb015SJia Liu dspc = env->active_tc.DSPControl;
103235eb015SJia Liu
104235eb015SJia Liu #ifndef TARGET_MIPS64
105235eb015SJia Liu pos = dspc & 0x3F;
106235eb015SJia Liu #else
107235eb015SJia Liu pos = dspc & 0x7F;
108235eb015SJia Liu #endif
109235eb015SJia Liu
110235eb015SJia Liu return pos;
111235eb015SJia Liu }
112235eb015SJia Liu
set_DSPControl_efi(uint32_t flag,CPUMIPSState * env)113235eb015SJia Liu static inline void set_DSPControl_efi(uint32_t flag, CPUMIPSState *env)
114235eb015SJia Liu {
115235eb015SJia Liu env->active_tc.DSPControl &= 0xFFFFBFFF;
116235eb015SJia Liu env->active_tc.DSPControl |= (target_ulong)flag << 14;
117235eb015SJia Liu }
118235eb015SJia Liu
119235eb015SJia Liu #define DO_MIPS_SAT_ABS(size) \
120235eb015SJia Liu static inline int##size##_t mipsdsp_sat_abs##size(int##size##_t a, \
121235eb015SJia Liu CPUMIPSState *env) \
122235eb015SJia Liu { \
123235eb015SJia Liu if (a == INT##size##_MIN) { \
124235eb015SJia Liu set_DSPControl_overflow_flag(1, 20, env); \
125235eb015SJia Liu return INT##size##_MAX; \
126235eb015SJia Liu } else { \
127235eb015SJia Liu return MIPSDSP_ABS(a); \
128235eb015SJia Liu } \
129235eb015SJia Liu }
130235eb015SJia Liu DO_MIPS_SAT_ABS(8)
131235eb015SJia Liu DO_MIPS_SAT_ABS(16)
132235eb015SJia Liu DO_MIPS_SAT_ABS(32)
133235eb015SJia Liu #undef DO_MIPS_SAT_ABS
134235eb015SJia Liu
135235eb015SJia Liu /* get sum value */
mipsdsp_add_i16(int16_t a,int16_t b,CPUMIPSState * env)136235eb015SJia Liu static inline int16_t mipsdsp_add_i16(int16_t a, int16_t b, CPUMIPSState *env)
137235eb015SJia Liu {
138235eb015SJia Liu int16_t tempI;
139235eb015SJia Liu
140235eb015SJia Liu tempI = a + b;
141235eb015SJia Liu
14220c334a7SPetar Jovanovic if (MIPSDSP_OVERFLOW_ADD(a, b, tempI, 0x8000)) {
143235eb015SJia Liu set_DSPControl_overflow_flag(1, 20, env);
144235eb015SJia Liu }
145235eb015SJia Liu
146235eb015SJia Liu return tempI;
147235eb015SJia Liu }
148235eb015SJia Liu
mipsdsp_sat_add_i16(int16_t a,int16_t b,CPUMIPSState * env)149235eb015SJia Liu static inline int16_t mipsdsp_sat_add_i16(int16_t a, int16_t b,
150235eb015SJia Liu CPUMIPSState *env)
151235eb015SJia Liu {
152235eb015SJia Liu int16_t tempS;
153235eb015SJia Liu
154235eb015SJia Liu tempS = a + b;
155235eb015SJia Liu
15620c334a7SPetar Jovanovic if (MIPSDSP_OVERFLOW_ADD(a, b, tempS, 0x8000)) {
157235eb015SJia Liu if (a > 0) {
158235eb015SJia Liu tempS = 0x7FFF;
159235eb015SJia Liu } else {
160235eb015SJia Liu tempS = 0x8000;
161235eb015SJia Liu }
162235eb015SJia Liu set_DSPControl_overflow_flag(1, 20, env);
163235eb015SJia Liu }
164235eb015SJia Liu
165235eb015SJia Liu return tempS;
166235eb015SJia Liu }
167235eb015SJia Liu
mipsdsp_sat_add_i32(int32_t a,int32_t b,CPUMIPSState * env)168235eb015SJia Liu static inline int32_t mipsdsp_sat_add_i32(int32_t a, int32_t b,
169235eb015SJia Liu CPUMIPSState *env)
170235eb015SJia Liu {
171235eb015SJia Liu int32_t tempI;
172235eb015SJia Liu
173235eb015SJia Liu tempI = a + b;
174235eb015SJia Liu
17520c334a7SPetar Jovanovic if (MIPSDSP_OVERFLOW_ADD(a, b, tempI, 0x80000000)) {
176235eb015SJia Liu if (a > 0) {
177235eb015SJia Liu tempI = 0x7FFFFFFF;
178235eb015SJia Liu } else {
179235eb015SJia Liu tempI = 0x80000000;
180235eb015SJia Liu }
181235eb015SJia Liu set_DSPControl_overflow_flag(1, 20, env);
182235eb015SJia Liu }
183235eb015SJia Liu
184235eb015SJia Liu return tempI;
185235eb015SJia Liu }
186235eb015SJia Liu
mipsdsp_add_u8(uint8_t a,uint8_t b,CPUMIPSState * env)187235eb015SJia Liu static inline uint8_t mipsdsp_add_u8(uint8_t a, uint8_t b, CPUMIPSState *env)
188235eb015SJia Liu {
189235eb015SJia Liu uint16_t temp;
190235eb015SJia Liu
191235eb015SJia Liu temp = (uint16_t)a + (uint16_t)b;
192235eb015SJia Liu
193235eb015SJia Liu if (temp & 0x0100) {
194235eb015SJia Liu set_DSPControl_overflow_flag(1, 20, env);
195235eb015SJia Liu }
196235eb015SJia Liu
197235eb015SJia Liu return temp & 0xFF;
198235eb015SJia Liu }
199235eb015SJia Liu
mipsdsp_add_u16(uint16_t a,uint16_t b,CPUMIPSState * env)200235eb015SJia Liu static inline uint16_t mipsdsp_add_u16(uint16_t a, uint16_t b,
201235eb015SJia Liu CPUMIPSState *env)
202235eb015SJia Liu {
203235eb015SJia Liu uint32_t temp;
204235eb015SJia Liu
205235eb015SJia Liu temp = (uint32_t)a + (uint32_t)b;
206235eb015SJia Liu
207235eb015SJia Liu if (temp & 0x00010000) {
208235eb015SJia Liu set_DSPControl_overflow_flag(1, 20, env);
209235eb015SJia Liu }
210235eb015SJia Liu
211235eb015SJia Liu return temp & 0xFFFF;
212235eb015SJia Liu }
213235eb015SJia Liu
mipsdsp_sat_add_u8(uint8_t a,uint8_t b,CPUMIPSState * env)214235eb015SJia Liu static inline uint8_t mipsdsp_sat_add_u8(uint8_t a, uint8_t b,
215235eb015SJia Liu CPUMIPSState *env)
216235eb015SJia Liu {
217235eb015SJia Liu uint8_t result;
218235eb015SJia Liu uint16_t temp;
219235eb015SJia Liu
220235eb015SJia Liu temp = (uint16_t)a + (uint16_t)b;
221235eb015SJia Liu result = temp & 0xFF;
222235eb015SJia Liu
223235eb015SJia Liu if (0x0100 & temp) {
224235eb015SJia Liu result = 0xFF;
225235eb015SJia Liu set_DSPControl_overflow_flag(1, 20, env);
226235eb015SJia Liu }
227235eb015SJia Liu
228235eb015SJia Liu return result;
229235eb015SJia Liu }
230235eb015SJia Liu
mipsdsp_sat_add_u16(uint16_t a,uint16_t b,CPUMIPSState * env)231235eb015SJia Liu static inline uint16_t mipsdsp_sat_add_u16(uint16_t a, uint16_t b,
232235eb015SJia Liu CPUMIPSState *env)
233235eb015SJia Liu {
234235eb015SJia Liu uint16_t result;
235235eb015SJia Liu uint32_t temp;
236235eb015SJia Liu
237235eb015SJia Liu temp = (uint32_t)a + (uint32_t)b;
238235eb015SJia Liu result = temp & 0xFFFF;
239235eb015SJia Liu
240235eb015SJia Liu if (0x00010000 & temp) {
241235eb015SJia Liu result = 0xFFFF;
242235eb015SJia Liu set_DSPControl_overflow_flag(1, 20, env);
243235eb015SJia Liu }
244235eb015SJia Liu
245235eb015SJia Liu return result;
246235eb015SJia Liu }
247235eb015SJia Liu
mipsdsp_sat32_acc_q31(int32_t acc,int32_t a,CPUMIPSState * env)248235eb015SJia Liu static inline int32_t mipsdsp_sat32_acc_q31(int32_t acc, int32_t a,
249235eb015SJia Liu CPUMIPSState *env)
250235eb015SJia Liu {
251235eb015SJia Liu int64_t temp;
252235eb015SJia Liu int32_t temp32, temp31, result;
253235eb015SJia Liu int64_t temp_sum;
254235eb015SJia Liu
255235eb015SJia Liu #ifndef TARGET_MIPS64
256235eb015SJia Liu temp = ((uint64_t)env->active_tc.HI[acc] << 32) |
257235eb015SJia Liu (uint64_t)env->active_tc.LO[acc];
258235eb015SJia Liu #else
259235eb015SJia Liu temp = (uint64_t)env->active_tc.LO[acc];
260235eb015SJia Liu #endif
261235eb015SJia Liu
262235eb015SJia Liu temp_sum = (int64_t)a + temp;
263235eb015SJia Liu
264235eb015SJia Liu temp32 = (temp_sum >> 32) & 0x01;
265235eb015SJia Liu temp31 = (temp_sum >> 31) & 0x01;
266235eb015SJia Liu result = temp_sum & 0xFFFFFFFF;
267235eb015SJia Liu
268235eb015SJia Liu if (temp32 != temp31) {
269235eb015SJia Liu if (temp32 == 0) {
270235eb015SJia Liu result = 0x7FFFFFFF;
271235eb015SJia Liu } else {
272235eb015SJia Liu result = 0x80000000;
273235eb015SJia Liu }
274235eb015SJia Liu set_DSPControl_overflow_flag(1, 16 + acc, env);
275235eb015SJia Liu }
276235eb015SJia Liu
277235eb015SJia Liu return result;
278235eb015SJia Liu }
279235eb015SJia Liu
28031efecccSPeter Maydell #ifdef TARGET_MIPS64
281235eb015SJia Liu /* a[0] is LO, a[1] is HI. */
mipsdsp_sat64_acc_add_q63(int64_t * ret,int32_t ac,int64_t * a,CPUMIPSState * env)282235eb015SJia Liu static inline void mipsdsp_sat64_acc_add_q63(int64_t *ret,
283235eb015SJia Liu int32_t ac,
284235eb015SJia Liu int64_t *a,
285235eb015SJia Liu CPUMIPSState *env)
286235eb015SJia Liu {
287235eb015SJia Liu bool temp64;
288235eb015SJia Liu
289235eb015SJia Liu ret[0] = env->active_tc.LO[ac] + a[0];
290235eb015SJia Liu ret[1] = env->active_tc.HI[ac] + a[1];
291235eb015SJia Liu
292235eb015SJia Liu if (((uint64_t)ret[0] < (uint64_t)env->active_tc.LO[ac]) &&
293235eb015SJia Liu ((uint64_t)ret[0] < (uint64_t)a[0])) {
294235eb015SJia Liu ret[1] += 1;
295235eb015SJia Liu }
296235eb015SJia Liu temp64 = ret[1] & 1;
297235eb015SJia Liu if (temp64 != ((ret[0] >> 63) & 0x01)) {
298235eb015SJia Liu if (temp64) {
299235eb015SJia Liu ret[0] = (0x01ull << 63);
300235eb015SJia Liu ret[1] = ~0ull;
301235eb015SJia Liu } else {
302235eb015SJia Liu ret[0] = (0x01ull << 63) - 1;
303235eb015SJia Liu ret[1] = 0x00;
304235eb015SJia Liu }
305235eb015SJia Liu set_DSPControl_overflow_flag(1, 16 + ac, env);
306235eb015SJia Liu }
307235eb015SJia Liu }
308235eb015SJia Liu
mipsdsp_sat64_acc_sub_q63(int64_t * ret,int32_t ac,int64_t * a,CPUMIPSState * env)309235eb015SJia Liu static inline void mipsdsp_sat64_acc_sub_q63(int64_t *ret,
310235eb015SJia Liu int32_t ac,
311235eb015SJia Liu int64_t *a,
312235eb015SJia Liu CPUMIPSState *env)
313235eb015SJia Liu {
314235eb015SJia Liu bool temp64;
315235eb015SJia Liu
316235eb015SJia Liu ret[0] = env->active_tc.LO[ac] - a[0];
317235eb015SJia Liu ret[1] = env->active_tc.HI[ac] - a[1];
318235eb015SJia Liu
319235eb015SJia Liu if ((uint64_t)ret[0] > (uint64_t)env->active_tc.LO[ac]) {
320235eb015SJia Liu ret[1] -= 1;
321235eb015SJia Liu }
322235eb015SJia Liu temp64 = ret[1] & 1;
323235eb015SJia Liu if (temp64 != ((ret[0] >> 63) & 0x01)) {
324235eb015SJia Liu if (temp64) {
325235eb015SJia Liu ret[0] = (0x01ull << 63);
326235eb015SJia Liu ret[1] = ~0ull;
327235eb015SJia Liu } else {
328235eb015SJia Liu ret[0] = (0x01ull << 63) - 1;
329235eb015SJia Liu ret[1] = 0x00;
330235eb015SJia Liu }
331235eb015SJia Liu set_DSPControl_overflow_flag(1, 16 + ac, env);
332235eb015SJia Liu }
333235eb015SJia Liu }
33431efecccSPeter Maydell #endif
335235eb015SJia Liu
mipsdsp_mul_i16_i16(int16_t a,int16_t b,CPUMIPSState * env)336235eb015SJia Liu static inline int32_t mipsdsp_mul_i16_i16(int16_t a, int16_t b,
337235eb015SJia Liu CPUMIPSState *env)
338235eb015SJia Liu {
339235eb015SJia Liu int32_t temp;
340235eb015SJia Liu
341235eb015SJia Liu temp = (int32_t)a * (int32_t)b;
342235eb015SJia Liu
343235eb015SJia Liu if ((temp > (int)0x7FFF) || (temp < (int)0xFFFF8000)) {
344235eb015SJia Liu set_DSPControl_overflow_flag(1, 21, env);
345235eb015SJia Liu }
346235eb015SJia Liu temp &= 0x0000FFFF;
347235eb015SJia Liu
348235eb015SJia Liu return temp;
349235eb015SJia Liu }
350235eb015SJia Liu
mipsdsp_mul_u16_u16(int32_t a,int32_t b)351235eb015SJia Liu static inline int32_t mipsdsp_mul_u16_u16(int32_t a, int32_t b)
352235eb015SJia Liu {
353235eb015SJia Liu return a * b;
354235eb015SJia Liu }
355235eb015SJia Liu
35631efecccSPeter Maydell #ifdef TARGET_MIPS64
mipsdsp_mul_i32_i32(int32_t a,int32_t b)357235eb015SJia Liu static inline int32_t mipsdsp_mul_i32_i32(int32_t a, int32_t b)
358235eb015SJia Liu {
359235eb015SJia Liu return a * b;
360235eb015SJia Liu }
36131efecccSPeter Maydell #endif
362235eb015SJia Liu
mipsdsp_sat16_mul_i16_i16(int16_t a,int16_t b,CPUMIPSState * env)363235eb015SJia Liu static inline int32_t mipsdsp_sat16_mul_i16_i16(int16_t a, int16_t b,
364235eb015SJia Liu CPUMIPSState *env)
365235eb015SJia Liu {
366235eb015SJia Liu int32_t temp;
367235eb015SJia Liu
368235eb015SJia Liu temp = (int32_t)a * (int32_t)b;
369235eb015SJia Liu
370235eb015SJia Liu if (temp > (int)0x7FFF) {
371235eb015SJia Liu temp = 0x00007FFF;
372235eb015SJia Liu set_DSPControl_overflow_flag(1, 21, env);
373235eb015SJia Liu } else if (temp < (int)0xffff8000) {
374235eb015SJia Liu temp = 0xFFFF8000;
375235eb015SJia Liu set_DSPControl_overflow_flag(1, 21, env);
376235eb015SJia Liu }
377235eb015SJia Liu temp &= 0x0000FFFF;
378235eb015SJia Liu
379235eb015SJia Liu return temp;
380235eb015SJia Liu }
381235eb015SJia Liu
mipsdsp_mul_q15_q15_overflowflag21(uint16_t a,uint16_t b,CPUMIPSState * env)382235eb015SJia Liu static inline int32_t mipsdsp_mul_q15_q15_overflowflag21(uint16_t a, uint16_t b,
383235eb015SJia Liu CPUMIPSState *env)
384235eb015SJia Liu {
385235eb015SJia Liu int32_t temp;
386235eb015SJia Liu
387235eb015SJia Liu if ((a == 0x8000) && (b == 0x8000)) {
388235eb015SJia Liu temp = 0x7FFFFFFF;
389235eb015SJia Liu set_DSPControl_overflow_flag(1, 21, env);
390235eb015SJia Liu } else {
3914877866eSPetar Jovanovic temp = ((int16_t)a * (int16_t)b) << 1;
392235eb015SJia Liu }
393235eb015SJia Liu
394235eb015SJia Liu return temp;
395235eb015SJia Liu }
396235eb015SJia Liu
397235eb015SJia Liu /* right shift */
mipsdsp_rshift_u8(uint8_t a,target_ulong mov)398235eb015SJia Liu static inline uint8_t mipsdsp_rshift_u8(uint8_t a, target_ulong mov)
399235eb015SJia Liu {
400235eb015SJia Liu return a >> mov;
401235eb015SJia Liu }
402235eb015SJia Liu
mipsdsp_rshift_u16(uint16_t a,target_ulong mov)403235eb015SJia Liu static inline uint16_t mipsdsp_rshift_u16(uint16_t a, target_ulong mov)
404235eb015SJia Liu {
405235eb015SJia Liu return a >> mov;
406235eb015SJia Liu }
407235eb015SJia Liu
mipsdsp_rashift8(int8_t a,target_ulong mov)408235eb015SJia Liu static inline int8_t mipsdsp_rashift8(int8_t a, target_ulong mov)
409235eb015SJia Liu {
410235eb015SJia Liu return a >> mov;
411235eb015SJia Liu }
412235eb015SJia Liu
mipsdsp_rashift16(int16_t a,target_ulong mov)413235eb015SJia Liu static inline int16_t mipsdsp_rashift16(int16_t a, target_ulong mov)
414235eb015SJia Liu {
415235eb015SJia Liu return a >> mov;
416235eb015SJia Liu }
417235eb015SJia Liu
41831efecccSPeter Maydell #ifdef TARGET_MIPS64
mipsdsp_rashift32(int32_t a,target_ulong mov)419235eb015SJia Liu static inline int32_t mipsdsp_rashift32(int32_t a, target_ulong mov)
420235eb015SJia Liu {
421235eb015SJia Liu return a >> mov;
422235eb015SJia Liu }
42331efecccSPeter Maydell #endif
424235eb015SJia Liu
mipsdsp_rshift1_add_q16(int16_t a,int16_t b)425235eb015SJia Liu static inline int16_t mipsdsp_rshift1_add_q16(int16_t a, int16_t b)
426235eb015SJia Liu {
427235eb015SJia Liu int32_t temp;
428235eb015SJia Liu
429235eb015SJia Liu temp = (int32_t)a + (int32_t)b;
430235eb015SJia Liu
431235eb015SJia Liu return (temp >> 1) & 0xFFFF;
432235eb015SJia Liu }
433235eb015SJia Liu
434235eb015SJia Liu /* round right shift */
mipsdsp_rrshift1_add_q16(int16_t a,int16_t b)435235eb015SJia Liu static inline int16_t mipsdsp_rrshift1_add_q16(int16_t a, int16_t b)
436235eb015SJia Liu {
437235eb015SJia Liu int32_t temp;
438235eb015SJia Liu
439235eb015SJia Liu temp = (int32_t)a + (int32_t)b;
440235eb015SJia Liu temp += 1;
441235eb015SJia Liu
442235eb015SJia Liu return (temp >> 1) & 0xFFFF;
443235eb015SJia Liu }
444235eb015SJia Liu
mipsdsp_rshift1_add_q32(int32_t a,int32_t b)445235eb015SJia Liu static inline int32_t mipsdsp_rshift1_add_q32(int32_t a, int32_t b)
446235eb015SJia Liu {
447235eb015SJia Liu int64_t temp;
448235eb015SJia Liu
449235eb015SJia Liu temp = (int64_t)a + (int64_t)b;
450235eb015SJia Liu
451235eb015SJia Liu return (temp >> 1) & 0xFFFFFFFF;
452235eb015SJia Liu }
453235eb015SJia Liu
mipsdsp_rrshift1_add_q32(int32_t a,int32_t b)454235eb015SJia Liu static inline int32_t mipsdsp_rrshift1_add_q32(int32_t a, int32_t b)
455235eb015SJia Liu {
456235eb015SJia Liu int64_t temp;
457235eb015SJia Liu
458235eb015SJia Liu temp = (int64_t)a + (int64_t)b;
459235eb015SJia Liu temp += 1;
460235eb015SJia Liu
461235eb015SJia Liu return (temp >> 1) & 0xFFFFFFFF;
462235eb015SJia Liu }
463235eb015SJia Liu
mipsdsp_rshift1_add_u8(uint8_t a,uint8_t b)464235eb015SJia Liu static inline uint8_t mipsdsp_rshift1_add_u8(uint8_t a, uint8_t b)
465235eb015SJia Liu {
466235eb015SJia Liu uint16_t temp;
467235eb015SJia Liu
468235eb015SJia Liu temp = (uint16_t)a + (uint16_t)b;
469235eb015SJia Liu
470235eb015SJia Liu return (temp >> 1) & 0x00FF;
471235eb015SJia Liu }
472235eb015SJia Liu
mipsdsp_rrshift1_add_u8(uint8_t a,uint8_t b)473235eb015SJia Liu static inline uint8_t mipsdsp_rrshift1_add_u8(uint8_t a, uint8_t b)
474235eb015SJia Liu {
475235eb015SJia Liu uint16_t temp;
476235eb015SJia Liu
477235eb015SJia Liu temp = (uint16_t)a + (uint16_t)b + 1;
478235eb015SJia Liu
479235eb015SJia Liu return (temp >> 1) & 0x00FF;
480235eb015SJia Liu }
481235eb015SJia Liu
48231efecccSPeter Maydell #ifdef TARGET_MIPS64
mipsdsp_rshift1_sub_u8(uint8_t a,uint8_t b)483235eb015SJia Liu static inline uint8_t mipsdsp_rshift1_sub_u8(uint8_t a, uint8_t b)
484235eb015SJia Liu {
485235eb015SJia Liu uint16_t temp;
486235eb015SJia Liu
487235eb015SJia Liu temp = (uint16_t)a - (uint16_t)b;
488235eb015SJia Liu
489235eb015SJia Liu return (temp >> 1) & 0x00FF;
490235eb015SJia Liu }
491235eb015SJia Liu
mipsdsp_rrshift1_sub_u8(uint8_t a,uint8_t b)492235eb015SJia Liu static inline uint8_t mipsdsp_rrshift1_sub_u8(uint8_t a, uint8_t b)
493235eb015SJia Liu {
494235eb015SJia Liu uint16_t temp;
495235eb015SJia Liu
496235eb015SJia Liu temp = (uint16_t)a - (uint16_t)b + 1;
497235eb015SJia Liu
498235eb015SJia Liu return (temp >> 1) & 0x00FF;
499235eb015SJia Liu }
50031efecccSPeter Maydell #endif
501235eb015SJia Liu
502235eb015SJia Liu /* 128 bits long. p[0] is LO, p[1] is HI. */
mipsdsp_rndrashift_short_acc(int64_t * p,int32_t ac,int32_t shift,CPUMIPSState * env)503235eb015SJia Liu static inline void mipsdsp_rndrashift_short_acc(int64_t *p,
504235eb015SJia Liu int32_t ac,
505235eb015SJia Liu int32_t shift,
506235eb015SJia Liu CPUMIPSState *env)
507235eb015SJia Liu {
508235eb015SJia Liu int64_t acc;
509235eb015SJia Liu
510235eb015SJia Liu acc = ((int64_t)env->active_tc.HI[ac] << 32) |
511235eb015SJia Liu ((int64_t)env->active_tc.LO[ac] & 0xFFFFFFFF);
5128b758d05SPetar Jovanovic p[0] = (shift == 0) ? (acc << 1) : (acc >> (shift - 1));
513235eb015SJia Liu p[1] = (acc >> 63) & 0x01;
514235eb015SJia Liu }
515235eb015SJia Liu
51631efecccSPeter Maydell #ifdef TARGET_MIPS64
517235eb015SJia Liu /* 128 bits long. p[0] is LO, p[1] is HI */
mipsdsp_rashift_acc(uint64_t * p,uint32_t ac,uint32_t shift,CPUMIPSState * env)518235eb015SJia Liu static inline void mipsdsp_rashift_acc(uint64_t *p,
519235eb015SJia Liu uint32_t ac,
520235eb015SJia Liu uint32_t shift,
521235eb015SJia Liu CPUMIPSState *env)
522235eb015SJia Liu {
523235eb015SJia Liu uint64_t tempB, tempA;
524235eb015SJia Liu
525235eb015SJia Liu tempB = env->active_tc.HI[ac];
526235eb015SJia Liu tempA = env->active_tc.LO[ac];
527235eb015SJia Liu shift = shift & 0x1F;
528235eb015SJia Liu
529235eb015SJia Liu if (shift == 0) {
530235eb015SJia Liu p[1] = tempB;
531235eb015SJia Liu p[0] = tempA;
532235eb015SJia Liu } else {
533235eb015SJia Liu p[0] = (tempB << (64 - shift)) | (tempA >> shift);
534235eb015SJia Liu p[1] = (int64_t)tempB >> shift;
535235eb015SJia Liu }
536235eb015SJia Liu }
537235eb015SJia Liu
538235eb015SJia Liu /* 128 bits long. p[0] is LO, p[1] is HI , p[2] is sign of HI.*/
mipsdsp_rndrashift_acc(uint64_t * p,uint32_t ac,uint32_t shift,CPUMIPSState * env)539235eb015SJia Liu static inline void mipsdsp_rndrashift_acc(uint64_t *p,
540235eb015SJia Liu uint32_t ac,
541235eb015SJia Liu uint32_t shift,
542235eb015SJia Liu CPUMIPSState *env)
543235eb015SJia Liu {
544235eb015SJia Liu int64_t tempB, tempA;
545235eb015SJia Liu
546235eb015SJia Liu tempB = env->active_tc.HI[ac];
547235eb015SJia Liu tempA = env->active_tc.LO[ac];
548235eb015SJia Liu shift = shift & 0x3F;
549235eb015SJia Liu
550235eb015SJia Liu if (shift == 0) {
551235eb015SJia Liu p[2] = tempB >> 63;
552235eb015SJia Liu p[1] = (tempB << 1) | (tempA >> 63);
553235eb015SJia Liu p[0] = tempA << 1;
554235eb015SJia Liu } else {
555235eb015SJia Liu p[0] = (tempB << (65 - shift)) | (tempA >> (shift - 1));
556235eb015SJia Liu p[1] = (int64_t)tempB >> (shift - 1);
557235eb015SJia Liu if (tempB >= 0) {
558235eb015SJia Liu p[2] = 0x0;
559235eb015SJia Liu } else {
560235eb015SJia Liu p[2] = ~0ull;
561235eb015SJia Liu }
562235eb015SJia Liu }
563235eb015SJia Liu }
56431efecccSPeter Maydell #endif
565235eb015SJia Liu
mipsdsp_mul_q15_q15(int32_t ac,uint16_t a,uint16_t b,CPUMIPSState * env)566235eb015SJia Liu static inline int32_t mipsdsp_mul_q15_q15(int32_t ac, uint16_t a, uint16_t b,
567235eb015SJia Liu CPUMIPSState *env)
568235eb015SJia Liu {
569235eb015SJia Liu int32_t temp;
570235eb015SJia Liu
571235eb015SJia Liu if ((a == 0x8000) && (b == 0x8000)) {
572235eb015SJia Liu temp = 0x7FFFFFFF;
573235eb015SJia Liu set_DSPControl_overflow_flag(1, 16 + ac, env);
574235eb015SJia Liu } else {
575b1ca31d7SPetar Jovanovic temp = ((int16_t)a * (int16_t)b) << 1;
576235eb015SJia Liu }
577235eb015SJia Liu
578235eb015SJia Liu return temp;
579235eb015SJia Liu }
580235eb015SJia Liu
mipsdsp_mul_q31_q31(int32_t ac,uint32_t a,uint32_t b,CPUMIPSState * env)581235eb015SJia Liu static inline int64_t mipsdsp_mul_q31_q31(int32_t ac, uint32_t a, uint32_t b,
582235eb015SJia Liu CPUMIPSState *env)
583235eb015SJia Liu {
584235eb015SJia Liu uint64_t temp;
585235eb015SJia Liu
586235eb015SJia Liu if ((a == 0x80000000) && (b == 0x80000000)) {
587235eb015SJia Liu temp = (0x01ull << 63) - 1;
588235eb015SJia Liu set_DSPControl_overflow_flag(1, 16 + ac, env);
589235eb015SJia Liu } else {
590b6a9f468SPetar Jovanovic temp = ((int64_t)(int32_t)a * (int32_t)b) << 1;
591235eb015SJia Liu }
592235eb015SJia Liu
593235eb015SJia Liu return temp;
594235eb015SJia Liu }
595235eb015SJia Liu
mipsdsp_mul_u8_u8(uint8_t a,uint8_t b)596235eb015SJia Liu static inline uint16_t mipsdsp_mul_u8_u8(uint8_t a, uint8_t b)
597235eb015SJia Liu {
598235eb015SJia Liu return (uint16_t)a * (uint16_t)b;
599235eb015SJia Liu }
600235eb015SJia Liu
mipsdsp_mul_u8_u16(uint8_t a,uint16_t b,CPUMIPSState * env)601235eb015SJia Liu static inline uint16_t mipsdsp_mul_u8_u16(uint8_t a, uint16_t b,
602235eb015SJia Liu CPUMIPSState *env)
603235eb015SJia Liu {
604235eb015SJia Liu uint32_t tempI;
605235eb015SJia Liu
606235eb015SJia Liu tempI = (uint32_t)a * (uint32_t)b;
607235eb015SJia Liu if (tempI > 0x0000FFFF) {
608235eb015SJia Liu tempI = 0x0000FFFF;
609235eb015SJia Liu set_DSPControl_overflow_flag(1, 21, env);
610235eb015SJia Liu }
611235eb015SJia Liu
612235eb015SJia Liu return tempI & 0x0000FFFF;
613235eb015SJia Liu }
614235eb015SJia Liu
61531efecccSPeter Maydell #ifdef TARGET_MIPS64
mipsdsp_mul_u32_u32(uint32_t a,uint32_t b)616235eb015SJia Liu static inline uint64_t mipsdsp_mul_u32_u32(uint32_t a, uint32_t b)
617235eb015SJia Liu {
618235eb015SJia Liu return (uint64_t)a * (uint64_t)b;
619235eb015SJia Liu }
62031efecccSPeter Maydell #endif
621235eb015SJia Liu
mipsdsp_rndq15_mul_q15_q15(uint16_t a,uint16_t b,CPUMIPSState * env)622235eb015SJia Liu static inline int16_t mipsdsp_rndq15_mul_q15_q15(uint16_t a, uint16_t b,
623235eb015SJia Liu CPUMIPSState *env)
624235eb015SJia Liu {
625235eb015SJia Liu uint32_t temp;
626235eb015SJia Liu
627235eb015SJia Liu if ((a == 0x8000) && (b == 0x8000)) {
628235eb015SJia Liu temp = 0x7FFF0000;
629235eb015SJia Liu set_DSPControl_overflow_flag(1, 21, env);
630235eb015SJia Liu } else {
6314877866eSPetar Jovanovic temp = ((int16_t)a * (int16_t)b) << 1;
632235eb015SJia Liu temp = temp + 0x00008000;
633235eb015SJia Liu }
634235eb015SJia Liu
635235eb015SJia Liu return (temp & 0xFFFF0000) >> 16;
636235eb015SJia Liu }
637235eb015SJia Liu
mipsdsp_sat16_mul_q15_q15(uint16_t a,uint16_t b,CPUMIPSState * env)638235eb015SJia Liu static inline int32_t mipsdsp_sat16_mul_q15_q15(uint16_t a, uint16_t b,
639235eb015SJia Liu CPUMIPSState *env)
640235eb015SJia Liu {
641235eb015SJia Liu int32_t temp;
642235eb015SJia Liu
643235eb015SJia Liu if ((a == 0x8000) && (b == 0x8000)) {
644235eb015SJia Liu temp = 0x7FFF0000;
645235eb015SJia Liu set_DSPControl_overflow_flag(1, 21, env);
646235eb015SJia Liu } else {
6479c19eb1eSPetar Jovanovic temp = (int16_t)a * (int16_t)b;
648235eb015SJia Liu temp = temp << 1;
649235eb015SJia Liu }
650235eb015SJia Liu
651235eb015SJia Liu return (temp >> 16) & 0x0000FFFF;
652235eb015SJia Liu }
653235eb015SJia Liu
mipsdsp_trunc16_sat16_round(int32_t a,CPUMIPSState * env)654235eb015SJia Liu static inline uint16_t mipsdsp_trunc16_sat16_round(int32_t a,
655235eb015SJia Liu CPUMIPSState *env)
656235eb015SJia Liu {
657d36c231fSPetar Jovanovic uint16_t temp;
658235eb015SJia Liu
659235eb015SJia Liu
660d36c231fSPetar Jovanovic /*
661d36c231fSPetar Jovanovic * The value 0x00008000 will be added to the input Q31 value, and the code
662d36c231fSPetar Jovanovic * needs to check if the addition causes an overflow. Since a positive value
663d36c231fSPetar Jovanovic * is added, overflow can happen in one direction only.
664d36c231fSPetar Jovanovic */
665d36c231fSPetar Jovanovic if (a > 0x7FFF7FFF) {
666d36c231fSPetar Jovanovic temp = 0x7FFF;
667235eb015SJia Liu set_DSPControl_overflow_flag(1, 22, env);
668d36c231fSPetar Jovanovic } else {
669d36c231fSPetar Jovanovic temp = ((a + 0x8000) >> 16) & 0xFFFF;
670235eb015SJia Liu }
671235eb015SJia Liu
672d36c231fSPetar Jovanovic return temp;
673235eb015SJia Liu }
674235eb015SJia Liu
mipsdsp_sat8_reduce_precision(uint16_t a,CPUMIPSState * env)675235eb015SJia Liu static inline uint8_t mipsdsp_sat8_reduce_precision(uint16_t a,
676235eb015SJia Liu CPUMIPSState *env)
677235eb015SJia Liu {
678235eb015SJia Liu uint16_t mag;
679235eb015SJia Liu uint32_t sign;
680235eb015SJia Liu
681235eb015SJia Liu sign = (a >> 15) & 0x01;
682235eb015SJia Liu mag = a & 0x7FFF;
683235eb015SJia Liu
684235eb015SJia Liu if (sign == 0) {
685235eb015SJia Liu if (mag > 0x7F80) {
686235eb015SJia Liu set_DSPControl_overflow_flag(1, 22, env);
687235eb015SJia Liu return 0xFF;
688235eb015SJia Liu } else {
689235eb015SJia Liu return (mag >> 7) & 0xFFFF;
690235eb015SJia Liu }
691235eb015SJia Liu } else {
692235eb015SJia Liu set_DSPControl_overflow_flag(1, 22, env);
693235eb015SJia Liu return 0x00;
694235eb015SJia Liu }
695235eb015SJia Liu }
696235eb015SJia Liu
mipsdsp_lshift8(uint8_t a,uint8_t s,CPUMIPSState * env)697235eb015SJia Liu static inline uint8_t mipsdsp_lshift8(uint8_t a, uint8_t s, CPUMIPSState *env)
698235eb015SJia Liu {
699235eb015SJia Liu uint8_t discard;
700235eb015SJia Liu
70129851ee7SPetar Jovanovic if (s != 0) {
70229851ee7SPetar Jovanovic discard = a >> (8 - s);
703235eb015SJia Liu
704235eb015SJia Liu if (discard != 0x00) {
705235eb015SJia Liu set_DSPControl_overflow_flag(1, 22, env);
706235eb015SJia Liu }
707235eb015SJia Liu }
70829851ee7SPetar Jovanovic return a << s;
709235eb015SJia Liu }
710235eb015SJia Liu
mipsdsp_lshift16(uint16_t a,uint8_t s,CPUMIPSState * env)711235eb015SJia Liu static inline uint16_t mipsdsp_lshift16(uint16_t a, uint8_t s,
712235eb015SJia Liu CPUMIPSState *env)
713235eb015SJia Liu {
714235eb015SJia Liu uint16_t discard;
715235eb015SJia Liu
71629851ee7SPetar Jovanovic if (s != 0) {
71729851ee7SPetar Jovanovic discard = (int16_t)a >> (15 - s);
718235eb015SJia Liu
719235eb015SJia Liu if ((discard != 0x0000) && (discard != 0xFFFF)) {
720235eb015SJia Liu set_DSPControl_overflow_flag(1, 22, env);
721235eb015SJia Liu }
722235eb015SJia Liu }
72329851ee7SPetar Jovanovic return a << s;
724235eb015SJia Liu }
725235eb015SJia Liu
72631efecccSPeter Maydell #ifdef TARGET_MIPS64
mipsdsp_lshift32(uint32_t a,uint8_t s,CPUMIPSState * env)727235eb015SJia Liu static inline uint32_t mipsdsp_lshift32(uint32_t a, uint8_t s,
728235eb015SJia Liu CPUMIPSState *env)
729235eb015SJia Liu {
730235eb015SJia Liu uint32_t discard;
731235eb015SJia Liu
732235eb015SJia Liu if (s == 0) {
733235eb015SJia Liu return a;
734235eb015SJia Liu } else {
735235eb015SJia Liu discard = (int32_t)a >> (31 - (s - 1));
736235eb015SJia Liu
737235eb015SJia Liu if ((discard != 0x00000000) && (discard != 0xFFFFFFFF)) {
738235eb015SJia Liu set_DSPControl_overflow_flag(1, 22, env);
739235eb015SJia Liu }
740235eb015SJia Liu return a << s;
741235eb015SJia Liu }
742235eb015SJia Liu }
74331efecccSPeter Maydell #endif
744235eb015SJia Liu
mipsdsp_sat16_lshift(uint16_t a,uint8_t s,CPUMIPSState * env)745235eb015SJia Liu static inline uint16_t mipsdsp_sat16_lshift(uint16_t a, uint8_t s,
746235eb015SJia Liu CPUMIPSState *env)
747235eb015SJia Liu {
748235eb015SJia Liu uint8_t sign;
749235eb015SJia Liu uint16_t discard;
750235eb015SJia Liu
751235eb015SJia Liu if (s == 0) {
752235eb015SJia Liu return a;
753235eb015SJia Liu } else {
754235eb015SJia Liu sign = (a >> 15) & 0x01;
755235eb015SJia Liu if (sign != 0) {
756235eb015SJia Liu discard = (((0x01 << (16 - s)) - 1) << s) |
757235eb015SJia Liu ((a >> (14 - (s - 1))) & ((0x01 << s) - 1));
758235eb015SJia Liu } else {
759235eb015SJia Liu discard = a >> (14 - (s - 1));
760235eb015SJia Liu }
761235eb015SJia Liu
762235eb015SJia Liu if ((discard != 0x0000) && (discard != 0xFFFF)) {
763235eb015SJia Liu set_DSPControl_overflow_flag(1, 22, env);
764235eb015SJia Liu return (sign == 0) ? 0x7FFF : 0x8000;
765235eb015SJia Liu } else {
766235eb015SJia Liu return a << s;
767235eb015SJia Liu }
768235eb015SJia Liu }
769235eb015SJia Liu }
770235eb015SJia Liu
mipsdsp_sat32_lshift(uint32_t a,uint8_t s,CPUMIPSState * env)771235eb015SJia Liu static inline uint32_t mipsdsp_sat32_lshift(uint32_t a, uint8_t s,
772235eb015SJia Liu CPUMIPSState *env)
773235eb015SJia Liu {
774235eb015SJia Liu uint8_t sign;
775235eb015SJia Liu uint32_t discard;
776235eb015SJia Liu
777235eb015SJia Liu if (s == 0) {
778235eb015SJia Liu return a;
779235eb015SJia Liu } else {
780235eb015SJia Liu sign = (a >> 31) & 0x01;
781235eb015SJia Liu if (sign != 0) {
782235eb015SJia Liu discard = (((0x01 << (32 - s)) - 1) << s) |
783235eb015SJia Liu ((a >> (30 - (s - 1))) & ((0x01 << s) - 1));
784235eb015SJia Liu } else {
785235eb015SJia Liu discard = a >> (30 - (s - 1));
786235eb015SJia Liu }
787235eb015SJia Liu
788235eb015SJia Liu if ((discard != 0x00000000) && (discard != 0xFFFFFFFF)) {
789235eb015SJia Liu set_DSPControl_overflow_flag(1, 22, env);
790235eb015SJia Liu return (sign == 0) ? 0x7FFFFFFF : 0x80000000;
791235eb015SJia Liu } else {
792235eb015SJia Liu return a << s;
793235eb015SJia Liu }
794235eb015SJia Liu }
795235eb015SJia Liu }
796235eb015SJia Liu
mipsdsp_rnd8_rashift(uint8_t a,uint8_t s)797235eb015SJia Liu static inline uint8_t mipsdsp_rnd8_rashift(uint8_t a, uint8_t s)
798235eb015SJia Liu {
799235eb015SJia Liu uint32_t temp;
800235eb015SJia Liu
801235eb015SJia Liu if (s == 0) {
802235eb015SJia Liu temp = (uint32_t)a << 1;
803235eb015SJia Liu } else {
804235eb015SJia Liu temp = (int32_t)(int8_t)a >> (s - 1);
805235eb015SJia Liu }
806235eb015SJia Liu
807235eb015SJia Liu return (temp + 1) >> 1;
808235eb015SJia Liu }
809235eb015SJia Liu
mipsdsp_rnd16_rashift(uint16_t a,uint8_t s)810235eb015SJia Liu static inline uint16_t mipsdsp_rnd16_rashift(uint16_t a, uint8_t s)
811235eb015SJia Liu {
812235eb015SJia Liu uint32_t temp;
813235eb015SJia Liu
814235eb015SJia Liu if (s == 0) {
815235eb015SJia Liu temp = (uint32_t)a << 1;
816235eb015SJia Liu } else {
817235eb015SJia Liu temp = (int32_t)(int16_t)a >> (s - 1);
818235eb015SJia Liu }
819235eb015SJia Liu
820235eb015SJia Liu return (temp + 1) >> 1;
821235eb015SJia Liu }
822235eb015SJia Liu
mipsdsp_rnd32_rashift(uint32_t a,uint8_t s)823235eb015SJia Liu static inline uint32_t mipsdsp_rnd32_rashift(uint32_t a, uint8_t s)
824235eb015SJia Liu {
825235eb015SJia Liu int64_t temp;
826235eb015SJia Liu
827235eb015SJia Liu if (s == 0) {
828235eb015SJia Liu temp = (uint64_t)a << 1;
829235eb015SJia Liu } else {
830235eb015SJia Liu temp = (int64_t)(int32_t)a >> (s - 1);
831235eb015SJia Liu }
832235eb015SJia Liu temp += 1;
833235eb015SJia Liu
834235eb015SJia Liu return (temp >> 1) & 0xFFFFFFFFull;
835235eb015SJia Liu }
836235eb015SJia Liu
mipsdsp_sub_i16(int16_t a,int16_t b,CPUMIPSState * env)837235eb015SJia Liu static inline uint16_t mipsdsp_sub_i16(int16_t a, int16_t b, CPUMIPSState *env)
838235eb015SJia Liu {
839235eb015SJia Liu int16_t temp;
840235eb015SJia Liu
841235eb015SJia Liu temp = a - b;
84220c334a7SPetar Jovanovic if (MIPSDSP_OVERFLOW_SUB(a, b, temp, 0x8000)) {
843235eb015SJia Liu set_DSPControl_overflow_flag(1, 20, env);
844235eb015SJia Liu }
845235eb015SJia Liu
846235eb015SJia Liu return temp;
847235eb015SJia Liu }
848235eb015SJia Liu
mipsdsp_sat16_sub(int16_t a,int16_t b,CPUMIPSState * env)849235eb015SJia Liu static inline uint16_t mipsdsp_sat16_sub(int16_t a, int16_t b,
850235eb015SJia Liu CPUMIPSState *env)
851235eb015SJia Liu {
852235eb015SJia Liu int16_t temp;
853235eb015SJia Liu
854235eb015SJia Liu temp = a - b;
85520c334a7SPetar Jovanovic if (MIPSDSP_OVERFLOW_SUB(a, b, temp, 0x8000)) {
85620c334a7SPetar Jovanovic if (a >= 0) {
857235eb015SJia Liu temp = 0x7FFF;
858235eb015SJia Liu } else {
859235eb015SJia Liu temp = 0x8000;
860235eb015SJia Liu }
861235eb015SJia Liu set_DSPControl_overflow_flag(1, 20, env);
862235eb015SJia Liu }
863235eb015SJia Liu
864235eb015SJia Liu return temp;
865235eb015SJia Liu }
866235eb015SJia Liu
mipsdsp_sat32_sub(int32_t a,int32_t b,CPUMIPSState * env)867235eb015SJia Liu static inline uint32_t mipsdsp_sat32_sub(int32_t a, int32_t b,
868235eb015SJia Liu CPUMIPSState *env)
869235eb015SJia Liu {
870235eb015SJia Liu int32_t temp;
871235eb015SJia Liu
872235eb015SJia Liu temp = a - b;
87320c334a7SPetar Jovanovic if (MIPSDSP_OVERFLOW_SUB(a, b, temp, 0x80000000)) {
87420c334a7SPetar Jovanovic if (a >= 0) {
875235eb015SJia Liu temp = 0x7FFFFFFF;
876235eb015SJia Liu } else {
877235eb015SJia Liu temp = 0x80000000;
878235eb015SJia Liu }
879235eb015SJia Liu set_DSPControl_overflow_flag(1, 20, env);
880235eb015SJia Liu }
881235eb015SJia Liu
882235eb015SJia Liu return temp & 0xFFFFFFFFull;
883235eb015SJia Liu }
884235eb015SJia Liu
mipsdsp_rshift1_sub_q16(int16_t a,int16_t b)885235eb015SJia Liu static inline uint16_t mipsdsp_rshift1_sub_q16(int16_t a, int16_t b)
886235eb015SJia Liu {
887235eb015SJia Liu int32_t temp;
888235eb015SJia Liu
889235eb015SJia Liu temp = (int32_t)a - (int32_t)b;
890235eb015SJia Liu
891235eb015SJia Liu return (temp >> 1) & 0x0000FFFF;
892235eb015SJia Liu }
893235eb015SJia Liu
mipsdsp_rrshift1_sub_q16(int16_t a,int16_t b)894235eb015SJia Liu static inline uint16_t mipsdsp_rrshift1_sub_q16(int16_t a, int16_t b)
895235eb015SJia Liu {
896235eb015SJia Liu int32_t temp;
897235eb015SJia Liu
898235eb015SJia Liu temp = (int32_t)a - (int32_t)b;
899235eb015SJia Liu temp += 1;
900235eb015SJia Liu
901235eb015SJia Liu return (temp >> 1) & 0x0000FFFF;
902235eb015SJia Liu }
903235eb015SJia Liu
mipsdsp_rshift1_sub_q32(int32_t a,int32_t b)904235eb015SJia Liu static inline uint32_t mipsdsp_rshift1_sub_q32(int32_t a, int32_t b)
905235eb015SJia Liu {
906235eb015SJia Liu int64_t temp;
907235eb015SJia Liu
908235eb015SJia Liu temp = (int64_t)a - (int64_t)b;
909235eb015SJia Liu
910235eb015SJia Liu return (temp >> 1) & 0xFFFFFFFFull;
911235eb015SJia Liu }
912235eb015SJia Liu
mipsdsp_rrshift1_sub_q32(int32_t a,int32_t b)913235eb015SJia Liu static inline uint32_t mipsdsp_rrshift1_sub_q32(int32_t a, int32_t b)
914235eb015SJia Liu {
915235eb015SJia Liu int64_t temp;
916235eb015SJia Liu
917235eb015SJia Liu temp = (int64_t)a - (int64_t)b;
918235eb015SJia Liu temp += 1;
919235eb015SJia Liu
920235eb015SJia Liu return (temp >> 1) & 0xFFFFFFFFull;
921235eb015SJia Liu }
922235eb015SJia Liu
mipsdsp_sub_u16_u16(uint16_t a,uint16_t b,CPUMIPSState * env)923235eb015SJia Liu static inline uint16_t mipsdsp_sub_u16_u16(uint16_t a, uint16_t b,
924235eb015SJia Liu CPUMIPSState *env)
925235eb015SJia Liu {
926235eb015SJia Liu uint8_t temp16;
927235eb015SJia Liu uint32_t temp;
928235eb015SJia Liu
929235eb015SJia Liu temp = (uint32_t)a - (uint32_t)b;
930235eb015SJia Liu temp16 = (temp >> 16) & 0x01;
931235eb015SJia Liu if (temp16 == 1) {
932235eb015SJia Liu set_DSPControl_overflow_flag(1, 20, env);
933235eb015SJia Liu }
934235eb015SJia Liu return temp & 0x0000FFFF;
935235eb015SJia Liu }
936235eb015SJia Liu
mipsdsp_satu16_sub_u16_u16(uint16_t a,uint16_t b,CPUMIPSState * env)937235eb015SJia Liu static inline uint16_t mipsdsp_satu16_sub_u16_u16(uint16_t a, uint16_t b,
938235eb015SJia Liu CPUMIPSState *env)
939235eb015SJia Liu {
940235eb015SJia Liu uint8_t temp16;
941235eb015SJia Liu uint32_t temp;
942235eb015SJia Liu
943235eb015SJia Liu temp = (uint32_t)a - (uint32_t)b;
944235eb015SJia Liu temp16 = (temp >> 16) & 0x01;
945235eb015SJia Liu
946235eb015SJia Liu if (temp16 == 1) {
947235eb015SJia Liu temp = 0x0000;
948235eb015SJia Liu set_DSPControl_overflow_flag(1, 20, env);
949235eb015SJia Liu }
950235eb015SJia Liu
951235eb015SJia Liu return temp & 0x0000FFFF;
952235eb015SJia Liu }
953235eb015SJia Liu
mipsdsp_sub_u8(uint8_t a,uint8_t b,CPUMIPSState * env)954235eb015SJia Liu static inline uint8_t mipsdsp_sub_u8(uint8_t a, uint8_t b, CPUMIPSState *env)
955235eb015SJia Liu {
956235eb015SJia Liu uint8_t temp8;
957235eb015SJia Liu uint16_t temp;
958235eb015SJia Liu
959235eb015SJia Liu temp = (uint16_t)a - (uint16_t)b;
960235eb015SJia Liu temp8 = (temp >> 8) & 0x01;
961235eb015SJia Liu if (temp8 == 1) {
962235eb015SJia Liu set_DSPControl_overflow_flag(1, 20, env);
963235eb015SJia Liu }
964235eb015SJia Liu
965235eb015SJia Liu return temp & 0x00FF;
966235eb015SJia Liu }
967235eb015SJia Liu
mipsdsp_satu8_sub(uint8_t a,uint8_t b,CPUMIPSState * env)968235eb015SJia Liu static inline uint8_t mipsdsp_satu8_sub(uint8_t a, uint8_t b, CPUMIPSState *env)
969235eb015SJia Liu {
970235eb015SJia Liu uint8_t temp8;
971235eb015SJia Liu uint16_t temp;
972235eb015SJia Liu
973235eb015SJia Liu temp = (uint16_t)a - (uint16_t)b;
974235eb015SJia Liu temp8 = (temp >> 8) & 0x01;
975235eb015SJia Liu if (temp8 == 1) {
976235eb015SJia Liu temp = 0x00;
977235eb015SJia Liu set_DSPControl_overflow_flag(1, 20, env);
978235eb015SJia Liu }
979235eb015SJia Liu
980235eb015SJia Liu return temp & 0x00FF;
981235eb015SJia Liu }
982235eb015SJia Liu
98331efecccSPeter Maydell #ifdef TARGET_MIPS64
mipsdsp_sub32(int32_t a,int32_t b,CPUMIPSState * env)984235eb015SJia Liu static inline uint32_t mipsdsp_sub32(int32_t a, int32_t b, CPUMIPSState *env)
985235eb015SJia Liu {
986235eb015SJia Liu int32_t temp;
987235eb015SJia Liu
988235eb015SJia Liu temp = a - b;
98920c334a7SPetar Jovanovic if (MIPSDSP_OVERFLOW_SUB(a, b, temp, 0x80000000)) {
990235eb015SJia Liu set_DSPControl_overflow_flag(1, 20, env);
991235eb015SJia Liu }
992235eb015SJia Liu
993235eb015SJia Liu return temp;
994235eb015SJia Liu }
995235eb015SJia Liu
mipsdsp_add_i32(int32_t a,int32_t b,CPUMIPSState * env)996235eb015SJia Liu static inline int32_t mipsdsp_add_i32(int32_t a, int32_t b, CPUMIPSState *env)
997235eb015SJia Liu {
998235eb015SJia Liu int32_t temp;
999235eb015SJia Liu
1000235eb015SJia Liu temp = a + b;
1001235eb015SJia Liu
100220c334a7SPetar Jovanovic if (MIPSDSP_OVERFLOW_ADD(a, b, temp, 0x80000000)) {
1003235eb015SJia Liu set_DSPControl_overflow_flag(1, 20, env);
1004235eb015SJia Liu }
1005235eb015SJia Liu
1006235eb015SJia Liu return temp;
1007235eb015SJia Liu }
100831efecccSPeter Maydell #endif
1009235eb015SJia Liu
mipsdsp_cmp_eq(int32_t a,int32_t b)1010235eb015SJia Liu static inline int32_t mipsdsp_cmp_eq(int32_t a, int32_t b)
1011235eb015SJia Liu {
1012235eb015SJia Liu return a == b;
1013235eb015SJia Liu }
1014235eb015SJia Liu
mipsdsp_cmp_le(int32_t a,int32_t b)1015235eb015SJia Liu static inline int32_t mipsdsp_cmp_le(int32_t a, int32_t b)
1016235eb015SJia Liu {
1017235eb015SJia Liu return a <= b;
1018235eb015SJia Liu }
1019235eb015SJia Liu
mipsdsp_cmp_lt(int32_t a,int32_t b)1020235eb015SJia Liu static inline int32_t mipsdsp_cmp_lt(int32_t a, int32_t b)
1021235eb015SJia Liu {
1022235eb015SJia Liu return a < b;
1023235eb015SJia Liu }
1024235eb015SJia Liu
mipsdsp_cmpu_eq(uint32_t a,uint32_t b)1025235eb015SJia Liu static inline int32_t mipsdsp_cmpu_eq(uint32_t a, uint32_t b)
1026235eb015SJia Liu {
1027235eb015SJia Liu return a == b;
1028235eb015SJia Liu }
1029235eb015SJia Liu
mipsdsp_cmpu_le(uint32_t a,uint32_t b)1030235eb015SJia Liu static inline int32_t mipsdsp_cmpu_le(uint32_t a, uint32_t b)
1031235eb015SJia Liu {
1032235eb015SJia Liu return a <= b;
1033235eb015SJia Liu }
1034235eb015SJia Liu
mipsdsp_cmpu_lt(uint32_t a,uint32_t b)1035235eb015SJia Liu static inline int32_t mipsdsp_cmpu_lt(uint32_t a, uint32_t b)
1036235eb015SJia Liu {
1037235eb015SJia Liu return a < b;
1038235eb015SJia Liu }
1039235eb015SJia Liu /*** MIPS DSP internal functions end ***/
1040461c08dfSJia Liu
1041461c08dfSJia Liu #define MIPSDSP_LHI 0xFFFFFFFF00000000ull
1042461c08dfSJia Liu #define MIPSDSP_LLO 0x00000000FFFFFFFFull
1043461c08dfSJia Liu #define MIPSDSP_HI 0xFFFF0000
1044461c08dfSJia Liu #define MIPSDSP_LO 0x0000FFFF
1045461c08dfSJia Liu #define MIPSDSP_Q3 0xFF000000
1046461c08dfSJia Liu #define MIPSDSP_Q2 0x00FF0000
1047461c08dfSJia Liu #define MIPSDSP_Q1 0x0000FF00
1048461c08dfSJia Liu #define MIPSDSP_Q0 0x000000FF
1049461c08dfSJia Liu
1050461c08dfSJia Liu #define MIPSDSP_SPLIT32_8(num, a, b, c, d) \
1051461c08dfSJia Liu do { \
10522a2be359SEric Blake a = ((num) >> 24) & MIPSDSP_Q0; \
10532a2be359SEric Blake b = ((num) >> 16) & MIPSDSP_Q0; \
10542a2be359SEric Blake c = ((num) >> 8) & MIPSDSP_Q0; \
10552a2be359SEric Blake d = (num) & MIPSDSP_Q0; \
1056461c08dfSJia Liu } while (0)
1057461c08dfSJia Liu
1058461c08dfSJia Liu #define MIPSDSP_SPLIT32_16(num, a, b) \
1059461c08dfSJia Liu do { \
10602a2be359SEric Blake a = ((num) >> 16) & MIPSDSP_LO; \
10612a2be359SEric Blake b = (num) & MIPSDSP_LO; \
1062461c08dfSJia Liu } while (0)
1063461c08dfSJia Liu
1064461c08dfSJia Liu #define MIPSDSP_RETURN32_8(a, b, c, d) ((target_long)(int32_t) \
10652a2be359SEric Blake (((uint32_t)(a) << 24) | \
10662a2be359SEric Blake ((uint32_t)(b) << 16) | \
10672a2be359SEric Blake ((uint32_t)(c) << 8) | \
10682a2be359SEric Blake ((uint32_t)(d) & 0xFF)))
1069461c08dfSJia Liu #define MIPSDSP_RETURN32_16(a, b) ((target_long)(int32_t) \
10702a2be359SEric Blake (((uint32_t)(a) << 16) | \
10712a2be359SEric Blake ((uint32_t)(b) & 0xFFFF)))
1072461c08dfSJia Liu
1073461c08dfSJia Liu #ifdef TARGET_MIPS64
1074461c08dfSJia Liu #define MIPSDSP_SPLIT64_16(num, a, b, c, d) \
1075461c08dfSJia Liu do { \
10762a2be359SEric Blake a = ((num) >> 48) & MIPSDSP_LO; \
10772a2be359SEric Blake b = ((num) >> 32) & MIPSDSP_LO; \
10782a2be359SEric Blake c = ((num) >> 16) & MIPSDSP_LO; \
10792a2be359SEric Blake d = (num) & MIPSDSP_LO; \
1080461c08dfSJia Liu } while (0)
1081461c08dfSJia Liu
1082461c08dfSJia Liu #define MIPSDSP_SPLIT64_32(num, a, b) \
1083461c08dfSJia Liu do { \
10842a2be359SEric Blake a = ((num) >> 32) & MIPSDSP_LLO; \
10852a2be359SEric Blake b = (num) & MIPSDSP_LLO; \
1086461c08dfSJia Liu } while (0)
1087461c08dfSJia Liu
10882a2be359SEric Blake #define MIPSDSP_RETURN64_16(a, b, c, d) (((uint64_t)(a) << 48) | \
10892a2be359SEric Blake ((uint64_t)(b) << 32) | \
10902a2be359SEric Blake ((uint64_t)(c) << 16) | \
10912a2be359SEric Blake (uint64_t)(d))
10922a2be359SEric Blake #define MIPSDSP_RETURN64_32(a, b) (((uint64_t)(a) << 32) | (uint64_t)(b))
1093461c08dfSJia Liu #endif
1094461c08dfSJia Liu
1095461c08dfSJia Liu /** DSP Arithmetic Sub-class insns **/
109675d012acSAurelien Jarno #define MIPSDSP32_UNOP_ENV(name, func, element) \
109775d012acSAurelien Jarno target_ulong helper_##name(target_ulong rt, CPUMIPSState *env) \
109875d012acSAurelien Jarno { \
109975d012acSAurelien Jarno DSP32Value dt; \
11008f84271dSStefan Weil unsigned int i; \
110175d012acSAurelien Jarno \
110275d012acSAurelien Jarno dt.sw[0] = rt; \
110375d012acSAurelien Jarno \
11048f84271dSStefan Weil for (i = 0; i < ARRAY_SIZE(dt.element); i++) { \
110575d012acSAurelien Jarno dt.element[i] = mipsdsp_##func(dt.element[i], env); \
110675d012acSAurelien Jarno } \
110775d012acSAurelien Jarno \
110875d012acSAurelien Jarno return (target_long)dt.sw[0]; \
110975d012acSAurelien Jarno }
111075d012acSAurelien Jarno MIPSDSP32_UNOP_ENV(absq_s_ph, sat_abs16, sh)
111175d012acSAurelien Jarno MIPSDSP32_UNOP_ENV(absq_s_qb, sat_abs8, sb)
111275d012acSAurelien Jarno MIPSDSP32_UNOP_ENV(absq_s_w, sat_abs32, sw)
111375d012acSAurelien Jarno #undef MIPSDSP32_UNOP_ENV
111475d012acSAurelien Jarno
111575d012acSAurelien Jarno #if defined(TARGET_MIPS64)
111675d012acSAurelien Jarno #define MIPSDSP64_UNOP_ENV(name, func, element) \
111775d012acSAurelien Jarno target_ulong helper_##name(target_ulong rt, CPUMIPSState *env) \
111875d012acSAurelien Jarno { \
111975d012acSAurelien Jarno DSP64Value dt; \
11208f84271dSStefan Weil unsigned int i; \
112175d012acSAurelien Jarno \
112275d012acSAurelien Jarno dt.sl[0] = rt; \
112375d012acSAurelien Jarno \
11248f84271dSStefan Weil for (i = 0; i < ARRAY_SIZE(dt.element); i++) { \
112575d012acSAurelien Jarno dt.element[i] = mipsdsp_##func(dt.element[i], env); \
112675d012acSAurelien Jarno } \
112775d012acSAurelien Jarno \
112875d012acSAurelien Jarno return dt.sl[0]; \
112975d012acSAurelien Jarno }
113075d012acSAurelien Jarno MIPSDSP64_UNOP_ENV(absq_s_ob, sat_abs8, sb)
113175d012acSAurelien Jarno MIPSDSP64_UNOP_ENV(absq_s_qh, sat_abs16, sh)
113275d012acSAurelien Jarno MIPSDSP64_UNOP_ENV(absq_s_pw, sat_abs32, sw)
113375d012acSAurelien Jarno #undef MIPSDSP64_UNOP_ENV
113475d012acSAurelien Jarno #endif
113575d012acSAurelien Jarno
11366de0e6c1SAurelien Jarno #define MIPSDSP32_BINOP(name, func, element) \
11376de0e6c1SAurelien Jarno target_ulong helper_##name(target_ulong rs, target_ulong rt) \
1138461c08dfSJia Liu { \
11396de0e6c1SAurelien Jarno DSP32Value ds, dt; \
11408f84271dSStefan Weil unsigned int i; \
1141461c08dfSJia Liu \
11426de0e6c1SAurelien Jarno ds.sw[0] = rs; \
11436de0e6c1SAurelien Jarno dt.sw[0] = rt; \
1144461c08dfSJia Liu \
11458f84271dSStefan Weil for (i = 0; i < ARRAY_SIZE(ds.element); i++) { \
11466de0e6c1SAurelien Jarno ds.element[i] = mipsdsp_##func(ds.element[i], dt.element[i]); \
11476de0e6c1SAurelien Jarno } \
1148461c08dfSJia Liu \
11496de0e6c1SAurelien Jarno return (target_long)ds.sw[0]; \
1150461c08dfSJia Liu }
11516de0e6c1SAurelien Jarno MIPSDSP32_BINOP(addqh_ph, rshift1_add_q16, sh);
11526de0e6c1SAurelien Jarno MIPSDSP32_BINOP(addqh_r_ph, rrshift1_add_q16, sh);
11536de0e6c1SAurelien Jarno MIPSDSP32_BINOP(addqh_r_w, rrshift1_add_q32, sw);
11546de0e6c1SAurelien Jarno MIPSDSP32_BINOP(addqh_w, rshift1_add_q32, sw);
11556de0e6c1SAurelien Jarno MIPSDSP32_BINOP(adduh_qb, rshift1_add_u8, ub);
11566de0e6c1SAurelien Jarno MIPSDSP32_BINOP(adduh_r_qb, rrshift1_add_u8, ub);
11576de0e6c1SAurelien Jarno MIPSDSP32_BINOP(subqh_ph, rshift1_sub_q16, sh);
11586de0e6c1SAurelien Jarno MIPSDSP32_BINOP(subqh_r_ph, rrshift1_sub_q16, sh);
11596de0e6c1SAurelien Jarno MIPSDSP32_BINOP(subqh_r_w, rrshift1_sub_q32, sw);
11606de0e6c1SAurelien Jarno MIPSDSP32_BINOP(subqh_w, rshift1_sub_q32, sw);
11616de0e6c1SAurelien Jarno #undef MIPSDSP32_BINOP
1162461c08dfSJia Liu
11636de0e6c1SAurelien Jarno #define MIPSDSP32_BINOP_ENV(name, func, element) \
11646de0e6c1SAurelien Jarno target_ulong helper_##name(target_ulong rs, target_ulong rt, \
1165461c08dfSJia Liu CPUMIPSState *env) \
1166461c08dfSJia Liu { \
11676de0e6c1SAurelien Jarno DSP32Value ds, dt; \
11688f84271dSStefan Weil unsigned int i; \
1169461c08dfSJia Liu \
11706de0e6c1SAurelien Jarno ds.sw[0] = rs; \
11716de0e6c1SAurelien Jarno dt.sw[0] = rt; \
1172461c08dfSJia Liu \
11738f84271dSStefan Weil for (i = 0 ; i < ARRAY_SIZE(ds.element); i++) { \
11746de0e6c1SAurelien Jarno ds.element[i] = mipsdsp_##func(ds.element[i], dt.element[i], env); \
11756de0e6c1SAurelien Jarno } \
1176461c08dfSJia Liu \
11776de0e6c1SAurelien Jarno return (target_long)ds.sw[0]; \
1178461c08dfSJia Liu }
11796de0e6c1SAurelien Jarno MIPSDSP32_BINOP_ENV(addq_ph, add_i16, sh)
11806de0e6c1SAurelien Jarno MIPSDSP32_BINOP_ENV(addq_s_ph, sat_add_i16, sh)
11816de0e6c1SAurelien Jarno MIPSDSP32_BINOP_ENV(addq_s_w, sat_add_i32, sw);
11826de0e6c1SAurelien Jarno MIPSDSP32_BINOP_ENV(addu_ph, add_u16, sh)
11836de0e6c1SAurelien Jarno MIPSDSP32_BINOP_ENV(addu_qb, add_u8, ub);
11846de0e6c1SAurelien Jarno MIPSDSP32_BINOP_ENV(addu_s_ph, sat_add_u16, sh)
11856de0e6c1SAurelien Jarno MIPSDSP32_BINOP_ENV(addu_s_qb, sat_add_u8, ub);
11866de0e6c1SAurelien Jarno MIPSDSP32_BINOP_ENV(subq_ph, sub_i16, sh);
11876de0e6c1SAurelien Jarno MIPSDSP32_BINOP_ENV(subq_s_ph, sat16_sub, sh);
11886de0e6c1SAurelien Jarno MIPSDSP32_BINOP_ENV(subq_s_w, sat32_sub, sw);
11896de0e6c1SAurelien Jarno MIPSDSP32_BINOP_ENV(subu_ph, sub_u16_u16, sh);
11906de0e6c1SAurelien Jarno MIPSDSP32_BINOP_ENV(subu_qb, sub_u8, ub);
11916de0e6c1SAurelien Jarno MIPSDSP32_BINOP_ENV(subu_s_ph, satu16_sub_u16_u16, sh);
11926de0e6c1SAurelien Jarno MIPSDSP32_BINOP_ENV(subu_s_qb, satu8_sub, ub);
11936de0e6c1SAurelien Jarno #undef MIPSDSP32_BINOP_ENV
1194461c08dfSJia Liu
1195461c08dfSJia Liu #ifdef TARGET_MIPS64
11966de0e6c1SAurelien Jarno #define MIPSDSP64_BINOP(name, func, element) \
11976de0e6c1SAurelien Jarno target_ulong helper_##name(target_ulong rs, target_ulong rt) \
11986de0e6c1SAurelien Jarno { \
11996de0e6c1SAurelien Jarno DSP64Value ds, dt; \
12008f84271dSStefan Weil unsigned int i; \
12016de0e6c1SAurelien Jarno \
12026de0e6c1SAurelien Jarno ds.sl[0] = rs; \
12036de0e6c1SAurelien Jarno dt.sl[0] = rt; \
12046de0e6c1SAurelien Jarno \
12058f84271dSStefan Weil for (i = 0 ; i < ARRAY_SIZE(ds.element); i++) { \
12066de0e6c1SAurelien Jarno ds.element[i] = mipsdsp_##func(ds.element[i], dt.element[i]); \
12076de0e6c1SAurelien Jarno } \
12086de0e6c1SAurelien Jarno \
12096de0e6c1SAurelien Jarno return ds.sl[0]; \
12106de0e6c1SAurelien Jarno }
12116de0e6c1SAurelien Jarno MIPSDSP64_BINOP(adduh_ob, rshift1_add_u8, ub);
12126de0e6c1SAurelien Jarno MIPSDSP64_BINOP(adduh_r_ob, rrshift1_add_u8, ub);
12136de0e6c1SAurelien Jarno MIPSDSP64_BINOP(subuh_ob, rshift1_sub_u8, ub);
12146de0e6c1SAurelien Jarno MIPSDSP64_BINOP(subuh_r_ob, rrshift1_sub_u8, ub);
12156de0e6c1SAurelien Jarno #undef MIPSDSP64_BINOP
12166de0e6c1SAurelien Jarno
12176de0e6c1SAurelien Jarno #define MIPSDSP64_BINOP_ENV(name, func, element) \
12186de0e6c1SAurelien Jarno target_ulong helper_##name(target_ulong rs, target_ulong rt, \
1219461c08dfSJia Liu CPUMIPSState *env) \
1220461c08dfSJia Liu { \
12216de0e6c1SAurelien Jarno DSP64Value ds, dt; \
12228f84271dSStefan Weil unsigned int i; \
1223461c08dfSJia Liu \
12246de0e6c1SAurelien Jarno ds.sl[0] = rs; \
12256de0e6c1SAurelien Jarno dt.sl[0] = rt; \
1226461c08dfSJia Liu \
12278f84271dSStefan Weil for (i = 0 ; i < ARRAY_SIZE(ds.element); i++) { \
12286de0e6c1SAurelien Jarno ds.element[i] = mipsdsp_##func(ds.element[i], dt.element[i], env); \
12296de0e6c1SAurelien Jarno } \
1230461c08dfSJia Liu \
12316de0e6c1SAurelien Jarno return ds.sl[0]; \
1232461c08dfSJia Liu }
12336de0e6c1SAurelien Jarno MIPSDSP64_BINOP_ENV(addq_pw, add_i32, sw);
12346de0e6c1SAurelien Jarno MIPSDSP64_BINOP_ENV(addq_qh, add_i16, sh);
12356de0e6c1SAurelien Jarno MIPSDSP64_BINOP_ENV(addq_s_pw, sat_add_i32, sw);
12366de0e6c1SAurelien Jarno MIPSDSP64_BINOP_ENV(addq_s_qh, sat_add_i16, sh);
12376de0e6c1SAurelien Jarno MIPSDSP64_BINOP_ENV(addu_ob, add_u8, uh);
12386de0e6c1SAurelien Jarno MIPSDSP64_BINOP_ENV(addu_qh, add_u16, uh);
12396de0e6c1SAurelien Jarno MIPSDSP64_BINOP_ENV(addu_s_ob, sat_add_u8, uh);
12406de0e6c1SAurelien Jarno MIPSDSP64_BINOP_ENV(addu_s_qh, sat_add_u16, uh);
12416de0e6c1SAurelien Jarno MIPSDSP64_BINOP_ENV(subq_pw, sub32, sw);
12426de0e6c1SAurelien Jarno MIPSDSP64_BINOP_ENV(subq_qh, sub_i16, sh);
12436de0e6c1SAurelien Jarno MIPSDSP64_BINOP_ENV(subq_s_pw, sat32_sub, sw);
12446de0e6c1SAurelien Jarno MIPSDSP64_BINOP_ENV(subq_s_qh, sat16_sub, sh);
12456de0e6c1SAurelien Jarno MIPSDSP64_BINOP_ENV(subu_ob, sub_u8, uh);
12466de0e6c1SAurelien Jarno MIPSDSP64_BINOP_ENV(subu_qh, sub_u16_u16, uh);
12476de0e6c1SAurelien Jarno MIPSDSP64_BINOP_ENV(subu_s_ob, satu8_sub, uh);
12486de0e6c1SAurelien Jarno MIPSDSP64_BINOP_ENV(subu_s_qh, satu16_sub_u16_u16, uh);
12496de0e6c1SAurelien Jarno #undef MIPSDSP64_BINOP_ENV
1250461c08dfSJia Liu
1251461c08dfSJia Liu #endif
1252461c08dfSJia Liu
1253461c08dfSJia Liu #define SUBUH_QB(name, var) \
1254461c08dfSJia Liu target_ulong helper_##name##_qb(target_ulong rs, target_ulong rt) \
1255461c08dfSJia Liu { \
1256461c08dfSJia Liu uint8_t rs3, rs2, rs1, rs0; \
1257461c08dfSJia Liu uint8_t rt3, rt2, rt1, rt0; \
1258461c08dfSJia Liu uint8_t tempD, tempC, tempB, tempA; \
1259461c08dfSJia Liu \
1260461c08dfSJia Liu MIPSDSP_SPLIT32_8(rs, rs3, rs2, rs1, rs0); \
1261461c08dfSJia Liu MIPSDSP_SPLIT32_8(rt, rt3, rt2, rt1, rt0); \
1262461c08dfSJia Liu \
1263461c08dfSJia Liu tempD = ((uint16_t)rs3 - (uint16_t)rt3 + var) >> 1; \
1264461c08dfSJia Liu tempC = ((uint16_t)rs2 - (uint16_t)rt2 + var) >> 1; \
1265461c08dfSJia Liu tempB = ((uint16_t)rs1 - (uint16_t)rt1 + var) >> 1; \
1266461c08dfSJia Liu tempA = ((uint16_t)rs0 - (uint16_t)rt0 + var) >> 1; \
1267461c08dfSJia Liu \
1268461c08dfSJia Liu return ((uint32_t)tempD << 24) | ((uint32_t)tempC << 16) | \
1269461c08dfSJia Liu ((uint32_t)tempB << 8) | ((uint32_t)tempA); \
1270461c08dfSJia Liu }
1271461c08dfSJia Liu
1272461c08dfSJia Liu SUBUH_QB(subuh, 0);
1273461c08dfSJia Liu SUBUH_QB(subuh_r, 1);
1274461c08dfSJia Liu
1275461c08dfSJia Liu #undef SUBUH_QB
1276461c08dfSJia Liu
helper_addsc(target_ulong rs,target_ulong rt,CPUMIPSState * env)1277461c08dfSJia Liu target_ulong helper_addsc(target_ulong rs, target_ulong rt, CPUMIPSState *env)
1278461c08dfSJia Liu {
1279461c08dfSJia Liu uint64_t temp, tempRs, tempRt;
1280118d1e4fSPetar Jovanovic bool flag;
1281461c08dfSJia Liu
1282461c08dfSJia Liu tempRs = (uint64_t)rs & MIPSDSP_LLO;
1283461c08dfSJia Liu tempRt = (uint64_t)rt & MIPSDSP_LLO;
1284461c08dfSJia Liu
1285461c08dfSJia Liu temp = tempRs + tempRt;
1286461c08dfSJia Liu flag = (temp & 0x0100000000ull) >> 32;
1287461c08dfSJia Liu set_DSPControl_carryflag(flag, env);
1288461c08dfSJia Liu
1289461c08dfSJia Liu return (target_long)(int32_t)(temp & MIPSDSP_LLO);
1290461c08dfSJia Liu }
1291461c08dfSJia Liu
helper_addwc(target_ulong rs,target_ulong rt,CPUMIPSState * env)1292461c08dfSJia Liu target_ulong helper_addwc(target_ulong rs, target_ulong rt, CPUMIPSState *env)
1293461c08dfSJia Liu {
1294461c08dfSJia Liu uint32_t rd;
1295461c08dfSJia Liu int32_t temp32, temp31;
1296461c08dfSJia Liu int64_t tempL;
1297461c08dfSJia Liu
1298461c08dfSJia Liu tempL = (int64_t)(int32_t)rs + (int64_t)(int32_t)rt +
1299461c08dfSJia Liu get_DSPControl_carryflag(env);
1300461c08dfSJia Liu temp31 = (tempL >> 31) & 0x01;
1301461c08dfSJia Liu temp32 = (tempL >> 32) & 0x01;
1302461c08dfSJia Liu
1303461c08dfSJia Liu if (temp31 != temp32) {
1304461c08dfSJia Liu set_DSPControl_overflow_flag(1, 20, env);
1305461c08dfSJia Liu }
1306461c08dfSJia Liu
1307461c08dfSJia Liu rd = tempL & MIPSDSP_LLO;
1308461c08dfSJia Liu
1309461c08dfSJia Liu return (target_long)(int32_t)rd;
1310461c08dfSJia Liu }
1311461c08dfSJia Liu
helper_modsub(target_ulong rs,target_ulong rt)1312461c08dfSJia Liu target_ulong helper_modsub(target_ulong rs, target_ulong rt)
1313461c08dfSJia Liu {
1314461c08dfSJia Liu int32_t decr;
1315461c08dfSJia Liu uint16_t lastindex;
1316461c08dfSJia Liu target_ulong rd;
1317461c08dfSJia Liu
1318461c08dfSJia Liu decr = rt & MIPSDSP_Q0;
1319461c08dfSJia Liu lastindex = (rt >> 8) & MIPSDSP_LO;
1320461c08dfSJia Liu
1321461c08dfSJia Liu if ((rs & MIPSDSP_LLO) == 0x00000000) {
1322461c08dfSJia Liu rd = (target_ulong)lastindex;
1323461c08dfSJia Liu } else {
1324461c08dfSJia Liu rd = rs - decr;
1325461c08dfSJia Liu }
1326461c08dfSJia Liu
1327461c08dfSJia Liu return rd;
1328461c08dfSJia Liu }
1329461c08dfSJia Liu
helper_raddu_w_qb(target_ulong rs)1330461c08dfSJia Liu target_ulong helper_raddu_w_qb(target_ulong rs)
1331461c08dfSJia Liu {
13320a16c79cSAurelien Jarno target_ulong ret = 0;
13330a16c79cSAurelien Jarno DSP32Value ds;
13340a16c79cSAurelien Jarno unsigned int i;
1335461c08dfSJia Liu
13360a16c79cSAurelien Jarno ds.uw[0] = rs;
13370a16c79cSAurelien Jarno for (i = 0; i < 4; i++) {
13380a16c79cSAurelien Jarno ret += ds.ub[i];
13390a16c79cSAurelien Jarno }
13400a16c79cSAurelien Jarno return ret;
1341461c08dfSJia Liu }
1342461c08dfSJia Liu
1343461c08dfSJia Liu #if defined(TARGET_MIPS64)
helper_raddu_l_ob(target_ulong rs)1344461c08dfSJia Liu target_ulong helper_raddu_l_ob(target_ulong rs)
1345461c08dfSJia Liu {
13460a16c79cSAurelien Jarno target_ulong ret = 0;
13470a16c79cSAurelien Jarno DSP64Value ds;
13480a16c79cSAurelien Jarno unsigned int i;
1349461c08dfSJia Liu
13500a16c79cSAurelien Jarno ds.ul[0] = rs;
1351461c08dfSJia Liu for (i = 0; i < 8; i++) {
13520a16c79cSAurelien Jarno ret += ds.ub[i];
1353461c08dfSJia Liu }
13540a16c79cSAurelien Jarno return ret;
1355461c08dfSJia Liu }
1356461c08dfSJia Liu #endif
1357461c08dfSJia Liu
1358461c08dfSJia Liu #define PRECR_QB_PH(name, a, b)\
1359461c08dfSJia Liu target_ulong helper_##name##_qb_ph(target_ulong rs, target_ulong rt) \
1360461c08dfSJia Liu { \
1361461c08dfSJia Liu uint8_t tempD, tempC, tempB, tempA; \
1362461c08dfSJia Liu \
1363461c08dfSJia Liu tempD = (rs >> a) & MIPSDSP_Q0; \
1364461c08dfSJia Liu tempC = (rs >> b) & MIPSDSP_Q0; \
1365461c08dfSJia Liu tempB = (rt >> a) & MIPSDSP_Q0; \
1366461c08dfSJia Liu tempA = (rt >> b) & MIPSDSP_Q0; \
1367461c08dfSJia Liu \
1368461c08dfSJia Liu return MIPSDSP_RETURN32_8(tempD, tempC, tempB, tempA); \
1369461c08dfSJia Liu }
1370461c08dfSJia Liu
1371461c08dfSJia Liu PRECR_QB_PH(precr, 16, 0);
1372461c08dfSJia Liu PRECR_QB_PH(precrq, 24, 8);
1373461c08dfSJia Liu
1374461c08dfSJia Liu #undef PRECR_QB_OH
1375461c08dfSJia Liu
helper_precr_sra_ph_w(uint32_t sa,target_ulong rs,target_ulong rt)1376461c08dfSJia Liu target_ulong helper_precr_sra_ph_w(uint32_t sa, target_ulong rs,
1377461c08dfSJia Liu target_ulong rt)
1378461c08dfSJia Liu {
1379461c08dfSJia Liu uint16_t tempB, tempA;
1380461c08dfSJia Liu
1381461c08dfSJia Liu tempB = ((int32_t)rt >> sa) & MIPSDSP_LO;
1382461c08dfSJia Liu tempA = ((int32_t)rs >> sa) & MIPSDSP_LO;
1383461c08dfSJia Liu
1384461c08dfSJia Liu return MIPSDSP_RETURN32_16(tempB, tempA);
1385461c08dfSJia Liu }
1386461c08dfSJia Liu
helper_precr_sra_r_ph_w(uint32_t sa,target_ulong rs,target_ulong rt)1387461c08dfSJia Liu target_ulong helper_precr_sra_r_ph_w(uint32_t sa,
1388461c08dfSJia Liu target_ulong rs, target_ulong rt)
1389461c08dfSJia Liu {
1390461c08dfSJia Liu uint64_t tempB, tempA;
1391461c08dfSJia Liu
1392461c08dfSJia Liu /* If sa = 0, then (sa - 1) = -1 will case shift error, so we need else. */
1393461c08dfSJia Liu if (sa == 0) {
1394461c08dfSJia Liu tempB = (rt & MIPSDSP_LO) << 1;
1395461c08dfSJia Liu tempA = (rs & MIPSDSP_LO) << 1;
1396461c08dfSJia Liu } else {
1397461c08dfSJia Liu tempB = ((int32_t)rt >> (sa - 1)) + 1;
1398461c08dfSJia Liu tempA = ((int32_t)rs >> (sa - 1)) + 1;
1399461c08dfSJia Liu }
1400461c08dfSJia Liu rt = (((tempB >> 1) & MIPSDSP_LO) << 16) | ((tempA >> 1) & MIPSDSP_LO);
1401461c08dfSJia Liu
1402461c08dfSJia Liu return (target_long)(int32_t)rt;
1403461c08dfSJia Liu }
1404461c08dfSJia Liu
helper_precrq_ph_w(target_ulong rs,target_ulong rt)1405461c08dfSJia Liu target_ulong helper_precrq_ph_w(target_ulong rs, target_ulong rt)
1406461c08dfSJia Liu {
1407461c08dfSJia Liu uint16_t tempB, tempA;
1408461c08dfSJia Liu
1409461c08dfSJia Liu tempB = (rs & MIPSDSP_HI) >> 16;
1410461c08dfSJia Liu tempA = (rt & MIPSDSP_HI) >> 16;
1411461c08dfSJia Liu
1412461c08dfSJia Liu return MIPSDSP_RETURN32_16(tempB, tempA);
1413461c08dfSJia Liu }
1414461c08dfSJia Liu
helper_precrq_rs_ph_w(target_ulong rs,target_ulong rt,CPUMIPSState * env)1415461c08dfSJia Liu target_ulong helper_precrq_rs_ph_w(target_ulong rs, target_ulong rt,
1416461c08dfSJia Liu CPUMIPSState *env)
1417461c08dfSJia Liu {
1418461c08dfSJia Liu uint16_t tempB, tempA;
1419461c08dfSJia Liu
1420461c08dfSJia Liu tempB = mipsdsp_trunc16_sat16_round(rs, env);
1421461c08dfSJia Liu tempA = mipsdsp_trunc16_sat16_round(rt, env);
1422461c08dfSJia Liu
1423461c08dfSJia Liu return MIPSDSP_RETURN32_16(tempB, tempA);
1424461c08dfSJia Liu }
1425461c08dfSJia Liu
1426461c08dfSJia Liu #if defined(TARGET_MIPS64)
helper_precr_ob_qh(target_ulong rs,target_ulong rt)1427461c08dfSJia Liu target_ulong helper_precr_ob_qh(target_ulong rs, target_ulong rt)
1428461c08dfSJia Liu {
1429461c08dfSJia Liu uint8_t rs6, rs4, rs2, rs0;
1430461c08dfSJia Liu uint8_t rt6, rt4, rt2, rt0;
1431461c08dfSJia Liu uint64_t temp;
1432461c08dfSJia Liu
1433461c08dfSJia Liu rs6 = (rs >> 48) & MIPSDSP_Q0;
1434461c08dfSJia Liu rs4 = (rs >> 32) & MIPSDSP_Q0;
1435461c08dfSJia Liu rs2 = (rs >> 16) & MIPSDSP_Q0;
1436461c08dfSJia Liu rs0 = rs & MIPSDSP_Q0;
1437461c08dfSJia Liu rt6 = (rt >> 48) & MIPSDSP_Q0;
1438461c08dfSJia Liu rt4 = (rt >> 32) & MIPSDSP_Q0;
1439461c08dfSJia Liu rt2 = (rt >> 16) & MIPSDSP_Q0;
1440461c08dfSJia Liu rt0 = rt & MIPSDSP_Q0;
1441461c08dfSJia Liu
1442461c08dfSJia Liu temp = ((uint64_t)rs6 << 56) | ((uint64_t)rs4 << 48) |
1443461c08dfSJia Liu ((uint64_t)rs2 << 40) | ((uint64_t)rs0 << 32) |
1444461c08dfSJia Liu ((uint64_t)rt6 << 24) | ((uint64_t)rt4 << 16) |
1445461c08dfSJia Liu ((uint64_t)rt2 << 8) | (uint64_t)rt0;
1446461c08dfSJia Liu
1447461c08dfSJia Liu return temp;
1448461c08dfSJia Liu }
1449461c08dfSJia Liu
1450f49ab2e1SAleksandar Markovic
1451f49ab2e1SAleksandar Markovic /*
1452f49ab2e1SAleksandar Markovic * In case sa == 0, use rt2, rt0, rs2, rs0.
1453f49ab2e1SAleksandar Markovic * In case sa != 0, use rt3, rt1, rs3, rs1.
1454f49ab2e1SAleksandar Markovic */
1455461c08dfSJia Liu #define PRECR_QH_PW(name, var) \
1456f49ab2e1SAleksandar Markovic target_ulong helper_precr_##name##_qh_pw(target_ulong rs, \
1457f49ab2e1SAleksandar Markovic target_ulong rt, \
1458461c08dfSJia Liu uint32_t sa) \
1459461c08dfSJia Liu { \
1460461c08dfSJia Liu uint16_t rs3, rs2, rs1, rs0; \
1461461c08dfSJia Liu uint16_t rt3, rt2, rt1, rt0; \
1462461c08dfSJia Liu uint16_t tempD, tempC, tempB, tempA; \
1463461c08dfSJia Liu \
1464461c08dfSJia Liu MIPSDSP_SPLIT64_16(rs, rs3, rs2, rs1, rs0); \
1465461c08dfSJia Liu MIPSDSP_SPLIT64_16(rt, rt3, rt2, rt1, rt0); \
1466461c08dfSJia Liu \
1467461c08dfSJia Liu if (sa == 0) { \
1468461c08dfSJia Liu tempD = rt2 << var; \
1469461c08dfSJia Liu tempC = rt0 << var; \
1470461c08dfSJia Liu tempB = rs2 << var; \
1471461c08dfSJia Liu tempA = rs0 << var; \
1472461c08dfSJia Liu } else { \
1473461c08dfSJia Liu tempD = (((int16_t)rt3 >> sa) + var) >> var; \
1474461c08dfSJia Liu tempC = (((int16_t)rt1 >> sa) + var) >> var; \
1475461c08dfSJia Liu tempB = (((int16_t)rs3 >> sa) + var) >> var; \
1476461c08dfSJia Liu tempA = (((int16_t)rs1 >> sa) + var) >> var; \
1477461c08dfSJia Liu } \
1478461c08dfSJia Liu \
1479461c08dfSJia Liu return MIPSDSP_RETURN64_16(tempD, tempC, tempB, tempA); \
1480461c08dfSJia Liu }
1481461c08dfSJia Liu
1482461c08dfSJia Liu PRECR_QH_PW(sra, 0);
1483461c08dfSJia Liu PRECR_QH_PW(sra_r, 1);
1484461c08dfSJia Liu
1485461c08dfSJia Liu #undef PRECR_QH_PW
1486461c08dfSJia Liu
helper_precrq_ob_qh(target_ulong rs,target_ulong rt)1487461c08dfSJia Liu target_ulong helper_precrq_ob_qh(target_ulong rs, target_ulong rt)
1488461c08dfSJia Liu {
1489461c08dfSJia Liu uint8_t rs6, rs4, rs2, rs0;
1490461c08dfSJia Liu uint8_t rt6, rt4, rt2, rt0;
1491461c08dfSJia Liu uint64_t temp;
1492461c08dfSJia Liu
1493461c08dfSJia Liu rs6 = (rs >> 56) & MIPSDSP_Q0;
1494461c08dfSJia Liu rs4 = (rs >> 40) & MIPSDSP_Q0;
1495461c08dfSJia Liu rs2 = (rs >> 24) & MIPSDSP_Q0;
1496461c08dfSJia Liu rs0 = (rs >> 8) & MIPSDSP_Q0;
1497461c08dfSJia Liu rt6 = (rt >> 56) & MIPSDSP_Q0;
1498461c08dfSJia Liu rt4 = (rt >> 40) & MIPSDSP_Q0;
1499461c08dfSJia Liu rt2 = (rt >> 24) & MIPSDSP_Q0;
1500461c08dfSJia Liu rt0 = (rt >> 8) & MIPSDSP_Q0;
1501461c08dfSJia Liu
1502461c08dfSJia Liu temp = ((uint64_t)rs6 << 56) | ((uint64_t)rs4 << 48) |
1503461c08dfSJia Liu ((uint64_t)rs2 << 40) | ((uint64_t)rs0 << 32) |
1504461c08dfSJia Liu ((uint64_t)rt6 << 24) | ((uint64_t)rt4 << 16) |
1505461c08dfSJia Liu ((uint64_t)rt2 << 8) | (uint64_t)rt0;
1506461c08dfSJia Liu
1507461c08dfSJia Liu return temp;
1508461c08dfSJia Liu }
1509461c08dfSJia Liu
helper_precrq_qh_pw(target_ulong rs,target_ulong rt)1510461c08dfSJia Liu target_ulong helper_precrq_qh_pw(target_ulong rs, target_ulong rt)
1511461c08dfSJia Liu {
1512461c08dfSJia Liu uint16_t tempD, tempC, tempB, tempA;
1513461c08dfSJia Liu
1514461c08dfSJia Liu tempD = (rs >> 48) & MIPSDSP_LO;
1515461c08dfSJia Liu tempC = (rs >> 16) & MIPSDSP_LO;
1516461c08dfSJia Liu tempB = (rt >> 48) & MIPSDSP_LO;
1517461c08dfSJia Liu tempA = (rt >> 16) & MIPSDSP_LO;
1518461c08dfSJia Liu
1519461c08dfSJia Liu return MIPSDSP_RETURN64_16(tempD, tempC, tempB, tempA);
1520461c08dfSJia Liu }
1521461c08dfSJia Liu
helper_precrq_rs_qh_pw(target_ulong rs,target_ulong rt,CPUMIPSState * env)1522461c08dfSJia Liu target_ulong helper_precrq_rs_qh_pw(target_ulong rs, target_ulong rt,
1523461c08dfSJia Liu CPUMIPSState *env)
1524461c08dfSJia Liu {
1525461c08dfSJia Liu uint32_t rs2, rs0;
1526461c08dfSJia Liu uint32_t rt2, rt0;
1527461c08dfSJia Liu uint16_t tempD, tempC, tempB, tempA;
1528461c08dfSJia Liu
1529461c08dfSJia Liu rs2 = (rs >> 32) & MIPSDSP_LLO;
1530461c08dfSJia Liu rs0 = rs & MIPSDSP_LLO;
1531461c08dfSJia Liu rt2 = (rt >> 32) & MIPSDSP_LLO;
1532461c08dfSJia Liu rt0 = rt & MIPSDSP_LLO;
1533461c08dfSJia Liu
1534461c08dfSJia Liu tempD = mipsdsp_trunc16_sat16_round(rs2, env);
1535461c08dfSJia Liu tempC = mipsdsp_trunc16_sat16_round(rs0, env);
1536461c08dfSJia Liu tempB = mipsdsp_trunc16_sat16_round(rt2, env);
1537461c08dfSJia Liu tempA = mipsdsp_trunc16_sat16_round(rt0, env);
1538461c08dfSJia Liu
1539461c08dfSJia Liu return MIPSDSP_RETURN64_16(tempD, tempC, tempB, tempA);
1540461c08dfSJia Liu }
1541461c08dfSJia Liu
helper_precrq_pw_l(target_ulong rs,target_ulong rt)1542461c08dfSJia Liu target_ulong helper_precrq_pw_l(target_ulong rs, target_ulong rt)
1543461c08dfSJia Liu {
1544461c08dfSJia Liu uint32_t tempB, tempA;
1545461c08dfSJia Liu
1546461c08dfSJia Liu tempB = (rs >> 32) & MIPSDSP_LLO;
1547461c08dfSJia Liu tempA = (rt >> 32) & MIPSDSP_LLO;
1548461c08dfSJia Liu
1549461c08dfSJia Liu return MIPSDSP_RETURN64_32(tempB, tempA);
1550461c08dfSJia Liu }
1551461c08dfSJia Liu #endif
1552461c08dfSJia Liu
helper_precrqu_s_qb_ph(target_ulong rs,target_ulong rt,CPUMIPSState * env)1553461c08dfSJia Liu target_ulong helper_precrqu_s_qb_ph(target_ulong rs, target_ulong rt,
1554461c08dfSJia Liu CPUMIPSState *env)
1555461c08dfSJia Liu {
1556461c08dfSJia Liu uint8_t tempD, tempC, tempB, tempA;
1557461c08dfSJia Liu uint16_t rsh, rsl, rth, rtl;
1558461c08dfSJia Liu
1559461c08dfSJia Liu rsh = (rs & MIPSDSP_HI) >> 16;
1560461c08dfSJia Liu rsl = rs & MIPSDSP_LO;
1561461c08dfSJia Liu rth = (rt & MIPSDSP_HI) >> 16;
1562461c08dfSJia Liu rtl = rt & MIPSDSP_LO;
1563461c08dfSJia Liu
1564461c08dfSJia Liu tempD = mipsdsp_sat8_reduce_precision(rsh, env);
1565461c08dfSJia Liu tempC = mipsdsp_sat8_reduce_precision(rsl, env);
1566461c08dfSJia Liu tempB = mipsdsp_sat8_reduce_precision(rth, env);
1567461c08dfSJia Liu tempA = mipsdsp_sat8_reduce_precision(rtl, env);
1568461c08dfSJia Liu
1569461c08dfSJia Liu return MIPSDSP_RETURN32_8(tempD, tempC, tempB, tempA);
1570461c08dfSJia Liu }
1571461c08dfSJia Liu
1572461c08dfSJia Liu #if defined(TARGET_MIPS64)
helper_precrqu_s_ob_qh(target_ulong rs,target_ulong rt,CPUMIPSState * env)1573461c08dfSJia Liu target_ulong helper_precrqu_s_ob_qh(target_ulong rs, target_ulong rt,
1574461c08dfSJia Liu CPUMIPSState *env)
1575461c08dfSJia Liu {
1576461c08dfSJia Liu int i;
1577461c08dfSJia Liu uint16_t rs3, rs2, rs1, rs0;
1578461c08dfSJia Liu uint16_t rt3, rt2, rt1, rt0;
1579461c08dfSJia Liu uint8_t temp[8];
1580461c08dfSJia Liu uint64_t result;
1581461c08dfSJia Liu
1582461c08dfSJia Liu result = 0;
1583461c08dfSJia Liu
1584461c08dfSJia Liu MIPSDSP_SPLIT64_16(rs, rs3, rs2, rs1, rs0);
1585461c08dfSJia Liu MIPSDSP_SPLIT64_16(rt, rt3, rt2, rt1, rt0);
1586461c08dfSJia Liu
1587461c08dfSJia Liu temp[7] = mipsdsp_sat8_reduce_precision(rs3, env);
1588461c08dfSJia Liu temp[6] = mipsdsp_sat8_reduce_precision(rs2, env);
1589461c08dfSJia Liu temp[5] = mipsdsp_sat8_reduce_precision(rs1, env);
1590461c08dfSJia Liu temp[4] = mipsdsp_sat8_reduce_precision(rs0, env);
1591461c08dfSJia Liu temp[3] = mipsdsp_sat8_reduce_precision(rt3, env);
1592461c08dfSJia Liu temp[2] = mipsdsp_sat8_reduce_precision(rt2, env);
1593461c08dfSJia Liu temp[1] = mipsdsp_sat8_reduce_precision(rt1, env);
1594461c08dfSJia Liu temp[0] = mipsdsp_sat8_reduce_precision(rt0, env);
1595461c08dfSJia Liu
1596461c08dfSJia Liu for (i = 0; i < 8; i++) {
1597461c08dfSJia Liu result |= (uint64_t)temp[i] << (8 * i);
1598461c08dfSJia Liu }
1599461c08dfSJia Liu
1600461c08dfSJia Liu return result;
1601461c08dfSJia Liu }
1602461c08dfSJia Liu
1603461c08dfSJia Liu #define PRECEQ_PW(name, a, b) \
1604461c08dfSJia Liu target_ulong helper_preceq_pw_##name(target_ulong rt) \
1605461c08dfSJia Liu { \
1606461c08dfSJia Liu uint16_t tempB, tempA; \
1607461c08dfSJia Liu uint32_t tempBI, tempAI; \
1608461c08dfSJia Liu \
1609461c08dfSJia Liu tempB = (rt >> a) & MIPSDSP_LO; \
1610461c08dfSJia Liu tempA = (rt >> b) & MIPSDSP_LO; \
1611461c08dfSJia Liu \
1612461c08dfSJia Liu tempBI = (uint32_t)tempB << 16; \
1613461c08dfSJia Liu tempAI = (uint32_t)tempA << 16; \
1614461c08dfSJia Liu \
1615461c08dfSJia Liu return MIPSDSP_RETURN64_32(tempBI, tempAI); \
1616461c08dfSJia Liu }
1617461c08dfSJia Liu
1618461c08dfSJia Liu PRECEQ_PW(qhl, 48, 32);
1619461c08dfSJia Liu PRECEQ_PW(qhr, 16, 0);
1620461c08dfSJia Liu PRECEQ_PW(qhla, 48, 16);
1621461c08dfSJia Liu PRECEQ_PW(qhra, 32, 0);
1622461c08dfSJia Liu
1623461c08dfSJia Liu #undef PRECEQ_PW
1624461c08dfSJia Liu
1625461c08dfSJia Liu #endif
1626461c08dfSJia Liu
1627461c08dfSJia Liu #define PRECEQU_PH(name, a, b) \
1628461c08dfSJia Liu target_ulong helper_precequ_ph_##name(target_ulong rt) \
1629461c08dfSJia Liu { \
1630461c08dfSJia Liu uint16_t tempB, tempA; \
1631461c08dfSJia Liu \
1632461c08dfSJia Liu tempB = (rt >> a) & MIPSDSP_Q0; \
1633461c08dfSJia Liu tempA = (rt >> b) & MIPSDSP_Q0; \
1634461c08dfSJia Liu \
1635461c08dfSJia Liu tempB = tempB << 7; \
1636461c08dfSJia Liu tempA = tempA << 7; \
1637461c08dfSJia Liu \
1638461c08dfSJia Liu return MIPSDSP_RETURN32_16(tempB, tempA); \
1639461c08dfSJia Liu }
1640461c08dfSJia Liu
1641461c08dfSJia Liu PRECEQU_PH(qbl, 24, 16);
1642461c08dfSJia Liu PRECEQU_PH(qbr, 8, 0);
1643461c08dfSJia Liu PRECEQU_PH(qbla, 24, 8);
1644461c08dfSJia Liu PRECEQU_PH(qbra, 16, 0);
1645461c08dfSJia Liu
1646461c08dfSJia Liu #undef PRECEQU_PH
1647461c08dfSJia Liu
1648461c08dfSJia Liu #if defined(TARGET_MIPS64)
1649461c08dfSJia Liu #define PRECEQU_QH(name, a, b, c, d) \
1650461c08dfSJia Liu target_ulong helper_precequ_qh_##name(target_ulong rt) \
1651461c08dfSJia Liu { \
1652461c08dfSJia Liu uint16_t tempD, tempC, tempB, tempA; \
1653461c08dfSJia Liu \
1654461c08dfSJia Liu tempD = (rt >> a) & MIPSDSP_Q0; \
1655461c08dfSJia Liu tempC = (rt >> b) & MIPSDSP_Q0; \
1656461c08dfSJia Liu tempB = (rt >> c) & MIPSDSP_Q0; \
1657461c08dfSJia Liu tempA = (rt >> d) & MIPSDSP_Q0; \
1658461c08dfSJia Liu \
1659461c08dfSJia Liu tempD = tempD << 7; \
1660461c08dfSJia Liu tempC = tempC << 7; \
1661461c08dfSJia Liu tempB = tempB << 7; \
1662461c08dfSJia Liu tempA = tempA << 7; \
1663461c08dfSJia Liu \
1664461c08dfSJia Liu return MIPSDSP_RETURN64_16(tempD, tempC, tempB, tempA); \
1665461c08dfSJia Liu }
1666461c08dfSJia Liu
1667461c08dfSJia Liu PRECEQU_QH(obl, 56, 48, 40, 32);
1668461c08dfSJia Liu PRECEQU_QH(obr, 24, 16, 8, 0);
1669461c08dfSJia Liu PRECEQU_QH(obla, 56, 40, 24, 8);
1670461c08dfSJia Liu PRECEQU_QH(obra, 48, 32, 16, 0);
1671461c08dfSJia Liu
1672461c08dfSJia Liu #undef PRECEQU_QH
1673461c08dfSJia Liu
1674461c08dfSJia Liu #endif
1675461c08dfSJia Liu
1676461c08dfSJia Liu #define PRECEU_PH(name, a, b) \
1677461c08dfSJia Liu target_ulong helper_preceu_ph_##name(target_ulong rt) \
1678461c08dfSJia Liu { \
1679461c08dfSJia Liu uint16_t tempB, tempA; \
1680461c08dfSJia Liu \
1681461c08dfSJia Liu tempB = (rt >> a) & MIPSDSP_Q0; \
1682461c08dfSJia Liu tempA = (rt >> b) & MIPSDSP_Q0; \
1683461c08dfSJia Liu \
1684461c08dfSJia Liu return MIPSDSP_RETURN32_16(tempB, tempA); \
1685461c08dfSJia Liu }
1686461c08dfSJia Liu
1687461c08dfSJia Liu PRECEU_PH(qbl, 24, 16);
1688461c08dfSJia Liu PRECEU_PH(qbr, 8, 0);
1689461c08dfSJia Liu PRECEU_PH(qbla, 24, 8);
1690461c08dfSJia Liu PRECEU_PH(qbra, 16, 0);
1691461c08dfSJia Liu
1692461c08dfSJia Liu #undef PRECEU_PH
1693461c08dfSJia Liu
1694461c08dfSJia Liu #if defined(TARGET_MIPS64)
1695461c08dfSJia Liu #define PRECEU_QH(name, a, b, c, d) \
1696461c08dfSJia Liu target_ulong helper_preceu_qh_##name(target_ulong rt) \
1697461c08dfSJia Liu { \
1698461c08dfSJia Liu uint16_t tempD, tempC, tempB, tempA; \
1699461c08dfSJia Liu \
1700461c08dfSJia Liu tempD = (rt >> a) & MIPSDSP_Q0; \
1701461c08dfSJia Liu tempC = (rt >> b) & MIPSDSP_Q0; \
1702461c08dfSJia Liu tempB = (rt >> c) & MIPSDSP_Q0; \
1703461c08dfSJia Liu tempA = (rt >> d) & MIPSDSP_Q0; \
1704461c08dfSJia Liu \
1705461c08dfSJia Liu return MIPSDSP_RETURN64_16(tempD, tempC, tempB, tempA); \
1706461c08dfSJia Liu }
1707461c08dfSJia Liu
1708461c08dfSJia Liu PRECEU_QH(obl, 56, 48, 40, 32);
1709461c08dfSJia Liu PRECEU_QH(obr, 24, 16, 8, 0);
1710461c08dfSJia Liu PRECEU_QH(obla, 56, 40, 24, 8);
1711461c08dfSJia Liu PRECEU_QH(obra, 48, 32, 16, 0);
1712461c08dfSJia Liu
1713461c08dfSJia Liu #undef PRECEU_QH
1714461c08dfSJia Liu
1715461c08dfSJia Liu #endif
1716461c08dfSJia Liu
171777c5fa8bSJia Liu /** DSP GPR-Based Shift Sub-class insns **/
171877c5fa8bSJia Liu #define SHIFT_QB(name, func) \
171977c5fa8bSJia Liu target_ulong helper_##name##_qb(target_ulong sa, target_ulong rt) \
172077c5fa8bSJia Liu { \
172177c5fa8bSJia Liu uint8_t rt3, rt2, rt1, rt0; \
172277c5fa8bSJia Liu \
172377c5fa8bSJia Liu sa = sa & 0x07; \
172477c5fa8bSJia Liu \
172577c5fa8bSJia Liu MIPSDSP_SPLIT32_8(rt, rt3, rt2, rt1, rt0); \
172677c5fa8bSJia Liu \
172777c5fa8bSJia Liu rt3 = mipsdsp_##func(rt3, sa); \
172877c5fa8bSJia Liu rt2 = mipsdsp_##func(rt2, sa); \
172977c5fa8bSJia Liu rt1 = mipsdsp_##func(rt1, sa); \
173077c5fa8bSJia Liu rt0 = mipsdsp_##func(rt0, sa); \
173177c5fa8bSJia Liu \
173277c5fa8bSJia Liu return MIPSDSP_RETURN32_8(rt3, rt2, rt1, rt0); \
173377c5fa8bSJia Liu }
173477c5fa8bSJia Liu
173577c5fa8bSJia Liu #define SHIFT_QB_ENV(name, func) \
173677c5fa8bSJia Liu target_ulong helper_##name##_qb(target_ulong sa, target_ulong rt,\
173777c5fa8bSJia Liu CPUMIPSState *env) \
173877c5fa8bSJia Liu { \
173977c5fa8bSJia Liu uint8_t rt3, rt2, rt1, rt0; \
174077c5fa8bSJia Liu \
174177c5fa8bSJia Liu sa = sa & 0x07; \
174277c5fa8bSJia Liu \
174377c5fa8bSJia Liu MIPSDSP_SPLIT32_8(rt, rt3, rt2, rt1, rt0); \
174477c5fa8bSJia Liu \
174577c5fa8bSJia Liu rt3 = mipsdsp_##func(rt3, sa, env); \
174677c5fa8bSJia Liu rt2 = mipsdsp_##func(rt2, sa, env); \
174777c5fa8bSJia Liu rt1 = mipsdsp_##func(rt1, sa, env); \
174877c5fa8bSJia Liu rt0 = mipsdsp_##func(rt0, sa, env); \
174977c5fa8bSJia Liu \
175077c5fa8bSJia Liu return MIPSDSP_RETURN32_8(rt3, rt2, rt1, rt0); \
175177c5fa8bSJia Liu }
175277c5fa8bSJia Liu
175377c5fa8bSJia Liu SHIFT_QB_ENV(shll, lshift8);
175477c5fa8bSJia Liu SHIFT_QB(shrl, rshift_u8);
175577c5fa8bSJia Liu
175677c5fa8bSJia Liu SHIFT_QB(shra, rashift8);
175777c5fa8bSJia Liu SHIFT_QB(shra_r, rnd8_rashift);
175877c5fa8bSJia Liu
175977c5fa8bSJia Liu #undef SHIFT_QB
176077c5fa8bSJia Liu #undef SHIFT_QB_ENV
176177c5fa8bSJia Liu
176277c5fa8bSJia Liu #if defined(TARGET_MIPS64)
176377c5fa8bSJia Liu #define SHIFT_OB(name, func) \
176477c5fa8bSJia Liu target_ulong helper_##name##_ob(target_ulong rt, target_ulong sa) \
176577c5fa8bSJia Liu { \
176677c5fa8bSJia Liu int i; \
176777c5fa8bSJia Liu uint8_t rt_t[8]; \
176877c5fa8bSJia Liu uint64_t temp; \
176977c5fa8bSJia Liu \
177077c5fa8bSJia Liu sa = sa & 0x07; \
177177c5fa8bSJia Liu temp = 0; \
177277c5fa8bSJia Liu \
177377c5fa8bSJia Liu for (i = 0; i < 8; i++) { \
177477c5fa8bSJia Liu rt_t[i] = (rt >> (8 * i)) & MIPSDSP_Q0; \
177577c5fa8bSJia Liu rt_t[i] = mipsdsp_##func(rt_t[i], sa); \
177677c5fa8bSJia Liu temp |= (uint64_t)rt_t[i] << (8 * i); \
177777c5fa8bSJia Liu } \
177877c5fa8bSJia Liu \
177977c5fa8bSJia Liu return temp; \
178077c5fa8bSJia Liu }
178177c5fa8bSJia Liu
178277c5fa8bSJia Liu #define SHIFT_OB_ENV(name, func) \
178377c5fa8bSJia Liu target_ulong helper_##name##_ob(target_ulong rt, target_ulong sa, \
178477c5fa8bSJia Liu CPUMIPSState *env) \
178577c5fa8bSJia Liu { \
178677c5fa8bSJia Liu int i; \
178777c5fa8bSJia Liu uint8_t rt_t[8]; \
178877c5fa8bSJia Liu uint64_t temp; \
178977c5fa8bSJia Liu \
179077c5fa8bSJia Liu sa = sa & 0x07; \
179177c5fa8bSJia Liu temp = 0; \
179277c5fa8bSJia Liu \
179377c5fa8bSJia Liu for (i = 0; i < 8; i++) { \
179477c5fa8bSJia Liu rt_t[i] = (rt >> (8 * i)) & MIPSDSP_Q0; \
179577c5fa8bSJia Liu rt_t[i] = mipsdsp_##func(rt_t[i], sa, env); \
179677c5fa8bSJia Liu temp |= (uint64_t)rt_t[i] << (8 * i); \
179777c5fa8bSJia Liu } \
179877c5fa8bSJia Liu \
179977c5fa8bSJia Liu return temp; \
180077c5fa8bSJia Liu }
180177c5fa8bSJia Liu
180277c5fa8bSJia Liu SHIFT_OB_ENV(shll, lshift8);
180377c5fa8bSJia Liu SHIFT_OB(shrl, rshift_u8);
180477c5fa8bSJia Liu
180577c5fa8bSJia Liu SHIFT_OB(shra, rashift8);
180677c5fa8bSJia Liu SHIFT_OB(shra_r, rnd8_rashift);
180777c5fa8bSJia Liu
180877c5fa8bSJia Liu #undef SHIFT_OB
180977c5fa8bSJia Liu #undef SHIFT_OB_ENV
181077c5fa8bSJia Liu
181177c5fa8bSJia Liu #endif
181277c5fa8bSJia Liu
181377c5fa8bSJia Liu #define SHIFT_PH(name, func) \
181477c5fa8bSJia Liu target_ulong helper_##name##_ph(target_ulong sa, target_ulong rt, \
181577c5fa8bSJia Liu CPUMIPSState *env) \
181677c5fa8bSJia Liu { \
181777c5fa8bSJia Liu uint16_t rth, rtl; \
181877c5fa8bSJia Liu \
181977c5fa8bSJia Liu sa = sa & 0x0F; \
182077c5fa8bSJia Liu \
182177c5fa8bSJia Liu MIPSDSP_SPLIT32_16(rt, rth, rtl); \
182277c5fa8bSJia Liu \
182377c5fa8bSJia Liu rth = mipsdsp_##func(rth, sa, env); \
182477c5fa8bSJia Liu rtl = mipsdsp_##func(rtl, sa, env); \
182577c5fa8bSJia Liu \
182677c5fa8bSJia Liu return MIPSDSP_RETURN32_16(rth, rtl); \
182777c5fa8bSJia Liu }
182877c5fa8bSJia Liu
182977c5fa8bSJia Liu SHIFT_PH(shll, lshift16);
183077c5fa8bSJia Liu SHIFT_PH(shll_s, sat16_lshift);
183177c5fa8bSJia Liu
183277c5fa8bSJia Liu #undef SHIFT_PH
183377c5fa8bSJia Liu
183477c5fa8bSJia Liu #if defined(TARGET_MIPS64)
183577c5fa8bSJia Liu #define SHIFT_QH(name, func) \
183677c5fa8bSJia Liu target_ulong helper_##name##_qh(target_ulong rt, target_ulong sa) \
183777c5fa8bSJia Liu { \
183877c5fa8bSJia Liu uint16_t rt3, rt2, rt1, rt0; \
183977c5fa8bSJia Liu \
184077c5fa8bSJia Liu sa = sa & 0x0F; \
184177c5fa8bSJia Liu \
184277c5fa8bSJia Liu MIPSDSP_SPLIT64_16(rt, rt3, rt2, rt1, rt0); \
184377c5fa8bSJia Liu \
184477c5fa8bSJia Liu rt3 = mipsdsp_##func(rt3, sa); \
184577c5fa8bSJia Liu rt2 = mipsdsp_##func(rt2, sa); \
184677c5fa8bSJia Liu rt1 = mipsdsp_##func(rt1, sa); \
184777c5fa8bSJia Liu rt0 = mipsdsp_##func(rt0, sa); \
184877c5fa8bSJia Liu \
184977c5fa8bSJia Liu return MIPSDSP_RETURN64_16(rt3, rt2, rt1, rt0); \
185077c5fa8bSJia Liu }
185177c5fa8bSJia Liu
185277c5fa8bSJia Liu #define SHIFT_QH_ENV(name, func) \
185377c5fa8bSJia Liu target_ulong helper_##name##_qh(target_ulong rt, target_ulong sa, \
185477c5fa8bSJia Liu CPUMIPSState *env) \
185577c5fa8bSJia Liu { \
185677c5fa8bSJia Liu uint16_t rt3, rt2, rt1, rt0; \
185777c5fa8bSJia Liu \
185877c5fa8bSJia Liu sa = sa & 0x0F; \
185977c5fa8bSJia Liu \
186077c5fa8bSJia Liu MIPSDSP_SPLIT64_16(rt, rt3, rt2, rt1, rt0); \
186177c5fa8bSJia Liu \
186277c5fa8bSJia Liu rt3 = mipsdsp_##func(rt3, sa, env); \
186377c5fa8bSJia Liu rt2 = mipsdsp_##func(rt2, sa, env); \
186477c5fa8bSJia Liu rt1 = mipsdsp_##func(rt1, sa, env); \
186577c5fa8bSJia Liu rt0 = mipsdsp_##func(rt0, sa, env); \
186677c5fa8bSJia Liu \
186777c5fa8bSJia Liu return MIPSDSP_RETURN64_16(rt3, rt2, rt1, rt0); \
186877c5fa8bSJia Liu }
186977c5fa8bSJia Liu
187077c5fa8bSJia Liu SHIFT_QH_ENV(shll, lshift16);
187177c5fa8bSJia Liu SHIFT_QH_ENV(shll_s, sat16_lshift);
187277c5fa8bSJia Liu
187377c5fa8bSJia Liu SHIFT_QH(shrl, rshift_u16);
187477c5fa8bSJia Liu SHIFT_QH(shra, rashift16);
187577c5fa8bSJia Liu SHIFT_QH(shra_r, rnd16_rashift);
187677c5fa8bSJia Liu
187777c5fa8bSJia Liu #undef SHIFT_QH
187877c5fa8bSJia Liu #undef SHIFT_QH_ENV
187977c5fa8bSJia Liu
188077c5fa8bSJia Liu #endif
188177c5fa8bSJia Liu
188277c5fa8bSJia Liu #define SHIFT_W(name, func) \
188377c5fa8bSJia Liu target_ulong helper_##name##_w(target_ulong sa, target_ulong rt) \
188477c5fa8bSJia Liu { \
188577c5fa8bSJia Liu uint32_t temp; \
188677c5fa8bSJia Liu \
188777c5fa8bSJia Liu sa = sa & 0x1F; \
188877c5fa8bSJia Liu temp = mipsdsp_##func(rt, sa); \
188977c5fa8bSJia Liu \
189077c5fa8bSJia Liu return (target_long)(int32_t)temp; \
189177c5fa8bSJia Liu }
189277c5fa8bSJia Liu
189377c5fa8bSJia Liu #define SHIFT_W_ENV(name, func) \
189477c5fa8bSJia Liu target_ulong helper_##name##_w(target_ulong sa, target_ulong rt, \
189577c5fa8bSJia Liu CPUMIPSState *env) \
189677c5fa8bSJia Liu { \
189777c5fa8bSJia Liu uint32_t temp; \
189877c5fa8bSJia Liu \
189977c5fa8bSJia Liu sa = sa & 0x1F; \
190077c5fa8bSJia Liu temp = mipsdsp_##func(rt, sa, env); \
190177c5fa8bSJia Liu \
190277c5fa8bSJia Liu return (target_long)(int32_t)temp; \
190377c5fa8bSJia Liu }
190477c5fa8bSJia Liu
190577c5fa8bSJia Liu SHIFT_W_ENV(shll_s, sat32_lshift);
190677c5fa8bSJia Liu SHIFT_W(shra_r, rnd32_rashift);
190777c5fa8bSJia Liu
190877c5fa8bSJia Liu #undef SHIFT_W
190977c5fa8bSJia Liu #undef SHIFT_W_ENV
191077c5fa8bSJia Liu
191177c5fa8bSJia Liu #if defined(TARGET_MIPS64)
191277c5fa8bSJia Liu #define SHIFT_PW(name, func) \
191377c5fa8bSJia Liu target_ulong helper_##name##_pw(target_ulong rt, target_ulong sa) \
191477c5fa8bSJia Liu { \
191577c5fa8bSJia Liu uint32_t rt1, rt0; \
191677c5fa8bSJia Liu \
191777c5fa8bSJia Liu sa = sa & 0x1F; \
191877c5fa8bSJia Liu MIPSDSP_SPLIT64_32(rt, rt1, rt0); \
191977c5fa8bSJia Liu \
192077c5fa8bSJia Liu rt1 = mipsdsp_##func(rt1, sa); \
192177c5fa8bSJia Liu rt0 = mipsdsp_##func(rt0, sa); \
192277c5fa8bSJia Liu \
192377c5fa8bSJia Liu return MIPSDSP_RETURN64_32(rt1, rt0); \
192477c5fa8bSJia Liu }
192577c5fa8bSJia Liu
192677c5fa8bSJia Liu #define SHIFT_PW_ENV(name, func) \
192777c5fa8bSJia Liu target_ulong helper_##name##_pw(target_ulong rt, target_ulong sa, \
192877c5fa8bSJia Liu CPUMIPSState *env) \
192977c5fa8bSJia Liu { \
193077c5fa8bSJia Liu uint32_t rt1, rt0; \
193177c5fa8bSJia Liu \
193277c5fa8bSJia Liu sa = sa & 0x1F; \
193377c5fa8bSJia Liu MIPSDSP_SPLIT64_32(rt, rt1, rt0); \
193477c5fa8bSJia Liu \
193577c5fa8bSJia Liu rt1 = mipsdsp_##func(rt1, sa, env); \
193677c5fa8bSJia Liu rt0 = mipsdsp_##func(rt0, sa, env); \
193777c5fa8bSJia Liu \
193877c5fa8bSJia Liu return MIPSDSP_RETURN64_32(rt1, rt0); \
193977c5fa8bSJia Liu }
194077c5fa8bSJia Liu
194177c5fa8bSJia Liu SHIFT_PW_ENV(shll, lshift32);
194277c5fa8bSJia Liu SHIFT_PW_ENV(shll_s, sat32_lshift);
194377c5fa8bSJia Liu
194477c5fa8bSJia Liu SHIFT_PW(shra, rashift32);
194577c5fa8bSJia Liu SHIFT_PW(shra_r, rnd32_rashift);
194677c5fa8bSJia Liu
194777c5fa8bSJia Liu #undef SHIFT_PW
194877c5fa8bSJia Liu #undef SHIFT_PW_ENV
194977c5fa8bSJia Liu
195077c5fa8bSJia Liu #endif
195177c5fa8bSJia Liu
195277c5fa8bSJia Liu #define SHIFT_PH(name, func) \
195377c5fa8bSJia Liu target_ulong helper_##name##_ph(target_ulong sa, target_ulong rt) \
195477c5fa8bSJia Liu { \
195577c5fa8bSJia Liu uint16_t rth, rtl; \
195677c5fa8bSJia Liu \
195777c5fa8bSJia Liu sa = sa & 0x0F; \
195877c5fa8bSJia Liu \
195977c5fa8bSJia Liu MIPSDSP_SPLIT32_16(rt, rth, rtl); \
196077c5fa8bSJia Liu \
196177c5fa8bSJia Liu rth = mipsdsp_##func(rth, sa); \
196277c5fa8bSJia Liu rtl = mipsdsp_##func(rtl, sa); \
196377c5fa8bSJia Liu \
196477c5fa8bSJia Liu return MIPSDSP_RETURN32_16(rth, rtl); \
196577c5fa8bSJia Liu }
196677c5fa8bSJia Liu
196777c5fa8bSJia Liu SHIFT_PH(shrl, rshift_u16);
196877c5fa8bSJia Liu SHIFT_PH(shra, rashift16);
196977c5fa8bSJia Liu SHIFT_PH(shra_r, rnd16_rashift);
197077c5fa8bSJia Liu
197177c5fa8bSJia Liu #undef SHIFT_PH
197277c5fa8bSJia Liu
1973a22260aeSJia Liu /** DSP Multiply Sub-class insns **/
1974f49ab2e1SAleksandar Markovic /*
1975f49ab2e1SAleksandar Markovic * Return value made up by two 16bits value.
1976a22260aeSJia Liu * FIXME give the macro a better name.
1977a22260aeSJia Liu */
1978a22260aeSJia Liu #define MUL_RETURN32_16_PH(name, func, \
1979a22260aeSJia Liu rsmov1, rsmov2, rsfilter, \
1980a22260aeSJia Liu rtmov1, rtmov2, rtfilter) \
1981a22260aeSJia Liu target_ulong helper_##name(target_ulong rs, target_ulong rt, \
1982a22260aeSJia Liu CPUMIPSState *env) \
1983a22260aeSJia Liu { \
1984a22260aeSJia Liu uint16_t rsB, rsA, rtB, rtA; \
1985a22260aeSJia Liu \
1986a22260aeSJia Liu rsB = (rs >> rsmov1) & rsfilter; \
1987a22260aeSJia Liu rsA = (rs >> rsmov2) & rsfilter; \
1988a22260aeSJia Liu rtB = (rt >> rtmov1) & rtfilter; \
1989a22260aeSJia Liu rtA = (rt >> rtmov2) & rtfilter; \
1990a22260aeSJia Liu \
1991a22260aeSJia Liu rsB = mipsdsp_##func(rsB, rtB, env); \
1992a22260aeSJia Liu rsA = mipsdsp_##func(rsA, rtA, env); \
1993a22260aeSJia Liu \
1994a22260aeSJia Liu return MIPSDSP_RETURN32_16(rsB, rsA); \
1995a22260aeSJia Liu }
1996a22260aeSJia Liu
1997a22260aeSJia Liu MUL_RETURN32_16_PH(muleu_s_ph_qbl, mul_u8_u16, \
1998a22260aeSJia Liu 24, 16, MIPSDSP_Q0, \
1999a22260aeSJia Liu 16, 0, MIPSDSP_LO);
2000a22260aeSJia Liu MUL_RETURN32_16_PH(muleu_s_ph_qbr, mul_u8_u16, \
2001a22260aeSJia Liu 8, 0, MIPSDSP_Q0, \
2002a22260aeSJia Liu 16, 0, MIPSDSP_LO);
2003a22260aeSJia Liu MUL_RETURN32_16_PH(mulq_rs_ph, rndq15_mul_q15_q15, \
2004a22260aeSJia Liu 16, 0, MIPSDSP_LO, \
2005a22260aeSJia Liu 16, 0, MIPSDSP_LO);
2006a22260aeSJia Liu MUL_RETURN32_16_PH(mul_ph, mul_i16_i16, \
2007a22260aeSJia Liu 16, 0, MIPSDSP_LO, \
2008a22260aeSJia Liu 16, 0, MIPSDSP_LO);
2009a22260aeSJia Liu MUL_RETURN32_16_PH(mul_s_ph, sat16_mul_i16_i16, \
2010a22260aeSJia Liu 16, 0, MIPSDSP_LO, \
2011a22260aeSJia Liu 16, 0, MIPSDSP_LO);
2012a22260aeSJia Liu MUL_RETURN32_16_PH(mulq_s_ph, sat16_mul_q15_q15, \
2013a22260aeSJia Liu 16, 0, MIPSDSP_LO, \
2014a22260aeSJia Liu 16, 0, MIPSDSP_LO);
2015a22260aeSJia Liu
2016a22260aeSJia Liu #undef MUL_RETURN32_16_PH
2017a22260aeSJia Liu
2018a22260aeSJia Liu #define MUL_RETURN32_32_ph(name, func, movbits) \
2019a22260aeSJia Liu target_ulong helper_##name(target_ulong rs, target_ulong rt, \
2020a22260aeSJia Liu CPUMIPSState *env) \
2021a22260aeSJia Liu { \
2022a22260aeSJia Liu int16_t rsh, rth; \
2023a22260aeSJia Liu int32_t temp; \
2024a22260aeSJia Liu \
2025a22260aeSJia Liu rsh = (rs >> movbits) & MIPSDSP_LO; \
2026a22260aeSJia Liu rth = (rt >> movbits) & MIPSDSP_LO; \
2027a22260aeSJia Liu temp = mipsdsp_##func(rsh, rth, env); \
2028a22260aeSJia Liu \
2029a22260aeSJia Liu return (target_long)(int32_t)temp; \
2030a22260aeSJia Liu }
2031a22260aeSJia Liu
2032a22260aeSJia Liu MUL_RETURN32_32_ph(muleq_s_w_phl, mul_q15_q15_overflowflag21, 16);
2033a22260aeSJia Liu MUL_RETURN32_32_ph(muleq_s_w_phr, mul_q15_q15_overflowflag21, 0);
2034a22260aeSJia Liu
2035a22260aeSJia Liu #undef MUL_RETURN32_32_ph
2036a22260aeSJia Liu
2037a22260aeSJia Liu #define MUL_VOID_PH(name, use_ac_env) \
2038a22260aeSJia Liu void helper_##name(uint32_t ac, target_ulong rs, target_ulong rt, \
2039a22260aeSJia Liu CPUMIPSState *env) \
2040a22260aeSJia Liu { \
2041a22260aeSJia Liu int16_t rsh, rsl, rth, rtl; \
2042a22260aeSJia Liu int32_t tempB, tempA; \
2043a22260aeSJia Liu int64_t acc, dotp; \
2044a22260aeSJia Liu \
2045a22260aeSJia Liu MIPSDSP_SPLIT32_16(rs, rsh, rsl); \
2046a22260aeSJia Liu MIPSDSP_SPLIT32_16(rt, rth, rtl); \
2047a22260aeSJia Liu \
2048a22260aeSJia Liu if (use_ac_env == 1) { \
2049a22260aeSJia Liu tempB = mipsdsp_mul_q15_q15(ac, rsh, rth, env); \
2050a22260aeSJia Liu tempA = mipsdsp_mul_q15_q15(ac, rsl, rtl, env); \
2051a22260aeSJia Liu } else { \
2052a22260aeSJia Liu tempB = mipsdsp_mul_u16_u16(rsh, rth); \
2053a22260aeSJia Liu tempA = mipsdsp_mul_u16_u16(rsl, rtl); \
2054a22260aeSJia Liu } \
2055a22260aeSJia Liu \
2056a22260aeSJia Liu dotp = (int64_t)tempB - (int64_t)tempA; \
2057a22260aeSJia Liu acc = ((uint64_t)env->active_tc.HI[ac] << 32) | \
2058a22260aeSJia Liu ((uint64_t)env->active_tc.LO[ac] & MIPSDSP_LLO); \
2059a22260aeSJia Liu dotp = dotp + acc; \
2060a22260aeSJia Liu env->active_tc.HI[ac] = (target_long)(int32_t) \
2061a22260aeSJia Liu ((dotp & MIPSDSP_LHI) >> 32); \
2062a22260aeSJia Liu env->active_tc.LO[ac] = (target_long)(int32_t)(dotp & MIPSDSP_LLO); \
2063a22260aeSJia Liu }
2064a22260aeSJia Liu
2065a22260aeSJia Liu MUL_VOID_PH(mulsaq_s_w_ph, 1);
2066a22260aeSJia Liu MUL_VOID_PH(mulsa_w_ph, 0);
2067a22260aeSJia Liu
2068a22260aeSJia Liu #undef MUL_VOID_PH
2069a22260aeSJia Liu
2070a22260aeSJia Liu #if defined(TARGET_MIPS64)
2071a22260aeSJia Liu #define MUL_RETURN64_16_QH(name, func, \
2072a22260aeSJia Liu rsmov1, rsmov2, rsmov3, rsmov4, rsfilter, \
2073a22260aeSJia Liu rtmov1, rtmov2, rtmov3, rtmov4, rtfilter) \
2074a22260aeSJia Liu target_ulong helper_##name(target_ulong rs, target_ulong rt, \
2075a22260aeSJia Liu CPUMIPSState *env) \
2076a22260aeSJia Liu { \
2077a22260aeSJia Liu uint16_t rs3, rs2, rs1, rs0; \
2078a22260aeSJia Liu uint16_t rt3, rt2, rt1, rt0; \
2079a22260aeSJia Liu uint16_t tempD, tempC, tempB, tempA; \
2080a22260aeSJia Liu \
2081a22260aeSJia Liu rs3 = (rs >> rsmov1) & rsfilter; \
2082a22260aeSJia Liu rs2 = (rs >> rsmov2) & rsfilter; \
2083a22260aeSJia Liu rs1 = (rs >> rsmov3) & rsfilter; \
2084a22260aeSJia Liu rs0 = (rs >> rsmov4) & rsfilter; \
2085a22260aeSJia Liu rt3 = (rt >> rtmov1) & rtfilter; \
2086a22260aeSJia Liu rt2 = (rt >> rtmov2) & rtfilter; \
2087a22260aeSJia Liu rt1 = (rt >> rtmov3) & rtfilter; \
2088a22260aeSJia Liu rt0 = (rt >> rtmov4) & rtfilter; \
2089a22260aeSJia Liu \
2090a22260aeSJia Liu tempD = mipsdsp_##func(rs3, rt3, env); \
2091a22260aeSJia Liu tempC = mipsdsp_##func(rs2, rt2, env); \
2092a22260aeSJia Liu tempB = mipsdsp_##func(rs1, rt1, env); \
2093a22260aeSJia Liu tempA = mipsdsp_##func(rs0, rt0, env); \
2094a22260aeSJia Liu \
2095a22260aeSJia Liu return MIPSDSP_RETURN64_16(tempD, tempC, tempB, tempA); \
2096a22260aeSJia Liu }
2097a22260aeSJia Liu
2098a22260aeSJia Liu MUL_RETURN64_16_QH(muleu_s_qh_obl, mul_u8_u16, \
2099a22260aeSJia Liu 56, 48, 40, 32, MIPSDSP_Q0, \
2100a22260aeSJia Liu 48, 32, 16, 0, MIPSDSP_LO);
2101a22260aeSJia Liu MUL_RETURN64_16_QH(muleu_s_qh_obr, mul_u8_u16, \
2102a22260aeSJia Liu 24, 16, 8, 0, MIPSDSP_Q0, \
2103a22260aeSJia Liu 48, 32, 16, 0, MIPSDSP_LO);
2104a22260aeSJia Liu MUL_RETURN64_16_QH(mulq_rs_qh, rndq15_mul_q15_q15, \
2105a22260aeSJia Liu 48, 32, 16, 0, MIPSDSP_LO, \
2106a22260aeSJia Liu 48, 32, 16, 0, MIPSDSP_LO);
2107a22260aeSJia Liu
2108a22260aeSJia Liu #undef MUL_RETURN64_16_QH
2109a22260aeSJia Liu
2110a22260aeSJia Liu #define MUL_RETURN64_32_QH(name, \
2111a22260aeSJia Liu rsmov1, rsmov2, \
2112a22260aeSJia Liu rtmov1, rtmov2) \
2113a22260aeSJia Liu target_ulong helper_##name(target_ulong rs, target_ulong rt, \
2114a22260aeSJia Liu CPUMIPSState *env) \
2115a22260aeSJia Liu { \
2116a22260aeSJia Liu uint16_t rsB, rsA; \
2117a22260aeSJia Liu uint16_t rtB, rtA; \
2118a22260aeSJia Liu uint32_t tempB, tempA; \
2119a22260aeSJia Liu \
2120a22260aeSJia Liu rsB = (rs >> rsmov1) & MIPSDSP_LO; \
2121a22260aeSJia Liu rsA = (rs >> rsmov2) & MIPSDSP_LO; \
2122a22260aeSJia Liu rtB = (rt >> rtmov1) & MIPSDSP_LO; \
2123a22260aeSJia Liu rtA = (rt >> rtmov2) & MIPSDSP_LO; \
2124a22260aeSJia Liu \
2125a22260aeSJia Liu tempB = mipsdsp_mul_q15_q15(5, rsB, rtB, env); \
2126a22260aeSJia Liu tempA = mipsdsp_mul_q15_q15(5, rsA, rtA, env); \
2127a22260aeSJia Liu \
2128a22260aeSJia Liu return ((uint64_t)tempB << 32) | (uint64_t)tempA; \
2129a22260aeSJia Liu }
2130a22260aeSJia Liu
2131a22260aeSJia Liu MUL_RETURN64_32_QH(muleq_s_pw_qhl, 48, 32, 48, 32);
2132a22260aeSJia Liu MUL_RETURN64_32_QH(muleq_s_pw_qhr, 16, 0, 16, 0);
2133a22260aeSJia Liu
2134a22260aeSJia Liu #undef MUL_RETURN64_32_QH
2135a22260aeSJia Liu
helper_mulsaq_s_w_qh(target_ulong rs,target_ulong rt,uint32_t ac,CPUMIPSState * env)2136a22260aeSJia Liu void helper_mulsaq_s_w_qh(target_ulong rs, target_ulong rt, uint32_t ac,
2137a22260aeSJia Liu CPUMIPSState *env)
2138a22260aeSJia Liu {
2139a22260aeSJia Liu int16_t rs3, rs2, rs1, rs0;
2140a22260aeSJia Liu int16_t rt3, rt2, rt1, rt0;
2141a22260aeSJia Liu int32_t tempD, tempC, tempB, tempA;
2142a22260aeSJia Liu int64_t acc[2];
2143a22260aeSJia Liu int64_t temp[2];
2144a22260aeSJia Liu int64_t temp_sum;
2145a22260aeSJia Liu
2146a22260aeSJia Liu MIPSDSP_SPLIT64_16(rs, rs3, rs2, rs1, rs0);
2147a22260aeSJia Liu MIPSDSP_SPLIT64_16(rt, rt3, rt2, rt1, rt0);
2148a22260aeSJia Liu
2149a22260aeSJia Liu tempD = mipsdsp_mul_q15_q15(ac, rs3, rt3, env);
2150a22260aeSJia Liu tempC = mipsdsp_mul_q15_q15(ac, rs2, rt2, env);
2151a22260aeSJia Liu tempB = mipsdsp_mul_q15_q15(ac, rs1, rt1, env);
2152a22260aeSJia Liu tempA = mipsdsp_mul_q15_q15(ac, rs0, rt0, env);
2153a22260aeSJia Liu
2154a22260aeSJia Liu temp[0] = ((int32_t)tempD - (int32_t)tempC) +
2155a22260aeSJia Liu ((int32_t)tempB - (int32_t)tempA);
2156a22260aeSJia Liu temp[0] = (int64_t)(temp[0] << 30) >> 30;
2157a22260aeSJia Liu if (((temp[0] >> 33) & 0x01) == 0) {
2158a22260aeSJia Liu temp[1] = 0x00;
2159a22260aeSJia Liu } else {
2160a22260aeSJia Liu temp[1] = ~0ull;
2161a22260aeSJia Liu }
2162a22260aeSJia Liu
2163a22260aeSJia Liu acc[0] = env->active_tc.LO[ac];
2164a22260aeSJia Liu acc[1] = env->active_tc.HI[ac];
2165a22260aeSJia Liu
2166a22260aeSJia Liu temp_sum = acc[0] + temp[0];
2167a22260aeSJia Liu if (((uint64_t)temp_sum < (uint64_t)acc[0]) &&
2168a22260aeSJia Liu ((uint64_t)temp_sum < (uint64_t)temp[0])) {
2169a22260aeSJia Liu acc[1] += 1;
2170a22260aeSJia Liu }
2171a22260aeSJia Liu acc[0] = temp_sum;
2172a22260aeSJia Liu acc[1] += temp[1];
2173a22260aeSJia Liu
2174a22260aeSJia Liu env->active_tc.HI[ac] = acc[1];
2175a22260aeSJia Liu env->active_tc.LO[ac] = acc[0];
2176a22260aeSJia Liu }
2177a22260aeSJia Liu #endif
2178a22260aeSJia Liu
2179a22260aeSJia Liu #define DP_QB(name, func, is_add, rsmov1, rsmov2, rtmov1, rtmov2) \
2180a22260aeSJia Liu void helper_##name(uint32_t ac, target_ulong rs, target_ulong rt, \
2181a22260aeSJia Liu CPUMIPSState *env) \
2182a22260aeSJia Liu { \
2183a22260aeSJia Liu uint8_t rs3, rs2; \
2184a22260aeSJia Liu uint8_t rt3, rt2; \
2185a22260aeSJia Liu uint16_t tempB, tempA; \
2186a22260aeSJia Liu uint64_t tempC, dotp; \
2187a22260aeSJia Liu \
2188a22260aeSJia Liu rs3 = (rs >> rsmov1) & MIPSDSP_Q0; \
2189a22260aeSJia Liu rs2 = (rs >> rsmov2) & MIPSDSP_Q0; \
2190a22260aeSJia Liu rt3 = (rt >> rtmov1) & MIPSDSP_Q0; \
2191a22260aeSJia Liu rt2 = (rt >> rtmov2) & MIPSDSP_Q0; \
2192a22260aeSJia Liu tempB = mipsdsp_##func(rs3, rt3); \
2193a22260aeSJia Liu tempA = mipsdsp_##func(rs2, rt2); \
2194a22260aeSJia Liu dotp = (int64_t)tempB + (int64_t)tempA; \
2195a22260aeSJia Liu if (is_add) { \
2196a22260aeSJia Liu tempC = (((uint64_t)env->active_tc.HI[ac] << 32) | \
2197a22260aeSJia Liu ((uint64_t)env->active_tc.LO[ac] & MIPSDSP_LLO)) \
2198a22260aeSJia Liu + dotp; \
2199a22260aeSJia Liu } else { \
2200a22260aeSJia Liu tempC = (((uint64_t)env->active_tc.HI[ac] << 32) | \
2201a22260aeSJia Liu ((uint64_t)env->active_tc.LO[ac] & MIPSDSP_LLO)) \
2202a22260aeSJia Liu - dotp; \
2203a22260aeSJia Liu } \
2204a22260aeSJia Liu \
2205a22260aeSJia Liu env->active_tc.HI[ac] = (target_long)(int32_t) \
2206a22260aeSJia Liu ((tempC & MIPSDSP_LHI) >> 32); \
2207a22260aeSJia Liu env->active_tc.LO[ac] = (target_long)(int32_t)(tempC & MIPSDSP_LLO); \
2208a22260aeSJia Liu }
2209a22260aeSJia Liu
2210a22260aeSJia Liu DP_QB(dpau_h_qbl, mul_u8_u8, 1, 24, 16, 24, 16);
2211a22260aeSJia Liu DP_QB(dpau_h_qbr, mul_u8_u8, 1, 8, 0, 8, 0);
2212a22260aeSJia Liu DP_QB(dpsu_h_qbl, mul_u8_u8, 0, 24, 16, 24, 16);
2213a22260aeSJia Liu DP_QB(dpsu_h_qbr, mul_u8_u8, 0, 8, 0, 8, 0);
2214a22260aeSJia Liu
2215a22260aeSJia Liu #undef DP_QB
2216a22260aeSJia Liu
2217a22260aeSJia Liu #if defined(TARGET_MIPS64)
2218a22260aeSJia Liu #define DP_OB(name, add_sub, \
2219a22260aeSJia Liu rsmov1, rsmov2, rsmov3, rsmov4, \
2220a22260aeSJia Liu rtmov1, rtmov2, rtmov3, rtmov4) \
2221a22260aeSJia Liu void helper_##name(target_ulong rs, target_ulong rt, uint32_t ac, \
2222a22260aeSJia Liu CPUMIPSState *env) \
2223a22260aeSJia Liu { \
2224a22260aeSJia Liu uint8_t rsD, rsC, rsB, rsA; \
2225a22260aeSJia Liu uint8_t rtD, rtC, rtB, rtA; \
2226a22260aeSJia Liu uint16_t tempD, tempC, tempB, tempA; \
2227a22260aeSJia Liu uint64_t temp[2]; \
2228a22260aeSJia Liu uint64_t acc[2]; \
2229a22260aeSJia Liu uint64_t temp_sum; \
2230a22260aeSJia Liu \
2231a22260aeSJia Liu temp[0] = 0; \
2232a22260aeSJia Liu temp[1] = 0; \
2233a22260aeSJia Liu \
2234a22260aeSJia Liu rsD = (rs >> rsmov1) & MIPSDSP_Q0; \
2235a22260aeSJia Liu rsC = (rs >> rsmov2) & MIPSDSP_Q0; \
2236a22260aeSJia Liu rsB = (rs >> rsmov3) & MIPSDSP_Q0; \
2237a22260aeSJia Liu rsA = (rs >> rsmov4) & MIPSDSP_Q0; \
2238a22260aeSJia Liu rtD = (rt >> rtmov1) & MIPSDSP_Q0; \
2239a22260aeSJia Liu rtC = (rt >> rtmov2) & MIPSDSP_Q0; \
2240a22260aeSJia Liu rtB = (rt >> rtmov3) & MIPSDSP_Q0; \
2241a22260aeSJia Liu rtA = (rt >> rtmov4) & MIPSDSP_Q0; \
2242a22260aeSJia Liu \
2243a22260aeSJia Liu tempD = mipsdsp_mul_u8_u8(rsD, rtD); \
2244a22260aeSJia Liu tempC = mipsdsp_mul_u8_u8(rsC, rtC); \
2245a22260aeSJia Liu tempB = mipsdsp_mul_u8_u8(rsB, rtB); \
2246a22260aeSJia Liu tempA = mipsdsp_mul_u8_u8(rsA, rtA); \
2247a22260aeSJia Liu \
2248a22260aeSJia Liu temp[0] = (uint64_t)tempD + (uint64_t)tempC + \
2249a22260aeSJia Liu (uint64_t)tempB + (uint64_t)tempA; \
2250a22260aeSJia Liu \
2251a22260aeSJia Liu acc[0] = env->active_tc.LO[ac]; \
2252a22260aeSJia Liu acc[1] = env->active_tc.HI[ac]; \
2253a22260aeSJia Liu \
2254a22260aeSJia Liu if (add_sub) { \
2255a22260aeSJia Liu temp_sum = acc[0] + temp[0]; \
2256a22260aeSJia Liu if (((uint64_t)temp_sum < (uint64_t)acc[0]) && \
2257a22260aeSJia Liu ((uint64_t)temp_sum < (uint64_t)temp[0])) { \
2258a22260aeSJia Liu acc[1] += 1; \
2259a22260aeSJia Liu } \
2260a22260aeSJia Liu temp[0] = temp_sum; \
2261a22260aeSJia Liu temp[1] = acc[1] + temp[1]; \
2262a22260aeSJia Liu } else { \
2263a22260aeSJia Liu temp_sum = acc[0] - temp[0]; \
2264a22260aeSJia Liu if ((uint64_t)temp_sum > (uint64_t)acc[0]) { \
2265a22260aeSJia Liu acc[1] -= 1; \
2266a22260aeSJia Liu } \
2267a22260aeSJia Liu temp[0] = temp_sum; \
2268a22260aeSJia Liu temp[1] = acc[1] - temp[1]; \
2269a22260aeSJia Liu } \
2270a22260aeSJia Liu \
2271a22260aeSJia Liu env->active_tc.HI[ac] = temp[1]; \
2272a22260aeSJia Liu env->active_tc.LO[ac] = temp[0]; \
2273a22260aeSJia Liu }
2274a22260aeSJia Liu
2275a22260aeSJia Liu DP_OB(dpau_h_obl, 1, 56, 48, 40, 32, 56, 48, 40, 32);
2276a22260aeSJia Liu DP_OB(dpau_h_obr, 1, 24, 16, 8, 0, 24, 16, 8, 0);
2277a22260aeSJia Liu DP_OB(dpsu_h_obl, 0, 56, 48, 40, 32, 56, 48, 40, 32);
2278a22260aeSJia Liu DP_OB(dpsu_h_obr, 0, 24, 16, 8, 0, 24, 16, 8, 0);
2279a22260aeSJia Liu
2280a22260aeSJia Liu #undef DP_OB
2281a22260aeSJia Liu #endif
2282a22260aeSJia Liu
2283a22260aeSJia Liu #define DP_NOFUNC_PH(name, is_add, rsmov1, rsmov2, rtmov1, rtmov2) \
2284a22260aeSJia Liu void helper_##name(uint32_t ac, target_ulong rs, target_ulong rt, \
2285a22260aeSJia Liu CPUMIPSState *env) \
2286a22260aeSJia Liu { \
2287da1a4cefSPetar Jovanovic int16_t rsB, rsA, rtB, rtA; \
2288a22260aeSJia Liu int32_t tempA, tempB; \
2289a22260aeSJia Liu int64_t acc; \
2290a22260aeSJia Liu \
2291a22260aeSJia Liu rsB = (rs >> rsmov1) & MIPSDSP_LO; \
2292a22260aeSJia Liu rsA = (rs >> rsmov2) & MIPSDSP_LO; \
2293a22260aeSJia Liu rtB = (rt >> rtmov1) & MIPSDSP_LO; \
2294a22260aeSJia Liu rtA = (rt >> rtmov2) & MIPSDSP_LO; \
2295a22260aeSJia Liu \
2296a22260aeSJia Liu tempB = (int32_t)rsB * (int32_t)rtB; \
2297a22260aeSJia Liu tempA = (int32_t)rsA * (int32_t)rtA; \
2298a22260aeSJia Liu \
2299a22260aeSJia Liu acc = ((uint64_t)env->active_tc.HI[ac] << 32) | \
2300a22260aeSJia Liu ((uint64_t)env->active_tc.LO[ac] & MIPSDSP_LLO); \
2301a22260aeSJia Liu \
2302a22260aeSJia Liu if (is_add) { \
2303a22260aeSJia Liu acc = acc + ((int64_t)tempB + (int64_t)tempA); \
2304a22260aeSJia Liu } else { \
2305a22260aeSJia Liu acc = acc - ((int64_t)tempB + (int64_t)tempA); \
2306a22260aeSJia Liu } \
2307a22260aeSJia Liu \
2308a22260aeSJia Liu env->active_tc.HI[ac] = (target_long)(int32_t)((acc & MIPSDSP_LHI) >> 32); \
2309a22260aeSJia Liu env->active_tc.LO[ac] = (target_long)(int32_t)(acc & MIPSDSP_LLO); \
2310a22260aeSJia Liu }
2311a22260aeSJia Liu
2312a22260aeSJia Liu DP_NOFUNC_PH(dpa_w_ph, 1, 16, 0, 16, 0);
2313a22260aeSJia Liu DP_NOFUNC_PH(dpax_w_ph, 1, 16, 0, 0, 16);
2314a22260aeSJia Liu DP_NOFUNC_PH(dps_w_ph, 0, 16, 0, 16, 0);
2315a22260aeSJia Liu DP_NOFUNC_PH(dpsx_w_ph, 0, 16, 0, 0, 16);
2316a22260aeSJia Liu #undef DP_NOFUNC_PH
2317a22260aeSJia Liu
2318a22260aeSJia Liu #define DP_HASFUNC_PH(name, is_add, rsmov1, rsmov2, rtmov1, rtmov2) \
2319a22260aeSJia Liu void helper_##name(uint32_t ac, target_ulong rs, target_ulong rt, \
2320a22260aeSJia Liu CPUMIPSState *env) \
2321a22260aeSJia Liu { \
2322a22260aeSJia Liu int16_t rsB, rsA, rtB, rtA; \
2323a22260aeSJia Liu int32_t tempB, tempA; \
2324a22260aeSJia Liu int64_t acc, dotp; \
2325a22260aeSJia Liu \
2326a22260aeSJia Liu rsB = (rs >> rsmov1) & MIPSDSP_LO; \
2327a22260aeSJia Liu rsA = (rs >> rsmov2) & MIPSDSP_LO; \
2328a22260aeSJia Liu rtB = (rt >> rtmov1) & MIPSDSP_LO; \
2329a22260aeSJia Liu rtA = (rt >> rtmov2) & MIPSDSP_LO; \
2330a22260aeSJia Liu \
2331a22260aeSJia Liu tempB = mipsdsp_mul_q15_q15(ac, rsB, rtB, env); \
2332a22260aeSJia Liu tempA = mipsdsp_mul_q15_q15(ac, rsA, rtA, env); \
2333a22260aeSJia Liu \
2334a22260aeSJia Liu dotp = (int64_t)tempB + (int64_t)tempA; \
2335a22260aeSJia Liu acc = ((uint64_t)env->active_tc.HI[ac] << 32) | \
2336a22260aeSJia Liu ((uint64_t)env->active_tc.LO[ac] & MIPSDSP_LLO); \
2337a22260aeSJia Liu \
2338a22260aeSJia Liu if (is_add) { \
2339a22260aeSJia Liu acc = acc + dotp; \
2340a22260aeSJia Liu } else { \
2341a22260aeSJia Liu acc = acc - dotp; \
2342a22260aeSJia Liu } \
2343a22260aeSJia Liu \
2344a22260aeSJia Liu env->active_tc.HI[ac] = (target_long)(int32_t) \
2345a22260aeSJia Liu ((acc & MIPSDSP_LHI) >> 32); \
2346a22260aeSJia Liu env->active_tc.LO[ac] = (target_long)(int32_t) \
2347a22260aeSJia Liu (acc & MIPSDSP_LLO); \
2348a22260aeSJia Liu }
2349a22260aeSJia Liu
2350a22260aeSJia Liu DP_HASFUNC_PH(dpaq_s_w_ph, 1, 16, 0, 16, 0);
2351a22260aeSJia Liu DP_HASFUNC_PH(dpaqx_s_w_ph, 1, 16, 0, 0, 16);
2352a22260aeSJia Liu DP_HASFUNC_PH(dpsq_s_w_ph, 0, 16, 0, 16, 0);
2353a22260aeSJia Liu DP_HASFUNC_PH(dpsqx_s_w_ph, 0, 16, 0, 0, 16);
2354a22260aeSJia Liu
2355a22260aeSJia Liu #undef DP_HASFUNC_PH
2356a22260aeSJia Liu
2357a22260aeSJia Liu #define DP_128OPERATION_PH(name, is_add) \
2358a22260aeSJia Liu void helper_##name(uint32_t ac, target_ulong rs, target_ulong rt, \
2359a22260aeSJia Liu CPUMIPSState *env) \
2360a22260aeSJia Liu { \
2361a22260aeSJia Liu int16_t rsh, rsl, rth, rtl; \
2362a22260aeSJia Liu int32_t tempB, tempA, tempC62_31, tempC63; \
2363a22260aeSJia Liu int64_t acc, dotp, tempC; \
2364a22260aeSJia Liu \
2365a22260aeSJia Liu MIPSDSP_SPLIT32_16(rs, rsh, rsl); \
2366a22260aeSJia Liu MIPSDSP_SPLIT32_16(rt, rth, rtl); \
2367a22260aeSJia Liu \
2368a22260aeSJia Liu tempB = mipsdsp_mul_q15_q15(ac, rsh, rtl, env); \
2369a22260aeSJia Liu tempA = mipsdsp_mul_q15_q15(ac, rsl, rth, env); \
2370a22260aeSJia Liu \
2371a22260aeSJia Liu dotp = (int64_t)tempB + (int64_t)tempA; \
2372a22260aeSJia Liu acc = ((uint64_t)env->active_tc.HI[ac] << 32) | \
2373a22260aeSJia Liu ((uint64_t)env->active_tc.LO[ac] & MIPSDSP_LLO); \
2374a22260aeSJia Liu if (is_add) { \
2375a22260aeSJia Liu tempC = acc + dotp; \
2376a22260aeSJia Liu } else { \
2377a22260aeSJia Liu tempC = acc - dotp; \
2378a22260aeSJia Liu } \
2379a22260aeSJia Liu tempC63 = (tempC >> 63) & 0x01; \
2380a22260aeSJia Liu tempC62_31 = (tempC >> 31) & 0xFFFFFFFF; \
2381a22260aeSJia Liu \
2382a22260aeSJia Liu if ((tempC63 == 0) && (tempC62_31 != 0x00000000)) { \
2383a22260aeSJia Liu tempC = 0x7FFFFFFF; \
2384a22260aeSJia Liu set_DSPControl_overflow_flag(1, 16 + ac, env); \
2385a22260aeSJia Liu } \
2386a22260aeSJia Liu \
2387a22260aeSJia Liu if ((tempC63 == 1) && (tempC62_31 != 0xFFFFFFFF)) { \
2388a22260aeSJia Liu tempC = (int64_t)(int32_t)0x80000000; \
2389a22260aeSJia Liu set_DSPControl_overflow_flag(1, 16 + ac, env); \
2390a22260aeSJia Liu } \
2391a22260aeSJia Liu \
2392a22260aeSJia Liu env->active_tc.HI[ac] = (target_long)(int32_t) \
2393a22260aeSJia Liu ((tempC & MIPSDSP_LHI) >> 32); \
2394a22260aeSJia Liu env->active_tc.LO[ac] = (target_long)(int32_t) \
2395a22260aeSJia Liu (tempC & MIPSDSP_LLO); \
2396a22260aeSJia Liu }
2397a22260aeSJia Liu
2398a22260aeSJia Liu DP_128OPERATION_PH(dpaqx_sa_w_ph, 1);
2399a22260aeSJia Liu DP_128OPERATION_PH(dpsqx_sa_w_ph, 0);
2400a22260aeSJia Liu
2401a22260aeSJia Liu #undef DP_128OPERATION_HP
2402a22260aeSJia Liu
2403a22260aeSJia Liu #if defined(TARGET_MIPS64)
2404a22260aeSJia Liu #define DP_QH(name, is_add, use_ac_env) \
2405a22260aeSJia Liu void helper_##name(target_ulong rs, target_ulong rt, uint32_t ac, \
2406a22260aeSJia Liu CPUMIPSState *env) \
2407a22260aeSJia Liu { \
2408a22260aeSJia Liu int32_t rs3, rs2, rs1, rs0; \
2409a22260aeSJia Liu int32_t rt3, rt2, rt1, rt0; \
2410a22260aeSJia Liu int32_t tempD, tempC, tempB, tempA; \
2411a22260aeSJia Liu int64_t acc[2]; \
2412a22260aeSJia Liu int64_t temp[2]; \
2413a22260aeSJia Liu int64_t temp_sum; \
2414a22260aeSJia Liu \
2415a22260aeSJia Liu MIPSDSP_SPLIT64_16(rs, rs3, rs2, rs1, rs0); \
2416a22260aeSJia Liu MIPSDSP_SPLIT64_16(rt, rt3, rt2, rt1, rt0); \
2417a22260aeSJia Liu \
2418a22260aeSJia Liu if (use_ac_env) { \
2419a22260aeSJia Liu tempD = mipsdsp_mul_q15_q15(ac, rs3, rt3, env); \
2420a22260aeSJia Liu tempC = mipsdsp_mul_q15_q15(ac, rs2, rt2, env); \
2421a22260aeSJia Liu tempB = mipsdsp_mul_q15_q15(ac, rs1, rt1, env); \
2422a22260aeSJia Liu tempA = mipsdsp_mul_q15_q15(ac, rs0, rt0, env); \
2423a22260aeSJia Liu } else { \
2424a22260aeSJia Liu tempD = mipsdsp_mul_u16_u16(rs3, rt3); \
2425a22260aeSJia Liu tempC = mipsdsp_mul_u16_u16(rs2, rt2); \
2426a22260aeSJia Liu tempB = mipsdsp_mul_u16_u16(rs1, rt1); \
2427a22260aeSJia Liu tempA = mipsdsp_mul_u16_u16(rs0, rt0); \
2428a22260aeSJia Liu } \
2429a22260aeSJia Liu \
2430a22260aeSJia Liu temp[0] = (int64_t)tempD + (int64_t)tempC + \
2431a22260aeSJia Liu (int64_t)tempB + (int64_t)tempA; \
2432a22260aeSJia Liu \
2433a22260aeSJia Liu if (temp[0] >= 0) { \
2434a22260aeSJia Liu temp[1] = 0; \
2435a22260aeSJia Liu } else { \
2436a22260aeSJia Liu temp[1] = ~0ull; \
2437a22260aeSJia Liu } \
2438a22260aeSJia Liu \
2439a22260aeSJia Liu acc[1] = env->active_tc.HI[ac]; \
2440a22260aeSJia Liu acc[0] = env->active_tc.LO[ac]; \
2441a22260aeSJia Liu \
2442a22260aeSJia Liu if (is_add) { \
2443a22260aeSJia Liu temp_sum = acc[0] + temp[0]; \
2444a22260aeSJia Liu if (((uint64_t)temp_sum < (uint64_t)acc[0]) && \
2445a22260aeSJia Liu ((uint64_t)temp_sum < (uint64_t)temp[0])) { \
2446a22260aeSJia Liu acc[1] = acc[1] + 1; \
2447a22260aeSJia Liu } \
2448a22260aeSJia Liu temp[0] = temp_sum; \
2449a22260aeSJia Liu temp[1] = acc[1] + temp[1]; \
2450a22260aeSJia Liu } else { \
2451a22260aeSJia Liu temp_sum = acc[0] - temp[0]; \
2452a22260aeSJia Liu if ((uint64_t)temp_sum > (uint64_t)acc[0]) { \
2453a22260aeSJia Liu acc[1] = acc[1] - 1; \
2454a22260aeSJia Liu } \
2455a22260aeSJia Liu temp[0] = temp_sum; \
2456a22260aeSJia Liu temp[1] = acc[1] - temp[1]; \
2457a22260aeSJia Liu } \
2458a22260aeSJia Liu \
2459a22260aeSJia Liu env->active_tc.HI[ac] = temp[1]; \
2460a22260aeSJia Liu env->active_tc.LO[ac] = temp[0]; \
2461a22260aeSJia Liu }
2462a22260aeSJia Liu
2463a22260aeSJia Liu DP_QH(dpa_w_qh, 1, 0);
2464a22260aeSJia Liu DP_QH(dpaq_s_w_qh, 1, 1);
2465a22260aeSJia Liu DP_QH(dps_w_qh, 0, 0);
2466a22260aeSJia Liu DP_QH(dpsq_s_w_qh, 0, 1);
2467a22260aeSJia Liu
2468a22260aeSJia Liu #undef DP_QH
2469a22260aeSJia Liu
2470a22260aeSJia Liu #endif
2471a22260aeSJia Liu
2472a22260aeSJia Liu #define DP_L_W(name, is_add) \
2473a22260aeSJia Liu void helper_##name(uint32_t ac, target_ulong rs, target_ulong rt, \
2474a22260aeSJia Liu CPUMIPSState *env) \
2475a22260aeSJia Liu { \
2476a22260aeSJia Liu int32_t temp63; \
2477a22260aeSJia Liu int64_t dotp, acc; \
2478a22260aeSJia Liu uint64_t temp; \
247920c334a7SPetar Jovanovic bool overflow; \
2480a22260aeSJia Liu \
2481a22260aeSJia Liu dotp = mipsdsp_mul_q31_q31(ac, rs, rt, env); \
2482a22260aeSJia Liu acc = ((uint64_t)env->active_tc.HI[ac] << 32) | \
2483a22260aeSJia Liu ((uint64_t)env->active_tc.LO[ac] & MIPSDSP_LLO); \
248420c334a7SPetar Jovanovic if (is_add) { \
248520c334a7SPetar Jovanovic temp = acc + dotp; \
248620c334a7SPetar Jovanovic overflow = MIPSDSP_OVERFLOW_ADD((uint64_t)acc, (uint64_t)dotp, \
248720c334a7SPetar Jovanovic temp, (0x01ull << 63)); \
248820c334a7SPetar Jovanovic } else { \
248920c334a7SPetar Jovanovic temp = acc - dotp; \
249020c334a7SPetar Jovanovic overflow = MIPSDSP_OVERFLOW_SUB((uint64_t)acc, (uint64_t)dotp, \
249120c334a7SPetar Jovanovic temp, (0x01ull << 63)); \
2492a22260aeSJia Liu } \
2493a22260aeSJia Liu \
249420c334a7SPetar Jovanovic if (overflow) { \
2495a22260aeSJia Liu temp63 = (temp >> 63) & 0x01; \
2496a22260aeSJia Liu if (temp63 == 1) { \
2497a22260aeSJia Liu temp = (0x01ull << 63) - 1; \
2498a22260aeSJia Liu } else { \
2499a22260aeSJia Liu temp = 0x01ull << 63; \
2500a22260aeSJia Liu } \
2501a22260aeSJia Liu \
2502a22260aeSJia Liu set_DSPControl_overflow_flag(1, 16 + ac, env); \
2503a22260aeSJia Liu } \
2504a22260aeSJia Liu \
2505a22260aeSJia Liu env->active_tc.HI[ac] = (target_long)(int32_t) \
2506a22260aeSJia Liu ((temp & MIPSDSP_LHI) >> 32); \
2507a22260aeSJia Liu env->active_tc.LO[ac] = (target_long)(int32_t) \
2508a22260aeSJia Liu (temp & MIPSDSP_LLO); \
2509a22260aeSJia Liu }
2510a22260aeSJia Liu
2511a22260aeSJia Liu DP_L_W(dpaq_sa_l_w, 1);
2512a22260aeSJia Liu DP_L_W(dpsq_sa_l_w, 0);
2513a22260aeSJia Liu
2514a22260aeSJia Liu #undef DP_L_W
2515a22260aeSJia Liu
2516a22260aeSJia Liu #if defined(TARGET_MIPS64)
2517a22260aeSJia Liu #define DP_L_PW(name, func) \
2518a22260aeSJia Liu void helper_##name(target_ulong rs, target_ulong rt, uint32_t ac, \
2519a22260aeSJia Liu CPUMIPSState *env) \
2520a22260aeSJia Liu { \
2521a22260aeSJia Liu int32_t rs1, rs0; \
2522a22260aeSJia Liu int32_t rt1, rt0; \
2523a22260aeSJia Liu int64_t tempB[2], tempA[2]; \
2524a22260aeSJia Liu int64_t temp[2]; \
2525a22260aeSJia Liu int64_t acc[2]; \
2526a22260aeSJia Liu int64_t temp_sum; \
2527a22260aeSJia Liu \
2528a22260aeSJia Liu temp[0] = 0; \
2529a22260aeSJia Liu temp[1] = 0; \
2530a22260aeSJia Liu \
2531a22260aeSJia Liu MIPSDSP_SPLIT64_32(rs, rs1, rs0); \
2532a22260aeSJia Liu MIPSDSP_SPLIT64_32(rt, rt1, rt0); \
2533a22260aeSJia Liu \
2534a22260aeSJia Liu tempB[0] = mipsdsp_mul_q31_q31(ac, rs1, rt1, env); \
2535a22260aeSJia Liu tempA[0] = mipsdsp_mul_q31_q31(ac, rs0, rt0, env); \
2536a22260aeSJia Liu \
2537a22260aeSJia Liu if (tempB[0] >= 0) { \
2538a22260aeSJia Liu tempB[1] = 0x00; \
2539a22260aeSJia Liu } else { \
2540a22260aeSJia Liu tempB[1] = ~0ull; \
2541a22260aeSJia Liu } \
2542a22260aeSJia Liu \
2543a22260aeSJia Liu if (tempA[0] >= 0) { \
2544a22260aeSJia Liu tempA[1] = 0x00; \
2545a22260aeSJia Liu } else { \
2546a22260aeSJia Liu tempA[1] = ~0ull; \
2547a22260aeSJia Liu } \
2548a22260aeSJia Liu \
2549a22260aeSJia Liu temp_sum = tempB[0] + tempA[0]; \
2550a22260aeSJia Liu if (((uint64_t)temp_sum < (uint64_t)tempB[0]) && \
2551a22260aeSJia Liu ((uint64_t)temp_sum < (uint64_t)tempA[0])) { \
2552a22260aeSJia Liu temp[1] += 1; \
2553a22260aeSJia Liu } \
2554a22260aeSJia Liu temp[0] = temp_sum; \
2555a22260aeSJia Liu temp[1] += tempB[1] + tempA[1]; \
2556a22260aeSJia Liu \
2557a22260aeSJia Liu mipsdsp_##func(acc, ac, temp, env); \
2558a22260aeSJia Liu \
2559a22260aeSJia Liu env->active_tc.HI[ac] = acc[1]; \
2560a22260aeSJia Liu env->active_tc.LO[ac] = acc[0]; \
2561a22260aeSJia Liu }
2562a22260aeSJia Liu
2563a22260aeSJia Liu DP_L_PW(dpaq_sa_l_pw, sat64_acc_add_q63);
2564a22260aeSJia Liu DP_L_PW(dpsq_sa_l_pw, sat64_acc_sub_q63);
2565a22260aeSJia Liu
2566a22260aeSJia Liu #undef DP_L_PW
2567a22260aeSJia Liu
helper_mulsaq_s_l_pw(target_ulong rs,target_ulong rt,uint32_t ac,CPUMIPSState * env)2568a22260aeSJia Liu void helper_mulsaq_s_l_pw(target_ulong rs, target_ulong rt, uint32_t ac,
2569a22260aeSJia Liu CPUMIPSState *env)
2570a22260aeSJia Liu {
2571a22260aeSJia Liu int32_t rs1, rs0;
2572a22260aeSJia Liu int32_t rt1, rt0;
2573a22260aeSJia Liu int64_t tempB[2], tempA[2];
2574a22260aeSJia Liu int64_t temp[2];
2575a22260aeSJia Liu int64_t acc[2];
2576a22260aeSJia Liu int64_t temp_sum;
2577a22260aeSJia Liu
2578a22260aeSJia Liu rs1 = (rs >> 32) & MIPSDSP_LLO;
2579a22260aeSJia Liu rs0 = rs & MIPSDSP_LLO;
2580a22260aeSJia Liu rt1 = (rt >> 32) & MIPSDSP_LLO;
2581a22260aeSJia Liu rt0 = rt & MIPSDSP_LLO;
2582a22260aeSJia Liu
2583a22260aeSJia Liu tempB[0] = mipsdsp_mul_q31_q31(ac, rs1, rt1, env);
2584a22260aeSJia Liu tempA[0] = mipsdsp_mul_q31_q31(ac, rs0, rt0, env);
2585a22260aeSJia Liu
2586a22260aeSJia Liu if (tempB[0] >= 0) {
2587a22260aeSJia Liu tempB[1] = 0x00;
2588a22260aeSJia Liu } else {
2589a22260aeSJia Liu tempB[1] = ~0ull;
2590a22260aeSJia Liu }
2591a22260aeSJia Liu
2592a22260aeSJia Liu if (tempA[0] >= 0) {
2593a22260aeSJia Liu tempA[1] = 0x00;
2594a22260aeSJia Liu } else {
2595a22260aeSJia Liu tempA[1] = ~0ull;
2596a22260aeSJia Liu }
2597a22260aeSJia Liu
2598a22260aeSJia Liu acc[0] = env->active_tc.LO[ac];
2599a22260aeSJia Liu acc[1] = env->active_tc.HI[ac];
2600a22260aeSJia Liu
2601a22260aeSJia Liu temp_sum = tempB[0] - tempA[0];
2602a22260aeSJia Liu if ((uint64_t)temp_sum > (uint64_t)tempB[0]) {
2603a22260aeSJia Liu tempB[1] -= 1;
2604a22260aeSJia Liu }
2605a22260aeSJia Liu temp[0] = temp_sum;
2606a22260aeSJia Liu temp[1] = tempB[1] - tempA[1];
2607a22260aeSJia Liu
2608a22260aeSJia Liu if ((temp[1] & 0x01) == 0) {
2609a22260aeSJia Liu temp[1] = 0x00;
2610a22260aeSJia Liu } else {
2611a22260aeSJia Liu temp[1] = ~0ull;
2612a22260aeSJia Liu }
2613a22260aeSJia Liu
2614a22260aeSJia Liu temp_sum = acc[0] + temp[0];
2615a22260aeSJia Liu if (((uint64_t)temp_sum < (uint64_t)acc[0]) &&
2616a22260aeSJia Liu ((uint64_t)temp_sum < (uint64_t)temp[0])) {
2617a22260aeSJia Liu acc[1] += 1;
2618a22260aeSJia Liu }
2619a22260aeSJia Liu acc[0] = temp_sum;
2620a22260aeSJia Liu acc[1] += temp[1];
2621a22260aeSJia Liu
2622a22260aeSJia Liu env->active_tc.HI[ac] = acc[1];
2623a22260aeSJia Liu env->active_tc.LO[ac] = acc[0];
2624a22260aeSJia Liu }
2625a22260aeSJia Liu #endif
2626a22260aeSJia Liu
2627a22260aeSJia Liu #define MAQ_S_W(name, mov) \
2628a22260aeSJia Liu void helper_##name(uint32_t ac, target_ulong rs, target_ulong rt, \
2629a22260aeSJia Liu CPUMIPSState *env) \
2630a22260aeSJia Liu { \
2631a22260aeSJia Liu int16_t rsh, rth; \
2632a22260aeSJia Liu int32_t tempA; \
2633a22260aeSJia Liu int64_t tempL, acc; \
2634a22260aeSJia Liu \
2635a22260aeSJia Liu rsh = (rs >> mov) & MIPSDSP_LO; \
2636a22260aeSJia Liu rth = (rt >> mov) & MIPSDSP_LO; \
2637a22260aeSJia Liu tempA = mipsdsp_mul_q15_q15(ac, rsh, rth, env); \
2638a22260aeSJia Liu acc = ((uint64_t)env->active_tc.HI[ac] << 32) | \
2639a22260aeSJia Liu ((uint64_t)env->active_tc.LO[ac] & MIPSDSP_LLO); \
2640a22260aeSJia Liu tempL = (int64_t)tempA + acc; \
2641a22260aeSJia Liu env->active_tc.HI[ac] = (target_long)(int32_t) \
2642a22260aeSJia Liu ((tempL & MIPSDSP_LHI) >> 32); \
2643a22260aeSJia Liu env->active_tc.LO[ac] = (target_long)(int32_t) \
2644a22260aeSJia Liu (tempL & MIPSDSP_LLO); \
2645a22260aeSJia Liu }
2646a22260aeSJia Liu
2647a22260aeSJia Liu MAQ_S_W(maq_s_w_phl, 16);
2648a22260aeSJia Liu MAQ_S_W(maq_s_w_phr, 0);
2649a22260aeSJia Liu
2650a22260aeSJia Liu #undef MAQ_S_W
2651a22260aeSJia Liu
2652a22260aeSJia Liu #define MAQ_SA_W(name, mov) \
2653a22260aeSJia Liu void helper_##name(uint32_t ac, target_ulong rs, target_ulong rt, \
2654a22260aeSJia Liu CPUMIPSState *env) \
2655a22260aeSJia Liu { \
2656a22260aeSJia Liu int16_t rsh, rth; \
2657a22260aeSJia Liu int32_t tempA; \
2658a22260aeSJia Liu \
2659a22260aeSJia Liu rsh = (rs >> mov) & MIPSDSP_LO; \
2660a22260aeSJia Liu rth = (rt >> mov) & MIPSDSP_LO; \
2661a22260aeSJia Liu tempA = mipsdsp_mul_q15_q15(ac, rsh, rth, env); \
2662a22260aeSJia Liu tempA = mipsdsp_sat32_acc_q31(ac, tempA, env); \
2663a22260aeSJia Liu \
2664a22260aeSJia Liu env->active_tc.HI[ac] = (target_long)(int32_t)(((int64_t)tempA & \
2665a22260aeSJia Liu MIPSDSP_LHI) >> 32); \
2666a22260aeSJia Liu env->active_tc.LO[ac] = (target_long)(int32_t)((int64_t)tempA & \
2667a22260aeSJia Liu MIPSDSP_LLO); \
2668a22260aeSJia Liu }
2669a22260aeSJia Liu
2670a22260aeSJia Liu MAQ_SA_W(maq_sa_w_phl, 16);
2671a22260aeSJia Liu MAQ_SA_W(maq_sa_w_phr, 0);
2672a22260aeSJia Liu
2673a22260aeSJia Liu #undef MAQ_SA_W
2674a22260aeSJia Liu
2675a22260aeSJia Liu #define MULQ_W(name, addvar) \
2676a22260aeSJia Liu target_ulong helper_##name(target_ulong rs, target_ulong rt, \
2677a22260aeSJia Liu CPUMIPSState *env) \
2678a22260aeSJia Liu { \
2679a345481bSPetar Jovanovic int32_t rs_t, rt_t; \
2680a22260aeSJia Liu int32_t tempI; \
2681a22260aeSJia Liu int64_t tempL; \
2682a22260aeSJia Liu \
2683a22260aeSJia Liu rs_t = rs & MIPSDSP_LLO; \
2684a22260aeSJia Liu rt_t = rt & MIPSDSP_LLO; \
2685a22260aeSJia Liu \
2686a22260aeSJia Liu if ((rs_t == 0x80000000) && (rt_t == 0x80000000)) { \
2687a22260aeSJia Liu tempL = 0x7FFFFFFF00000000ull; \
2688a22260aeSJia Liu set_DSPControl_overflow_flag(1, 21, env); \
2689a22260aeSJia Liu } else { \
2690a22260aeSJia Liu tempL = ((int64_t)rs_t * (int64_t)rt_t) << 1; \
2691a22260aeSJia Liu tempL += addvar; \
2692a22260aeSJia Liu } \
2693a22260aeSJia Liu tempI = (tempL & MIPSDSP_LHI) >> 32; \
2694a22260aeSJia Liu \
2695a22260aeSJia Liu return (target_long)(int32_t)tempI; \
2696a22260aeSJia Liu }
2697a22260aeSJia Liu
2698a22260aeSJia Liu MULQ_W(mulq_s_w, 0);
2699a22260aeSJia Liu MULQ_W(mulq_rs_w, 0x80000000ull);
2700a22260aeSJia Liu
2701a22260aeSJia Liu #undef MULQ_W
2702a22260aeSJia Liu
2703a22260aeSJia Liu #if defined(TARGET_MIPS64)
2704a22260aeSJia Liu
2705a22260aeSJia Liu #define MAQ_S_W_QH(name, mov) \
2706a22260aeSJia Liu void helper_##name(target_ulong rs, target_ulong rt, uint32_t ac, \
2707a22260aeSJia Liu CPUMIPSState *env) \
2708a22260aeSJia Liu { \
2709a22260aeSJia Liu int16_t rs_t, rt_t; \
2710a22260aeSJia Liu int32_t temp_mul; \
2711a22260aeSJia Liu int64_t temp[2]; \
2712a22260aeSJia Liu int64_t acc[2]; \
2713a22260aeSJia Liu int64_t temp_sum; \
2714a22260aeSJia Liu \
2715a22260aeSJia Liu temp[0] = 0; \
2716a22260aeSJia Liu temp[1] = 0; \
2717a22260aeSJia Liu \
2718a22260aeSJia Liu rs_t = (rs >> mov) & MIPSDSP_LO; \
2719a22260aeSJia Liu rt_t = (rt >> mov) & MIPSDSP_LO; \
2720a22260aeSJia Liu temp_mul = mipsdsp_mul_q15_q15(ac, rs_t, rt_t, env); \
2721a22260aeSJia Liu \
2722a22260aeSJia Liu temp[0] = (int64_t)temp_mul; \
2723a22260aeSJia Liu if (temp[0] >= 0) { \
2724a22260aeSJia Liu temp[1] = 0x00; \
2725a22260aeSJia Liu } else { \
2726a22260aeSJia Liu temp[1] = ~0ull; \
2727a22260aeSJia Liu } \
2728a22260aeSJia Liu \
2729a22260aeSJia Liu acc[0] = env->active_tc.LO[ac]; \
2730a22260aeSJia Liu acc[1] = env->active_tc.HI[ac]; \
2731a22260aeSJia Liu \
2732a22260aeSJia Liu temp_sum = acc[0] + temp[0]; \
2733a22260aeSJia Liu if (((uint64_t)temp_sum < (uint64_t)acc[0]) && \
2734a22260aeSJia Liu ((uint64_t)temp_sum < (uint64_t)temp[0])) { \
2735a22260aeSJia Liu acc[1] += 1; \
2736a22260aeSJia Liu } \
2737a22260aeSJia Liu acc[0] = temp_sum; \
2738a22260aeSJia Liu acc[1] += temp[1]; \
2739a22260aeSJia Liu \
2740a22260aeSJia Liu env->active_tc.HI[ac] = acc[1]; \
2741a22260aeSJia Liu env->active_tc.LO[ac] = acc[0]; \
2742a22260aeSJia Liu }
2743a22260aeSJia Liu
2744a22260aeSJia Liu MAQ_S_W_QH(maq_s_w_qhll, 48);
2745a22260aeSJia Liu MAQ_S_W_QH(maq_s_w_qhlr, 32);
2746a22260aeSJia Liu MAQ_S_W_QH(maq_s_w_qhrl, 16);
2747a22260aeSJia Liu MAQ_S_W_QH(maq_s_w_qhrr, 0);
2748a22260aeSJia Liu
2749a22260aeSJia Liu #undef MAQ_S_W_QH
2750a22260aeSJia Liu
2751a22260aeSJia Liu #define MAQ_SA_W(name, mov) \
2752a22260aeSJia Liu void helper_##name(target_ulong rs, target_ulong rt, uint32_t ac, \
2753a22260aeSJia Liu CPUMIPSState *env) \
2754a22260aeSJia Liu { \
2755a22260aeSJia Liu int16_t rs_t, rt_t; \
2756a22260aeSJia Liu int32_t temp; \
2757a22260aeSJia Liu int64_t acc[2]; \
2758a22260aeSJia Liu \
2759a22260aeSJia Liu rs_t = (rs >> mov) & MIPSDSP_LO; \
2760a22260aeSJia Liu rt_t = (rt >> mov) & MIPSDSP_LO; \
2761a22260aeSJia Liu temp = mipsdsp_mul_q15_q15(ac, rs_t, rt_t, env); \
2762a22260aeSJia Liu temp = mipsdsp_sat32_acc_q31(ac, temp, env); \
2763a22260aeSJia Liu \
2764a22260aeSJia Liu acc[0] = (int64_t)(int32_t)temp; \
2765a22260aeSJia Liu if (acc[0] >= 0) { \
2766a22260aeSJia Liu acc[1] = 0x00; \
2767a22260aeSJia Liu } else { \
2768a22260aeSJia Liu acc[1] = ~0ull; \
2769a22260aeSJia Liu } \
2770a22260aeSJia Liu \
2771a22260aeSJia Liu env->active_tc.HI[ac] = acc[1]; \
2772a22260aeSJia Liu env->active_tc.LO[ac] = acc[0]; \
2773a22260aeSJia Liu }
2774a22260aeSJia Liu
2775a22260aeSJia Liu MAQ_SA_W(maq_sa_w_qhll, 48);
2776a22260aeSJia Liu MAQ_SA_W(maq_sa_w_qhlr, 32);
2777a22260aeSJia Liu MAQ_SA_W(maq_sa_w_qhrl, 16);
2778a22260aeSJia Liu MAQ_SA_W(maq_sa_w_qhrr, 0);
2779a22260aeSJia Liu
2780a22260aeSJia Liu #undef MAQ_SA_W
2781a22260aeSJia Liu
2782a22260aeSJia Liu #define MAQ_S_L_PW(name, mov) \
2783a22260aeSJia Liu void helper_##name(target_ulong rs, target_ulong rt, uint32_t ac, \
2784a22260aeSJia Liu CPUMIPSState *env) \
2785a22260aeSJia Liu { \
2786a22260aeSJia Liu int32_t rs_t, rt_t; \
2787a22260aeSJia Liu int64_t temp[2]; \
2788a22260aeSJia Liu int64_t acc[2]; \
2789a22260aeSJia Liu int64_t temp_sum; \
2790a22260aeSJia Liu \
2791a22260aeSJia Liu temp[0] = 0; \
2792a22260aeSJia Liu temp[1] = 0; \
2793a22260aeSJia Liu \
2794a22260aeSJia Liu rs_t = (rs >> mov) & MIPSDSP_LLO; \
2795a22260aeSJia Liu rt_t = (rt >> mov) & MIPSDSP_LLO; \
2796a22260aeSJia Liu \
2797a22260aeSJia Liu temp[0] = mipsdsp_mul_q31_q31(ac, rs_t, rt_t, env); \
2798a22260aeSJia Liu if (temp[0] >= 0) { \
2799a22260aeSJia Liu temp[1] = 0x00; \
2800a22260aeSJia Liu } else { \
2801a22260aeSJia Liu temp[1] = ~0ull; \
2802a22260aeSJia Liu } \
2803a22260aeSJia Liu \
2804a22260aeSJia Liu acc[0] = env->active_tc.LO[ac]; \
2805a22260aeSJia Liu acc[1] = env->active_tc.HI[ac]; \
2806a22260aeSJia Liu \
2807a22260aeSJia Liu temp_sum = acc[0] + temp[0]; \
2808a22260aeSJia Liu if (((uint64_t)temp_sum < (uint64_t)acc[0]) && \
2809a22260aeSJia Liu ((uint64_t)temp_sum < (uint64_t)temp[0])) { \
2810a22260aeSJia Liu acc[1] += 1; \
2811a22260aeSJia Liu } \
2812a22260aeSJia Liu acc[0] = temp_sum; \
2813a22260aeSJia Liu acc[1] += temp[1]; \
2814a22260aeSJia Liu \
2815a22260aeSJia Liu env->active_tc.HI[ac] = acc[1]; \
2816a22260aeSJia Liu env->active_tc.LO[ac] = acc[0]; \
2817a22260aeSJia Liu }
2818a22260aeSJia Liu
2819a22260aeSJia Liu MAQ_S_L_PW(maq_s_l_pwl, 32);
2820a22260aeSJia Liu MAQ_S_L_PW(maq_s_l_pwr, 0);
2821a22260aeSJia Liu
2822a22260aeSJia Liu #undef MAQ_S_L_PW
2823a22260aeSJia Liu
2824a22260aeSJia Liu #define DM_OPERATE(name, func, is_add, sigext) \
2825a22260aeSJia Liu void helper_##name(target_ulong rs, target_ulong rt, uint32_t ac, \
2826a22260aeSJia Liu CPUMIPSState *env) \
2827a22260aeSJia Liu { \
2828a22260aeSJia Liu int32_t rs1, rs0; \
2829a22260aeSJia Liu int32_t rt1, rt0; \
2830a22260aeSJia Liu int64_t tempBL[2], tempAL[2]; \
2831a22260aeSJia Liu int64_t acc[2]; \
2832a22260aeSJia Liu int64_t temp[2]; \
2833a22260aeSJia Liu int64_t temp_sum; \
2834a22260aeSJia Liu \
2835a22260aeSJia Liu temp[0] = 0x00; \
2836a22260aeSJia Liu temp[1] = 0x00; \
2837a22260aeSJia Liu \
2838a22260aeSJia Liu MIPSDSP_SPLIT64_32(rs, rs1, rs0); \
2839a22260aeSJia Liu MIPSDSP_SPLIT64_32(rt, rt1, rt0); \
2840a22260aeSJia Liu \
2841a22260aeSJia Liu if (sigext) { \
2842a22260aeSJia Liu tempBL[0] = (int64_t)mipsdsp_##func(rs1, rt1); \
2843a22260aeSJia Liu tempAL[0] = (int64_t)mipsdsp_##func(rs0, rt0); \
2844a22260aeSJia Liu \
2845a22260aeSJia Liu if (tempBL[0] >= 0) { \
2846a22260aeSJia Liu tempBL[1] = 0x0; \
2847a22260aeSJia Liu } else { \
2848a22260aeSJia Liu tempBL[1] = ~0ull; \
2849a22260aeSJia Liu } \
2850a22260aeSJia Liu \
2851a22260aeSJia Liu if (tempAL[0] >= 0) { \
2852a22260aeSJia Liu tempAL[1] = 0x0; \
2853a22260aeSJia Liu } else { \
2854a22260aeSJia Liu tempAL[1] = ~0ull; \
2855a22260aeSJia Liu } \
2856a22260aeSJia Liu } else { \
2857a22260aeSJia Liu tempBL[0] = mipsdsp_##func(rs1, rt1); \
2858a22260aeSJia Liu tempAL[0] = mipsdsp_##func(rs0, rt0); \
2859a22260aeSJia Liu tempBL[1] = 0; \
2860a22260aeSJia Liu tempAL[1] = 0; \
2861a22260aeSJia Liu } \
2862a22260aeSJia Liu \
2863a22260aeSJia Liu acc[1] = env->active_tc.HI[ac]; \
2864a22260aeSJia Liu acc[0] = env->active_tc.LO[ac]; \
2865a22260aeSJia Liu \
2866a22260aeSJia Liu temp_sum = tempBL[0] + tempAL[0]; \
2867a22260aeSJia Liu if (((uint64_t)temp_sum < (uint64_t)tempBL[0]) && \
2868a22260aeSJia Liu ((uint64_t)temp_sum < (uint64_t)tempAL[0])) { \
2869a22260aeSJia Liu temp[1] += 1; \
2870a22260aeSJia Liu } \
2871a22260aeSJia Liu temp[0] = temp_sum; \
2872a22260aeSJia Liu temp[1] += tempBL[1] + tempAL[1]; \
2873a22260aeSJia Liu \
2874a22260aeSJia Liu if (is_add) { \
2875a22260aeSJia Liu temp_sum = acc[0] + temp[0]; \
2876a22260aeSJia Liu if (((uint64_t)temp_sum < (uint64_t)acc[0]) && \
2877a22260aeSJia Liu ((uint64_t)temp_sum < (uint64_t)temp[0])) { \
2878a22260aeSJia Liu acc[1] += 1; \
2879a22260aeSJia Liu } \
2880a22260aeSJia Liu temp[0] = temp_sum; \
2881a22260aeSJia Liu temp[1] = acc[1] + temp[1]; \
2882a22260aeSJia Liu } else { \
2883a22260aeSJia Liu temp_sum = acc[0] - temp[0]; \
2884a22260aeSJia Liu if ((uint64_t)temp_sum > (uint64_t)acc[0]) { \
2885a22260aeSJia Liu acc[1] -= 1; \
2886a22260aeSJia Liu } \
2887a22260aeSJia Liu temp[0] = temp_sum; \
2888a22260aeSJia Liu temp[1] = acc[1] - temp[1]; \
2889a22260aeSJia Liu } \
2890a22260aeSJia Liu \
2891a22260aeSJia Liu env->active_tc.HI[ac] = temp[1]; \
2892a22260aeSJia Liu env->active_tc.LO[ac] = temp[0]; \
2893a22260aeSJia Liu }
2894a22260aeSJia Liu
2895a22260aeSJia Liu DM_OPERATE(dmadd, mul_i32_i32, 1, 1);
2896a22260aeSJia Liu DM_OPERATE(dmaddu, mul_u32_u32, 1, 0);
2897a22260aeSJia Liu DM_OPERATE(dmsub, mul_i32_i32, 0, 1);
2898a22260aeSJia Liu DM_OPERATE(dmsubu, mul_u32_u32, 0, 0);
2899a22260aeSJia Liu #undef DM_OPERATE
2900a22260aeSJia Liu #endif
2901a22260aeSJia Liu
29021cb6686cSJia Liu /** DSP Bit/Manipulation Sub-class insns **/
helper_bitrev(target_ulong rt)29031cb6686cSJia Liu target_ulong helper_bitrev(target_ulong rt)
29041cb6686cSJia Liu {
29051cb6686cSJia Liu int32_t temp;
29061cb6686cSJia Liu uint32_t rd;
29071cb6686cSJia Liu int i;
29081cb6686cSJia Liu
29091cb6686cSJia Liu temp = rt & MIPSDSP_LO;
29101cb6686cSJia Liu rd = 0;
29111cb6686cSJia Liu for (i = 0; i < 16; i++) {
29121cb6686cSJia Liu rd = (rd << 1) | (temp & 1);
29131cb6686cSJia Liu temp = temp >> 1;
29141cb6686cSJia Liu }
29151cb6686cSJia Liu
29161cb6686cSJia Liu return (target_ulong)rd;
29171cb6686cSJia Liu }
29181cb6686cSJia Liu
2919d8992825SPetar Jovanovic #define BIT_INSV(name, posfilter, ret_type) \
29201cb6686cSJia Liu target_ulong helper_##name(CPUMIPSState *env, target_ulong rs, \
29211cb6686cSJia Liu target_ulong rt) \
29221cb6686cSJia Liu { \
29231cb6686cSJia Liu uint32_t pos, size, msb, lsb; \
2924d8992825SPetar Jovanovic uint32_t const sizefilter = 0x3F; \
2925d8992825SPetar Jovanovic target_ulong temp; \
29261cb6686cSJia Liu target_ulong dspc; \
29271cb6686cSJia Liu \
29281cb6686cSJia Liu dspc = env->active_tc.DSPControl; \
29291cb6686cSJia Liu \
29301cb6686cSJia Liu pos = dspc & posfilter; \
29311cb6686cSJia Liu size = (dspc >> 7) & sizefilter; \
29321cb6686cSJia Liu \
29331cb6686cSJia Liu msb = pos + size - 1; \
29341cb6686cSJia Liu lsb = pos; \
29351cb6686cSJia Liu \
29361cb6686cSJia Liu if (lsb > msb || (msb > TARGET_LONG_BITS)) { \
29371cb6686cSJia Liu return rt; \
29381cb6686cSJia Liu } \
29391cb6686cSJia Liu \
2940d8992825SPetar Jovanovic temp = deposit64(rt, pos, size, rs); \
29411cb6686cSJia Liu \
29421cb6686cSJia Liu return (target_long)(ret_type)temp; \
29431cb6686cSJia Liu }
29441cb6686cSJia Liu
2945d8992825SPetar Jovanovic BIT_INSV(insv, 0x1F, int32_t);
29461cb6686cSJia Liu #ifdef TARGET_MIPS64
2947d8992825SPetar Jovanovic BIT_INSV(dinsv, 0x7F, target_long);
29481cb6686cSJia Liu #endif
29491cb6686cSJia Liu
29501cb6686cSJia Liu #undef BIT_INSV
29511cb6686cSJia Liu
29521cb6686cSJia Liu
295326690560SJia Liu /** DSP Compare-Pick Sub-class insns **/
295426690560SJia Liu #define CMP_HAS_RET(name, func, split_num, filter, bit_size) \
295526690560SJia Liu target_ulong helper_##name(target_ulong rs, target_ulong rt) \
295626690560SJia Liu { \
295726690560SJia Liu uint32_t rs_t, rt_t; \
295826690560SJia Liu uint8_t cc; \
295926690560SJia Liu uint32_t temp = 0; \
296026690560SJia Liu int i; \
296126690560SJia Liu \
296226690560SJia Liu for (i = 0; i < split_num; i++) { \
296326690560SJia Liu rs_t = (rs >> (bit_size * i)) & filter; \
296426690560SJia Liu rt_t = (rt >> (bit_size * i)) & filter; \
296526690560SJia Liu cc = mipsdsp_##func(rs_t, rt_t); \
296626690560SJia Liu temp |= cc << i; \
296726690560SJia Liu } \
296826690560SJia Liu \
296926690560SJia Liu return (target_ulong)temp; \
297026690560SJia Liu }
297126690560SJia Liu
297226690560SJia Liu CMP_HAS_RET(cmpgu_eq_qb, cmpu_eq, 4, MIPSDSP_Q0, 8);
297326690560SJia Liu CMP_HAS_RET(cmpgu_lt_qb, cmpu_lt, 4, MIPSDSP_Q0, 8);
297426690560SJia Liu CMP_HAS_RET(cmpgu_le_qb, cmpu_le, 4, MIPSDSP_Q0, 8);
297526690560SJia Liu
297626690560SJia Liu #ifdef TARGET_MIPS64
297726690560SJia Liu CMP_HAS_RET(cmpgu_eq_ob, cmpu_eq, 8, MIPSDSP_Q0, 8);
297826690560SJia Liu CMP_HAS_RET(cmpgu_lt_ob, cmpu_lt, 8, MIPSDSP_Q0, 8);
297926690560SJia Liu CMP_HAS_RET(cmpgu_le_ob, cmpu_le, 8, MIPSDSP_Q0, 8);
298026690560SJia Liu #endif
298126690560SJia Liu
298226690560SJia Liu #undef CMP_HAS_RET
298326690560SJia Liu
298426690560SJia Liu
298526690560SJia Liu #define CMP_NO_RET(name, func, split_num, filter, bit_size) \
298626690560SJia Liu void helper_##name(target_ulong rs, target_ulong rt, \
298726690560SJia Liu CPUMIPSState *env) \
298826690560SJia Liu { \
298926690560SJia Liu int##bit_size##_t rs_t, rt_t; \
299026690560SJia Liu int##bit_size##_t flag = 0; \
299126690560SJia Liu int##bit_size##_t cc; \
299226690560SJia Liu int i; \
299326690560SJia Liu \
299426690560SJia Liu for (i = 0; i < split_num; i++) { \
299526690560SJia Liu rs_t = (rs >> (bit_size * i)) & filter; \
299626690560SJia Liu rt_t = (rt >> (bit_size * i)) & filter; \
299726690560SJia Liu \
299826690560SJia Liu cc = mipsdsp_##func((int32_t)rs_t, (int32_t)rt_t); \
299926690560SJia Liu flag |= cc << i; \
300026690560SJia Liu } \
300126690560SJia Liu \
300226690560SJia Liu set_DSPControl_24(flag, split_num, env); \
300326690560SJia Liu }
300426690560SJia Liu
300526690560SJia Liu CMP_NO_RET(cmpu_eq_qb, cmpu_eq, 4, MIPSDSP_Q0, 8);
300626690560SJia Liu CMP_NO_RET(cmpu_lt_qb, cmpu_lt, 4, MIPSDSP_Q0, 8);
300726690560SJia Liu CMP_NO_RET(cmpu_le_qb, cmpu_le, 4, MIPSDSP_Q0, 8);
300826690560SJia Liu
300926690560SJia Liu CMP_NO_RET(cmp_eq_ph, cmp_eq, 2, MIPSDSP_LO, 16);
301026690560SJia Liu CMP_NO_RET(cmp_lt_ph, cmp_lt, 2, MIPSDSP_LO, 16);
301126690560SJia Liu CMP_NO_RET(cmp_le_ph, cmp_le, 2, MIPSDSP_LO, 16);
301226690560SJia Liu
301326690560SJia Liu #ifdef TARGET_MIPS64
301426690560SJia Liu CMP_NO_RET(cmpu_eq_ob, cmpu_eq, 8, MIPSDSP_Q0, 8);
301526690560SJia Liu CMP_NO_RET(cmpu_lt_ob, cmpu_lt, 8, MIPSDSP_Q0, 8);
301626690560SJia Liu CMP_NO_RET(cmpu_le_ob, cmpu_le, 8, MIPSDSP_Q0, 8);
301726690560SJia Liu
301826690560SJia Liu CMP_NO_RET(cmp_eq_qh, cmp_eq, 4, MIPSDSP_LO, 16);
301926690560SJia Liu CMP_NO_RET(cmp_lt_qh, cmp_lt, 4, MIPSDSP_LO, 16);
302026690560SJia Liu CMP_NO_RET(cmp_le_qh, cmp_le, 4, MIPSDSP_LO, 16);
302126690560SJia Liu
302226690560SJia Liu CMP_NO_RET(cmp_eq_pw, cmp_eq, 2, MIPSDSP_LLO, 32);
302326690560SJia Liu CMP_NO_RET(cmp_lt_pw, cmp_lt, 2, MIPSDSP_LLO, 32);
302426690560SJia Liu CMP_NO_RET(cmp_le_pw, cmp_le, 2, MIPSDSP_LLO, 32);
302526690560SJia Liu #endif
302626690560SJia Liu #undef CMP_NO_RET
302726690560SJia Liu
302826690560SJia Liu #if defined(TARGET_MIPS64)
302926690560SJia Liu
303026690560SJia Liu #define CMPGDU_OB(name) \
303126690560SJia Liu target_ulong helper_cmpgdu_##name##_ob(target_ulong rs, target_ulong rt, \
303226690560SJia Liu CPUMIPSState *env) \
303326690560SJia Liu { \
303426690560SJia Liu int i; \
303526690560SJia Liu uint8_t rs_t, rt_t; \
303626690560SJia Liu uint32_t cond; \
303726690560SJia Liu \
303826690560SJia Liu cond = 0; \
303926690560SJia Liu \
304026690560SJia Liu for (i = 0; i < 8; i++) { \
304126690560SJia Liu rs_t = (rs >> (8 * i)) & MIPSDSP_Q0; \
304226690560SJia Liu rt_t = (rt >> (8 * i)) & MIPSDSP_Q0; \
304326690560SJia Liu \
304426690560SJia Liu if (mipsdsp_cmpu_##name(rs_t, rt_t)) { \
304526690560SJia Liu cond |= 0x01 << i; \
304626690560SJia Liu } \
304726690560SJia Liu } \
304826690560SJia Liu \
304926690560SJia Liu set_DSPControl_24(cond, 8, env); \
305026690560SJia Liu \
305126690560SJia Liu return (uint64_t)cond; \
305226690560SJia Liu }
305326690560SJia Liu
305426690560SJia Liu CMPGDU_OB(eq)
305526690560SJia Liu CMPGDU_OB(lt)
305626690560SJia Liu CMPGDU_OB(le)
305726690560SJia Liu #undef CMPGDU_OB
305826690560SJia Liu #endif
305926690560SJia Liu
306026690560SJia Liu #define PICK_INSN(name, split_num, filter, bit_size, ret32bit) \
306126690560SJia Liu target_ulong helper_##name(target_ulong rs, target_ulong rt, \
306226690560SJia Liu CPUMIPSState *env) \
306326690560SJia Liu { \
306426690560SJia Liu uint32_t rs_t, rt_t; \
306526690560SJia Liu uint32_t cc; \
306626690560SJia Liu target_ulong dsp; \
306726690560SJia Liu int i; \
306826690560SJia Liu target_ulong result = 0; \
306926690560SJia Liu \
307026690560SJia Liu dsp = env->active_tc.DSPControl; \
307126690560SJia Liu for (i = 0; i < split_num; i++) { \
307226690560SJia Liu rs_t = (rs >> (bit_size * i)) & filter; \
307326690560SJia Liu rt_t = (rt >> (bit_size * i)) & filter; \
307426690560SJia Liu cc = (dsp >> (24 + i)) & 0x01; \
307526690560SJia Liu cc = cc == 1 ? rs_t : rt_t; \
307626690560SJia Liu \
307726690560SJia Liu result |= (target_ulong)cc << (bit_size * i); \
307826690560SJia Liu } \
307926690560SJia Liu \
308026690560SJia Liu if (ret32bit) { \
308126690560SJia Liu result = (target_long)(int32_t)(result & MIPSDSP_LLO); \
308226690560SJia Liu } \
308326690560SJia Liu \
308426690560SJia Liu return result; \
308526690560SJia Liu }
308626690560SJia Liu
308726690560SJia Liu PICK_INSN(pick_qb, 4, MIPSDSP_Q0, 8, 1);
308826690560SJia Liu PICK_INSN(pick_ph, 2, MIPSDSP_LO, 16, 1);
308926690560SJia Liu
309026690560SJia Liu #ifdef TARGET_MIPS64
309126690560SJia Liu PICK_INSN(pick_ob, 8, MIPSDSP_Q0, 8, 0);
309226690560SJia Liu PICK_INSN(pick_qh, 4, MIPSDSP_LO, 16, 0);
309326690560SJia Liu PICK_INSN(pick_pw, 2, MIPSDSP_LLO, 32, 0);
309426690560SJia Liu #endif
309526690560SJia Liu #undef PICK_INSN
309626690560SJia Liu
helper_packrl_ph(target_ulong rs,target_ulong rt)309726690560SJia Liu target_ulong helper_packrl_ph(target_ulong rs, target_ulong rt)
309826690560SJia Liu {
309926690560SJia Liu uint32_t rsl, rth;
310026690560SJia Liu
310126690560SJia Liu rsl = rs & MIPSDSP_LO;
310226690560SJia Liu rth = (rt & MIPSDSP_HI) >> 16;
310326690560SJia Liu
310426690560SJia Liu return (target_long)(int32_t)((rsl << 16) | rth);
310526690560SJia Liu }
310626690560SJia Liu
310726690560SJia Liu #if defined(TARGET_MIPS64)
helper_packrl_pw(target_ulong rs,target_ulong rt)310826690560SJia Liu target_ulong helper_packrl_pw(target_ulong rs, target_ulong rt)
310926690560SJia Liu {
311026690560SJia Liu uint32_t rs0, rt1;
311126690560SJia Liu
311226690560SJia Liu rs0 = rs & MIPSDSP_LLO;
311326690560SJia Liu rt1 = (rt >> 32) & MIPSDSP_LLO;
311426690560SJia Liu
311526690560SJia Liu return ((uint64_t)rs0 << 32) | (uint64_t)rt1;
311626690560SJia Liu }
311726690560SJia Liu #endif
311826690560SJia Liu
3119b53371edSJia Liu /** DSP Accumulator and DSPControl Access Sub-class insns **/
helper_extr_w(target_ulong ac,target_ulong shift,CPUMIPSState * env)3120b53371edSJia Liu target_ulong helper_extr_w(target_ulong ac, target_ulong shift,
3121b53371edSJia Liu CPUMIPSState *env)
3122b53371edSJia Liu {
3123b53371edSJia Liu int32_t tempI;
3124b53371edSJia Liu int64_t tempDL[2];
3125b53371edSJia Liu
3126b8abbbe8SPetar Jovanovic shift = shift & 0x1F;
3127b53371edSJia Liu
3128b53371edSJia Liu mipsdsp_rndrashift_short_acc(tempDL, ac, shift, env);
3129b53371edSJia Liu if ((tempDL[1] != 0 || (tempDL[0] & MIPSDSP_LHI) != 0) &&
3130b53371edSJia Liu (tempDL[1] != 1 || (tempDL[0] & MIPSDSP_LHI) != MIPSDSP_LHI)) {
3131b53371edSJia Liu set_DSPControl_overflow_flag(1, 23, env);
3132b53371edSJia Liu }
3133b53371edSJia Liu
3134b53371edSJia Liu tempI = (tempDL[0] >> 1) & MIPSDSP_LLO;
3135b53371edSJia Liu
3136b53371edSJia Liu tempDL[0] += 1;
3137b53371edSJia Liu if (tempDL[0] == 0) {
3138b53371edSJia Liu tempDL[1] += 1;
3139b53371edSJia Liu }
3140b53371edSJia Liu
31418b758d05SPetar Jovanovic if (((tempDL[1] & 0x01) != 0 || (tempDL[0] & MIPSDSP_LHI) != 0) &&
31428b758d05SPetar Jovanovic ((tempDL[1] & 0x01) != 1 || (tempDL[0] & MIPSDSP_LHI) != MIPSDSP_LHI)) {
3143b53371edSJia Liu set_DSPControl_overflow_flag(1, 23, env);
3144b53371edSJia Liu }
3145b53371edSJia Liu
3146b53371edSJia Liu return (target_long)tempI;
3147b53371edSJia Liu }
3148b53371edSJia Liu
helper_extr_r_w(target_ulong ac,target_ulong shift,CPUMIPSState * env)3149b53371edSJia Liu target_ulong helper_extr_r_w(target_ulong ac, target_ulong shift,
3150b53371edSJia Liu CPUMIPSState *env)
3151b53371edSJia Liu {
3152b53371edSJia Liu int64_t tempDL[2];
3153b53371edSJia Liu
3154b8abbbe8SPetar Jovanovic shift = shift & 0x1F;
3155b53371edSJia Liu
3156b53371edSJia Liu mipsdsp_rndrashift_short_acc(tempDL, ac, shift, env);
3157b53371edSJia Liu if ((tempDL[1] != 0 || (tempDL[0] & MIPSDSP_LHI) != 0) &&
3158b53371edSJia Liu (tempDL[1] != 1 || (tempDL[0] & MIPSDSP_LHI) != MIPSDSP_LHI)) {
3159b53371edSJia Liu set_DSPControl_overflow_flag(1, 23, env);
3160b53371edSJia Liu }
3161b53371edSJia Liu
3162b53371edSJia Liu tempDL[0] += 1;
3163b53371edSJia Liu if (tempDL[0] == 0) {
3164b53371edSJia Liu tempDL[1] += 1;
3165b53371edSJia Liu }
3166b53371edSJia Liu
31678b758d05SPetar Jovanovic if (((tempDL[1] & 0x01) != 0 || (tempDL[0] & MIPSDSP_LHI) != 0) &&
31688b758d05SPetar Jovanovic ((tempDL[1] & 0x01) != 1 || (tempDL[0] & MIPSDSP_LHI) != MIPSDSP_LHI)) {
3169b53371edSJia Liu set_DSPControl_overflow_flag(1, 23, env);
3170b53371edSJia Liu }
3171b53371edSJia Liu
3172b53371edSJia Liu return (target_long)(int32_t)(tempDL[0] >> 1);
3173b53371edSJia Liu }
3174b53371edSJia Liu
helper_extr_rs_w(target_ulong ac,target_ulong shift,CPUMIPSState * env)3175b53371edSJia Liu target_ulong helper_extr_rs_w(target_ulong ac, target_ulong shift,
3176b53371edSJia Liu CPUMIPSState *env)
3177b53371edSJia Liu {
3178b53371edSJia Liu int32_t tempI, temp64;
3179b53371edSJia Liu int64_t tempDL[2];
3180b53371edSJia Liu
3181b8abbbe8SPetar Jovanovic shift = shift & 0x1F;
3182b53371edSJia Liu
3183b53371edSJia Liu mipsdsp_rndrashift_short_acc(tempDL, ac, shift, env);
3184b53371edSJia Liu if ((tempDL[1] != 0 || (tempDL[0] & MIPSDSP_LHI) != 0) &&
3185b53371edSJia Liu (tempDL[1] != 1 || (tempDL[0] & MIPSDSP_LHI) != MIPSDSP_LHI)) {
3186b53371edSJia Liu set_DSPControl_overflow_flag(1, 23, env);
3187b53371edSJia Liu }
3188b53371edSJia Liu tempDL[0] += 1;
3189b53371edSJia Liu if (tempDL[0] == 0) {
3190b53371edSJia Liu tempDL[1] += 1;
3191b53371edSJia Liu }
3192b53371edSJia Liu tempI = tempDL[0] >> 1;
3193b53371edSJia Liu
31948b758d05SPetar Jovanovic if (((tempDL[1] & 0x01) != 0 || (tempDL[0] & MIPSDSP_LHI) != 0) &&
31958b758d05SPetar Jovanovic ((tempDL[1] & 0x01) != 1 || (tempDL[0] & MIPSDSP_LHI) != MIPSDSP_LHI)) {
31968b758d05SPetar Jovanovic temp64 = tempDL[1] & 0x01;
3197b53371edSJia Liu if (temp64 == 0) {
3198b53371edSJia Liu tempI = 0x7FFFFFFF;
3199b53371edSJia Liu } else {
3200b53371edSJia Liu tempI = 0x80000000;
3201b53371edSJia Liu }
3202b53371edSJia Liu set_DSPControl_overflow_flag(1, 23, env);
3203b53371edSJia Liu }
3204b53371edSJia Liu
3205b53371edSJia Liu return (target_long)tempI;
3206b53371edSJia Liu }
3207b53371edSJia Liu
3208b53371edSJia Liu #if defined(TARGET_MIPS64)
helper_dextr_w(target_ulong ac,target_ulong shift,CPUMIPSState * env)3209b53371edSJia Liu target_ulong helper_dextr_w(target_ulong ac, target_ulong shift,
3210b53371edSJia Liu CPUMIPSState *env)
3211b53371edSJia Liu {
3212b53371edSJia Liu uint64_t temp[3];
3213b53371edSJia Liu
3214b53371edSJia Liu shift = shift & 0x3F;
3215b53371edSJia Liu
3216b53371edSJia Liu mipsdsp_rndrashift_acc(temp, ac, shift, env);
3217b53371edSJia Liu
3218b53371edSJia Liu return (int64_t)(int32_t)(temp[0] >> 1);
3219b53371edSJia Liu }
3220b53371edSJia Liu
helper_dextr_r_w(target_ulong ac,target_ulong shift,CPUMIPSState * env)3221b53371edSJia Liu target_ulong helper_dextr_r_w(target_ulong ac, target_ulong shift,
3222b53371edSJia Liu CPUMIPSState *env)
3223b53371edSJia Liu {
3224b53371edSJia Liu uint64_t temp[3];
3225b53371edSJia Liu uint32_t temp128;
3226b53371edSJia Liu
3227b53371edSJia Liu shift = shift & 0x3F;
3228b53371edSJia Liu mipsdsp_rndrashift_acc(temp, ac, shift, env);
3229b53371edSJia Liu
3230b53371edSJia Liu temp[0] += 1;
3231b53371edSJia Liu if (temp[0] == 0) {
3232b53371edSJia Liu temp[1] += 1;
3233b53371edSJia Liu if (temp[1] == 0) {
3234b53371edSJia Liu temp[2] += 1;
3235b53371edSJia Liu }
3236b53371edSJia Liu }
3237b53371edSJia Liu
3238b53371edSJia Liu temp128 = temp[2] & 0x01;
3239b53371edSJia Liu
3240b53371edSJia Liu if ((temp128 != 0 || temp[1] != 0) &&
3241b53371edSJia Liu (temp128 != 1 || temp[1] != ~0ull)) {
3242b53371edSJia Liu set_DSPControl_overflow_flag(1, 23, env);
3243b53371edSJia Liu }
3244b53371edSJia Liu
3245b53371edSJia Liu return (int64_t)(int32_t)(temp[0] >> 1);
3246b53371edSJia Liu }
3247b53371edSJia Liu
helper_dextr_rs_w(target_ulong ac,target_ulong shift,CPUMIPSState * env)3248b53371edSJia Liu target_ulong helper_dextr_rs_w(target_ulong ac, target_ulong shift,
3249b53371edSJia Liu CPUMIPSState *env)
3250b53371edSJia Liu {
3251b53371edSJia Liu uint64_t temp[3];
3252b53371edSJia Liu uint32_t temp128;
3253b53371edSJia Liu
3254b53371edSJia Liu shift = shift & 0x3F;
3255b53371edSJia Liu mipsdsp_rndrashift_acc(temp, ac, shift, env);
3256b53371edSJia Liu
3257b53371edSJia Liu temp[0] += 1;
3258b53371edSJia Liu if (temp[0] == 0) {
3259b53371edSJia Liu temp[1] += 1;
3260b53371edSJia Liu if (temp[1] == 0) {
3261b53371edSJia Liu temp[2] += 1;
3262b53371edSJia Liu }
3263b53371edSJia Liu }
3264b53371edSJia Liu
3265b53371edSJia Liu temp128 = temp[2] & 0x01;
3266b53371edSJia Liu
3267b53371edSJia Liu if ((temp128 != 0 || temp[1] != 0) &&
3268b53371edSJia Liu (temp128 != 1 || temp[1] != ~0ull)) {
3269b53371edSJia Liu if (temp128 == 0) {
3270b53371edSJia Liu temp[0] = 0x0FFFFFFFF;
3271b53371edSJia Liu } else {
32721cfd981fSBlue Swirl temp[0] = 0x0100000000ULL;
3273b53371edSJia Liu }
3274b53371edSJia Liu set_DSPControl_overflow_flag(1, 23, env);
3275b53371edSJia Liu }
3276b53371edSJia Liu
3277b53371edSJia Liu return (int64_t)(int32_t)(temp[0] >> 1);
3278b53371edSJia Liu }
3279b53371edSJia Liu
helper_dextr_l(target_ulong ac,target_ulong shift,CPUMIPSState * env)3280b53371edSJia Liu target_ulong helper_dextr_l(target_ulong ac, target_ulong shift,
3281b53371edSJia Liu CPUMIPSState *env)
3282b53371edSJia Liu {
3283b53371edSJia Liu uint64_t temp[3];
3284b53371edSJia Liu
3285b53371edSJia Liu shift = shift & 0x3F;
3286b53371edSJia Liu
3287b53371edSJia Liu mipsdsp_rndrashift_acc(temp, ac, shift, env);
3288f49ab2e1SAleksandar Markovic
3289*66997c42SMarkus Armbruster return (temp[1] << 63) | (temp[0] >> 1);
3290b53371edSJia Liu }
3291b53371edSJia Liu
helper_dextr_r_l(target_ulong ac,target_ulong shift,CPUMIPSState * env)3292b53371edSJia Liu target_ulong helper_dextr_r_l(target_ulong ac, target_ulong shift,
3293b53371edSJia Liu CPUMIPSState *env)
3294b53371edSJia Liu {
3295b53371edSJia Liu uint64_t temp[3];
3296b53371edSJia Liu uint32_t temp128;
3297b53371edSJia Liu
3298b53371edSJia Liu shift = shift & 0x3F;
3299b53371edSJia Liu mipsdsp_rndrashift_acc(temp, ac, shift, env);
3300b53371edSJia Liu
3301b53371edSJia Liu temp[0] += 1;
3302b53371edSJia Liu if (temp[0] == 0) {
3303b53371edSJia Liu temp[1] += 1;
3304b53371edSJia Liu if (temp[1] == 0) {
3305b53371edSJia Liu temp[2] += 1;
3306b53371edSJia Liu }
3307b53371edSJia Liu }
3308b53371edSJia Liu
3309b53371edSJia Liu temp128 = temp[2] & 0x01;
3310b53371edSJia Liu
3311b53371edSJia Liu if ((temp128 != 0 || temp[1] != 0) &&
3312b53371edSJia Liu (temp128 != 1 || temp[1] != ~0ull)) {
3313b53371edSJia Liu set_DSPControl_overflow_flag(1, 23, env);
3314b53371edSJia Liu }
3315b53371edSJia Liu
3316*66997c42SMarkus Armbruster return (temp[1] << 63) | (temp[0] >> 1);
3317b53371edSJia Liu }
3318b53371edSJia Liu
helper_dextr_rs_l(target_ulong ac,target_ulong shift,CPUMIPSState * env)3319b53371edSJia Liu target_ulong helper_dextr_rs_l(target_ulong ac, target_ulong shift,
3320b53371edSJia Liu CPUMIPSState *env)
3321b53371edSJia Liu {
3322b53371edSJia Liu uint64_t temp[3];
3323b53371edSJia Liu uint32_t temp128;
3324b53371edSJia Liu
3325b53371edSJia Liu shift = shift & 0x3F;
3326b53371edSJia Liu mipsdsp_rndrashift_acc(temp, ac, shift, env);
3327b53371edSJia Liu
3328b53371edSJia Liu temp[0] += 1;
3329b53371edSJia Liu if (temp[0] == 0) {
3330b53371edSJia Liu temp[1] += 1;
3331b53371edSJia Liu if (temp[1] == 0) {
3332b53371edSJia Liu temp[2] += 1;
3333b53371edSJia Liu }
3334b53371edSJia Liu }
3335b53371edSJia Liu
3336b53371edSJia Liu temp128 = temp[2] & 0x01;
3337b53371edSJia Liu
3338b53371edSJia Liu if ((temp128 != 0 || temp[1] != 0) &&
3339b53371edSJia Liu (temp128 != 1 || temp[1] != ~0ull)) {
3340b53371edSJia Liu if (temp128 == 0) {
3341b53371edSJia Liu temp[1] &= ~0x00ull - 1;
3342b53371edSJia Liu temp[0] |= ~0x00ull - 1;
3343b53371edSJia Liu } else {
3344b53371edSJia Liu temp[1] |= 0x01;
3345b53371edSJia Liu temp[0] &= 0x01;
3346b53371edSJia Liu }
3347b53371edSJia Liu set_DSPControl_overflow_flag(1, 23, env);
3348b53371edSJia Liu }
3349f49ab2e1SAleksandar Markovic
3350*66997c42SMarkus Armbruster return (temp[1] << 63) | (temp[0] >> 1);
3351b53371edSJia Liu }
3352b53371edSJia Liu #endif
3353b53371edSJia Liu
helper_extr_s_h(target_ulong ac,target_ulong shift,CPUMIPSState * env)3354b53371edSJia Liu target_ulong helper_extr_s_h(target_ulong ac, target_ulong shift,
3355b53371edSJia Liu CPUMIPSState *env)
3356b53371edSJia Liu {
3357b8abbbe8SPetar Jovanovic int64_t temp, acc;
3358b53371edSJia Liu
3359b8abbbe8SPetar Jovanovic shift = shift & 0x1F;
3360b53371edSJia Liu
3361b8abbbe8SPetar Jovanovic acc = ((int64_t)env->active_tc.HI[ac] << 32) |
3362b8abbbe8SPetar Jovanovic ((int64_t)env->active_tc.LO[ac] & 0xFFFFFFFF);
3363b8abbbe8SPetar Jovanovic
3364b8abbbe8SPetar Jovanovic temp = acc >> shift;
3365b8abbbe8SPetar Jovanovic
3366b53371edSJia Liu if (temp > (int64_t)0x7FFF) {
3367b53371edSJia Liu temp = 0x00007FFF;
3368b53371edSJia Liu set_DSPControl_overflow_flag(1, 23, env);
33691cfd981fSBlue Swirl } else if (temp < (int64_t)0xFFFFFFFFFFFF8000ULL) {
3370b53371edSJia Liu temp = 0xFFFF8000;
3371b53371edSJia Liu set_DSPControl_overflow_flag(1, 23, env);
3372b53371edSJia Liu }
3373b53371edSJia Liu
3374b53371edSJia Liu return (target_long)(int32_t)(temp & 0xFFFFFFFF);
3375b53371edSJia Liu }
3376b53371edSJia Liu
3377b53371edSJia Liu
3378b53371edSJia Liu #if defined(TARGET_MIPS64)
helper_dextr_s_h(target_ulong ac,target_ulong shift,CPUMIPSState * env)3379b53371edSJia Liu target_ulong helper_dextr_s_h(target_ulong ac, target_ulong shift,
3380b53371edSJia Liu CPUMIPSState *env)
3381b53371edSJia Liu {
3382b53371edSJia Liu int64_t temp[2];
3383b53371edSJia Liu uint32_t temp127;
3384b53371edSJia Liu
3385b53371edSJia Liu shift = shift & 0x1F;
3386b53371edSJia Liu
3387b53371edSJia Liu mipsdsp_rashift_acc((uint64_t *)temp, ac, shift, env);
3388b53371edSJia Liu
3389b53371edSJia Liu temp127 = (temp[1] >> 63) & 0x01;
3390b53371edSJia Liu
3391b53371edSJia Liu if ((temp127 == 0) && (temp[1] > 0 || temp[0] > 32767)) {
3392b53371edSJia Liu temp[0] &= 0xFFFF0000;
3393b53371edSJia Liu temp[0] |= 0x00007FFF;
3394b53371edSJia Liu set_DSPControl_overflow_flag(1, 23, env);
3395b53371edSJia Liu } else if ((temp127 == 1) &&
3396b53371edSJia Liu (temp[1] < 0xFFFFFFFFFFFFFFFFll
3397b53371edSJia Liu || temp[0] < 0xFFFFFFFFFFFF1000ll)) {
3398b53371edSJia Liu temp[0] &= 0xFFFF0000;
3399b53371edSJia Liu temp[0] |= 0x00008000;
3400b53371edSJia Liu set_DSPControl_overflow_flag(1, 23, env);
3401b53371edSJia Liu }
3402b53371edSJia Liu
3403b53371edSJia Liu return (int64_t)(int16_t)(temp[0] & MIPSDSP_LO);
3404b53371edSJia Liu }
3405b53371edSJia Liu
3406b53371edSJia Liu #endif
3407b53371edSJia Liu
helper_extp(target_ulong ac,target_ulong size,CPUMIPSState * env)3408b53371edSJia Liu target_ulong helper_extp(target_ulong ac, target_ulong size, CPUMIPSState *env)
3409b53371edSJia Liu {
3410b53371edSJia Liu int32_t start_pos;
3411b53371edSJia Liu int sub;
3412b53371edSJia Liu uint32_t temp;
3413b53371edSJia Liu uint64_t acc;
3414b53371edSJia Liu
3415b53371edSJia Liu size = size & 0x1F;
3416b53371edSJia Liu
3417b53371edSJia Liu temp = 0;
3418b53371edSJia Liu start_pos = get_DSPControl_pos(env);
3419b53371edSJia Liu sub = start_pos - (size + 1);
3420b53371edSJia Liu if (sub >= -1) {
3421b53371edSJia Liu acc = ((uint64_t)env->active_tc.HI[ac] << 32) |
3422b53371edSJia Liu ((uint64_t)env->active_tc.LO[ac] & MIPSDSP_LLO);
3423489ed4bbSPetar Jovanovic temp = (acc >> (start_pos - size)) & (~0U >> (31 - size));
3424b53371edSJia Liu set_DSPControl_efi(0, env);
3425b53371edSJia Liu } else {
3426b53371edSJia Liu set_DSPControl_efi(1, env);
3427b53371edSJia Liu }
3428b53371edSJia Liu
3429b53371edSJia Liu return (target_ulong)temp;
3430b53371edSJia Liu }
3431b53371edSJia Liu
helper_extpdp(target_ulong ac,target_ulong size,CPUMIPSState * env)3432b53371edSJia Liu target_ulong helper_extpdp(target_ulong ac, target_ulong size,
3433b53371edSJia Liu CPUMIPSState *env)
3434b53371edSJia Liu {
3435b53371edSJia Liu int32_t start_pos;
3436b53371edSJia Liu int sub;
3437b53371edSJia Liu uint32_t temp;
3438b53371edSJia Liu uint64_t acc;
3439b53371edSJia Liu
3440b53371edSJia Liu size = size & 0x1F;
3441b53371edSJia Liu temp = 0;
3442b53371edSJia Liu start_pos = get_DSPControl_pos(env);
3443b53371edSJia Liu sub = start_pos - (size + 1);
3444b53371edSJia Liu if (sub >= -1) {
3445b53371edSJia Liu acc = ((uint64_t)env->active_tc.HI[ac] << 32) |
3446b53371edSJia Liu ((uint64_t)env->active_tc.LO[ac] & MIPSDSP_LLO);
34470ba365f4SPetar Jovanovic temp = extract64(acc, start_pos - size, size + 1);
3448b53371edSJia Liu
34490ba365f4SPetar Jovanovic set_DSPControl_pos(sub, env);
3450b53371edSJia Liu set_DSPControl_efi(0, env);
3451b53371edSJia Liu } else {
3452b53371edSJia Liu set_DSPControl_efi(1, env);
3453b53371edSJia Liu }
3454b53371edSJia Liu
3455b53371edSJia Liu return (target_ulong)temp;
3456b53371edSJia Liu }
3457b53371edSJia Liu
3458b53371edSJia Liu
3459b53371edSJia Liu #if defined(TARGET_MIPS64)
helper_dextp(target_ulong ac,target_ulong size,CPUMIPSState * env)3460b53371edSJia Liu target_ulong helper_dextp(target_ulong ac, target_ulong size, CPUMIPSState *env)
3461b53371edSJia Liu {
3462b53371edSJia Liu int start_pos;
3463b53371edSJia Liu int len;
3464b53371edSJia Liu int sub;
3465b53371edSJia Liu uint64_t tempB, tempA;
3466b53371edSJia Liu uint64_t temp;
3467b53371edSJia Liu
3468b53371edSJia Liu temp = 0;
3469b53371edSJia Liu
3470b53371edSJia Liu size = size & 0x3F;
3471b53371edSJia Liu start_pos = get_DSPControl_pos(env);
3472b53371edSJia Liu len = start_pos - size;
3473b53371edSJia Liu tempB = env->active_tc.HI[ac];
3474b53371edSJia Liu tempA = env->active_tc.LO[ac];
3475b53371edSJia Liu
3476b53371edSJia Liu sub = start_pos - (size + 1);
3477b53371edSJia Liu
3478b53371edSJia Liu if (sub >= -1) {
3479b53371edSJia Liu temp = (tempB << (64 - len)) | (tempA >> len);
3480e6e2784cSYongbok Kim temp = temp & ((1ULL << (size + 1)) - 1);
3481b53371edSJia Liu set_DSPControl_efi(0, env);
3482b53371edSJia Liu } else {
3483b53371edSJia Liu set_DSPControl_efi(1, env);
3484b53371edSJia Liu }
3485b53371edSJia Liu
3486b53371edSJia Liu return temp;
3487b53371edSJia Liu }
3488b53371edSJia Liu
helper_dextpdp(target_ulong ac,target_ulong size,CPUMIPSState * env)3489b53371edSJia Liu target_ulong helper_dextpdp(target_ulong ac, target_ulong size,
3490b53371edSJia Liu CPUMIPSState *env)
3491b53371edSJia Liu {
3492b53371edSJia Liu int start_pos;
3493b53371edSJia Liu int len;
3494b53371edSJia Liu int sub;
3495b53371edSJia Liu uint64_t tempB, tempA;
3496b53371edSJia Liu uint64_t temp;
3497b53371edSJia Liu
3498b53371edSJia Liu temp = 0;
3499b53371edSJia Liu size = size & 0x3F;
3500b53371edSJia Liu start_pos = get_DSPControl_pos(env);
3501b53371edSJia Liu len = start_pos - size;
3502b53371edSJia Liu tempB = env->active_tc.HI[ac];
3503b53371edSJia Liu tempA = env->active_tc.LO[ac];
3504b53371edSJia Liu
3505b53371edSJia Liu sub = start_pos - (size + 1);
3506b53371edSJia Liu
3507b53371edSJia Liu if (sub >= -1) {
3508b53371edSJia Liu temp = (tempB << (64 - len)) | (tempA >> len);
3509e6e2784cSYongbok Kim temp = temp & ((1ULL << (size + 1)) - 1);
3510b53371edSJia Liu set_DSPControl_pos(sub, env);
3511b53371edSJia Liu set_DSPControl_efi(0, env);
3512b53371edSJia Liu } else {
3513b53371edSJia Liu set_DSPControl_efi(1, env);
3514b53371edSJia Liu }
3515b53371edSJia Liu
3516b53371edSJia Liu return temp;
3517b53371edSJia Liu }
3518b53371edSJia Liu
3519b53371edSJia Liu #endif
3520b53371edSJia Liu
helper_shilo(target_ulong ac,target_ulong rs,CPUMIPSState * env)3521b53371edSJia Liu void helper_shilo(target_ulong ac, target_ulong rs, CPUMIPSState *env)
3522b53371edSJia Liu {
3523b53371edSJia Liu int8_t rs5_0;
3524b53371edSJia Liu uint64_t temp, acc;
3525b53371edSJia Liu
3526b53371edSJia Liu rs5_0 = rs & 0x3F;
3527b53371edSJia Liu rs5_0 = (int8_t)(rs5_0 << 2) >> 2;
352819e6c50dSPetar Jovanovic
352919e6c50dSPetar Jovanovic if (unlikely(rs5_0 == 0)) {
353019e6c50dSPetar Jovanovic return;
353119e6c50dSPetar Jovanovic }
353219e6c50dSPetar Jovanovic
3533b53371edSJia Liu acc = (((uint64_t)env->active_tc.HI[ac] << 32) & MIPSDSP_LHI) |
3534b53371edSJia Liu ((uint64_t)env->active_tc.LO[ac] & MIPSDSP_LLO);
353519e6c50dSPetar Jovanovic
3536b53371edSJia Liu if (rs5_0 > 0) {
3537b53371edSJia Liu temp = acc >> rs5_0;
3538b53371edSJia Liu } else {
353919e6c50dSPetar Jovanovic temp = acc << -rs5_0;
3540b53371edSJia Liu }
3541b53371edSJia Liu
3542b53371edSJia Liu env->active_tc.HI[ac] = (target_ulong)(int32_t)((temp & MIPSDSP_LHI) >> 32);
3543b53371edSJia Liu env->active_tc.LO[ac] = (target_ulong)(int32_t)(temp & MIPSDSP_LLO);
3544b53371edSJia Liu }
3545b53371edSJia Liu
3546b53371edSJia Liu #if defined(TARGET_MIPS64)
helper_dshilo(target_ulong shift,target_ulong ac,CPUMIPSState * env)3547b53371edSJia Liu void helper_dshilo(target_ulong shift, target_ulong ac, CPUMIPSState *env)
3548b53371edSJia Liu {
3549b53371edSJia Liu int8_t shift_t;
3550b53371edSJia Liu uint64_t tempB, tempA;
3551b53371edSJia Liu
3552b53371edSJia Liu shift_t = (int8_t)(shift << 1) >> 1;
3553b53371edSJia Liu
3554b53371edSJia Liu tempB = env->active_tc.HI[ac];
3555b53371edSJia Liu tempA = env->active_tc.LO[ac];
3556b53371edSJia Liu
3557b53371edSJia Liu if (shift_t != 0) {
3558b53371edSJia Liu if (shift_t >= 0) {
3559b53371edSJia Liu tempA = (tempB << (64 - shift_t)) | (tempA >> shift_t);
3560b53371edSJia Liu tempB = tempB >> shift_t;
3561b53371edSJia Liu } else {
3562b53371edSJia Liu shift_t = -shift_t;
3563b53371edSJia Liu tempB = (tempB << shift_t) | (tempA >> (64 - shift_t));
3564b53371edSJia Liu tempA = tempA << shift_t;
3565b53371edSJia Liu }
3566b53371edSJia Liu }
3567b53371edSJia Liu
3568b53371edSJia Liu env->active_tc.HI[ac] = tempB;
3569b53371edSJia Liu env->active_tc.LO[ac] = tempA;
3570b53371edSJia Liu }
3571b53371edSJia Liu
3572b53371edSJia Liu #endif
helper_mthlip(target_ulong ac,target_ulong rs,CPUMIPSState * env)3573b53371edSJia Liu void helper_mthlip(target_ulong ac, target_ulong rs, CPUMIPSState *env)
3574b53371edSJia Liu {
3575b53371edSJia Liu int32_t tempA, tempB, pos;
3576b53371edSJia Liu
3577b53371edSJia Liu tempA = rs;
3578b53371edSJia Liu tempB = env->active_tc.LO[ac];
3579b53371edSJia Liu env->active_tc.HI[ac] = (target_long)tempB;
3580b53371edSJia Liu env->active_tc.LO[ac] = (target_long)tempA;
3581b53371edSJia Liu pos = get_DSPControl_pos(env);
3582b53371edSJia Liu
3583b53371edSJia Liu if (pos > 32) {
3584b53371edSJia Liu return;
3585b53371edSJia Liu } else {
3586b53371edSJia Liu set_DSPControl_pos(pos + 32, env);
3587b53371edSJia Liu }
3588b53371edSJia Liu }
3589b53371edSJia Liu
3590b53371edSJia Liu #if defined(TARGET_MIPS64)
helper_dmthlip(target_ulong rs,target_ulong ac,CPUMIPSState * env)3591b53371edSJia Liu void helper_dmthlip(target_ulong rs, target_ulong ac, CPUMIPSState *env)
3592b53371edSJia Liu {
3593b53371edSJia Liu uint8_t ac_t;
3594b53371edSJia Liu uint8_t pos;
3595b53371edSJia Liu uint64_t tempB, tempA;
3596b53371edSJia Liu
3597b53371edSJia Liu ac_t = ac & 0x3;
3598b53371edSJia Liu
3599b53371edSJia Liu tempA = rs;
3600b53371edSJia Liu tempB = env->active_tc.LO[ac_t];
3601b53371edSJia Liu
3602b53371edSJia Liu env->active_tc.HI[ac_t] = tempB;
3603b53371edSJia Liu env->active_tc.LO[ac_t] = tempA;
3604b53371edSJia Liu
3605b53371edSJia Liu pos = get_DSPControl_pos(env);
3606b53371edSJia Liu
3607b53371edSJia Liu if (pos <= 64) {
3608b53371edSJia Liu pos = pos + 64;
3609b53371edSJia Liu set_DSPControl_pos(pos, env);
3610b53371edSJia Liu }
3611b53371edSJia Liu }
3612b53371edSJia Liu #endif
3613b53371edSJia Liu
cpu_wrdsp(uint32_t rs,uint32_t mask_num,CPUMIPSState * env)3614084d0497SRichard Henderson void cpu_wrdsp(uint32_t rs, uint32_t mask_num, CPUMIPSState *env)
3615b53371edSJia Liu {
3616b53371edSJia Liu uint8_t mask[6];
3617b53371edSJia Liu uint8_t i;
3618b53371edSJia Liu uint32_t newbits, overwrite;
3619b53371edSJia Liu target_ulong dsp;
3620b53371edSJia Liu
3621b53371edSJia Liu newbits = 0x00;
3622b53371edSJia Liu overwrite = 0xFFFFFFFF;
3623b53371edSJia Liu dsp = env->active_tc.DSPControl;
3624b53371edSJia Liu
3625b53371edSJia Liu for (i = 0; i < 6; i++) {
3626b53371edSJia Liu mask[i] = (mask_num >> i) & 0x01;
3627b53371edSJia Liu }
3628b53371edSJia Liu
3629b53371edSJia Liu if (mask[0] == 1) {
3630b53371edSJia Liu #if defined(TARGET_MIPS64)
3631b53371edSJia Liu overwrite &= 0xFFFFFF80;
3632b53371edSJia Liu newbits &= 0xFFFFFF80;
3633b53371edSJia Liu newbits |= 0x0000007F & rs;
3634b53371edSJia Liu #else
3635b53371edSJia Liu overwrite &= 0xFFFFFFC0;
3636b53371edSJia Liu newbits &= 0xFFFFFFC0;
3637b53371edSJia Liu newbits |= 0x0000003F & rs;
3638b53371edSJia Liu #endif
3639b53371edSJia Liu }
3640b53371edSJia Liu
3641b53371edSJia Liu if (mask[1] == 1) {
3642b53371edSJia Liu overwrite &= 0xFFFFE07F;
3643b53371edSJia Liu newbits &= 0xFFFFE07F;
3644b53371edSJia Liu newbits |= 0x00001F80 & rs;
3645b53371edSJia Liu }
3646b53371edSJia Liu
3647b53371edSJia Liu if (mask[2] == 1) {
3648b53371edSJia Liu overwrite &= 0xFFFFDFFF;
3649b53371edSJia Liu newbits &= 0xFFFFDFFF;
3650b53371edSJia Liu newbits |= 0x00002000 & rs;
3651b53371edSJia Liu }
3652b53371edSJia Liu
3653b53371edSJia Liu if (mask[3] == 1) {
3654b53371edSJia Liu overwrite &= 0xFF00FFFF;
3655b53371edSJia Liu newbits &= 0xFF00FFFF;
3656b53371edSJia Liu newbits |= 0x00FF0000 & rs;
3657b53371edSJia Liu }
3658b53371edSJia Liu
3659b53371edSJia Liu if (mask[4] == 1) {
3660b53371edSJia Liu overwrite &= 0x00FFFFFF;
3661b53371edSJia Liu newbits &= 0x00FFFFFF;
3662eec8972aSPetar Jovanovic #if defined(TARGET_MIPS64)
3663b53371edSJia Liu newbits |= 0xFF000000 & rs;
3664eec8972aSPetar Jovanovic #else
3665eec8972aSPetar Jovanovic newbits |= 0x0F000000 & rs;
3666eec8972aSPetar Jovanovic #endif
3667b53371edSJia Liu }
3668b53371edSJia Liu
3669b53371edSJia Liu if (mask[5] == 1) {
3670b53371edSJia Liu overwrite &= 0xFFFFBFFF;
3671b53371edSJia Liu newbits &= 0xFFFFBFFF;
3672b53371edSJia Liu newbits |= 0x00004000 & rs;
3673b53371edSJia Liu }
3674b53371edSJia Liu
3675b53371edSJia Liu dsp = dsp & overwrite;
3676b53371edSJia Liu dsp = dsp | newbits;
3677b53371edSJia Liu env->active_tc.DSPControl = dsp;
3678b53371edSJia Liu }
3679b53371edSJia Liu
helper_wrdsp(target_ulong rs,target_ulong mask_num,CPUMIPSState * env)3680084d0497SRichard Henderson void helper_wrdsp(target_ulong rs, target_ulong mask_num, CPUMIPSState *env)
3681084d0497SRichard Henderson {
3682327e9759SStefan Weil cpu_wrdsp(rs, mask_num, env);
3683084d0497SRichard Henderson }
3684084d0497SRichard Henderson
cpu_rddsp(uint32_t mask_num,CPUMIPSState * env)3685084d0497SRichard Henderson uint32_t cpu_rddsp(uint32_t mask_num, CPUMIPSState *env)
3686b53371edSJia Liu {
3687b53371edSJia Liu uint8_t mask[6];
3688b53371edSJia Liu uint32_t ruler, i;
3689b53371edSJia Liu target_ulong temp;
3690b53371edSJia Liu target_ulong dsp;
3691b53371edSJia Liu
3692b53371edSJia Liu ruler = 0x01;
3693b53371edSJia Liu for (i = 0; i < 6; i++) {
3694084d0497SRichard Henderson mask[i] = (mask_num & ruler) >> i ;
3695b53371edSJia Liu ruler = ruler << 1;
3696b53371edSJia Liu }
3697b53371edSJia Liu
3698b53371edSJia Liu temp = 0x00;
3699b53371edSJia Liu dsp = env->active_tc.DSPControl;
3700b53371edSJia Liu
3701b53371edSJia Liu if (mask[0] == 1) {
3702b53371edSJia Liu #if defined(TARGET_MIPS64)
3703b53371edSJia Liu temp |= dsp & 0x7F;
3704b53371edSJia Liu #else
3705b53371edSJia Liu temp |= dsp & 0x3F;
3706b53371edSJia Liu #endif
3707b53371edSJia Liu }
3708b53371edSJia Liu
3709b53371edSJia Liu if (mask[1] == 1) {
3710b53371edSJia Liu temp |= dsp & 0x1F80;
3711b53371edSJia Liu }
3712b53371edSJia Liu
3713b53371edSJia Liu if (mask[2] == 1) {
3714b53371edSJia Liu temp |= dsp & 0x2000;
3715b53371edSJia Liu }
3716b53371edSJia Liu
3717b53371edSJia Liu if (mask[3] == 1) {
3718b53371edSJia Liu temp |= dsp & 0x00FF0000;
3719b53371edSJia Liu }
3720b53371edSJia Liu
3721b53371edSJia Liu if (mask[4] == 1) {
3722eec8972aSPetar Jovanovic #if defined(TARGET_MIPS64)
3723b53371edSJia Liu temp |= dsp & 0xFF000000;
3724eec8972aSPetar Jovanovic #else
3725eec8972aSPetar Jovanovic temp |= dsp & 0x0F000000;
3726eec8972aSPetar Jovanovic #endif
3727b53371edSJia Liu }
3728b53371edSJia Liu
3729b53371edSJia Liu if (mask[5] == 1) {
3730b53371edSJia Liu temp |= dsp & 0x4000;
3731b53371edSJia Liu }
3732b53371edSJia Liu
3733b53371edSJia Liu return temp;
3734b53371edSJia Liu }
3735b53371edSJia Liu
helper_rddsp(target_ulong mask_num,CPUMIPSState * env)3736084d0497SRichard Henderson target_ulong helper_rddsp(target_ulong mask_num, CPUMIPSState *env)
3737084d0497SRichard Henderson {
3738084d0497SRichard Henderson return cpu_rddsp(mask_num, env);
3739084d0497SRichard Henderson }
3740084d0497SRichard Henderson
3741b53371edSJia Liu
3742461c08dfSJia Liu #undef MIPSDSP_LHI
3743461c08dfSJia Liu #undef MIPSDSP_LLO
3744461c08dfSJia Liu #undef MIPSDSP_HI
3745461c08dfSJia Liu #undef MIPSDSP_LO
3746461c08dfSJia Liu #undef MIPSDSP_Q3
3747461c08dfSJia Liu #undef MIPSDSP_Q2
3748461c08dfSJia Liu #undef MIPSDSP_Q1
3749461c08dfSJia Liu #undef MIPSDSP_Q0
3750461c08dfSJia Liu
3751461c08dfSJia Liu #undef MIPSDSP_SPLIT32_8
3752461c08dfSJia Liu #undef MIPSDSP_SPLIT32_16
3753461c08dfSJia Liu
3754461c08dfSJia Liu #undef MIPSDSP_RETURN32_8
3755461c08dfSJia Liu #undef MIPSDSP_RETURN32_16
3756461c08dfSJia Liu
3757461c08dfSJia Liu #ifdef TARGET_MIPS64
3758461c08dfSJia Liu #undef MIPSDSP_SPLIT64_16
3759461c08dfSJia Liu #undef MIPSDSP_SPLIT64_32
3760461c08dfSJia Liu #undef MIPSDSP_RETURN64_16
3761461c08dfSJia Liu #undef MIPSDSP_RETURN64_32
3762461c08dfSJia Liu #endif
3763