xref: /qemu/target/mips/system/machine.c (revision 284b731a6ae47b9ebabb9613e753c4d83cf75dd3)
18dd3dca3Saurel32 #include "hw/hw.h"
28dd3dca3Saurel32 
32b41f10eSBlue Swirl #include "cpu.h"
433a84765Sths 
564451111SLeon Alrae static int cpu_post_load(void *opaque, int version_id)
664451111SLeon Alrae {
764451111SLeon Alrae     MIPSCPU *cpu = opaque;
864451111SLeon Alrae     CPUMIPSState *env = &cpu->env;
964451111SLeon Alrae 
1064451111SLeon Alrae     restore_fp_status(env);
1164451111SLeon Alrae     restore_msa_fp_status(env);
1264451111SLeon Alrae     compute_hflags(env);
1364451111SLeon Alrae 
1464451111SLeon Alrae     return 0;
1564451111SLeon Alrae }
1664451111SLeon Alrae 
1704cd7962SLeon Alrae /* FPU state */
1804cd7962SLeon Alrae 
1904cd7962SLeon Alrae static int get_fpr(QEMUFile *f, void *pv, size_t size)
2033a84765Sths {
2164451111SLeon Alrae     int i;
2204cd7962SLeon Alrae     fpr_t *v = pv;
2364451111SLeon Alrae     /* Restore entire MSA vector register */
2464451111SLeon Alrae     for (i = 0; i < MSA_WRLEN/64; i++) {
2564451111SLeon Alrae         qemu_get_sbe64s(f, &v->wr.d[i]);
2664451111SLeon Alrae     }
278dd3dca3Saurel32     return 0;
288dd3dca3Saurel32 }
2904cd7962SLeon Alrae 
3004cd7962SLeon Alrae static void put_fpr(QEMUFile *f, void *pv, size_t size)
3104cd7962SLeon Alrae {
3264451111SLeon Alrae     int i;
3304cd7962SLeon Alrae     fpr_t *v = pv;
3464451111SLeon Alrae     /* Save entire MSA vector register */
3564451111SLeon Alrae     for (i = 0; i < MSA_WRLEN/64; i++) {
3664451111SLeon Alrae         qemu_put_sbe64s(f, &v->wr.d[i]);
3764451111SLeon Alrae     }
3804cd7962SLeon Alrae }
3904cd7962SLeon Alrae 
4004cd7962SLeon Alrae const VMStateInfo vmstate_info_fpr = {
4104cd7962SLeon Alrae     .name = "fpr",
4204cd7962SLeon Alrae     .get  = get_fpr,
4304cd7962SLeon Alrae     .put  = put_fpr,
4404cd7962SLeon Alrae };
4504cd7962SLeon Alrae 
4604cd7962SLeon Alrae #define VMSTATE_FPR_ARRAY_V(_f, _s, _n, _v)                     \
4704cd7962SLeon Alrae     VMSTATE_ARRAY(_f, _s, _n, _v, vmstate_info_fpr, fpr_t)
4804cd7962SLeon Alrae 
4904cd7962SLeon Alrae #define VMSTATE_FPR_ARRAY(_f, _s, _n)                           \
5004cd7962SLeon Alrae     VMSTATE_FPR_ARRAY_V(_f, _s, _n, 0)
5104cd7962SLeon Alrae 
5204cd7962SLeon Alrae static VMStateField vmstate_fpu_fields[] = {
5304cd7962SLeon Alrae     VMSTATE_FPR_ARRAY(fpr, CPUMIPSFPUContext, 32),
5404cd7962SLeon Alrae     VMSTATE_UINT32(fcr0, CPUMIPSFPUContext),
5504cd7962SLeon Alrae     VMSTATE_UINT32(fcr31, CPUMIPSFPUContext),
5604cd7962SLeon Alrae     VMSTATE_END_OF_LIST()
5704cd7962SLeon Alrae };
5804cd7962SLeon Alrae 
5904cd7962SLeon Alrae const VMStateDescription vmstate_fpu = {
6004cd7962SLeon Alrae     .name = "cpu/fpu",
6104cd7962SLeon Alrae     .version_id = 1,
6204cd7962SLeon Alrae     .minimum_version_id = 1,
6304cd7962SLeon Alrae     .fields = vmstate_fpu_fields
6404cd7962SLeon Alrae };
6504cd7962SLeon Alrae 
6604cd7962SLeon Alrae const VMStateDescription vmstate_inactive_fpu = {
6704cd7962SLeon Alrae     .name = "cpu/inactive_fpu",
6804cd7962SLeon Alrae     .version_id = 1,
6904cd7962SLeon Alrae     .minimum_version_id = 1,
7004cd7962SLeon Alrae     .fields = vmstate_fpu_fields
7104cd7962SLeon Alrae };
7204cd7962SLeon Alrae 
7304cd7962SLeon Alrae /* TC state */
7404cd7962SLeon Alrae 
7504cd7962SLeon Alrae static VMStateField vmstate_tc_fields[] = {
7604cd7962SLeon Alrae     VMSTATE_UINTTL_ARRAY(gpr, TCState, 32),
7704cd7962SLeon Alrae     VMSTATE_UINTTL(PC, TCState),
7804cd7962SLeon Alrae     VMSTATE_UINTTL_ARRAY(HI, TCState, MIPS_DSP_ACC),
7904cd7962SLeon Alrae     VMSTATE_UINTTL_ARRAY(LO, TCState, MIPS_DSP_ACC),
8004cd7962SLeon Alrae     VMSTATE_UINTTL_ARRAY(ACX, TCState, MIPS_DSP_ACC),
8104cd7962SLeon Alrae     VMSTATE_UINTTL(DSPControl, TCState),
8204cd7962SLeon Alrae     VMSTATE_INT32(CP0_TCStatus, TCState),
8304cd7962SLeon Alrae     VMSTATE_INT32(CP0_TCBind, TCState),
8404cd7962SLeon Alrae     VMSTATE_UINTTL(CP0_TCHalt, TCState),
8504cd7962SLeon Alrae     VMSTATE_UINTTL(CP0_TCContext, TCState),
8604cd7962SLeon Alrae     VMSTATE_UINTTL(CP0_TCSchedule, TCState),
8704cd7962SLeon Alrae     VMSTATE_UINTTL(CP0_TCScheFBack, TCState),
8804cd7962SLeon Alrae     VMSTATE_INT32(CP0_Debug_tcstatus, TCState),
8904cd7962SLeon Alrae     VMSTATE_UINTTL(CP0_UserLocal, TCState),
9064451111SLeon Alrae     VMSTATE_INT32(msacsr, TCState),
9104cd7962SLeon Alrae     VMSTATE_END_OF_LIST()
9204cd7962SLeon Alrae };
9304cd7962SLeon Alrae 
9404cd7962SLeon Alrae const VMStateDescription vmstate_tc = {
9504cd7962SLeon Alrae     .name = "cpu/tc",
9604cd7962SLeon Alrae     .version_id = 1,
9704cd7962SLeon Alrae     .minimum_version_id = 1,
9804cd7962SLeon Alrae     .fields = vmstate_tc_fields
9904cd7962SLeon Alrae };
10004cd7962SLeon Alrae 
10104cd7962SLeon Alrae const VMStateDescription vmstate_inactive_tc = {
10204cd7962SLeon Alrae     .name = "cpu/inactive_tc",
10304cd7962SLeon Alrae     .version_id = 1,
10404cd7962SLeon Alrae     .minimum_version_id = 1,
10504cd7962SLeon Alrae     .fields = vmstate_tc_fields
10604cd7962SLeon Alrae };
10704cd7962SLeon Alrae 
10804cd7962SLeon Alrae /* MVP state */
10904cd7962SLeon Alrae 
11004cd7962SLeon Alrae const VMStateDescription vmstate_mvp = {
11104cd7962SLeon Alrae     .name = "cpu/mvp",
11204cd7962SLeon Alrae     .version_id = 1,
11304cd7962SLeon Alrae     .minimum_version_id = 1,
11404cd7962SLeon Alrae     .fields = (VMStateField[]) {
11504cd7962SLeon Alrae         VMSTATE_INT32(CP0_MVPControl, CPUMIPSMVPContext),
11604cd7962SLeon Alrae         VMSTATE_INT32(CP0_MVPConf0, CPUMIPSMVPContext),
11704cd7962SLeon Alrae         VMSTATE_INT32(CP0_MVPConf1, CPUMIPSMVPContext),
11804cd7962SLeon Alrae         VMSTATE_END_OF_LIST()
11904cd7962SLeon Alrae     }
12004cd7962SLeon Alrae };
12104cd7962SLeon Alrae 
12204cd7962SLeon Alrae /* TLB state */
12304cd7962SLeon Alrae 
12404cd7962SLeon Alrae static int get_tlb(QEMUFile *f, void *pv, size_t size)
12504cd7962SLeon Alrae {
12604cd7962SLeon Alrae     r4k_tlb_t *v = pv;
12704cd7962SLeon Alrae     uint16_t flags;
12804cd7962SLeon Alrae 
12904cd7962SLeon Alrae     qemu_get_betls(f, &v->VPN);
13004cd7962SLeon Alrae     qemu_get_be32s(f, &v->PageMask);
13104cd7962SLeon Alrae     qemu_get_8s(f, &v->ASID);
13204cd7962SLeon Alrae     qemu_get_be16s(f, &flags);
13304cd7962SLeon Alrae     v->G = (flags >> 10) & 1;
13404cd7962SLeon Alrae     v->C0 = (flags >> 7) & 3;
13504cd7962SLeon Alrae     v->C1 = (flags >> 4) & 3;
13604cd7962SLeon Alrae     v->V0 = (flags >> 3) & 1;
13704cd7962SLeon Alrae     v->V1 = (flags >> 2) & 1;
13804cd7962SLeon Alrae     v->D0 = (flags >> 1) & 1;
13904cd7962SLeon Alrae     v->D1 = (flags >> 0) & 1;
14004cd7962SLeon Alrae     v->EHINV = (flags >> 15) & 1;
14104cd7962SLeon Alrae     v->RI1 = (flags >> 14) & 1;
14204cd7962SLeon Alrae     v->RI0 = (flags >> 13) & 1;
14304cd7962SLeon Alrae     v->XI1 = (flags >> 12) & 1;
14404cd7962SLeon Alrae     v->XI0 = (flags >> 11) & 1;
145284b731aSLeon Alrae     qemu_get_be64s(f, &v->PFN[0]);
146284b731aSLeon Alrae     qemu_get_be64s(f, &v->PFN[1]);
14704cd7962SLeon Alrae 
14804cd7962SLeon Alrae     return 0;
14904cd7962SLeon Alrae }
15004cd7962SLeon Alrae 
15104cd7962SLeon Alrae static void put_tlb(QEMUFile *f, void *pv, size_t size)
15204cd7962SLeon Alrae {
15304cd7962SLeon Alrae     r4k_tlb_t *v = pv;
15404cd7962SLeon Alrae 
15504cd7962SLeon Alrae     uint16_t flags = ((v->EHINV << 15) |
15604cd7962SLeon Alrae                       (v->RI1 << 14) |
15704cd7962SLeon Alrae                       (v->RI0 << 13) |
15804cd7962SLeon Alrae                       (v->XI1 << 12) |
15904cd7962SLeon Alrae                       (v->XI0 << 11) |
16004cd7962SLeon Alrae                       (v->G << 10) |
16104cd7962SLeon Alrae                       (v->C0 << 7) |
16204cd7962SLeon Alrae                       (v->C1 << 4) |
16304cd7962SLeon Alrae                       (v->V0 << 3) |
16404cd7962SLeon Alrae                       (v->V1 << 2) |
16504cd7962SLeon Alrae                       (v->D0 << 1) |
16604cd7962SLeon Alrae                       (v->D1 << 0));
16704cd7962SLeon Alrae 
16804cd7962SLeon Alrae     qemu_put_betls(f, &v->VPN);
16904cd7962SLeon Alrae     qemu_put_be32s(f, &v->PageMask);
17004cd7962SLeon Alrae     qemu_put_8s(f, &v->ASID);
17104cd7962SLeon Alrae     qemu_put_be16s(f, &flags);
172284b731aSLeon Alrae     qemu_put_be64s(f, &v->PFN[0]);
173284b731aSLeon Alrae     qemu_put_be64s(f, &v->PFN[1]);
17404cd7962SLeon Alrae }
17504cd7962SLeon Alrae 
17604cd7962SLeon Alrae const VMStateInfo vmstate_info_tlb = {
17704cd7962SLeon Alrae     .name = "tlb_entry",
17804cd7962SLeon Alrae     .get  = get_tlb,
17904cd7962SLeon Alrae     .put  = put_tlb,
18004cd7962SLeon Alrae };
18104cd7962SLeon Alrae 
18204cd7962SLeon Alrae #define VMSTATE_TLB_ARRAY_V(_f, _s, _n, _v)                     \
18304cd7962SLeon Alrae     VMSTATE_ARRAY(_f, _s, _n, _v, vmstate_info_tlb, r4k_tlb_t)
18404cd7962SLeon Alrae 
18504cd7962SLeon Alrae #define VMSTATE_TLB_ARRAY(_f, _s, _n)                           \
18604cd7962SLeon Alrae     VMSTATE_TLB_ARRAY_V(_f, _s, _n, 0)
18704cd7962SLeon Alrae 
18804cd7962SLeon Alrae const VMStateDescription vmstate_tlb = {
18904cd7962SLeon Alrae     .name = "cpu/tlb",
19004cd7962SLeon Alrae     .version_id = 1,
19104cd7962SLeon Alrae     .minimum_version_id = 1,
19204cd7962SLeon Alrae     .fields = (VMStateField[]) {
19304cd7962SLeon Alrae         VMSTATE_UINT32(nb_tlb, CPUMIPSTLBContext),
19404cd7962SLeon Alrae         VMSTATE_UINT32(tlb_in_use, CPUMIPSTLBContext),
19504cd7962SLeon Alrae         VMSTATE_TLB_ARRAY(mmu.r4k.tlb, CPUMIPSTLBContext, MIPS_TLB_MAX),
19604cd7962SLeon Alrae         VMSTATE_END_OF_LIST()
19704cd7962SLeon Alrae     }
19804cd7962SLeon Alrae };
19904cd7962SLeon Alrae 
20004cd7962SLeon Alrae /* MIPS CPU state */
20104cd7962SLeon Alrae 
20204cd7962SLeon Alrae const VMStateDescription vmstate_mips_cpu = {
20304cd7962SLeon Alrae     .name = "cpu",
204284b731aSLeon Alrae     .version_id = 7,
205284b731aSLeon Alrae     .minimum_version_id = 7,
20664451111SLeon Alrae     .post_load = cpu_post_load,
20704cd7962SLeon Alrae     .fields = (VMStateField[]) {
20804cd7962SLeon Alrae         /* Active TC */
20904cd7962SLeon Alrae         VMSTATE_STRUCT(env.active_tc, MIPSCPU, 1, vmstate_tc, TCState),
21004cd7962SLeon Alrae 
21104cd7962SLeon Alrae         /* Active FPU */
21204cd7962SLeon Alrae         VMSTATE_STRUCT(env.active_fpu, MIPSCPU, 1, vmstate_fpu,
21304cd7962SLeon Alrae                        CPUMIPSFPUContext),
21404cd7962SLeon Alrae 
21504cd7962SLeon Alrae         /* MVP */
21604cd7962SLeon Alrae         VMSTATE_STRUCT_POINTER(env.mvp, MIPSCPU, vmstate_mvp,
21704cd7962SLeon Alrae                                CPUMIPSMVPContext),
21804cd7962SLeon Alrae 
21904cd7962SLeon Alrae         /* TLB */
22004cd7962SLeon Alrae         VMSTATE_STRUCT_POINTER(env.tlb, MIPSCPU, vmstate_tlb,
22104cd7962SLeon Alrae                                CPUMIPSTLBContext),
22204cd7962SLeon Alrae 
22304cd7962SLeon Alrae         /* CPU metastate */
22404cd7962SLeon Alrae         VMSTATE_UINT32(env.current_tc, MIPSCPU),
22504cd7962SLeon Alrae         VMSTATE_UINT32(env.current_fpu, MIPSCPU),
22604cd7962SLeon Alrae         VMSTATE_INT32(env.error_code, MIPSCPU),
22704cd7962SLeon Alrae         VMSTATE_UINTTL(env.btarget, MIPSCPU),
22804cd7962SLeon Alrae         VMSTATE_UINTTL(env.bcond, MIPSCPU),
22904cd7962SLeon Alrae 
23004cd7962SLeon Alrae         /* Remaining CP0 registers */
23104cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_Index, MIPSCPU),
23204cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_Random, MIPSCPU),
23304cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_VPEControl, MIPSCPU),
23404cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_VPEConf0, MIPSCPU),
23504cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_VPEConf1, MIPSCPU),
23604cd7962SLeon Alrae         VMSTATE_UINTTL(env.CP0_YQMask, MIPSCPU),
23704cd7962SLeon Alrae         VMSTATE_UINTTL(env.CP0_VPESchedule, MIPSCPU),
23804cd7962SLeon Alrae         VMSTATE_UINTTL(env.CP0_VPEScheFBack, MIPSCPU),
23904cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_VPEOpt, MIPSCPU),
240284b731aSLeon Alrae         VMSTATE_UINT64(env.CP0_EntryLo0, MIPSCPU),
241284b731aSLeon Alrae         VMSTATE_UINT64(env.CP0_EntryLo1, MIPSCPU),
24204cd7962SLeon Alrae         VMSTATE_UINTTL(env.CP0_Context, MIPSCPU),
24304cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_PageMask, MIPSCPU),
24404cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_PageGrain, MIPSCPU),
24504cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_Wired, MIPSCPU),
24604cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_SRSConf0, MIPSCPU),
24704cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_SRSConf1, MIPSCPU),
24804cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_SRSConf2, MIPSCPU),
24904cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_SRSConf3, MIPSCPU),
25004cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_SRSConf4, MIPSCPU),
25104cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_HWREna, MIPSCPU),
25204cd7962SLeon Alrae         VMSTATE_UINTTL(env.CP0_BadVAddr, MIPSCPU),
25304cd7962SLeon Alrae         VMSTATE_UINT32(env.CP0_BadInstr, MIPSCPU),
25404cd7962SLeon Alrae         VMSTATE_UINT32(env.CP0_BadInstrP, MIPSCPU),
25504cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_Count, MIPSCPU),
25604cd7962SLeon Alrae         VMSTATE_UINTTL(env.CP0_EntryHi, MIPSCPU),
25704cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_Compare, MIPSCPU),
25804cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_Status, MIPSCPU),
25904cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_IntCtl, MIPSCPU),
26004cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_SRSCtl, MIPSCPU),
26104cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_SRSMap, MIPSCPU),
26204cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_Cause, MIPSCPU),
26304cd7962SLeon Alrae         VMSTATE_UINTTL(env.CP0_EPC, MIPSCPU),
26404cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_PRid, MIPSCPU),
26504cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_EBase, MIPSCPU),
26604cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_Config0, MIPSCPU),
26704cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_Config1, MIPSCPU),
26804cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_Config2, MIPSCPU),
26904cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_Config3, MIPSCPU),
27004cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_Config6, MIPSCPU),
27104cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_Config7, MIPSCPU),
272284b731aSLeon Alrae         VMSTATE_UINT64(env.lladdr, MIPSCPU),
27304cd7962SLeon Alrae         VMSTATE_UINTTL_ARRAY(env.CP0_WatchLo, MIPSCPU, 8),
27404cd7962SLeon Alrae         VMSTATE_INT32_ARRAY(env.CP0_WatchHi, MIPSCPU, 8),
27504cd7962SLeon Alrae         VMSTATE_UINTTL(env.CP0_XContext, MIPSCPU),
27604cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_Framemask, MIPSCPU),
27704cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_Debug, MIPSCPU),
27804cd7962SLeon Alrae         VMSTATE_UINTTL(env.CP0_DEPC, MIPSCPU),
27904cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_Performance0, MIPSCPU),
280284b731aSLeon Alrae         VMSTATE_UINT64(env.CP0_TagLo, MIPSCPU),
28104cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_DataLo, MIPSCPU),
28204cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_TagHi, MIPSCPU),
28304cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_DataHi, MIPSCPU),
28404cd7962SLeon Alrae         VMSTATE_UINTTL(env.CP0_ErrorEPC, MIPSCPU),
28504cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_DESAVE, MIPSCPU),
28604cd7962SLeon Alrae         VMSTATE_UINTTL_ARRAY(env.CP0_KScratch, MIPSCPU, MIPS_KSCRATCH_NUM),
28704cd7962SLeon Alrae 
28804cd7962SLeon Alrae         /* Inactive TC */
28904cd7962SLeon Alrae         VMSTATE_STRUCT_ARRAY(env.tcs, MIPSCPU, MIPS_SHADOW_SET_MAX, 1,
29004cd7962SLeon Alrae                              vmstate_inactive_tc, TCState),
29104cd7962SLeon Alrae         VMSTATE_STRUCT_ARRAY(env.fpus, MIPSCPU, MIPS_FPU_MAX, 1,
29204cd7962SLeon Alrae                              vmstate_inactive_fpu, CPUMIPSFPUContext),
29304cd7962SLeon Alrae 
29404cd7962SLeon Alrae         VMSTATE_END_OF_LIST()
29504cd7962SLeon Alrae     },
29604cd7962SLeon Alrae };
297