xref: /qemu/target/mips/system/machine.c (revision 32cad1ffb81dcecf6f4a8af56d6e5892682839b1)
1c684822aSPeter Maydell #include "qemu/osdep.h"
233c11879SPaolo Bonzini #include "cpu.h"
326aa3d9aSPhilippe Mathieu-Daudé #include "internal.h"
41e00b8d5SPaolo Bonzini #include "migration/cpu.h"
581ddae7cSPhilippe Mathieu-Daudé #include "fpu_helper.h"
633a84765Sths 
cpu_post_load(void * opaque,int version_id)764451111SLeon Alrae static int cpu_post_load(void *opaque, int version_id)
864451111SLeon Alrae {
964451111SLeon Alrae     MIPSCPU *cpu = opaque;
1064451111SLeon Alrae     CPUMIPSState *env = &cpu->env;
1164451111SLeon Alrae 
1264451111SLeon Alrae     restore_fp_status(env);
1364451111SLeon Alrae     restore_msa_fp_status(env);
1464451111SLeon Alrae     compute_hflags(env);
15e117f526SLeon Alrae     restore_pamask(env);
1664451111SLeon Alrae 
1764451111SLeon Alrae     return 0;
1864451111SLeon Alrae }
1964451111SLeon Alrae 
2004cd7962SLeon Alrae /* FPU state */
2104cd7962SLeon Alrae 
get_fpr(QEMUFile * f,void * pv,size_t size,const VMStateField * field)2203fee66fSMarc-André Lureau static int get_fpr(QEMUFile *f, void *pv, size_t size,
2303fee66fSMarc-André Lureau                    const VMStateField *field)
2433a84765Sths {
2564451111SLeon Alrae     int i;
2604cd7962SLeon Alrae     fpr_t *v = pv;
2764451111SLeon Alrae     /* Restore entire MSA vector register */
2864451111SLeon Alrae     for (i = 0; i < MSA_WRLEN / 64; i++) {
2964451111SLeon Alrae         qemu_get_sbe64s(f, &v->wr.d[i]);
3064451111SLeon Alrae     }
318dd3dca3Saurel32     return 0;
328dd3dca3Saurel32 }
3304cd7962SLeon Alrae 
put_fpr(QEMUFile * f,void * pv,size_t size,const VMStateField * field,JSONWriter * vmdesc)3403fee66fSMarc-André Lureau static int put_fpr(QEMUFile *f, void *pv, size_t size,
353ddba9a9SMarkus Armbruster                    const VMStateField *field, JSONWriter *vmdesc)
3604cd7962SLeon Alrae {
3764451111SLeon Alrae     int i;
3804cd7962SLeon Alrae     fpr_t *v = pv;
3964451111SLeon Alrae     /* Save entire MSA vector register */
4064451111SLeon Alrae     for (i = 0; i < MSA_WRLEN / 64; i++) {
4164451111SLeon Alrae         qemu_put_sbe64s(f, &v->wr.d[i]);
4264451111SLeon Alrae     }
432c21ee76SJianjun Duan 
442c21ee76SJianjun Duan     return 0;
4504cd7962SLeon Alrae }
4604cd7962SLeon Alrae 
476db6de65SRichard Henderson static const VMStateInfo vmstate_info_fpr = {
4804cd7962SLeon Alrae     .name = "fpr",
4904cd7962SLeon Alrae     .get  = get_fpr,
5004cd7962SLeon Alrae     .put  = put_fpr,
5104cd7962SLeon Alrae };
5204cd7962SLeon Alrae 
5304cd7962SLeon Alrae #define VMSTATE_FPR_ARRAY_V(_f, _s, _n, _v)                     \
5404cd7962SLeon Alrae     VMSTATE_ARRAY(_f, _s, _n, _v, vmstate_info_fpr, fpr_t)
5504cd7962SLeon Alrae 
5604cd7962SLeon Alrae #define VMSTATE_FPR_ARRAY(_f, _s, _n)                           \
5704cd7962SLeon Alrae     VMSTATE_FPR_ARRAY_V(_f, _s, _n, 0)
5804cd7962SLeon Alrae 
596db6de65SRichard Henderson static const VMStateField vmstate_fpu_fields[] = {
6004cd7962SLeon Alrae     VMSTATE_FPR_ARRAY(fpr, CPUMIPSFPUContext, 32),
6104cd7962SLeon Alrae     VMSTATE_UINT32(fcr0, CPUMIPSFPUContext),
6204cd7962SLeon Alrae     VMSTATE_UINT32(fcr31, CPUMIPSFPUContext),
6304cd7962SLeon Alrae     VMSTATE_END_OF_LIST()
6404cd7962SLeon Alrae };
6504cd7962SLeon Alrae 
666db6de65SRichard Henderson static const VMStateDescription vmstate_fpu = {
6704cd7962SLeon Alrae     .name = "cpu/fpu",
6804cd7962SLeon Alrae     .version_id = 1,
6904cd7962SLeon Alrae     .minimum_version_id = 1,
7004cd7962SLeon Alrae     .fields = vmstate_fpu_fields
7104cd7962SLeon Alrae };
7204cd7962SLeon Alrae 
736db6de65SRichard Henderson static const VMStateDescription vmstate_inactive_fpu = {
7404cd7962SLeon Alrae     .name = "cpu/inactive_fpu",
7504cd7962SLeon Alrae     .version_id = 1,
7604cd7962SLeon Alrae     .minimum_version_id = 1,
7704cd7962SLeon Alrae     .fields = vmstate_fpu_fields
7804cd7962SLeon Alrae };
7904cd7962SLeon Alrae 
8004cd7962SLeon Alrae /* TC state */
8104cd7962SLeon Alrae 
826db6de65SRichard Henderson static const VMStateField vmstate_tc_fields[] = {
8304cd7962SLeon Alrae     VMSTATE_UINTTL_ARRAY(gpr, TCState, 32),
84df44e817SPhilippe Mathieu-Daudé #if defined(TARGET_MIPS64)
85df44e817SPhilippe Mathieu-Daudé     VMSTATE_UINT64_ARRAY(gpr_hi, TCState, 32),
86df44e817SPhilippe Mathieu-Daudé #endif /* TARGET_MIPS64 */
8704cd7962SLeon Alrae     VMSTATE_UINTTL(PC, TCState),
8804cd7962SLeon Alrae     VMSTATE_UINTTL_ARRAY(HI, TCState, MIPS_DSP_ACC),
8904cd7962SLeon Alrae     VMSTATE_UINTTL_ARRAY(LO, TCState, MIPS_DSP_ACC),
9004cd7962SLeon Alrae     VMSTATE_UINTTL_ARRAY(ACX, TCState, MIPS_DSP_ACC),
9104cd7962SLeon Alrae     VMSTATE_UINTTL(DSPControl, TCState),
9204cd7962SLeon Alrae     VMSTATE_INT32(CP0_TCStatus, TCState),
9304cd7962SLeon Alrae     VMSTATE_INT32(CP0_TCBind, TCState),
9404cd7962SLeon Alrae     VMSTATE_UINTTL(CP0_TCHalt, TCState),
9504cd7962SLeon Alrae     VMSTATE_UINTTL(CP0_TCContext, TCState),
9604cd7962SLeon Alrae     VMSTATE_UINTTL(CP0_TCSchedule, TCState),
9704cd7962SLeon Alrae     VMSTATE_UINTTL(CP0_TCScheFBack, TCState),
9804cd7962SLeon Alrae     VMSTATE_INT32(CP0_Debug_tcstatus, TCState),
9904cd7962SLeon Alrae     VMSTATE_UINTTL(CP0_UserLocal, TCState),
10064451111SLeon Alrae     VMSTATE_INT32(msacsr, TCState),
101df44e817SPhilippe Mathieu-Daudé     VMSTATE_UINTTL_ARRAY(mxu_gpr, TCState, NUMBER_OF_MXU_REGISTERS - 1),
102df44e817SPhilippe Mathieu-Daudé     VMSTATE_UINTTL(mxu_cr, TCState),
10304cd7962SLeon Alrae     VMSTATE_END_OF_LIST()
10404cd7962SLeon Alrae };
10504cd7962SLeon Alrae 
1066db6de65SRichard Henderson static const VMStateDescription vmstate_tc = {
10704cd7962SLeon Alrae     .name = "cpu/tc",
108df44e817SPhilippe Mathieu-Daudé     .version_id = 2,
109df44e817SPhilippe Mathieu-Daudé     .minimum_version_id = 2,
11004cd7962SLeon Alrae     .fields = vmstate_tc_fields
11104cd7962SLeon Alrae };
11204cd7962SLeon Alrae 
1136db6de65SRichard Henderson static const VMStateDescription vmstate_inactive_tc = {
11404cd7962SLeon Alrae     .name = "cpu/inactive_tc",
115df44e817SPhilippe Mathieu-Daudé     .version_id = 2,
116df44e817SPhilippe Mathieu-Daudé     .minimum_version_id = 2,
11704cd7962SLeon Alrae     .fields = vmstate_tc_fields
11804cd7962SLeon Alrae };
11904cd7962SLeon Alrae 
12004cd7962SLeon Alrae /* MVP state */
12104cd7962SLeon Alrae 
1226db6de65SRichard Henderson static const VMStateDescription vmstate_mvp = {
12304cd7962SLeon Alrae     .name = "cpu/mvp",
12404cd7962SLeon Alrae     .version_id = 1,
12504cd7962SLeon Alrae     .minimum_version_id = 1,
1266db6de65SRichard Henderson     .fields = (const VMStateField[]) {
12704cd7962SLeon Alrae         VMSTATE_INT32(CP0_MVPControl, CPUMIPSMVPContext),
12804cd7962SLeon Alrae         VMSTATE_INT32(CP0_MVPConf0, CPUMIPSMVPContext),
12904cd7962SLeon Alrae         VMSTATE_INT32(CP0_MVPConf1, CPUMIPSMVPContext),
13004cd7962SLeon Alrae         VMSTATE_END_OF_LIST()
13104cd7962SLeon Alrae     }
13204cd7962SLeon Alrae };
13304cd7962SLeon Alrae 
13404cd7962SLeon Alrae /* TLB state */
13504cd7962SLeon Alrae 
get_tlb(QEMUFile * f,void * pv,size_t size,const VMStateField * field)13603fee66fSMarc-André Lureau static int get_tlb(QEMUFile *f, void *pv, size_t size,
13703fee66fSMarc-André Lureau                    const VMStateField *field)
13804cd7962SLeon Alrae {
13904cd7962SLeon Alrae     r4k_tlb_t *v = pv;
14004cd7962SLeon Alrae     uint16_t flags;
14104cd7962SLeon Alrae 
14204cd7962SLeon Alrae     qemu_get_betls(f, &v->VPN);
14304cd7962SLeon Alrae     qemu_get_be32s(f, &v->PageMask);
1442d72e7b0SPaul Burton     qemu_get_be16s(f, &v->ASID);
14559e75927SYongbok Kim     qemu_get_be32s(f, &v->MMID);
14604cd7962SLeon Alrae     qemu_get_be16s(f, &flags);
14704cd7962SLeon Alrae     v->G = (flags >> 10) & 1;
14804cd7962SLeon Alrae     v->C0 = (flags >> 7) & 3;
14904cd7962SLeon Alrae     v->C1 = (flags >> 4) & 3;
15004cd7962SLeon Alrae     v->V0 = (flags >> 3) & 1;
15104cd7962SLeon Alrae     v->V1 = (flags >> 2) & 1;
15204cd7962SLeon Alrae     v->D0 = (flags >> 1) & 1;
15304cd7962SLeon Alrae     v->D1 = (flags >> 0) & 1;
15404cd7962SLeon Alrae     v->EHINV = (flags >> 15) & 1;
15504cd7962SLeon Alrae     v->RI1 = (flags >> 14) & 1;
15604cd7962SLeon Alrae     v->RI0 = (flags >> 13) & 1;
15704cd7962SLeon Alrae     v->XI1 = (flags >> 12) & 1;
15804cd7962SLeon Alrae     v->XI0 = (flags >> 11) & 1;
159284b731aSLeon Alrae     qemu_get_be64s(f, &v->PFN[0]);
160284b731aSLeon Alrae     qemu_get_be64s(f, &v->PFN[1]);
16104cd7962SLeon Alrae 
16204cd7962SLeon Alrae     return 0;
16304cd7962SLeon Alrae }
16404cd7962SLeon Alrae 
put_tlb(QEMUFile * f,void * pv,size_t size,const VMStateField * field,JSONWriter * vmdesc)16503fee66fSMarc-André Lureau static int put_tlb(QEMUFile *f, void *pv, size_t size,
1663ddba9a9SMarkus Armbruster                    const VMStateField *field, JSONWriter *vmdesc)
16704cd7962SLeon Alrae {
16804cd7962SLeon Alrae     r4k_tlb_t *v = pv;
16904cd7962SLeon Alrae 
1702d72e7b0SPaul Burton     uint16_t asid = v->ASID;
17159e75927SYongbok Kim     uint32_t mmid = v->MMID;
17204cd7962SLeon Alrae     uint16_t flags = ((v->EHINV << 15) |
17304cd7962SLeon Alrae                       (v->RI1 << 14) |
17404cd7962SLeon Alrae                       (v->RI0 << 13) |
17504cd7962SLeon Alrae                       (v->XI1 << 12) |
17604cd7962SLeon Alrae                       (v->XI0 << 11) |
17704cd7962SLeon Alrae                       (v->G << 10) |
17804cd7962SLeon Alrae                       (v->C0 << 7) |
17904cd7962SLeon Alrae                       (v->C1 << 4) |
18004cd7962SLeon Alrae                       (v->V0 << 3) |
18104cd7962SLeon Alrae                       (v->V1 << 2) |
18204cd7962SLeon Alrae                       (v->D0 << 1) |
18304cd7962SLeon Alrae                       (v->D1 << 0));
18404cd7962SLeon Alrae 
18504cd7962SLeon Alrae     qemu_put_betls(f, &v->VPN);
18604cd7962SLeon Alrae     qemu_put_be32s(f, &v->PageMask);
1872d72e7b0SPaul Burton     qemu_put_be16s(f, &asid);
18859e75927SYongbok Kim     qemu_put_be32s(f, &mmid);
18904cd7962SLeon Alrae     qemu_put_be16s(f, &flags);
190284b731aSLeon Alrae     qemu_put_be64s(f, &v->PFN[0]);
191284b731aSLeon Alrae     qemu_put_be64s(f, &v->PFN[1]);
1922c21ee76SJianjun Duan 
1932c21ee76SJianjun Duan     return 0;
19404cd7962SLeon Alrae }
19504cd7962SLeon Alrae 
1966db6de65SRichard Henderson static const VMStateInfo vmstate_info_tlb = {
19704cd7962SLeon Alrae     .name = "tlb_entry",
19804cd7962SLeon Alrae     .get  = get_tlb,
19904cd7962SLeon Alrae     .put  = put_tlb,
20004cd7962SLeon Alrae };
20104cd7962SLeon Alrae 
20204cd7962SLeon Alrae #define VMSTATE_TLB_ARRAY_V(_f, _s, _n, _v)                     \
20304cd7962SLeon Alrae     VMSTATE_ARRAY(_f, _s, _n, _v, vmstate_info_tlb, r4k_tlb_t)
20404cd7962SLeon Alrae 
20504cd7962SLeon Alrae #define VMSTATE_TLB_ARRAY(_f, _s, _n)                           \
20604cd7962SLeon Alrae     VMSTATE_TLB_ARRAY_V(_f, _s, _n, 0)
20704cd7962SLeon Alrae 
2086db6de65SRichard Henderson static const VMStateDescription vmstate_tlb = {
20904cd7962SLeon Alrae     .name = "cpu/tlb",
21059e75927SYongbok Kim     .version_id = 3,
21159e75927SYongbok Kim     .minimum_version_id = 3,
2126db6de65SRichard Henderson     .fields = (const VMStateField[]) {
21304cd7962SLeon Alrae         VMSTATE_UINT32(nb_tlb, CPUMIPSTLBContext),
21404cd7962SLeon Alrae         VMSTATE_UINT32(tlb_in_use, CPUMIPSTLBContext),
21504cd7962SLeon Alrae         VMSTATE_TLB_ARRAY(mmu.r4k.tlb, CPUMIPSTLBContext, MIPS_TLB_MAX),
21604cd7962SLeon Alrae         VMSTATE_END_OF_LIST()
21704cd7962SLeon Alrae     }
21804cd7962SLeon Alrae };
21904cd7962SLeon Alrae 
22004cd7962SLeon Alrae /* MIPS CPU state */
22104cd7962SLeon Alrae 
22204cd7962SLeon Alrae const VMStateDescription vmstate_mips_cpu = {
22304cd7962SLeon Alrae     .name = "cpu",
224df44e817SPhilippe Mathieu-Daudé     .version_id = 21,
225df44e817SPhilippe Mathieu-Daudé     .minimum_version_id = 21,
22664451111SLeon Alrae     .post_load = cpu_post_load,
2276db6de65SRichard Henderson     .fields = (const VMStateField[]) {
22804cd7962SLeon Alrae         /* Active TC */
22904cd7962SLeon Alrae         VMSTATE_STRUCT(env.active_tc, MIPSCPU, 1, vmstate_tc, TCState),
23004cd7962SLeon Alrae 
23104cd7962SLeon Alrae         /* Active FPU */
23204cd7962SLeon Alrae         VMSTATE_STRUCT(env.active_fpu, MIPSCPU, 1, vmstate_fpu,
23304cd7962SLeon Alrae                        CPUMIPSFPUContext),
23404cd7962SLeon Alrae 
23504cd7962SLeon Alrae         /* MVP */
23604cd7962SLeon Alrae         VMSTATE_STRUCT_POINTER(env.mvp, MIPSCPU, vmstate_mvp,
23704cd7962SLeon Alrae                                CPUMIPSMVPContext),
23804cd7962SLeon Alrae 
23904cd7962SLeon Alrae         /* TLB */
24004cd7962SLeon Alrae         VMSTATE_STRUCT_POINTER(env.tlb, MIPSCPU, vmstate_tlb,
24104cd7962SLeon Alrae                                CPUMIPSTLBContext),
24204cd7962SLeon Alrae 
24304cd7962SLeon Alrae         /* CPU metastate */
24404cd7962SLeon Alrae         VMSTATE_UINT32(env.current_tc, MIPSCPU),
245*a144a3baSPhilippe Mathieu-Daudé         VMSTATE_UNUSED(sizeof(uint32_t)), /* was current_fpu */
24604cd7962SLeon Alrae         VMSTATE_INT32(env.error_code, MIPSCPU),
24704cd7962SLeon Alrae         VMSTATE_UINTTL(env.btarget, MIPSCPU),
24804cd7962SLeon Alrae         VMSTATE_UINTTL(env.bcond, MIPSCPU),
24904cd7962SLeon Alrae 
25004cd7962SLeon Alrae         /* Remaining CP0 registers */
25104cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_Index, MIPSCPU),
252df44e817SPhilippe Mathieu-Daudé         VMSTATE_INT32(env.CP0_VPControl, MIPSCPU),
25304cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_Random, MIPSCPU),
25404cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_VPEControl, MIPSCPU),
25504cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_VPEConf0, MIPSCPU),
25604cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_VPEConf1, MIPSCPU),
25704cd7962SLeon Alrae         VMSTATE_UINTTL(env.CP0_YQMask, MIPSCPU),
25804cd7962SLeon Alrae         VMSTATE_UINTTL(env.CP0_VPESchedule, MIPSCPU),
25904cd7962SLeon Alrae         VMSTATE_UINTTL(env.CP0_VPEScheFBack, MIPSCPU),
26004cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_VPEOpt, MIPSCPU),
261284b731aSLeon Alrae         VMSTATE_UINT64(env.CP0_EntryLo0, MIPSCPU),
262284b731aSLeon Alrae         VMSTATE_UINT64(env.CP0_EntryLo1, MIPSCPU),
263df44e817SPhilippe Mathieu-Daudé         VMSTATE_INT32(env.CP0_GlobalNumber, MIPSCPU),
26404cd7962SLeon Alrae         VMSTATE_UINTTL(env.CP0_Context, MIPSCPU),
2653ef521eeSAleksandar Markovic         VMSTATE_INT32(env.CP0_MemoryMapID, MIPSCPU),
26604cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_PageMask, MIPSCPU),
26704cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_PageGrain, MIPSCPU),
268cec56a73SJames Hogan         VMSTATE_UINTTL(env.CP0_SegCtl0, MIPSCPU),
269cec56a73SJames Hogan         VMSTATE_UINTTL(env.CP0_SegCtl1, MIPSCPU),
270cec56a73SJames Hogan         VMSTATE_UINTTL(env.CP0_SegCtl2, MIPSCPU),
2715e31fdd5SYongbok Kim         VMSTATE_UINTTL(env.CP0_PWBase, MIPSCPU),
272fa75ad14SYongbok Kim         VMSTATE_UINTTL(env.CP0_PWField, MIPSCPU),
27320b28ebcSYongbok Kim         VMSTATE_UINTTL(env.CP0_PWSize, MIPSCPU),
27404cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_Wired, MIPSCPU),
275103be64cSYongbok Kim         VMSTATE_INT32(env.CP0_PWCtl, MIPSCPU),
27604cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_SRSConf0, MIPSCPU),
27704cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_SRSConf1, MIPSCPU),
27804cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_SRSConf2, MIPSCPU),
27904cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_SRSConf3, MIPSCPU),
28004cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_SRSConf4, MIPSCPU),
28104cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_HWREna, MIPSCPU),
28204cd7962SLeon Alrae         VMSTATE_UINTTL(env.CP0_BadVAddr, MIPSCPU),
28304cd7962SLeon Alrae         VMSTATE_UINT32(env.CP0_BadInstr, MIPSCPU),
28404cd7962SLeon Alrae         VMSTATE_UINT32(env.CP0_BadInstrP, MIPSCPU),
28525beba9bSStefan Markovic         VMSTATE_UINT32(env.CP0_BadInstrX, MIPSCPU),
28604cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_Count, MIPSCPU),
287fa827426SPhilippe Mathieu-Daudé         VMSTATE_UNUSED(sizeof(uint32_t)), /* was CP0_SAARI */
2885235993fSPhilippe Mathieu-Daudé         VMSTATE_UNUSED(2 * sizeof(uint64_t)), /* was CP0_SAAR[2] */
28904cd7962SLeon Alrae         VMSTATE_UINTTL(env.CP0_EntryHi, MIPSCPU),
29004cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_Compare, MIPSCPU),
29104cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_Status, MIPSCPU),
29204cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_IntCtl, MIPSCPU),
29304cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_SRSCtl, MIPSCPU),
29404cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_SRSMap, MIPSCPU),
29504cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_Cause, MIPSCPU),
29604cd7962SLeon Alrae         VMSTATE_UINTTL(env.CP0_EPC, MIPSCPU),
29704cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_PRid, MIPSCPU),
29874dbf824SJames Hogan         VMSTATE_UINTTL(env.CP0_EBase, MIPSCPU),
299df44e817SPhilippe Mathieu-Daudé         VMSTATE_UINTTL(env.CP0_CMGCRBase, MIPSCPU),
30004cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_Config0, MIPSCPU),
30104cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_Config1, MIPSCPU),
30204cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_Config2, MIPSCPU),
30304cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_Config3, MIPSCPU),
3047e0896b0SHuacai Chen         VMSTATE_INT32(env.CP0_Config4, MIPSCPU),
3057e0896b0SHuacai Chen         VMSTATE_INT32(env.CP0_Config5, MIPSCPU),
30604cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_Config6, MIPSCPU),
30704cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_Config7, MIPSCPU),
308c7c7e1e9SLeon Alrae         VMSTATE_UINT64(env.CP0_LLAddr, MIPSCPU),
309f6d4dd81SYongbok Kim         VMSTATE_UINT64_ARRAY(env.CP0_MAAR, MIPSCPU, MIPS_MAAR_MAX),
310f6d4dd81SYongbok Kim         VMSTATE_INT32(env.CP0_MAARI, MIPSCPU),
311c7c7e1e9SLeon Alrae         VMSTATE_UINTTL(env.lladdr, MIPSCPU),
31204cd7962SLeon Alrae         VMSTATE_UINTTL_ARRAY(env.CP0_WatchLo, MIPSCPU, 8),
313feafe82cSYongbok Kim         VMSTATE_UINT64_ARRAY(env.CP0_WatchHi, MIPSCPU, 8),
31404cd7962SLeon Alrae         VMSTATE_UINTTL(env.CP0_XContext, MIPSCPU),
31504cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_Framemask, MIPSCPU),
31604cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_Debug, MIPSCPU),
31704cd7962SLeon Alrae         VMSTATE_UINTTL(env.CP0_DEPC, MIPSCPU),
31804cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_Performance0, MIPSCPU),
319df44e817SPhilippe Mathieu-Daudé         VMSTATE_INT32(env.CP0_ErrCtl, MIPSCPU),
320284b731aSLeon Alrae         VMSTATE_UINT64(env.CP0_TagLo, MIPSCPU),
32104cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_DataLo, MIPSCPU),
32204cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_TagHi, MIPSCPU),
32304cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_DataHi, MIPSCPU),
32404cd7962SLeon Alrae         VMSTATE_UINTTL(env.CP0_ErrorEPC, MIPSCPU),
32504cd7962SLeon Alrae         VMSTATE_INT32(env.CP0_DESAVE, MIPSCPU),
32604cd7962SLeon Alrae         VMSTATE_UINTTL_ARRAY(env.CP0_KScratch, MIPSCPU, MIPS_KSCRATCH_NUM),
32704cd7962SLeon Alrae 
32804cd7962SLeon Alrae         /* Inactive TC */
32904cd7962SLeon Alrae         VMSTATE_STRUCT_ARRAY(env.tcs, MIPSCPU, MIPS_SHADOW_SET_MAX, 1,
33004cd7962SLeon Alrae                              vmstate_inactive_tc, TCState),
33104cd7962SLeon Alrae         VMSTATE_STRUCT_ARRAY(env.fpus, MIPSCPU, MIPS_FPU_MAX, 1,
33204cd7962SLeon Alrae                              vmstate_inactive_fpu, CPUMIPSFPUContext),
33304cd7962SLeon Alrae 
33404cd7962SLeon Alrae         VMSTATE_END_OF_LIST()
33504cd7962SLeon Alrae     },
33604cd7962SLeon Alrae };
337