xref: /qemu/target/mips/kvm.c (revision 875b3eb88f7d09c0bd650b3d5f0e642d55f199bc)
1e2132e0bSSanjay Lal /*
2e2132e0bSSanjay Lal  * This file is subject to the terms and conditions of the GNU General Public
3e2132e0bSSanjay Lal  * License.  See the file "COPYING" in the main directory of this archive
4e2132e0bSSanjay Lal  * for more details.
5e2132e0bSSanjay Lal  *
6e2132e0bSSanjay Lal  * KVM/MIPS: MIPS specific KVM APIs
7e2132e0bSSanjay Lal  *
8e2132e0bSSanjay Lal  * Copyright (C) 2012-2014 Imagination Technologies Ltd.
9e2132e0bSSanjay Lal  * Authors: Sanjay Lal <sanjayl@kymasys.com>
10e2132e0bSSanjay Lal */
11e2132e0bSSanjay Lal 
12c684822aSPeter Maydell #include "qemu/osdep.h"
13e2132e0bSSanjay Lal #include <sys/ioctl.h>
14e2132e0bSSanjay Lal 
15e2132e0bSSanjay Lal #include <linux/kvm.h>
16e2132e0bSSanjay Lal 
1733c11879SPaolo Bonzini #include "cpu.h"
1826aa3d9aSPhilippe Mathieu-Daudé #include "internal.h"
19e2132e0bSSanjay Lal #include "qemu/error-report.h"
20db725815SMarkus Armbruster #include "qemu/main-loop.h"
21e2132e0bSSanjay Lal #include "sysemu/kvm.h"
22719d109bSHuacai Chen #include "sysemu/kvm_int.h"
2354d31236SMarkus Armbruster #include "sysemu/runstate.h"
24e2132e0bSSanjay Lal #include "kvm_mips.h"
25719d109bSHuacai Chen #include "hw/boards.h"
2681ddae7cSPhilippe Mathieu-Daudé #include "fpu_helper.h"
27e2132e0bSSanjay Lal 
28e2132e0bSSanjay Lal #define DEBUG_KVM 0
29e2132e0bSSanjay Lal 
30e2132e0bSSanjay Lal #define DPRINTF(fmt, ...) \
31e2132e0bSSanjay Lal     do { if (DEBUG_KVM) { fprintf(stderr, fmt, ## __VA_ARGS__); } } while (0)
32e2132e0bSSanjay Lal 
33152db36aSJames Hogan static int kvm_mips_fpu_cap;
34bee62662SJames Hogan static int kvm_mips_msa_cap;
35152db36aSJames Hogan 
36e2132e0bSSanjay Lal const KVMCapabilityInfo kvm_arch_required_capabilities[] = {
37e2132e0bSSanjay Lal     KVM_CAP_LAST_INFO
38e2132e0bSSanjay Lal };
39e2132e0bSSanjay Lal 
40538f0497SPhilippe Mathieu-Daudé static void kvm_mips_update_state(void *opaque, bool running, RunState state);
41e2132e0bSSanjay Lal 
42e2132e0bSSanjay Lal unsigned long kvm_arch_vcpu_id(CPUState *cs)
43e2132e0bSSanjay Lal {
44e2132e0bSSanjay Lal     return cs->cpu_index;
45e2132e0bSSanjay Lal }
46e2132e0bSSanjay Lal 
47b16565b3SMarcel Apfelbaum int kvm_arch_init(MachineState *ms, KVMState *s)
48e2132e0bSSanjay Lal {
49e2132e0bSSanjay Lal     /* MIPS has 128 signals */
50e2132e0bSSanjay Lal     kvm_set_sigmask_len(s, 16);
51e2132e0bSSanjay Lal 
52152db36aSJames Hogan     kvm_mips_fpu_cap = kvm_check_extension(s, KVM_CAP_MIPS_FPU);
53bee62662SJames Hogan     kvm_mips_msa_cap = kvm_check_extension(s, KVM_CAP_MIPS_MSA);
54152db36aSJames Hogan 
55e2132e0bSSanjay Lal     DPRINTF("%s\n", __func__);
56e2132e0bSSanjay Lal     return 0;
57e2132e0bSSanjay Lal }
58e2132e0bSSanjay Lal 
594376c40dSPaolo Bonzini int kvm_arch_irqchip_create(KVMState *s)
60d525ffabSPaolo Bonzini {
61d525ffabSPaolo Bonzini     return 0;
62d525ffabSPaolo Bonzini }
63d525ffabSPaolo Bonzini 
64e2132e0bSSanjay Lal int kvm_arch_init_vcpu(CPUState *cs)
65e2132e0bSSanjay Lal {
66152db36aSJames Hogan     MIPSCPU *cpu = MIPS_CPU(cs);
67152db36aSJames Hogan     CPUMIPSState *env = &cpu->env;
68e2132e0bSSanjay Lal     int ret = 0;
69e2132e0bSSanjay Lal 
70e2132e0bSSanjay Lal     qemu_add_vm_change_state_handler(kvm_mips_update_state, cs);
71e2132e0bSSanjay Lal 
72152db36aSJames Hogan     if (kvm_mips_fpu_cap && env->CP0_Config1 & (1 << CP0C1_FP)) {
73152db36aSJames Hogan         ret = kvm_vcpu_enable_cap(cs, KVM_CAP_MIPS_FPU, 0, 0);
74152db36aSJames Hogan         if (ret < 0) {
75152db36aSJames Hogan             /* mark unsupported so it gets disabled on reset */
76152db36aSJames Hogan             kvm_mips_fpu_cap = 0;
77152db36aSJames Hogan             ret = 0;
78152db36aSJames Hogan         }
79152db36aSJames Hogan     }
80152db36aSJames Hogan 
8125a13628SPhilippe Mathieu-Daudé     if (kvm_mips_msa_cap && ase_msa_available(env)) {
82bee62662SJames Hogan         ret = kvm_vcpu_enable_cap(cs, KVM_CAP_MIPS_MSA, 0, 0);
83bee62662SJames Hogan         if (ret < 0) {
84bee62662SJames Hogan             /* mark unsupported so it gets disabled on reset */
85bee62662SJames Hogan             kvm_mips_msa_cap = 0;
86bee62662SJames Hogan             ret = 0;
87bee62662SJames Hogan         }
88bee62662SJames Hogan     }
89bee62662SJames Hogan 
90e2132e0bSSanjay Lal     DPRINTF("%s\n", __func__);
91e2132e0bSSanjay Lal     return ret;
92e2132e0bSSanjay Lal }
93e2132e0bSSanjay Lal 
94b1115c99SLiran Alon int kvm_arch_destroy_vcpu(CPUState *cs)
95b1115c99SLiran Alon {
96b1115c99SLiran Alon     return 0;
97b1115c99SLiran Alon }
98b1115c99SLiran Alon 
99e2132e0bSSanjay Lal void kvm_mips_reset_vcpu(MIPSCPU *cpu)
100e2132e0bSSanjay Lal {
1010e928b12SJames Hogan     CPUMIPSState *env = &cpu->env;
1020e928b12SJames Hogan 
103152db36aSJames Hogan     if (!kvm_mips_fpu_cap && env->CP0_Config1 & (1 << CP0C1_FP)) {
1042ab4b135SAlistair Francis         warn_report("KVM does not support FPU, disabling");
1050e928b12SJames Hogan         env->CP0_Config1 &= ~(1 << CP0C1_FP);
1060e928b12SJames Hogan     }
10725a13628SPhilippe Mathieu-Daudé     if (!kvm_mips_msa_cap && ase_msa_available(env)) {
1082ab4b135SAlistair Francis         warn_report("KVM does not support MSA, disabling");
109bee62662SJames Hogan         env->CP0_Config3 &= ~(1 << CP0C3_MSAP);
110bee62662SJames Hogan     }
1110e928b12SJames Hogan 
112e2132e0bSSanjay Lal     DPRINTF("%s\n", __func__);
113e2132e0bSSanjay Lal }
114e2132e0bSSanjay Lal 
115e2132e0bSSanjay Lal int kvm_arch_insert_sw_breakpoint(CPUState *cs, struct kvm_sw_breakpoint *bp)
116e2132e0bSSanjay Lal {
117e2132e0bSSanjay Lal     DPRINTF("%s\n", __func__);
118e2132e0bSSanjay Lal     return 0;
119e2132e0bSSanjay Lal }
120e2132e0bSSanjay Lal 
121e2132e0bSSanjay Lal int kvm_arch_remove_sw_breakpoint(CPUState *cs, struct kvm_sw_breakpoint *bp)
122e2132e0bSSanjay Lal {
123e2132e0bSSanjay Lal     DPRINTF("%s\n", __func__);
124e2132e0bSSanjay Lal     return 0;
125e2132e0bSSanjay Lal }
126e2132e0bSSanjay Lal 
127e2132e0bSSanjay Lal static inline int cpu_mips_io_interrupts_pending(MIPSCPU *cpu)
128e2132e0bSSanjay Lal {
129e2132e0bSSanjay Lal     CPUMIPSState *env = &cpu->env;
130e2132e0bSSanjay Lal 
131e2132e0bSSanjay Lal     return env->CP0_Cause & (0x1 << (2 + CP0Ca_IP));
132e2132e0bSSanjay Lal }
133e2132e0bSSanjay Lal 
134e2132e0bSSanjay Lal 
135e2132e0bSSanjay Lal void kvm_arch_pre_run(CPUState *cs, struct kvm_run *run)
136e2132e0bSSanjay Lal {
137e2132e0bSSanjay Lal     MIPSCPU *cpu = MIPS_CPU(cs);
138e2132e0bSSanjay Lal     int r;
139e2132e0bSSanjay Lal     struct kvm_mips_interrupt intr;
140e2132e0bSSanjay Lal 
1414b8523eeSJan Kiszka     qemu_mutex_lock_iothread();
1424b8523eeSJan Kiszka 
143e2132e0bSSanjay Lal     if ((cs->interrupt_request & CPU_INTERRUPT_HARD) &&
144e2132e0bSSanjay Lal             cpu_mips_io_interrupts_pending(cpu)) {
145e2132e0bSSanjay Lal         intr.cpu = -1;
146e2132e0bSSanjay Lal         intr.irq = 2;
147e2132e0bSSanjay Lal         r = kvm_vcpu_ioctl(cs, KVM_INTERRUPT, &intr);
148e2132e0bSSanjay Lal         if (r < 0) {
149e2132e0bSSanjay Lal             error_report("%s: cpu %d: failed to inject IRQ %x",
150e2132e0bSSanjay Lal                          __func__, cs->cpu_index, intr.irq);
151e2132e0bSSanjay Lal         }
152e2132e0bSSanjay Lal     }
1534b8523eeSJan Kiszka 
1544b8523eeSJan Kiszka     qemu_mutex_unlock_iothread();
155e2132e0bSSanjay Lal }
156e2132e0bSSanjay Lal 
1574c663752SPaolo Bonzini MemTxAttrs kvm_arch_post_run(CPUState *cs, struct kvm_run *run)
158e2132e0bSSanjay Lal {
1594c663752SPaolo Bonzini     return MEMTXATTRS_UNSPECIFIED;
160e2132e0bSSanjay Lal }
161e2132e0bSSanjay Lal 
162e2132e0bSSanjay Lal int kvm_arch_process_async_events(CPUState *cs)
163e2132e0bSSanjay Lal {
164e2132e0bSSanjay Lal     return cs->halted;
165e2132e0bSSanjay Lal }
166e2132e0bSSanjay Lal 
167e2132e0bSSanjay Lal int kvm_arch_handle_exit(CPUState *cs, struct kvm_run *run)
168e2132e0bSSanjay Lal {
169e2132e0bSSanjay Lal     int ret;
170e2132e0bSSanjay Lal 
171e2132e0bSSanjay Lal     DPRINTF("%s\n", __func__);
172e2132e0bSSanjay Lal     switch (run->exit_reason) {
173e2132e0bSSanjay Lal     default:
174e2132e0bSSanjay Lal         error_report("%s: unknown exit reason %d",
175e2132e0bSSanjay Lal                      __func__, run->exit_reason);
176e2132e0bSSanjay Lal         ret = -1;
177e2132e0bSSanjay Lal         break;
178e2132e0bSSanjay Lal     }
179e2132e0bSSanjay Lal 
180e2132e0bSSanjay Lal     return ret;
181e2132e0bSSanjay Lal }
182e2132e0bSSanjay Lal 
183e2132e0bSSanjay Lal bool kvm_arch_stop_on_emulation_error(CPUState *cs)
184e2132e0bSSanjay Lal {
185e2132e0bSSanjay Lal     DPRINTF("%s\n", __func__);
186e2132e0bSSanjay Lal     return true;
187e2132e0bSSanjay Lal }
188e2132e0bSSanjay Lal 
189e2132e0bSSanjay Lal void kvm_arch_init_irq_routing(KVMState *s)
190e2132e0bSSanjay Lal {
191e2132e0bSSanjay Lal }
192e2132e0bSSanjay Lal 
193e2132e0bSSanjay Lal int kvm_mips_set_interrupt(MIPSCPU *cpu, int irq, int level)
194e2132e0bSSanjay Lal {
195e2132e0bSSanjay Lal     CPUState *cs = CPU(cpu);
196e2132e0bSSanjay Lal     struct kvm_mips_interrupt intr;
197e2132e0bSSanjay Lal 
19811cb076bSPhilippe Mathieu-Daudé     assert(kvm_enabled());
199e2132e0bSSanjay Lal 
200e2132e0bSSanjay Lal     intr.cpu = -1;
201e2132e0bSSanjay Lal 
202e2132e0bSSanjay Lal     if (level) {
203e2132e0bSSanjay Lal         intr.irq = irq;
204e2132e0bSSanjay Lal     } else {
205e2132e0bSSanjay Lal         intr.irq = -irq;
206e2132e0bSSanjay Lal     }
207e2132e0bSSanjay Lal 
208e2132e0bSSanjay Lal     kvm_vcpu_ioctl(cs, KVM_INTERRUPT, &intr);
209e2132e0bSSanjay Lal 
210e2132e0bSSanjay Lal     return 0;
211e2132e0bSSanjay Lal }
212e2132e0bSSanjay Lal 
213e2132e0bSSanjay Lal int kvm_mips_set_ipi_interrupt(MIPSCPU *cpu, int irq, int level)
214e2132e0bSSanjay Lal {
215e2132e0bSSanjay Lal     CPUState *cs = current_cpu;
216e2132e0bSSanjay Lal     CPUState *dest_cs = CPU(cpu);
217e2132e0bSSanjay Lal     struct kvm_mips_interrupt intr;
218e2132e0bSSanjay Lal 
21911cb076bSPhilippe Mathieu-Daudé     assert(kvm_enabled());
220e2132e0bSSanjay Lal 
221e2132e0bSSanjay Lal     intr.cpu = dest_cs->cpu_index;
222e2132e0bSSanjay Lal 
223e2132e0bSSanjay Lal     if (level) {
224e2132e0bSSanjay Lal         intr.irq = irq;
225e2132e0bSSanjay Lal     } else {
226e2132e0bSSanjay Lal         intr.irq = -irq;
227e2132e0bSSanjay Lal     }
228e2132e0bSSanjay Lal 
229e2132e0bSSanjay Lal     DPRINTF("%s: CPU %d, IRQ: %d\n", __func__, intr.cpu, intr.irq);
230e2132e0bSSanjay Lal 
231e2132e0bSSanjay Lal     kvm_vcpu_ioctl(cs, KVM_INTERRUPT, &intr);
232e2132e0bSSanjay Lal 
233e2132e0bSSanjay Lal     return 0;
234e2132e0bSSanjay Lal }
235e2132e0bSSanjay Lal 
236e2132e0bSSanjay Lal #define MIPS_CP0_32(_R, _S)                                     \
2375a2db896SJames Hogan     (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U32 | (8 * (_R) + (_S)))
238e2132e0bSSanjay Lal 
239e2132e0bSSanjay Lal #define MIPS_CP0_64(_R, _S)                                     \
2405a2db896SJames Hogan     (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U64 | (8 * (_R) + (_S)))
241e2132e0bSSanjay Lal 
242e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_INDEX          MIPS_CP0_32(0, 0)
2437e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_RANDOM         MIPS_CP0_32(1, 0)
244e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_CONTEXT        MIPS_CP0_64(4, 0)
245e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_USERLOCAL      MIPS_CP0_64(4, 2)
246e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_PAGEMASK       MIPS_CP0_32(5, 0)
2477e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_PAGEGRAIN      MIPS_CP0_32(5, 1)
2487e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_PWBASE         MIPS_CP0_64(5, 5)
2497e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_PWFIELD        MIPS_CP0_64(5, 6)
2507e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_PWSIZE         MIPS_CP0_64(5, 7)
251e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_WIRED          MIPS_CP0_32(6, 0)
2527e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_PWCTL          MIPS_CP0_32(6, 6)
253e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_HWRENA         MIPS_CP0_32(7, 0)
254e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_BADVADDR       MIPS_CP0_64(8, 0)
255e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_COUNT          MIPS_CP0_32(9, 0)
256e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_ENTRYHI        MIPS_CP0_64(10, 0)
257e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_COMPARE        MIPS_CP0_32(11, 0)
258e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_STATUS         MIPS_CP0_32(12, 0)
259e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_CAUSE          MIPS_CP0_32(13, 0)
260e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_EPC            MIPS_CP0_64(14, 0)
261461a1582SJames Hogan #define KVM_REG_MIPS_CP0_PRID           MIPS_CP0_32(15, 0)
2627e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_EBASE          MIPS_CP0_64(15, 1)
26303cbfd7bSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG         MIPS_CP0_32(16, 0)
26403cbfd7bSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG1        MIPS_CP0_32(16, 1)
26503cbfd7bSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG2        MIPS_CP0_32(16, 2)
26603cbfd7bSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG3        MIPS_CP0_32(16, 3)
26703cbfd7bSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG4        MIPS_CP0_32(16, 4)
26803cbfd7bSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG5        MIPS_CP0_32(16, 5)
2697e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_CONFIG6        MIPS_CP0_32(16, 6)
2707e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_XCONTEXT       MIPS_CP0_64(20, 0)
271e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_ERROREPC       MIPS_CP0_64(30, 0)
2727e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_KSCRATCH1      MIPS_CP0_64(31, 2)
2737e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_KSCRATCH2      MIPS_CP0_64(31, 3)
2747e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_KSCRATCH3      MIPS_CP0_64(31, 4)
2757e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_KSCRATCH4      MIPS_CP0_64(31, 5)
2767e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_KSCRATCH5      MIPS_CP0_64(31, 6)
2777e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_KSCRATCH6      MIPS_CP0_64(31, 7)
278e2132e0bSSanjay Lal 
279e2132e0bSSanjay Lal static inline int kvm_mips_put_one_reg(CPUState *cs, uint64_t reg_id,
280e2132e0bSSanjay Lal                                        int32_t *addr)
281e2132e0bSSanjay Lal {
282e2132e0bSSanjay Lal     struct kvm_one_reg cp0reg = {
283e2132e0bSSanjay Lal         .id = reg_id,
284f8b3e48bSJames Hogan         .addr = (uintptr_t)addr
285e2132e0bSSanjay Lal     };
286e2132e0bSSanjay Lal 
287e2132e0bSSanjay Lal     return kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, &cp0reg);
288e2132e0bSSanjay Lal }
289e2132e0bSSanjay Lal 
2900759487bSJames Hogan static inline int kvm_mips_put_one_ureg(CPUState *cs, uint64_t reg_id,
2910759487bSJames Hogan                                         uint32_t *addr)
2920759487bSJames Hogan {
2930759487bSJames Hogan     struct kvm_one_reg cp0reg = {
2940759487bSJames Hogan         .id = reg_id,
2950759487bSJames Hogan         .addr = (uintptr_t)addr
2960759487bSJames Hogan     };
2970759487bSJames Hogan 
2980759487bSJames Hogan     return kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, &cp0reg);
2990759487bSJames Hogan }
3000759487bSJames Hogan 
301e2132e0bSSanjay Lal static inline int kvm_mips_put_one_ulreg(CPUState *cs, uint64_t reg_id,
302e2132e0bSSanjay Lal                                          target_ulong *addr)
303e2132e0bSSanjay Lal {
304e2132e0bSSanjay Lal     uint64_t val64 = *addr;
305e2132e0bSSanjay Lal     struct kvm_one_reg cp0reg = {
306e2132e0bSSanjay Lal         .id = reg_id,
307e2132e0bSSanjay Lal         .addr = (uintptr_t)&val64
308e2132e0bSSanjay Lal     };
309e2132e0bSSanjay Lal 
310e2132e0bSSanjay Lal     return kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, &cp0reg);
311e2132e0bSSanjay Lal }
312e2132e0bSSanjay Lal 
313e2132e0bSSanjay Lal static inline int kvm_mips_put_one_reg64(CPUState *cs, uint64_t reg_id,
314d319f83fSJames Hogan                                          int64_t *addr)
315d319f83fSJames Hogan {
316d319f83fSJames Hogan     struct kvm_one_reg cp0reg = {
317d319f83fSJames Hogan         .id = reg_id,
318d319f83fSJames Hogan         .addr = (uintptr_t)addr
319d319f83fSJames Hogan     };
320d319f83fSJames Hogan 
321d319f83fSJames Hogan     return kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, &cp0reg);
322d319f83fSJames Hogan }
323d319f83fSJames Hogan 
324d319f83fSJames Hogan static inline int kvm_mips_put_one_ureg64(CPUState *cs, uint64_t reg_id,
325e2132e0bSSanjay Lal                                           uint64_t *addr)
326e2132e0bSSanjay Lal {
327e2132e0bSSanjay Lal     struct kvm_one_reg cp0reg = {
328e2132e0bSSanjay Lal         .id = reg_id,
329e2132e0bSSanjay Lal         .addr = (uintptr_t)addr
330e2132e0bSSanjay Lal     };
331e2132e0bSSanjay Lal 
332e2132e0bSSanjay Lal     return kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, &cp0reg);
333e2132e0bSSanjay Lal }
334e2132e0bSSanjay Lal 
335e2132e0bSSanjay Lal static inline int kvm_mips_get_one_reg(CPUState *cs, uint64_t reg_id,
336e2132e0bSSanjay Lal                                        int32_t *addr)
337e2132e0bSSanjay Lal {
338e2132e0bSSanjay Lal     struct kvm_one_reg cp0reg = {
339e2132e0bSSanjay Lal         .id = reg_id,
340f8b3e48bSJames Hogan         .addr = (uintptr_t)addr
341e2132e0bSSanjay Lal     };
342e2132e0bSSanjay Lal 
343f8b3e48bSJames Hogan     return kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, &cp0reg);
344e2132e0bSSanjay Lal }
345e2132e0bSSanjay Lal 
3460759487bSJames Hogan static inline int kvm_mips_get_one_ureg(CPUState *cs, uint64_t reg_id,
3470759487bSJames Hogan                                         uint32_t *addr)
3480759487bSJames Hogan {
3490759487bSJames Hogan     struct kvm_one_reg cp0reg = {
3500759487bSJames Hogan         .id = reg_id,
3510759487bSJames Hogan         .addr = (uintptr_t)addr
3520759487bSJames Hogan     };
3530759487bSJames Hogan 
3540759487bSJames Hogan     return kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, &cp0reg);
3550759487bSJames Hogan }
3560759487bSJames Hogan 
357182f42fdSPeter Maydell static inline int kvm_mips_get_one_ulreg(CPUState *cs, uint64_t reg_id,
358e2132e0bSSanjay Lal                                          target_ulong *addr)
359e2132e0bSSanjay Lal {
360e2132e0bSSanjay Lal     int ret;
361e2132e0bSSanjay Lal     uint64_t val64 = 0;
362e2132e0bSSanjay Lal     struct kvm_one_reg cp0reg = {
363e2132e0bSSanjay Lal         .id = reg_id,
364e2132e0bSSanjay Lal         .addr = (uintptr_t)&val64
365e2132e0bSSanjay Lal     };
366e2132e0bSSanjay Lal 
367e2132e0bSSanjay Lal     ret = kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, &cp0reg);
368e2132e0bSSanjay Lal     if (ret >= 0) {
369e2132e0bSSanjay Lal         *addr = val64;
370e2132e0bSSanjay Lal     }
371e2132e0bSSanjay Lal     return ret;
372e2132e0bSSanjay Lal }
373e2132e0bSSanjay Lal 
374182f42fdSPeter Maydell static inline int kvm_mips_get_one_reg64(CPUState *cs, uint64_t reg_id,
375d319f83fSJames Hogan                                          int64_t *addr)
376d319f83fSJames Hogan {
377d319f83fSJames Hogan     struct kvm_one_reg cp0reg = {
378d319f83fSJames Hogan         .id = reg_id,
379d319f83fSJames Hogan         .addr = (uintptr_t)addr
380d319f83fSJames Hogan     };
381d319f83fSJames Hogan 
382d319f83fSJames Hogan     return kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, &cp0reg);
383d319f83fSJames Hogan }
384d319f83fSJames Hogan 
385d319f83fSJames Hogan static inline int kvm_mips_get_one_ureg64(CPUState *cs, uint64_t reg_id,
386e2132e0bSSanjay Lal                                           uint64_t *addr)
387e2132e0bSSanjay Lal {
388e2132e0bSSanjay Lal     struct kvm_one_reg cp0reg = {
389e2132e0bSSanjay Lal         .id = reg_id,
390e2132e0bSSanjay Lal         .addr = (uintptr_t)addr
391e2132e0bSSanjay Lal     };
392e2132e0bSSanjay Lal 
393e2132e0bSSanjay Lal     return kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, &cp0reg);
394e2132e0bSSanjay Lal }
395e2132e0bSSanjay Lal 
39603cbfd7bSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG_MASK    (1U << CP0C0_M)
397152db36aSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG1_MASK   ((1U << CP0C1_M) | \
398152db36aSJames Hogan                                          (1U << CP0C1_FP))
39903cbfd7bSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG2_MASK   (1U << CP0C2_M)
400bee62662SJames Hogan #define KVM_REG_MIPS_CP0_CONFIG3_MASK   ((1U << CP0C3_M) | \
401bee62662SJames Hogan                                          (1U << CP0C3_MSAP))
40203cbfd7bSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG4_MASK   (1U << CP0C4_M)
403bee62662SJames Hogan #define KVM_REG_MIPS_CP0_CONFIG5_MASK   ((1U << CP0C5_MSAEn) | \
404bee62662SJames Hogan                                          (1U << CP0C5_UFE) | \
405152db36aSJames Hogan                                          (1U << CP0C5_FRE) | \
406152db36aSJames Hogan                                          (1U << CP0C5_UFR))
4077e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_CONFIG6_MASK   ((1U << CP0C6_BPPASS) | \
4087e0896b0SHuacai Chen                                          (0x3fU << CP0C6_KPOS) | \
4097e0896b0SHuacai Chen                                          (1U << CP0C6_KE) | \
4107e0896b0SHuacai Chen                                          (1U << CP0C6_VTLBONLY) | \
4117e0896b0SHuacai Chen                                          (1U << CP0C6_LASX) | \
4127e0896b0SHuacai Chen                                          (1U << CP0C6_SSEN) | \
4137e0896b0SHuacai Chen                                          (1U << CP0C6_DISDRTIME) | \
4147e0896b0SHuacai Chen                                          (1U << CP0C6_PIXNUEN) | \
4157e0896b0SHuacai Chen                                          (1U << CP0C6_SCRAND) | \
4167e0896b0SHuacai Chen                                          (1U << CP0C6_LLEXCEN) | \
4177e0896b0SHuacai Chen                                          (1U << CP0C6_DISVC) | \
4187e0896b0SHuacai Chen                                          (1U << CP0C6_VCLRU) | \
4197e0896b0SHuacai Chen                                          (1U << CP0C6_DCLRU) | \
4207e0896b0SHuacai Chen                                          (1U << CP0C6_PIXUEN) | \
4217e0896b0SHuacai Chen                                          (1U << CP0C6_DISBLKLYEN) | \
4227e0896b0SHuacai Chen                                          (1U << CP0C6_UMEMUALEN) | \
4237e0896b0SHuacai Chen                                          (1U << CP0C6_SFBEN) | \
4247e0896b0SHuacai Chen                                          (1U << CP0C6_FLTINT) | \
4257e0896b0SHuacai Chen                                          (1U << CP0C6_VLTINT) | \
4267e0896b0SHuacai Chen                                          (1U << CP0C6_DISBTB) | \
4277e0896b0SHuacai Chen                                          (3U << CP0C6_STPREFCTL) | \
4287e0896b0SHuacai Chen                                          (1U << CP0C6_INSTPREF) | \
4297e0896b0SHuacai Chen                                          (1U << CP0C6_DATAPREF))
43003cbfd7bSJames Hogan 
43103cbfd7bSJames Hogan static inline int kvm_mips_change_one_reg(CPUState *cs, uint64_t reg_id,
43203cbfd7bSJames Hogan                                           int32_t *addr, int32_t mask)
43303cbfd7bSJames Hogan {
43403cbfd7bSJames Hogan     int err;
43503cbfd7bSJames Hogan     int32_t tmp, change;
43603cbfd7bSJames Hogan 
43703cbfd7bSJames Hogan     err = kvm_mips_get_one_reg(cs, reg_id, &tmp);
43803cbfd7bSJames Hogan     if (err < 0) {
43903cbfd7bSJames Hogan         return err;
44003cbfd7bSJames Hogan     }
44103cbfd7bSJames Hogan 
44203cbfd7bSJames Hogan     /* only change bits in mask */
44303cbfd7bSJames Hogan     change = (*addr ^ tmp) & mask;
44403cbfd7bSJames Hogan     if (!change) {
44503cbfd7bSJames Hogan         return 0;
44603cbfd7bSJames Hogan     }
44703cbfd7bSJames Hogan 
44803cbfd7bSJames Hogan     tmp = tmp ^ change;
44903cbfd7bSJames Hogan     return kvm_mips_put_one_reg(cs, reg_id, &tmp);
45003cbfd7bSJames Hogan }
45103cbfd7bSJames Hogan 
452e2132e0bSSanjay Lal /*
453e2132e0bSSanjay Lal  * We freeze the KVM timer when either the VM clock is stopped or the state is
454e2132e0bSSanjay Lal  * saved (the state is dirty).
455e2132e0bSSanjay Lal  */
456e2132e0bSSanjay Lal 
457e2132e0bSSanjay Lal /*
458e2132e0bSSanjay Lal  * Save the state of the KVM timer when VM clock is stopped or state is synced
459e2132e0bSSanjay Lal  * to QEMU.
460e2132e0bSSanjay Lal  */
461e2132e0bSSanjay Lal static int kvm_mips_save_count(CPUState *cs)
462e2132e0bSSanjay Lal {
463e2132e0bSSanjay Lal     MIPSCPU *cpu = MIPS_CPU(cs);
464e2132e0bSSanjay Lal     CPUMIPSState *env = &cpu->env;
465e2132e0bSSanjay Lal     uint64_t count_ctl;
466e2132e0bSSanjay Lal     int err, ret = 0;
467e2132e0bSSanjay Lal 
468e2132e0bSSanjay Lal     /* freeze KVM timer */
469d319f83fSJames Hogan     err = kvm_mips_get_one_ureg64(cs, KVM_REG_MIPS_COUNT_CTL, &count_ctl);
470e2132e0bSSanjay Lal     if (err < 0) {
471e2132e0bSSanjay Lal         DPRINTF("%s: Failed to get COUNT_CTL (%d)\n", __func__, err);
472e2132e0bSSanjay Lal         ret = err;
473e2132e0bSSanjay Lal     } else if (!(count_ctl & KVM_REG_MIPS_COUNT_CTL_DC)) {
474e2132e0bSSanjay Lal         count_ctl |= KVM_REG_MIPS_COUNT_CTL_DC;
475d319f83fSJames Hogan         err = kvm_mips_put_one_ureg64(cs, KVM_REG_MIPS_COUNT_CTL, &count_ctl);
476e2132e0bSSanjay Lal         if (err < 0) {
477e2132e0bSSanjay Lal             DPRINTF("%s: Failed to set COUNT_CTL.DC=1 (%d)\n", __func__, err);
478e2132e0bSSanjay Lal             ret = err;
479e2132e0bSSanjay Lal         }
480e2132e0bSSanjay Lal     }
481e2132e0bSSanjay Lal 
482e2132e0bSSanjay Lal     /* read CP0_Cause */
483e2132e0bSSanjay Lal     err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_CAUSE, &env->CP0_Cause);
484e2132e0bSSanjay Lal     if (err < 0) {
485e2132e0bSSanjay Lal         DPRINTF("%s: Failed to get CP0_CAUSE (%d)\n", __func__, err);
486e2132e0bSSanjay Lal         ret = err;
487e2132e0bSSanjay Lal     }
488e2132e0bSSanjay Lal 
489e2132e0bSSanjay Lal     /* read CP0_Count */
490e2132e0bSSanjay Lal     err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_COUNT, &env->CP0_Count);
491e2132e0bSSanjay Lal     if (err < 0) {
492e2132e0bSSanjay Lal         DPRINTF("%s: Failed to get CP0_COUNT (%d)\n", __func__, err);
493e2132e0bSSanjay Lal         ret = err;
494e2132e0bSSanjay Lal     }
495e2132e0bSSanjay Lal 
496e2132e0bSSanjay Lal     return ret;
497e2132e0bSSanjay Lal }
498e2132e0bSSanjay Lal 
499e2132e0bSSanjay Lal /*
500e2132e0bSSanjay Lal  * Restore the state of the KVM timer when VM clock is restarted or state is
501e2132e0bSSanjay Lal  * synced to KVM.
502e2132e0bSSanjay Lal  */
503e2132e0bSSanjay Lal static int kvm_mips_restore_count(CPUState *cs)
504e2132e0bSSanjay Lal {
505e2132e0bSSanjay Lal     MIPSCPU *cpu = MIPS_CPU(cs);
506e2132e0bSSanjay Lal     CPUMIPSState *env = &cpu->env;
507e2132e0bSSanjay Lal     uint64_t count_ctl;
508e2132e0bSSanjay Lal     int err_dc, err, ret = 0;
509e2132e0bSSanjay Lal 
510e2132e0bSSanjay Lal     /* check the timer is frozen */
511d319f83fSJames Hogan     err_dc = kvm_mips_get_one_ureg64(cs, KVM_REG_MIPS_COUNT_CTL, &count_ctl);
512e2132e0bSSanjay Lal     if (err_dc < 0) {
513e2132e0bSSanjay Lal         DPRINTF("%s: Failed to get COUNT_CTL (%d)\n", __func__, err_dc);
514e2132e0bSSanjay Lal         ret = err_dc;
515e2132e0bSSanjay Lal     } else if (!(count_ctl & KVM_REG_MIPS_COUNT_CTL_DC)) {
516e2132e0bSSanjay Lal         /* freeze timer (sets COUNT_RESUME for us) */
517e2132e0bSSanjay Lal         count_ctl |= KVM_REG_MIPS_COUNT_CTL_DC;
518d319f83fSJames Hogan         err = kvm_mips_put_one_ureg64(cs, KVM_REG_MIPS_COUNT_CTL, &count_ctl);
519e2132e0bSSanjay Lal         if (err < 0) {
520e2132e0bSSanjay Lal             DPRINTF("%s: Failed to set COUNT_CTL.DC=1 (%d)\n", __func__, err);
521e2132e0bSSanjay Lal             ret = err;
522e2132e0bSSanjay Lal         }
523e2132e0bSSanjay Lal     }
524e2132e0bSSanjay Lal 
525e2132e0bSSanjay Lal     /* load CP0_Cause */
526e2132e0bSSanjay Lal     err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_CAUSE, &env->CP0_Cause);
527e2132e0bSSanjay Lal     if (err < 0) {
528e2132e0bSSanjay Lal         DPRINTF("%s: Failed to put CP0_CAUSE (%d)\n", __func__, err);
529e2132e0bSSanjay Lal         ret = err;
530e2132e0bSSanjay Lal     }
531e2132e0bSSanjay Lal 
532e2132e0bSSanjay Lal     /* load CP0_Count */
533e2132e0bSSanjay Lal     err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_COUNT, &env->CP0_Count);
534e2132e0bSSanjay Lal     if (err < 0) {
535e2132e0bSSanjay Lal         DPRINTF("%s: Failed to put CP0_COUNT (%d)\n", __func__, err);
536e2132e0bSSanjay Lal         ret = err;
537e2132e0bSSanjay Lal     }
538e2132e0bSSanjay Lal 
539e2132e0bSSanjay Lal     /* resume KVM timer */
540e2132e0bSSanjay Lal     if (err_dc >= 0) {
541e2132e0bSSanjay Lal         count_ctl &= ~KVM_REG_MIPS_COUNT_CTL_DC;
542d319f83fSJames Hogan         err = kvm_mips_put_one_ureg64(cs, KVM_REG_MIPS_COUNT_CTL, &count_ctl);
543e2132e0bSSanjay Lal         if (err < 0) {
544e2132e0bSSanjay Lal             DPRINTF("%s: Failed to set COUNT_CTL.DC=0 (%d)\n", __func__, err);
545e2132e0bSSanjay Lal             ret = err;
546e2132e0bSSanjay Lal         }
547e2132e0bSSanjay Lal     }
548e2132e0bSSanjay Lal 
549e2132e0bSSanjay Lal     return ret;
550e2132e0bSSanjay Lal }
551e2132e0bSSanjay Lal 
552e2132e0bSSanjay Lal /*
553e2132e0bSSanjay Lal  * Handle the VM clock being started or stopped
554e2132e0bSSanjay Lal  */
555538f0497SPhilippe Mathieu-Daudé static void kvm_mips_update_state(void *opaque, bool running, RunState state)
556e2132e0bSSanjay Lal {
557e2132e0bSSanjay Lal     CPUState *cs = opaque;
558e2132e0bSSanjay Lal     int ret;
559e2132e0bSSanjay Lal     uint64_t count_resume;
560e2132e0bSSanjay Lal 
561e2132e0bSSanjay Lal     /*
562e2132e0bSSanjay Lal      * If state is already dirty (synced to QEMU) then the KVM timer state is
563e2132e0bSSanjay Lal      * already saved and can be restored when it is synced back to KVM.
564e2132e0bSSanjay Lal      */
565e2132e0bSSanjay Lal     if (!running) {
56699f31832SSergio Andres Gomez Del Real         if (!cs->vcpu_dirty) {
567e2132e0bSSanjay Lal             ret = kvm_mips_save_count(cs);
568e2132e0bSSanjay Lal             if (ret < 0) {
569288cb949SAlistair Francis                 warn_report("Failed saving count");
570e2132e0bSSanjay Lal             }
571e2132e0bSSanjay Lal         }
572e2132e0bSSanjay Lal     } else {
573e2132e0bSSanjay Lal         /* Set clock restore time to now */
574906b53a2SPaolo Bonzini         count_resume = qemu_clock_get_ns(QEMU_CLOCK_REALTIME);
575d319f83fSJames Hogan         ret = kvm_mips_put_one_ureg64(cs, KVM_REG_MIPS_COUNT_RESUME,
576e2132e0bSSanjay Lal                                       &count_resume);
577e2132e0bSSanjay Lal         if (ret < 0) {
578288cb949SAlistair Francis             warn_report("Failed setting COUNT_RESUME");
579e2132e0bSSanjay Lal             return;
580e2132e0bSSanjay Lal         }
581e2132e0bSSanjay Lal 
58299f31832SSergio Andres Gomez Del Real         if (!cs->vcpu_dirty) {
583e2132e0bSSanjay Lal             ret = kvm_mips_restore_count(cs);
584e2132e0bSSanjay Lal             if (ret < 0) {
585288cb949SAlistair Francis                 warn_report("Failed restoring count");
586e2132e0bSSanjay Lal             }
587e2132e0bSSanjay Lal         }
588e2132e0bSSanjay Lal     }
589e2132e0bSSanjay Lal }
590e2132e0bSSanjay Lal 
591152db36aSJames Hogan static int kvm_mips_put_fpu_registers(CPUState *cs, int level)
592152db36aSJames Hogan {
593152db36aSJames Hogan     MIPSCPU *cpu = MIPS_CPU(cs);
594152db36aSJames Hogan     CPUMIPSState *env = &cpu->env;
595152db36aSJames Hogan     int err, ret = 0;
596152db36aSJames Hogan     unsigned int i;
597152db36aSJames Hogan 
598152db36aSJames Hogan     /* Only put FPU state if we're emulating a CPU with an FPU */
599152db36aSJames Hogan     if (env->CP0_Config1 & (1 << CP0C1_FP)) {
600152db36aSJames Hogan         /* FPU Control Registers */
601152db36aSJames Hogan         if (level == KVM_PUT_FULL_STATE) {
602152db36aSJames Hogan             err = kvm_mips_put_one_ureg(cs, KVM_REG_MIPS_FCR_IR,
603152db36aSJames Hogan                                         &env->active_fpu.fcr0);
604152db36aSJames Hogan             if (err < 0) {
605152db36aSJames Hogan                 DPRINTF("%s: Failed to put FCR_IR (%d)\n", __func__, err);
606152db36aSJames Hogan                 ret = err;
607152db36aSJames Hogan             }
608152db36aSJames Hogan         }
609152db36aSJames Hogan         err = kvm_mips_put_one_ureg(cs, KVM_REG_MIPS_FCR_CSR,
610152db36aSJames Hogan                                     &env->active_fpu.fcr31);
611152db36aSJames Hogan         if (err < 0) {
612152db36aSJames Hogan             DPRINTF("%s: Failed to put FCR_CSR (%d)\n", __func__, err);
613152db36aSJames Hogan             ret = err;
614152db36aSJames Hogan         }
615152db36aSJames Hogan 
616bee62662SJames Hogan         /*
617bee62662SJames Hogan          * FPU register state is a subset of MSA vector state, so don't put FPU
618bee62662SJames Hogan          * registers if we're emulating a CPU with MSA.
619bee62662SJames Hogan          */
62025a13628SPhilippe Mathieu-Daudé         if (!ase_msa_available(env)) {
621152db36aSJames Hogan             /* Floating point registers */
622152db36aSJames Hogan             for (i = 0; i < 32; ++i) {
623152db36aSJames Hogan                 if (env->CP0_Status & (1 << CP0St_FR)) {
624152db36aSJames Hogan                     err = kvm_mips_put_one_ureg64(cs, KVM_REG_MIPS_FPR_64(i),
625152db36aSJames Hogan                                                   &env->active_fpu.fpr[i].d);
626152db36aSJames Hogan                 } else {
627152db36aSJames Hogan                     err = kvm_mips_get_one_ureg(cs, KVM_REG_MIPS_FPR_32(i),
628152db36aSJames Hogan                                     &env->active_fpu.fpr[i].w[FP_ENDIAN_IDX]);
629152db36aSJames Hogan                 }
630152db36aSJames Hogan                 if (err < 0) {
631152db36aSJames Hogan                     DPRINTF("%s: Failed to put FPR%u (%d)\n", __func__, i, err);
632152db36aSJames Hogan                     ret = err;
633152db36aSJames Hogan                 }
634152db36aSJames Hogan             }
635152db36aSJames Hogan         }
636bee62662SJames Hogan     }
637bee62662SJames Hogan 
638bee62662SJames Hogan     /* Only put MSA state if we're emulating a CPU with MSA */
63925a13628SPhilippe Mathieu-Daudé     if (ase_msa_available(env)) {
640bee62662SJames Hogan         /* MSA Control Registers */
641bee62662SJames Hogan         if (level == KVM_PUT_FULL_STATE) {
642bee62662SJames Hogan             err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_MSA_IR,
643bee62662SJames Hogan                                        &env->msair);
644bee62662SJames Hogan             if (err < 0) {
645bee62662SJames Hogan                 DPRINTF("%s: Failed to put MSA_IR (%d)\n", __func__, err);
646bee62662SJames Hogan                 ret = err;
647bee62662SJames Hogan             }
648bee62662SJames Hogan         }
649bee62662SJames Hogan         err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_MSA_CSR,
650bee62662SJames Hogan                                    &env->active_tc.msacsr);
651bee62662SJames Hogan         if (err < 0) {
652bee62662SJames Hogan             DPRINTF("%s: Failed to put MSA_CSR (%d)\n", __func__, err);
653bee62662SJames Hogan             ret = err;
654bee62662SJames Hogan         }
655bee62662SJames Hogan 
656bee62662SJames Hogan         /* Vector registers (includes FP registers) */
657bee62662SJames Hogan         for (i = 0; i < 32; ++i) {
658bee62662SJames Hogan             /* Big endian MSA not supported by QEMU yet anyway */
659bee62662SJames Hogan             err = kvm_mips_put_one_reg64(cs, KVM_REG_MIPS_VEC_128(i),
660bee62662SJames Hogan                                          env->active_fpu.fpr[i].wr.d);
661bee62662SJames Hogan             if (err < 0) {
662bee62662SJames Hogan                 DPRINTF("%s: Failed to put VEC%u (%d)\n", __func__, i, err);
663bee62662SJames Hogan                 ret = err;
664bee62662SJames Hogan             }
665bee62662SJames Hogan         }
666bee62662SJames Hogan     }
667152db36aSJames Hogan 
668152db36aSJames Hogan     return ret;
669152db36aSJames Hogan }
670152db36aSJames Hogan 
671152db36aSJames Hogan static int kvm_mips_get_fpu_registers(CPUState *cs)
672152db36aSJames Hogan {
673152db36aSJames Hogan     MIPSCPU *cpu = MIPS_CPU(cs);
674152db36aSJames Hogan     CPUMIPSState *env = &cpu->env;
675152db36aSJames Hogan     int err, ret = 0;
676152db36aSJames Hogan     unsigned int i;
677152db36aSJames Hogan 
678152db36aSJames Hogan     /* Only get FPU state if we're emulating a CPU with an FPU */
679152db36aSJames Hogan     if (env->CP0_Config1 & (1 << CP0C1_FP)) {
680152db36aSJames Hogan         /* FPU Control Registers */
681152db36aSJames Hogan         err = kvm_mips_get_one_ureg(cs, KVM_REG_MIPS_FCR_IR,
682152db36aSJames Hogan                                     &env->active_fpu.fcr0);
683152db36aSJames Hogan         if (err < 0) {
684152db36aSJames Hogan             DPRINTF("%s: Failed to get FCR_IR (%d)\n", __func__, err);
685152db36aSJames Hogan             ret = err;
686152db36aSJames Hogan         }
687152db36aSJames Hogan         err = kvm_mips_get_one_ureg(cs, KVM_REG_MIPS_FCR_CSR,
688152db36aSJames Hogan                                     &env->active_fpu.fcr31);
689152db36aSJames Hogan         if (err < 0) {
690152db36aSJames Hogan             DPRINTF("%s: Failed to get FCR_CSR (%d)\n", __func__, err);
691152db36aSJames Hogan             ret = err;
692152db36aSJames Hogan         } else {
693152db36aSJames Hogan             restore_fp_status(env);
694152db36aSJames Hogan         }
695152db36aSJames Hogan 
696bee62662SJames Hogan         /*
697bee62662SJames Hogan          * FPU register state is a subset of MSA vector state, so don't save FPU
698bee62662SJames Hogan          * registers if we're emulating a CPU with MSA.
699bee62662SJames Hogan          */
70025a13628SPhilippe Mathieu-Daudé         if (!ase_msa_available(env)) {
701152db36aSJames Hogan             /* Floating point registers */
702152db36aSJames Hogan             for (i = 0; i < 32; ++i) {
703152db36aSJames Hogan                 if (env->CP0_Status & (1 << CP0St_FR)) {
704152db36aSJames Hogan                     err = kvm_mips_get_one_ureg64(cs, KVM_REG_MIPS_FPR_64(i),
705152db36aSJames Hogan                                                   &env->active_fpu.fpr[i].d);
706152db36aSJames Hogan                 } else {
707152db36aSJames Hogan                     err = kvm_mips_get_one_ureg(cs, KVM_REG_MIPS_FPR_32(i),
708152db36aSJames Hogan                                     &env->active_fpu.fpr[i].w[FP_ENDIAN_IDX]);
709152db36aSJames Hogan                 }
710152db36aSJames Hogan                 if (err < 0) {
711152db36aSJames Hogan                     DPRINTF("%s: Failed to get FPR%u (%d)\n", __func__, i, err);
712152db36aSJames Hogan                     ret = err;
713152db36aSJames Hogan                 }
714152db36aSJames Hogan             }
715152db36aSJames Hogan         }
716bee62662SJames Hogan     }
717bee62662SJames Hogan 
718bee62662SJames Hogan     /* Only get MSA state if we're emulating a CPU with MSA */
71925a13628SPhilippe Mathieu-Daudé     if (ase_msa_available(env)) {
720bee62662SJames Hogan         /* MSA Control Registers */
721bee62662SJames Hogan         err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_MSA_IR,
722bee62662SJames Hogan                                    &env->msair);
723bee62662SJames Hogan         if (err < 0) {
724bee62662SJames Hogan             DPRINTF("%s: Failed to get MSA_IR (%d)\n", __func__, err);
725bee62662SJames Hogan             ret = err;
726bee62662SJames Hogan         }
727bee62662SJames Hogan         err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_MSA_CSR,
728bee62662SJames Hogan                                    &env->active_tc.msacsr);
729bee62662SJames Hogan         if (err < 0) {
730bee62662SJames Hogan             DPRINTF("%s: Failed to get MSA_CSR (%d)\n", __func__, err);
731bee62662SJames Hogan             ret = err;
732bee62662SJames Hogan         } else {
733bee62662SJames Hogan             restore_msa_fp_status(env);
734bee62662SJames Hogan         }
735bee62662SJames Hogan 
736bee62662SJames Hogan         /* Vector registers (includes FP registers) */
737bee62662SJames Hogan         for (i = 0; i < 32; ++i) {
738bee62662SJames Hogan             /* Big endian MSA not supported by QEMU yet anyway */
739bee62662SJames Hogan             err = kvm_mips_get_one_reg64(cs, KVM_REG_MIPS_VEC_128(i),
740bee62662SJames Hogan                                          env->active_fpu.fpr[i].wr.d);
741bee62662SJames Hogan             if (err < 0) {
742bee62662SJames Hogan                 DPRINTF("%s: Failed to get VEC%u (%d)\n", __func__, i, err);
743bee62662SJames Hogan                 ret = err;
744bee62662SJames Hogan             }
745bee62662SJames Hogan         }
746bee62662SJames Hogan     }
747152db36aSJames Hogan 
748152db36aSJames Hogan     return ret;
749152db36aSJames Hogan }
750152db36aSJames Hogan 
751152db36aSJames Hogan 
752e2132e0bSSanjay Lal static int kvm_mips_put_cp0_registers(CPUState *cs, int level)
753e2132e0bSSanjay Lal {
754e2132e0bSSanjay Lal     MIPSCPU *cpu = MIPS_CPU(cs);
755e2132e0bSSanjay Lal     CPUMIPSState *env = &cpu->env;
756e2132e0bSSanjay Lal     int err, ret = 0;
757e2132e0bSSanjay Lal 
758e2132e0bSSanjay Lal     (void)level;
759e2132e0bSSanjay Lal 
760e2132e0bSSanjay Lal     err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_INDEX, &env->CP0_Index);
761e2132e0bSSanjay Lal     if (err < 0) {
762e2132e0bSSanjay Lal         DPRINTF("%s: Failed to put CP0_INDEX (%d)\n", __func__, err);
763e2132e0bSSanjay Lal         ret = err;
764e2132e0bSSanjay Lal     }
7657e0896b0SHuacai Chen     err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_RANDOM, &env->CP0_Random);
7667e0896b0SHuacai Chen     if (err < 0) {
7677e0896b0SHuacai Chen         DPRINTF("%s: Failed to put CP0_RANDOM (%d)\n", __func__, err);
7687e0896b0SHuacai Chen         ret = err;
7697e0896b0SHuacai Chen     }
770e2132e0bSSanjay Lal     err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_CONTEXT,
771e2132e0bSSanjay Lal                                  &env->CP0_Context);
772e2132e0bSSanjay Lal     if (err < 0) {
773e2132e0bSSanjay Lal         DPRINTF("%s: Failed to put CP0_CONTEXT (%d)\n", __func__, err);
774e2132e0bSSanjay Lal         ret = err;
775e2132e0bSSanjay Lal     }
776e2132e0bSSanjay Lal     err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_USERLOCAL,
777e2132e0bSSanjay Lal                                  &env->active_tc.CP0_UserLocal);
778e2132e0bSSanjay Lal     if (err < 0) {
779e2132e0bSSanjay Lal         DPRINTF("%s: Failed to put CP0_USERLOCAL (%d)\n", __func__, err);
780e2132e0bSSanjay Lal         ret = err;
781e2132e0bSSanjay Lal     }
782e2132e0bSSanjay Lal     err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_PAGEMASK,
783e2132e0bSSanjay Lal                                &env->CP0_PageMask);
784e2132e0bSSanjay Lal     if (err < 0) {
785e2132e0bSSanjay Lal         DPRINTF("%s: Failed to put CP0_PAGEMASK (%d)\n", __func__, err);
786e2132e0bSSanjay Lal         ret = err;
787e2132e0bSSanjay Lal     }
7887e0896b0SHuacai Chen     err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_PAGEGRAIN,
7897e0896b0SHuacai Chen                                &env->CP0_PageGrain);
7907e0896b0SHuacai Chen     if (err < 0) {
7917e0896b0SHuacai Chen         DPRINTF("%s: Failed to put CP0_PAGEGRAIN (%d)\n", __func__, err);
7927e0896b0SHuacai Chen         ret = err;
7937e0896b0SHuacai Chen     }
7947e0896b0SHuacai Chen     err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_PWBASE,
7957e0896b0SHuacai Chen                                &env->CP0_PWBase);
7967e0896b0SHuacai Chen     if (err < 0) {
7977e0896b0SHuacai Chen         DPRINTF("%s: Failed to put CP0_PWBASE (%d)\n", __func__, err);
7987e0896b0SHuacai Chen         ret = err;
7997e0896b0SHuacai Chen     }
8007e0896b0SHuacai Chen     err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_PWFIELD,
8017e0896b0SHuacai Chen                                &env->CP0_PWField);
8027e0896b0SHuacai Chen     if (err < 0) {
8037e0896b0SHuacai Chen         DPRINTF("%s: Failed to put CP0_PWField (%d)\n", __func__, err);
8047e0896b0SHuacai Chen         ret = err;
8057e0896b0SHuacai Chen     }
8067e0896b0SHuacai Chen     err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_PWSIZE,
8077e0896b0SHuacai Chen                                &env->CP0_PWSize);
8087e0896b0SHuacai Chen     if (err < 0) {
8097e0896b0SHuacai Chen         DPRINTF("%s: Failed to put CP0_PWSIZE (%d)\n", __func__, err);
8107e0896b0SHuacai Chen         ret = err;
8117e0896b0SHuacai Chen     }
812e2132e0bSSanjay Lal     err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_WIRED, &env->CP0_Wired);
813e2132e0bSSanjay Lal     if (err < 0) {
814e2132e0bSSanjay Lal         DPRINTF("%s: Failed to put CP0_WIRED (%d)\n", __func__, err);
815e2132e0bSSanjay Lal         ret = err;
816e2132e0bSSanjay Lal     }
8177e0896b0SHuacai Chen     err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_PWCTL, &env->CP0_PWCtl);
8187e0896b0SHuacai Chen     if (err < 0) {
8197e0896b0SHuacai Chen         DPRINTF("%s: Failed to put CP0_PWCTL (%d)\n", __func__, err);
8207e0896b0SHuacai Chen         ret = err;
8217e0896b0SHuacai Chen     }
822e2132e0bSSanjay Lal     err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_HWRENA, &env->CP0_HWREna);
823e2132e0bSSanjay Lal     if (err < 0) {
824e2132e0bSSanjay Lal         DPRINTF("%s: Failed to put CP0_HWRENA (%d)\n", __func__, err);
825e2132e0bSSanjay Lal         ret = err;
826e2132e0bSSanjay Lal     }
827e2132e0bSSanjay Lal     err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_BADVADDR,
828e2132e0bSSanjay Lal                                  &env->CP0_BadVAddr);
829e2132e0bSSanjay Lal     if (err < 0) {
830e2132e0bSSanjay Lal         DPRINTF("%s: Failed to put CP0_BADVADDR (%d)\n", __func__, err);
831e2132e0bSSanjay Lal         ret = err;
832e2132e0bSSanjay Lal     }
833e2132e0bSSanjay Lal 
834e2132e0bSSanjay Lal     /* If VM clock stopped then state will be restored when it is restarted */
835e2132e0bSSanjay Lal     if (runstate_is_running()) {
836e2132e0bSSanjay Lal         err = kvm_mips_restore_count(cs);
837e2132e0bSSanjay Lal         if (err < 0) {
838e2132e0bSSanjay Lal             ret = err;
839e2132e0bSSanjay Lal         }
840e2132e0bSSanjay Lal     }
841e2132e0bSSanjay Lal 
842e2132e0bSSanjay Lal     err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_ENTRYHI,
843e2132e0bSSanjay Lal                                  &env->CP0_EntryHi);
844e2132e0bSSanjay Lal     if (err < 0) {
845e2132e0bSSanjay Lal         DPRINTF("%s: Failed to put CP0_ENTRYHI (%d)\n", __func__, err);
846e2132e0bSSanjay Lal         ret = err;
847e2132e0bSSanjay Lal     }
848e2132e0bSSanjay Lal     err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_COMPARE,
849e2132e0bSSanjay Lal                                &env->CP0_Compare);
850e2132e0bSSanjay Lal     if (err < 0) {
851e2132e0bSSanjay Lal         DPRINTF("%s: Failed to put CP0_COMPARE (%d)\n", __func__, err);
852e2132e0bSSanjay Lal         ret = err;
853e2132e0bSSanjay Lal     }
854e2132e0bSSanjay Lal     err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_STATUS, &env->CP0_Status);
855e2132e0bSSanjay Lal     if (err < 0) {
856e2132e0bSSanjay Lal         DPRINTF("%s: Failed to put CP0_STATUS (%d)\n", __func__, err);
857e2132e0bSSanjay Lal         ret = err;
858e2132e0bSSanjay Lal     }
859e2132e0bSSanjay Lal     err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_EPC, &env->CP0_EPC);
860e2132e0bSSanjay Lal     if (err < 0) {
861e2132e0bSSanjay Lal         DPRINTF("%s: Failed to put CP0_EPC (%d)\n", __func__, err);
862e2132e0bSSanjay Lal         ret = err;
863e2132e0bSSanjay Lal     }
864461a1582SJames Hogan     err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_PRID, &env->CP0_PRid);
865461a1582SJames Hogan     if (err < 0) {
866461a1582SJames Hogan         DPRINTF("%s: Failed to put CP0_PRID (%d)\n", __func__, err);
867461a1582SJames Hogan         ret = err;
868461a1582SJames Hogan     }
8697e0896b0SHuacai Chen     err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_EBASE, &env->CP0_EBase);
8707e0896b0SHuacai Chen     if (err < 0) {
8717e0896b0SHuacai Chen         DPRINTF("%s: Failed to put CP0_EBASE (%d)\n", __func__, err);
8727e0896b0SHuacai Chen         ret = err;
8737e0896b0SHuacai Chen     }
87403cbfd7bSJames Hogan     err = kvm_mips_change_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG,
87503cbfd7bSJames Hogan                                   &env->CP0_Config0,
87603cbfd7bSJames Hogan                                   KVM_REG_MIPS_CP0_CONFIG_MASK);
87703cbfd7bSJames Hogan     if (err < 0) {
87803cbfd7bSJames Hogan         DPRINTF("%s: Failed to change CP0_CONFIG (%d)\n", __func__, err);
87903cbfd7bSJames Hogan         ret = err;
88003cbfd7bSJames Hogan     }
88103cbfd7bSJames Hogan     err = kvm_mips_change_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG1,
88203cbfd7bSJames Hogan                                   &env->CP0_Config1,
88303cbfd7bSJames Hogan                                   KVM_REG_MIPS_CP0_CONFIG1_MASK);
88403cbfd7bSJames Hogan     if (err < 0) {
88503cbfd7bSJames Hogan         DPRINTF("%s: Failed to change CP0_CONFIG1 (%d)\n", __func__, err);
88603cbfd7bSJames Hogan         ret = err;
88703cbfd7bSJames Hogan     }
88803cbfd7bSJames Hogan     err = kvm_mips_change_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG2,
88903cbfd7bSJames Hogan                                   &env->CP0_Config2,
89003cbfd7bSJames Hogan                                   KVM_REG_MIPS_CP0_CONFIG2_MASK);
89103cbfd7bSJames Hogan     if (err < 0) {
89203cbfd7bSJames Hogan         DPRINTF("%s: Failed to change CP0_CONFIG2 (%d)\n", __func__, err);
89303cbfd7bSJames Hogan         ret = err;
89403cbfd7bSJames Hogan     }
89503cbfd7bSJames Hogan     err = kvm_mips_change_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG3,
89603cbfd7bSJames Hogan                                   &env->CP0_Config3,
89703cbfd7bSJames Hogan                                   KVM_REG_MIPS_CP0_CONFIG3_MASK);
89803cbfd7bSJames Hogan     if (err < 0) {
89903cbfd7bSJames Hogan         DPRINTF("%s: Failed to change CP0_CONFIG3 (%d)\n", __func__, err);
90003cbfd7bSJames Hogan         ret = err;
90103cbfd7bSJames Hogan     }
90203cbfd7bSJames Hogan     err = kvm_mips_change_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG4,
90303cbfd7bSJames Hogan                                   &env->CP0_Config4,
90403cbfd7bSJames Hogan                                   KVM_REG_MIPS_CP0_CONFIG4_MASK);
90503cbfd7bSJames Hogan     if (err < 0) {
90603cbfd7bSJames Hogan         DPRINTF("%s: Failed to change CP0_CONFIG4 (%d)\n", __func__, err);
90703cbfd7bSJames Hogan         ret = err;
90803cbfd7bSJames Hogan     }
90903cbfd7bSJames Hogan     err = kvm_mips_change_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG5,
91003cbfd7bSJames Hogan                                   &env->CP0_Config5,
91103cbfd7bSJames Hogan                                   KVM_REG_MIPS_CP0_CONFIG5_MASK);
91203cbfd7bSJames Hogan     if (err < 0) {
91303cbfd7bSJames Hogan         DPRINTF("%s: Failed to change CP0_CONFIG5 (%d)\n", __func__, err);
91403cbfd7bSJames Hogan         ret = err;
91503cbfd7bSJames Hogan     }
9167e0896b0SHuacai Chen     err = kvm_mips_change_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG6,
9177e0896b0SHuacai Chen                                   &env->CP0_Config6,
9187e0896b0SHuacai Chen                                   KVM_REG_MIPS_CP0_CONFIG6_MASK);
9197e0896b0SHuacai Chen     if (err < 0) {
9207e0896b0SHuacai Chen         DPRINTF("%s: Failed to change CP0_CONFIG6 (%d)\n", __func__, err);
9217e0896b0SHuacai Chen         ret = err;
9227e0896b0SHuacai Chen     }
9237e0896b0SHuacai Chen     err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_XCONTEXT,
9247e0896b0SHuacai Chen                                  &env->CP0_XContext);
9257e0896b0SHuacai Chen     if (err < 0) {
9267e0896b0SHuacai Chen         DPRINTF("%s: Failed to put CP0_XCONTEXT (%d)\n", __func__, err);
9277e0896b0SHuacai Chen         ret = err;
9287e0896b0SHuacai Chen     }
929e2132e0bSSanjay Lal     err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_ERROREPC,
930e2132e0bSSanjay Lal                                  &env->CP0_ErrorEPC);
931e2132e0bSSanjay Lal     if (err < 0) {
932e2132e0bSSanjay Lal         DPRINTF("%s: Failed to put CP0_ERROREPC (%d)\n", __func__, err);
933e2132e0bSSanjay Lal         ret = err;
934e2132e0bSSanjay Lal     }
9357e0896b0SHuacai Chen     err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_KSCRATCH1,
9367e0896b0SHuacai Chen                                  &env->CP0_KScratch[0]);
9377e0896b0SHuacai Chen     if (err < 0) {
9387e0896b0SHuacai Chen         DPRINTF("%s: Failed to put CP0_KSCRATCH1 (%d)\n", __func__, err);
9397e0896b0SHuacai Chen         ret = err;
9407e0896b0SHuacai Chen     }
9417e0896b0SHuacai Chen     err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_KSCRATCH2,
9427e0896b0SHuacai Chen                                  &env->CP0_KScratch[1]);
9437e0896b0SHuacai Chen     if (err < 0) {
9447e0896b0SHuacai Chen         DPRINTF("%s: Failed to put CP0_KSCRATCH2 (%d)\n", __func__, err);
9457e0896b0SHuacai Chen         ret = err;
9467e0896b0SHuacai Chen     }
9477e0896b0SHuacai Chen     err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_KSCRATCH3,
9487e0896b0SHuacai Chen                                  &env->CP0_KScratch[2]);
9497e0896b0SHuacai Chen     if (err < 0) {
9507e0896b0SHuacai Chen         DPRINTF("%s: Failed to put CP0_KSCRATCH3 (%d)\n", __func__, err);
9517e0896b0SHuacai Chen         ret = err;
9527e0896b0SHuacai Chen     }
9537e0896b0SHuacai Chen     err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_KSCRATCH4,
9547e0896b0SHuacai Chen                                  &env->CP0_KScratch[3]);
9557e0896b0SHuacai Chen     if (err < 0) {
9567e0896b0SHuacai Chen         DPRINTF("%s: Failed to put CP0_KSCRATCH4 (%d)\n", __func__, err);
9577e0896b0SHuacai Chen         ret = err;
9587e0896b0SHuacai Chen     }
9597e0896b0SHuacai Chen     err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_KSCRATCH5,
9607e0896b0SHuacai Chen                                  &env->CP0_KScratch[4]);
9617e0896b0SHuacai Chen     if (err < 0) {
9627e0896b0SHuacai Chen         DPRINTF("%s: Failed to put CP0_KSCRATCH5 (%d)\n", __func__, err);
9637e0896b0SHuacai Chen         ret = err;
9647e0896b0SHuacai Chen     }
9657e0896b0SHuacai Chen     err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_KSCRATCH6,
9667e0896b0SHuacai Chen                                  &env->CP0_KScratch[5]);
9677e0896b0SHuacai Chen     if (err < 0) {
9687e0896b0SHuacai Chen         DPRINTF("%s: Failed to put CP0_KSCRATCH6 (%d)\n", __func__, err);
9697e0896b0SHuacai Chen         ret = err;
9707e0896b0SHuacai Chen     }
971e2132e0bSSanjay Lal 
972e2132e0bSSanjay Lal     return ret;
973e2132e0bSSanjay Lal }
974e2132e0bSSanjay Lal 
975e2132e0bSSanjay Lal static int kvm_mips_get_cp0_registers(CPUState *cs)
976e2132e0bSSanjay Lal {
977e2132e0bSSanjay Lal     MIPSCPU *cpu = MIPS_CPU(cs);
978e2132e0bSSanjay Lal     CPUMIPSState *env = &cpu->env;
979e2132e0bSSanjay Lal     int err, ret = 0;
980e2132e0bSSanjay Lal 
981e2132e0bSSanjay Lal     err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_INDEX, &env->CP0_Index);
982e2132e0bSSanjay Lal     if (err < 0) {
983e2132e0bSSanjay Lal         DPRINTF("%s: Failed to get CP0_INDEX (%d)\n", __func__, err);
984e2132e0bSSanjay Lal         ret = err;
985e2132e0bSSanjay Lal     }
9867e0896b0SHuacai Chen     err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_RANDOM, &env->CP0_Random);
9877e0896b0SHuacai Chen     if (err < 0) {
9887e0896b0SHuacai Chen         DPRINTF("%s: Failed to get CP0_RANDOM (%d)\n", __func__, err);
9897e0896b0SHuacai Chen         ret = err;
9907e0896b0SHuacai Chen     }
991e2132e0bSSanjay Lal     err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_CONTEXT,
992e2132e0bSSanjay Lal                                  &env->CP0_Context);
993e2132e0bSSanjay Lal     if (err < 0) {
994e2132e0bSSanjay Lal         DPRINTF("%s: Failed to get CP0_CONTEXT (%d)\n", __func__, err);
995e2132e0bSSanjay Lal         ret = err;
996e2132e0bSSanjay Lal     }
997e2132e0bSSanjay Lal     err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_USERLOCAL,
998e2132e0bSSanjay Lal                                  &env->active_tc.CP0_UserLocal);
999e2132e0bSSanjay Lal     if (err < 0) {
1000e2132e0bSSanjay Lal         DPRINTF("%s: Failed to get CP0_USERLOCAL (%d)\n", __func__, err);
1001e2132e0bSSanjay Lal         ret = err;
1002e2132e0bSSanjay Lal     }
1003e2132e0bSSanjay Lal     err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_PAGEMASK,
1004e2132e0bSSanjay Lal                                &env->CP0_PageMask);
1005e2132e0bSSanjay Lal     if (err < 0) {
1006e2132e0bSSanjay Lal         DPRINTF("%s: Failed to get CP0_PAGEMASK (%d)\n", __func__, err);
1007e2132e0bSSanjay Lal         ret = err;
1008e2132e0bSSanjay Lal     }
10097e0896b0SHuacai Chen     err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_PAGEGRAIN,
10107e0896b0SHuacai Chen                                &env->CP0_PageGrain);
10117e0896b0SHuacai Chen     if (err < 0) {
10127e0896b0SHuacai Chen         DPRINTF("%s: Failed to get CP0_PAGEGRAIN (%d)\n", __func__, err);
10137e0896b0SHuacai Chen         ret = err;
10147e0896b0SHuacai Chen     }
10157e0896b0SHuacai Chen     err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_PWBASE,
10167e0896b0SHuacai Chen                                &env->CP0_PWBase);
10177e0896b0SHuacai Chen     if (err < 0) {
10187e0896b0SHuacai Chen         DPRINTF("%s: Failed to get CP0_PWBASE (%d)\n", __func__, err);
10197e0896b0SHuacai Chen         ret = err;
10207e0896b0SHuacai Chen     }
10217e0896b0SHuacai Chen     err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_PWFIELD,
10227e0896b0SHuacai Chen                                &env->CP0_PWField);
10237e0896b0SHuacai Chen     if (err < 0) {
10247e0896b0SHuacai Chen         DPRINTF("%s: Failed to get CP0_PWFIELD (%d)\n", __func__, err);
10257e0896b0SHuacai Chen         ret = err;
10267e0896b0SHuacai Chen     }
10277e0896b0SHuacai Chen     err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_PWSIZE,
10287e0896b0SHuacai Chen                                &env->CP0_PWSize);
10297e0896b0SHuacai Chen     if (err < 0) {
10307e0896b0SHuacai Chen         DPRINTF("%s: Failed to get CP0_PWSIZE (%d)\n", __func__, err);
10317e0896b0SHuacai Chen         ret = err;
10327e0896b0SHuacai Chen     }
1033e2132e0bSSanjay Lal     err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_WIRED, &env->CP0_Wired);
1034e2132e0bSSanjay Lal     if (err < 0) {
1035e2132e0bSSanjay Lal         DPRINTF("%s: Failed to get CP0_WIRED (%d)\n", __func__, err);
1036e2132e0bSSanjay Lal         ret = err;
1037e2132e0bSSanjay Lal     }
10387e0896b0SHuacai Chen     err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_PWCTL, &env->CP0_PWCtl);
10397e0896b0SHuacai Chen     if (err < 0) {
10407e0896b0SHuacai Chen         DPRINTF("%s: Failed to get CP0_PWCtl (%d)\n", __func__, err);
10417e0896b0SHuacai Chen         ret = err;
10427e0896b0SHuacai Chen     }
1043e2132e0bSSanjay Lal     err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_HWRENA, &env->CP0_HWREna);
1044e2132e0bSSanjay Lal     if (err < 0) {
1045e2132e0bSSanjay Lal         DPRINTF("%s: Failed to get CP0_HWRENA (%d)\n", __func__, err);
1046e2132e0bSSanjay Lal         ret = err;
1047e2132e0bSSanjay Lal     }
1048e2132e0bSSanjay Lal     err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_BADVADDR,
1049e2132e0bSSanjay Lal                                  &env->CP0_BadVAddr);
1050e2132e0bSSanjay Lal     if (err < 0) {
1051e2132e0bSSanjay Lal         DPRINTF("%s: Failed to get CP0_BADVADDR (%d)\n", __func__, err);
1052e2132e0bSSanjay Lal         ret = err;
1053e2132e0bSSanjay Lal     }
1054e2132e0bSSanjay Lal     err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_ENTRYHI,
1055e2132e0bSSanjay Lal                                  &env->CP0_EntryHi);
1056e2132e0bSSanjay Lal     if (err < 0) {
1057e2132e0bSSanjay Lal         DPRINTF("%s: Failed to get CP0_ENTRYHI (%d)\n", __func__, err);
1058e2132e0bSSanjay Lal         ret = err;
1059e2132e0bSSanjay Lal     }
1060e2132e0bSSanjay Lal     err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_COMPARE,
1061e2132e0bSSanjay Lal                                &env->CP0_Compare);
1062e2132e0bSSanjay Lal     if (err < 0) {
1063e2132e0bSSanjay Lal         DPRINTF("%s: Failed to get CP0_COMPARE (%d)\n", __func__, err);
1064e2132e0bSSanjay Lal         ret = err;
1065e2132e0bSSanjay Lal     }
1066e2132e0bSSanjay Lal     err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_STATUS, &env->CP0_Status);
1067e2132e0bSSanjay Lal     if (err < 0) {
1068e2132e0bSSanjay Lal         DPRINTF("%s: Failed to get CP0_STATUS (%d)\n", __func__, err);
1069e2132e0bSSanjay Lal         ret = err;
1070e2132e0bSSanjay Lal     }
1071e2132e0bSSanjay Lal 
1072e2132e0bSSanjay Lal     /* If VM clock stopped then state was already saved when it was stopped */
1073e2132e0bSSanjay Lal     if (runstate_is_running()) {
1074e2132e0bSSanjay Lal         err = kvm_mips_save_count(cs);
1075e2132e0bSSanjay Lal         if (err < 0) {
1076e2132e0bSSanjay Lal             ret = err;
1077e2132e0bSSanjay Lal         }
1078e2132e0bSSanjay Lal     }
1079e2132e0bSSanjay Lal 
1080e2132e0bSSanjay Lal     err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_EPC, &env->CP0_EPC);
1081e2132e0bSSanjay Lal     if (err < 0) {
1082e2132e0bSSanjay Lal         DPRINTF("%s: Failed to get CP0_EPC (%d)\n", __func__, err);
1083e2132e0bSSanjay Lal         ret = err;
1084e2132e0bSSanjay Lal     }
1085461a1582SJames Hogan     err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_PRID, &env->CP0_PRid);
1086461a1582SJames Hogan     if (err < 0) {
1087461a1582SJames Hogan         DPRINTF("%s: Failed to get CP0_PRID (%d)\n", __func__, err);
1088461a1582SJames Hogan         ret = err;
1089461a1582SJames Hogan     }
10907e0896b0SHuacai Chen     err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_EBASE, &env->CP0_EBase);
10917e0896b0SHuacai Chen     if (err < 0) {
10927e0896b0SHuacai Chen         DPRINTF("%s: Failed to get CP0_EBASE (%d)\n", __func__, err);
10937e0896b0SHuacai Chen         ret = err;
10947e0896b0SHuacai Chen     }
109503cbfd7bSJames Hogan     err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG, &env->CP0_Config0);
109603cbfd7bSJames Hogan     if (err < 0) {
109703cbfd7bSJames Hogan         DPRINTF("%s: Failed to get CP0_CONFIG (%d)\n", __func__, err);
109803cbfd7bSJames Hogan         ret = err;
109903cbfd7bSJames Hogan     }
110003cbfd7bSJames Hogan     err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG1, &env->CP0_Config1);
110103cbfd7bSJames Hogan     if (err < 0) {
110203cbfd7bSJames Hogan         DPRINTF("%s: Failed to get CP0_CONFIG1 (%d)\n", __func__, err);
110303cbfd7bSJames Hogan         ret = err;
110403cbfd7bSJames Hogan     }
110503cbfd7bSJames Hogan     err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG2, &env->CP0_Config2);
110603cbfd7bSJames Hogan     if (err < 0) {
110703cbfd7bSJames Hogan         DPRINTF("%s: Failed to get CP0_CONFIG2 (%d)\n", __func__, err);
110803cbfd7bSJames Hogan         ret = err;
110903cbfd7bSJames Hogan     }
111003cbfd7bSJames Hogan     err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG3, &env->CP0_Config3);
111103cbfd7bSJames Hogan     if (err < 0) {
111203cbfd7bSJames Hogan         DPRINTF("%s: Failed to get CP0_CONFIG3 (%d)\n", __func__, err);
111303cbfd7bSJames Hogan         ret = err;
111403cbfd7bSJames Hogan     }
111503cbfd7bSJames Hogan     err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG4, &env->CP0_Config4);
111603cbfd7bSJames Hogan     if (err < 0) {
111703cbfd7bSJames Hogan         DPRINTF("%s: Failed to get CP0_CONFIG4 (%d)\n", __func__, err);
111803cbfd7bSJames Hogan         ret = err;
111903cbfd7bSJames Hogan     }
112003cbfd7bSJames Hogan     err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG5, &env->CP0_Config5);
112103cbfd7bSJames Hogan     if (err < 0) {
112203cbfd7bSJames Hogan         DPRINTF("%s: Failed to get CP0_CONFIG5 (%d)\n", __func__, err);
112303cbfd7bSJames Hogan         ret = err;
112403cbfd7bSJames Hogan     }
11257e0896b0SHuacai Chen     err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG6, &env->CP0_Config6);
11267e0896b0SHuacai Chen     if (err < 0) {
11277e0896b0SHuacai Chen         DPRINTF("%s: Failed to get CP0_CONFIG6 (%d)\n", __func__, err);
11287e0896b0SHuacai Chen         ret = err;
11297e0896b0SHuacai Chen     }
11307e0896b0SHuacai Chen     err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_XCONTEXT,
11317e0896b0SHuacai Chen                                  &env->CP0_XContext);
11327e0896b0SHuacai Chen     if (err < 0) {
11337e0896b0SHuacai Chen         DPRINTF("%s: Failed to get CP0_XCONTEXT (%d)\n", __func__, err);
11347e0896b0SHuacai Chen         ret = err;
11357e0896b0SHuacai Chen     }
1136e2132e0bSSanjay Lal     err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_ERROREPC,
1137e2132e0bSSanjay Lal                                  &env->CP0_ErrorEPC);
1138e2132e0bSSanjay Lal     if (err < 0) {
1139e2132e0bSSanjay Lal         DPRINTF("%s: Failed to get CP0_ERROREPC (%d)\n", __func__, err);
1140e2132e0bSSanjay Lal         ret = err;
1141e2132e0bSSanjay Lal     }
11427e0896b0SHuacai Chen     err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_KSCRATCH1,
11437e0896b0SHuacai Chen                                  &env->CP0_KScratch[0]);
11447e0896b0SHuacai Chen     if (err < 0) {
11457e0896b0SHuacai Chen         DPRINTF("%s: Failed to get CP0_KSCRATCH1 (%d)\n", __func__, err);
11467e0896b0SHuacai Chen         ret = err;
11477e0896b0SHuacai Chen     }
11487e0896b0SHuacai Chen     err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_KSCRATCH2,
11497e0896b0SHuacai Chen                                  &env->CP0_KScratch[1]);
11507e0896b0SHuacai Chen     if (err < 0) {
11517e0896b0SHuacai Chen         DPRINTF("%s: Failed to get CP0_KSCRATCH2 (%d)\n", __func__, err);
11527e0896b0SHuacai Chen         ret = err;
11537e0896b0SHuacai Chen     }
11547e0896b0SHuacai Chen     err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_KSCRATCH3,
11557e0896b0SHuacai Chen                                  &env->CP0_KScratch[2]);
11567e0896b0SHuacai Chen     if (err < 0) {
11577e0896b0SHuacai Chen         DPRINTF("%s: Failed to get CP0_KSCRATCH3 (%d)\n", __func__, err);
11587e0896b0SHuacai Chen         ret = err;
11597e0896b0SHuacai Chen     }
11607e0896b0SHuacai Chen     err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_KSCRATCH4,
11617e0896b0SHuacai Chen                                  &env->CP0_KScratch[3]);
11627e0896b0SHuacai Chen     if (err < 0) {
11637e0896b0SHuacai Chen         DPRINTF("%s: Failed to get CP0_KSCRATCH4 (%d)\n", __func__, err);
11647e0896b0SHuacai Chen         ret = err;
11657e0896b0SHuacai Chen     }
11667e0896b0SHuacai Chen     err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_KSCRATCH5,
11677e0896b0SHuacai Chen                                  &env->CP0_KScratch[4]);
11687e0896b0SHuacai Chen     if (err < 0) {
11697e0896b0SHuacai Chen         DPRINTF("%s: Failed to get CP0_KSCRATCH5 (%d)\n", __func__, err);
11707e0896b0SHuacai Chen         ret = err;
11717e0896b0SHuacai Chen     }
11727e0896b0SHuacai Chen     err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_KSCRATCH6,
11737e0896b0SHuacai Chen                                  &env->CP0_KScratch[5]);
11747e0896b0SHuacai Chen     if (err < 0) {
11757e0896b0SHuacai Chen         DPRINTF("%s: Failed to get CP0_KSCRATCH6 (%d)\n", __func__, err);
11767e0896b0SHuacai Chen         ret = err;
11777e0896b0SHuacai Chen     }
1178e2132e0bSSanjay Lal 
1179e2132e0bSSanjay Lal     return ret;
1180e2132e0bSSanjay Lal }
1181e2132e0bSSanjay Lal 
1182e2132e0bSSanjay Lal int kvm_arch_put_registers(CPUState *cs, int level)
1183e2132e0bSSanjay Lal {
1184e2132e0bSSanjay Lal     MIPSCPU *cpu = MIPS_CPU(cs);
1185e2132e0bSSanjay Lal     CPUMIPSState *env = &cpu->env;
1186e2132e0bSSanjay Lal     struct kvm_regs regs;
1187e2132e0bSSanjay Lal     int ret;
1188e2132e0bSSanjay Lal     int i;
1189e2132e0bSSanjay Lal 
1190e2132e0bSSanjay Lal     /* Set the registers based on QEMU's view of things */
1191e2132e0bSSanjay Lal     for (i = 0; i < 32; i++) {
119202dae26aSJames Hogan         regs.gpr[i] = (int64_t)(target_long)env->active_tc.gpr[i];
1193e2132e0bSSanjay Lal     }
1194e2132e0bSSanjay Lal 
119502dae26aSJames Hogan     regs.hi = (int64_t)(target_long)env->active_tc.HI[0];
119602dae26aSJames Hogan     regs.lo = (int64_t)(target_long)env->active_tc.LO[0];
119702dae26aSJames Hogan     regs.pc = (int64_t)(target_long)env->active_tc.PC;
1198e2132e0bSSanjay Lal 
1199e2132e0bSSanjay Lal     ret = kvm_vcpu_ioctl(cs, KVM_SET_REGS, &regs);
1200e2132e0bSSanjay Lal 
1201e2132e0bSSanjay Lal     if (ret < 0) {
1202e2132e0bSSanjay Lal         return ret;
1203e2132e0bSSanjay Lal     }
1204e2132e0bSSanjay Lal 
1205e2132e0bSSanjay Lal     ret = kvm_mips_put_cp0_registers(cs, level);
1206e2132e0bSSanjay Lal     if (ret < 0) {
1207e2132e0bSSanjay Lal         return ret;
1208e2132e0bSSanjay Lal     }
1209e2132e0bSSanjay Lal 
1210152db36aSJames Hogan     ret = kvm_mips_put_fpu_registers(cs, level);
1211152db36aSJames Hogan     if (ret < 0) {
1212152db36aSJames Hogan         return ret;
1213152db36aSJames Hogan     }
1214152db36aSJames Hogan 
1215e2132e0bSSanjay Lal     return ret;
1216e2132e0bSSanjay Lal }
1217e2132e0bSSanjay Lal 
1218e2132e0bSSanjay Lal int kvm_arch_get_registers(CPUState *cs)
1219e2132e0bSSanjay Lal {
1220e2132e0bSSanjay Lal     MIPSCPU *cpu = MIPS_CPU(cs);
1221e2132e0bSSanjay Lal     CPUMIPSState *env = &cpu->env;
1222e2132e0bSSanjay Lal     int ret = 0;
1223e2132e0bSSanjay Lal     struct kvm_regs regs;
1224e2132e0bSSanjay Lal     int i;
1225e2132e0bSSanjay Lal 
1226e2132e0bSSanjay Lal     /* Get the current register set as KVM seems it */
1227e2132e0bSSanjay Lal     ret = kvm_vcpu_ioctl(cs, KVM_GET_REGS, &regs);
1228e2132e0bSSanjay Lal 
1229e2132e0bSSanjay Lal     if (ret < 0) {
1230e2132e0bSSanjay Lal         return ret;
1231e2132e0bSSanjay Lal     }
1232e2132e0bSSanjay Lal 
1233e2132e0bSSanjay Lal     for (i = 0; i < 32; i++) {
1234e2132e0bSSanjay Lal         env->active_tc.gpr[i] = regs.gpr[i];
1235e2132e0bSSanjay Lal     }
1236e2132e0bSSanjay Lal 
1237e2132e0bSSanjay Lal     env->active_tc.HI[0] = regs.hi;
1238e2132e0bSSanjay Lal     env->active_tc.LO[0] = regs.lo;
1239e2132e0bSSanjay Lal     env->active_tc.PC = regs.pc;
1240e2132e0bSSanjay Lal 
1241e2132e0bSSanjay Lal     kvm_mips_get_cp0_registers(cs);
1242152db36aSJames Hogan     kvm_mips_get_fpu_registers(cs);
1243e2132e0bSSanjay Lal 
1244e2132e0bSSanjay Lal     return ret;
1245e2132e0bSSanjay Lal }
12469e03a040SFrank Blaschka 
12479e03a040SFrank Blaschka int kvm_arch_fixup_msi_route(struct kvm_irq_routing_entry *route,
1248dc9f06caSPavel Fedin                              uint64_t address, uint32_t data, PCIDevice *dev)
12499e03a040SFrank Blaschka {
12509e03a040SFrank Blaschka     return 0;
12519e03a040SFrank Blaschka }
12521850b6b7SEric Auger 
125338d87493SPeter Xu int kvm_arch_add_msi_route_post(struct kvm_irq_routing_entry *route,
125438d87493SPeter Xu                                 int vector, PCIDevice *dev)
125538d87493SPeter Xu {
125638d87493SPeter Xu     return 0;
125738d87493SPeter Xu }
125838d87493SPeter Xu 
125938d87493SPeter Xu int kvm_arch_release_virq_post(int virq)
126038d87493SPeter Xu {
126138d87493SPeter Xu     return 0;
126238d87493SPeter Xu }
126338d87493SPeter Xu 
12641850b6b7SEric Auger int kvm_arch_msi_data_to_gsi(uint32_t data)
12651850b6b7SEric Auger {
12661850b6b7SEric Auger     abort();
12671850b6b7SEric Auger }
1268719d109bSHuacai Chen 
12695e0d6590SAkihiko Odaki int kvm_arch_get_default_type(MachineState *machine)
1270719d109bSHuacai Chen {
1271a8448735SPaolo Bonzini #if defined(KVM_CAP_MIPS_VZ)
1272719d109bSHuacai Chen     int r;
1273719d109bSHuacai Chen     KVMState *s = KVM_STATE(machine->accelerator);
1274719d109bSHuacai Chen 
1275719d109bSHuacai Chen     r = kvm_check_extension(s, KVM_CAP_MIPS_VZ);
1276719d109bSHuacai Chen     if (r > 0) {
1277719d109bSHuacai Chen         return KVM_VM_MIPS_VZ;
1278719d109bSHuacai Chen     }
1279719d109bSHuacai Chen #endif
1280719d109bSHuacai Chen 
1281*875b3eb8SAkihiko Odaki     error_report("KVM_VM_MIPS_VZ type is not available");
1282719d109bSHuacai Chen     return -1;
1283719d109bSHuacai Chen }
128492a5199bSTom Lendacky 
128592a5199bSTom Lendacky bool kvm_arch_cpu_check_are_resettable(void)
128692a5199bSTom Lendacky {
128792a5199bSTom Lendacky     return true;
128892a5199bSTom Lendacky }
12893dba0a33SPaolo Bonzini 
12903dba0a33SPaolo Bonzini void kvm_arch_accel_class_init(ObjectClass *oc)
12913dba0a33SPaolo Bonzini {
12923dba0a33SPaolo Bonzini }
1293