1e2132e0bSSanjay Lal /* 2e2132e0bSSanjay Lal * This file is subject to the terms and conditions of the GNU General Public 3e2132e0bSSanjay Lal * License. See the file "COPYING" in the main directory of this archive 4e2132e0bSSanjay Lal * for more details. 5e2132e0bSSanjay Lal * 6e2132e0bSSanjay Lal * KVM/MIPS: MIPS specific KVM APIs 7e2132e0bSSanjay Lal * 8e2132e0bSSanjay Lal * Copyright (C) 2012-2014 Imagination Technologies Ltd. 9e2132e0bSSanjay Lal * Authors: Sanjay Lal <sanjayl@kymasys.com> 10e2132e0bSSanjay Lal */ 11e2132e0bSSanjay Lal 12c684822aSPeter Maydell #include "qemu/osdep.h" 13e2132e0bSSanjay Lal #include <sys/ioctl.h> 14e2132e0bSSanjay Lal 15e2132e0bSSanjay Lal #include <linux/kvm.h> 16e2132e0bSSanjay Lal 17e2132e0bSSanjay Lal #include "qemu-common.h" 1833c11879SPaolo Bonzini #include "cpu.h" 1926aa3d9aSPhilippe Mathieu-Daudé #include "internal.h" 20e2132e0bSSanjay Lal #include "qemu/error-report.h" 21db725815SMarkus Armbruster #include "qemu/main-loop.h" 22e2132e0bSSanjay Lal #include "qemu/timer.h" 23e2132e0bSSanjay Lal #include "sysemu/kvm.h" 24*719d109bSHuacai Chen #include "sysemu/kvm_int.h" 2554d31236SMarkus Armbruster #include "sysemu/runstate.h" 26e2132e0bSSanjay Lal #include "sysemu/cpus.h" 27e2132e0bSSanjay Lal #include "kvm_mips.h" 284c663752SPaolo Bonzini #include "exec/memattrs.h" 29*719d109bSHuacai Chen #include "hw/boards.h" 30e2132e0bSSanjay Lal 31e2132e0bSSanjay Lal #define DEBUG_KVM 0 32e2132e0bSSanjay Lal 33e2132e0bSSanjay Lal #define DPRINTF(fmt, ...) \ 34e2132e0bSSanjay Lal do { if (DEBUG_KVM) { fprintf(stderr, fmt, ## __VA_ARGS__); } } while (0) 35e2132e0bSSanjay Lal 36152db36aSJames Hogan static int kvm_mips_fpu_cap; 37bee62662SJames Hogan static int kvm_mips_msa_cap; 38152db36aSJames Hogan 39e2132e0bSSanjay Lal const KVMCapabilityInfo kvm_arch_required_capabilities[] = { 40e2132e0bSSanjay Lal KVM_CAP_LAST_INFO 41e2132e0bSSanjay Lal }; 42e2132e0bSSanjay Lal 43e2132e0bSSanjay Lal static void kvm_mips_update_state(void *opaque, int running, RunState state); 44e2132e0bSSanjay Lal 45e2132e0bSSanjay Lal unsigned long kvm_arch_vcpu_id(CPUState *cs) 46e2132e0bSSanjay Lal { 47e2132e0bSSanjay Lal return cs->cpu_index; 48e2132e0bSSanjay Lal } 49e2132e0bSSanjay Lal 50b16565b3SMarcel Apfelbaum int kvm_arch_init(MachineState *ms, KVMState *s) 51e2132e0bSSanjay Lal { 52e2132e0bSSanjay Lal /* MIPS has 128 signals */ 53e2132e0bSSanjay Lal kvm_set_sigmask_len(s, 16); 54e2132e0bSSanjay Lal 55152db36aSJames Hogan kvm_mips_fpu_cap = kvm_check_extension(s, KVM_CAP_MIPS_FPU); 56bee62662SJames Hogan kvm_mips_msa_cap = kvm_check_extension(s, KVM_CAP_MIPS_MSA); 57152db36aSJames Hogan 58e2132e0bSSanjay Lal DPRINTF("%s\n", __func__); 59e2132e0bSSanjay Lal return 0; 60e2132e0bSSanjay Lal } 61e2132e0bSSanjay Lal 624376c40dSPaolo Bonzini int kvm_arch_irqchip_create(KVMState *s) 63d525ffabSPaolo Bonzini { 64d525ffabSPaolo Bonzini return 0; 65d525ffabSPaolo Bonzini } 66d525ffabSPaolo Bonzini 67e2132e0bSSanjay Lal int kvm_arch_init_vcpu(CPUState *cs) 68e2132e0bSSanjay Lal { 69152db36aSJames Hogan MIPSCPU *cpu = MIPS_CPU(cs); 70152db36aSJames Hogan CPUMIPSState *env = &cpu->env; 71e2132e0bSSanjay Lal int ret = 0; 72e2132e0bSSanjay Lal 73e2132e0bSSanjay Lal qemu_add_vm_change_state_handler(kvm_mips_update_state, cs); 74e2132e0bSSanjay Lal 75152db36aSJames Hogan if (kvm_mips_fpu_cap && env->CP0_Config1 & (1 << CP0C1_FP)) { 76152db36aSJames Hogan ret = kvm_vcpu_enable_cap(cs, KVM_CAP_MIPS_FPU, 0, 0); 77152db36aSJames Hogan if (ret < 0) { 78152db36aSJames Hogan /* mark unsupported so it gets disabled on reset */ 79152db36aSJames Hogan kvm_mips_fpu_cap = 0; 80152db36aSJames Hogan ret = 0; 81152db36aSJames Hogan } 82152db36aSJames Hogan } 83152db36aSJames Hogan 84bee62662SJames Hogan if (kvm_mips_msa_cap && env->CP0_Config3 & (1 << CP0C3_MSAP)) { 85bee62662SJames Hogan ret = kvm_vcpu_enable_cap(cs, KVM_CAP_MIPS_MSA, 0, 0); 86bee62662SJames Hogan if (ret < 0) { 87bee62662SJames Hogan /* mark unsupported so it gets disabled on reset */ 88bee62662SJames Hogan kvm_mips_msa_cap = 0; 89bee62662SJames Hogan ret = 0; 90bee62662SJames Hogan } 91bee62662SJames Hogan } 92bee62662SJames Hogan 93e2132e0bSSanjay Lal DPRINTF("%s\n", __func__); 94e2132e0bSSanjay Lal return ret; 95e2132e0bSSanjay Lal } 96e2132e0bSSanjay Lal 97b1115c99SLiran Alon int kvm_arch_destroy_vcpu(CPUState *cs) 98b1115c99SLiran Alon { 99b1115c99SLiran Alon return 0; 100b1115c99SLiran Alon } 101b1115c99SLiran Alon 102e2132e0bSSanjay Lal void kvm_mips_reset_vcpu(MIPSCPU *cpu) 103e2132e0bSSanjay Lal { 1040e928b12SJames Hogan CPUMIPSState *env = &cpu->env; 1050e928b12SJames Hogan 106152db36aSJames Hogan if (!kvm_mips_fpu_cap && env->CP0_Config1 & (1 << CP0C1_FP)) { 1072ab4b135SAlistair Francis warn_report("KVM does not support FPU, disabling"); 1080e928b12SJames Hogan env->CP0_Config1 &= ~(1 << CP0C1_FP); 1090e928b12SJames Hogan } 110bee62662SJames Hogan if (!kvm_mips_msa_cap && env->CP0_Config3 & (1 << CP0C3_MSAP)) { 1112ab4b135SAlistair Francis warn_report("KVM does not support MSA, disabling"); 112bee62662SJames Hogan env->CP0_Config3 &= ~(1 << CP0C3_MSAP); 113bee62662SJames Hogan } 1140e928b12SJames Hogan 115e2132e0bSSanjay Lal DPRINTF("%s\n", __func__); 116e2132e0bSSanjay Lal } 117e2132e0bSSanjay Lal 118e2132e0bSSanjay Lal int kvm_arch_insert_sw_breakpoint(CPUState *cs, struct kvm_sw_breakpoint *bp) 119e2132e0bSSanjay Lal { 120e2132e0bSSanjay Lal DPRINTF("%s\n", __func__); 121e2132e0bSSanjay Lal return 0; 122e2132e0bSSanjay Lal } 123e2132e0bSSanjay Lal 124e2132e0bSSanjay Lal int kvm_arch_remove_sw_breakpoint(CPUState *cs, struct kvm_sw_breakpoint *bp) 125e2132e0bSSanjay Lal { 126e2132e0bSSanjay Lal DPRINTF("%s\n", __func__); 127e2132e0bSSanjay Lal return 0; 128e2132e0bSSanjay Lal } 129e2132e0bSSanjay Lal 130e2132e0bSSanjay Lal static inline int cpu_mips_io_interrupts_pending(MIPSCPU *cpu) 131e2132e0bSSanjay Lal { 132e2132e0bSSanjay Lal CPUMIPSState *env = &cpu->env; 133e2132e0bSSanjay Lal 134e2132e0bSSanjay Lal return env->CP0_Cause & (0x1 << (2 + CP0Ca_IP)); 135e2132e0bSSanjay Lal } 136e2132e0bSSanjay Lal 137e2132e0bSSanjay Lal 138e2132e0bSSanjay Lal void kvm_arch_pre_run(CPUState *cs, struct kvm_run *run) 139e2132e0bSSanjay Lal { 140e2132e0bSSanjay Lal MIPSCPU *cpu = MIPS_CPU(cs); 141e2132e0bSSanjay Lal int r; 142e2132e0bSSanjay Lal struct kvm_mips_interrupt intr; 143e2132e0bSSanjay Lal 1444b8523eeSJan Kiszka qemu_mutex_lock_iothread(); 1454b8523eeSJan Kiszka 146e2132e0bSSanjay Lal if ((cs->interrupt_request & CPU_INTERRUPT_HARD) && 147e2132e0bSSanjay Lal cpu_mips_io_interrupts_pending(cpu)) { 148e2132e0bSSanjay Lal intr.cpu = -1; 149e2132e0bSSanjay Lal intr.irq = 2; 150e2132e0bSSanjay Lal r = kvm_vcpu_ioctl(cs, KVM_INTERRUPT, &intr); 151e2132e0bSSanjay Lal if (r < 0) { 152e2132e0bSSanjay Lal error_report("%s: cpu %d: failed to inject IRQ %x", 153e2132e0bSSanjay Lal __func__, cs->cpu_index, intr.irq); 154e2132e0bSSanjay Lal } 155e2132e0bSSanjay Lal } 1564b8523eeSJan Kiszka 1574b8523eeSJan Kiszka qemu_mutex_unlock_iothread(); 158e2132e0bSSanjay Lal } 159e2132e0bSSanjay Lal 1604c663752SPaolo Bonzini MemTxAttrs kvm_arch_post_run(CPUState *cs, struct kvm_run *run) 161e2132e0bSSanjay Lal { 1624c663752SPaolo Bonzini return MEMTXATTRS_UNSPECIFIED; 163e2132e0bSSanjay Lal } 164e2132e0bSSanjay Lal 165e2132e0bSSanjay Lal int kvm_arch_process_async_events(CPUState *cs) 166e2132e0bSSanjay Lal { 167e2132e0bSSanjay Lal return cs->halted; 168e2132e0bSSanjay Lal } 169e2132e0bSSanjay Lal 170e2132e0bSSanjay Lal int kvm_arch_handle_exit(CPUState *cs, struct kvm_run *run) 171e2132e0bSSanjay Lal { 172e2132e0bSSanjay Lal int ret; 173e2132e0bSSanjay Lal 174e2132e0bSSanjay Lal DPRINTF("%s\n", __func__); 175e2132e0bSSanjay Lal switch (run->exit_reason) { 176e2132e0bSSanjay Lal default: 177e2132e0bSSanjay Lal error_report("%s: unknown exit reason %d", 178e2132e0bSSanjay Lal __func__, run->exit_reason); 179e2132e0bSSanjay Lal ret = -1; 180e2132e0bSSanjay Lal break; 181e2132e0bSSanjay Lal } 182e2132e0bSSanjay Lal 183e2132e0bSSanjay Lal return ret; 184e2132e0bSSanjay Lal } 185e2132e0bSSanjay Lal 186e2132e0bSSanjay Lal bool kvm_arch_stop_on_emulation_error(CPUState *cs) 187e2132e0bSSanjay Lal { 188e2132e0bSSanjay Lal DPRINTF("%s\n", __func__); 189e2132e0bSSanjay Lal return true; 190e2132e0bSSanjay Lal } 191e2132e0bSSanjay Lal 192e2132e0bSSanjay Lal void kvm_arch_init_irq_routing(KVMState *s) 193e2132e0bSSanjay Lal { 194e2132e0bSSanjay Lal } 195e2132e0bSSanjay Lal 196e2132e0bSSanjay Lal int kvm_mips_set_interrupt(MIPSCPU *cpu, int irq, int level) 197e2132e0bSSanjay Lal { 198e2132e0bSSanjay Lal CPUState *cs = CPU(cpu); 199e2132e0bSSanjay Lal struct kvm_mips_interrupt intr; 200e2132e0bSSanjay Lal 201e2132e0bSSanjay Lal if (!kvm_enabled()) { 202e2132e0bSSanjay Lal return 0; 203e2132e0bSSanjay Lal } 204e2132e0bSSanjay Lal 205e2132e0bSSanjay Lal intr.cpu = -1; 206e2132e0bSSanjay Lal 207e2132e0bSSanjay Lal if (level) { 208e2132e0bSSanjay Lal intr.irq = irq; 209e2132e0bSSanjay Lal } else { 210e2132e0bSSanjay Lal intr.irq = -irq; 211e2132e0bSSanjay Lal } 212e2132e0bSSanjay Lal 213e2132e0bSSanjay Lal kvm_vcpu_ioctl(cs, KVM_INTERRUPT, &intr); 214e2132e0bSSanjay Lal 215e2132e0bSSanjay Lal return 0; 216e2132e0bSSanjay Lal } 217e2132e0bSSanjay Lal 218e2132e0bSSanjay Lal int kvm_mips_set_ipi_interrupt(MIPSCPU *cpu, int irq, int level) 219e2132e0bSSanjay Lal { 220e2132e0bSSanjay Lal CPUState *cs = current_cpu; 221e2132e0bSSanjay Lal CPUState *dest_cs = CPU(cpu); 222e2132e0bSSanjay Lal struct kvm_mips_interrupt intr; 223e2132e0bSSanjay Lal 224e2132e0bSSanjay Lal if (!kvm_enabled()) { 225e2132e0bSSanjay Lal return 0; 226e2132e0bSSanjay Lal } 227e2132e0bSSanjay Lal 228e2132e0bSSanjay Lal intr.cpu = dest_cs->cpu_index; 229e2132e0bSSanjay Lal 230e2132e0bSSanjay Lal if (level) { 231e2132e0bSSanjay Lal intr.irq = irq; 232e2132e0bSSanjay Lal } else { 233e2132e0bSSanjay Lal intr.irq = -irq; 234e2132e0bSSanjay Lal } 235e2132e0bSSanjay Lal 236e2132e0bSSanjay Lal DPRINTF("%s: CPU %d, IRQ: %d\n", __func__, intr.cpu, intr.irq); 237e2132e0bSSanjay Lal 238e2132e0bSSanjay Lal kvm_vcpu_ioctl(cs, KVM_INTERRUPT, &intr); 239e2132e0bSSanjay Lal 240e2132e0bSSanjay Lal return 0; 241e2132e0bSSanjay Lal } 242e2132e0bSSanjay Lal 243e2132e0bSSanjay Lal #define MIPS_CP0_32(_R, _S) \ 2445a2db896SJames Hogan (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U32 | (8 * (_R) + (_S))) 245e2132e0bSSanjay Lal 246e2132e0bSSanjay Lal #define MIPS_CP0_64(_R, _S) \ 2475a2db896SJames Hogan (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U64 | (8 * (_R) + (_S))) 248e2132e0bSSanjay Lal 249e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_INDEX MIPS_CP0_32(0, 0) 2507e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_RANDOM MIPS_CP0_32(1, 0) 251e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_CONTEXT MIPS_CP0_64(4, 0) 252e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_USERLOCAL MIPS_CP0_64(4, 2) 253e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_PAGEMASK MIPS_CP0_32(5, 0) 2547e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_PAGEGRAIN MIPS_CP0_32(5, 1) 2557e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_PWBASE MIPS_CP0_64(5, 5) 2567e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_PWFIELD MIPS_CP0_64(5, 6) 2577e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_PWSIZE MIPS_CP0_64(5, 7) 258e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_WIRED MIPS_CP0_32(6, 0) 2597e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_PWCTL MIPS_CP0_32(6, 6) 260e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_HWRENA MIPS_CP0_32(7, 0) 261e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_BADVADDR MIPS_CP0_64(8, 0) 262e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_COUNT MIPS_CP0_32(9, 0) 263e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_ENTRYHI MIPS_CP0_64(10, 0) 264e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_COMPARE MIPS_CP0_32(11, 0) 265e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_STATUS MIPS_CP0_32(12, 0) 266e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_CAUSE MIPS_CP0_32(13, 0) 267e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_EPC MIPS_CP0_64(14, 0) 268461a1582SJames Hogan #define KVM_REG_MIPS_CP0_PRID MIPS_CP0_32(15, 0) 2697e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_EBASE MIPS_CP0_64(15, 1) 27003cbfd7bSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG MIPS_CP0_32(16, 0) 27103cbfd7bSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG1 MIPS_CP0_32(16, 1) 27203cbfd7bSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG2 MIPS_CP0_32(16, 2) 27303cbfd7bSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG3 MIPS_CP0_32(16, 3) 27403cbfd7bSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG4 MIPS_CP0_32(16, 4) 27503cbfd7bSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG5 MIPS_CP0_32(16, 5) 2767e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_CONFIG6 MIPS_CP0_32(16, 6) 2777e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_XCONTEXT MIPS_CP0_64(20, 0) 278e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_ERROREPC MIPS_CP0_64(30, 0) 2797e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_KSCRATCH1 MIPS_CP0_64(31, 2) 2807e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_KSCRATCH2 MIPS_CP0_64(31, 3) 2817e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_KSCRATCH3 MIPS_CP0_64(31, 4) 2827e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_KSCRATCH4 MIPS_CP0_64(31, 5) 2837e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_KSCRATCH5 MIPS_CP0_64(31, 6) 2847e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_KSCRATCH6 MIPS_CP0_64(31, 7) 285e2132e0bSSanjay Lal 286e2132e0bSSanjay Lal static inline int kvm_mips_put_one_reg(CPUState *cs, uint64_t reg_id, 287e2132e0bSSanjay Lal int32_t *addr) 288e2132e0bSSanjay Lal { 289e2132e0bSSanjay Lal struct kvm_one_reg cp0reg = { 290e2132e0bSSanjay Lal .id = reg_id, 291f8b3e48bSJames Hogan .addr = (uintptr_t)addr 292e2132e0bSSanjay Lal }; 293e2132e0bSSanjay Lal 294e2132e0bSSanjay Lal return kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, &cp0reg); 295e2132e0bSSanjay Lal } 296e2132e0bSSanjay Lal 2970759487bSJames Hogan static inline int kvm_mips_put_one_ureg(CPUState *cs, uint64_t reg_id, 2980759487bSJames Hogan uint32_t *addr) 2990759487bSJames Hogan { 3000759487bSJames Hogan struct kvm_one_reg cp0reg = { 3010759487bSJames Hogan .id = reg_id, 3020759487bSJames Hogan .addr = (uintptr_t)addr 3030759487bSJames Hogan }; 3040759487bSJames Hogan 3050759487bSJames Hogan return kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, &cp0reg); 3060759487bSJames Hogan } 3070759487bSJames Hogan 308e2132e0bSSanjay Lal static inline int kvm_mips_put_one_ulreg(CPUState *cs, uint64_t reg_id, 309e2132e0bSSanjay Lal target_ulong *addr) 310e2132e0bSSanjay Lal { 311e2132e0bSSanjay Lal uint64_t val64 = *addr; 312e2132e0bSSanjay Lal struct kvm_one_reg cp0reg = { 313e2132e0bSSanjay Lal .id = reg_id, 314e2132e0bSSanjay Lal .addr = (uintptr_t)&val64 315e2132e0bSSanjay Lal }; 316e2132e0bSSanjay Lal 317e2132e0bSSanjay Lal return kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, &cp0reg); 318e2132e0bSSanjay Lal } 319e2132e0bSSanjay Lal 320e2132e0bSSanjay Lal static inline int kvm_mips_put_one_reg64(CPUState *cs, uint64_t reg_id, 321d319f83fSJames Hogan int64_t *addr) 322d319f83fSJames Hogan { 323d319f83fSJames Hogan struct kvm_one_reg cp0reg = { 324d319f83fSJames Hogan .id = reg_id, 325d319f83fSJames Hogan .addr = (uintptr_t)addr 326d319f83fSJames Hogan }; 327d319f83fSJames Hogan 328d319f83fSJames Hogan return kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, &cp0reg); 329d319f83fSJames Hogan } 330d319f83fSJames Hogan 331d319f83fSJames Hogan static inline int kvm_mips_put_one_ureg64(CPUState *cs, uint64_t reg_id, 332e2132e0bSSanjay Lal uint64_t *addr) 333e2132e0bSSanjay Lal { 334e2132e0bSSanjay Lal struct kvm_one_reg cp0reg = { 335e2132e0bSSanjay Lal .id = reg_id, 336e2132e0bSSanjay Lal .addr = (uintptr_t)addr 337e2132e0bSSanjay Lal }; 338e2132e0bSSanjay Lal 339e2132e0bSSanjay Lal return kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, &cp0reg); 340e2132e0bSSanjay Lal } 341e2132e0bSSanjay Lal 342e2132e0bSSanjay Lal static inline int kvm_mips_get_one_reg(CPUState *cs, uint64_t reg_id, 343e2132e0bSSanjay Lal int32_t *addr) 344e2132e0bSSanjay Lal { 345e2132e0bSSanjay Lal struct kvm_one_reg cp0reg = { 346e2132e0bSSanjay Lal .id = reg_id, 347f8b3e48bSJames Hogan .addr = (uintptr_t)addr 348e2132e0bSSanjay Lal }; 349e2132e0bSSanjay Lal 350f8b3e48bSJames Hogan return kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, &cp0reg); 351e2132e0bSSanjay Lal } 352e2132e0bSSanjay Lal 3530759487bSJames Hogan static inline int kvm_mips_get_one_ureg(CPUState *cs, uint64_t reg_id, 3540759487bSJames Hogan uint32_t *addr) 3550759487bSJames Hogan { 3560759487bSJames Hogan struct kvm_one_reg cp0reg = { 3570759487bSJames Hogan .id = reg_id, 3580759487bSJames Hogan .addr = (uintptr_t)addr 3590759487bSJames Hogan }; 3600759487bSJames Hogan 3610759487bSJames Hogan return kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, &cp0reg); 3620759487bSJames Hogan } 3630759487bSJames Hogan 364182f42fdSPeter Maydell static inline int kvm_mips_get_one_ulreg(CPUState *cs, uint64_t reg_id, 365e2132e0bSSanjay Lal target_ulong *addr) 366e2132e0bSSanjay Lal { 367e2132e0bSSanjay Lal int ret; 368e2132e0bSSanjay Lal uint64_t val64 = 0; 369e2132e0bSSanjay Lal struct kvm_one_reg cp0reg = { 370e2132e0bSSanjay Lal .id = reg_id, 371e2132e0bSSanjay Lal .addr = (uintptr_t)&val64 372e2132e0bSSanjay Lal }; 373e2132e0bSSanjay Lal 374e2132e0bSSanjay Lal ret = kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, &cp0reg); 375e2132e0bSSanjay Lal if (ret >= 0) { 376e2132e0bSSanjay Lal *addr = val64; 377e2132e0bSSanjay Lal } 378e2132e0bSSanjay Lal return ret; 379e2132e0bSSanjay Lal } 380e2132e0bSSanjay Lal 381182f42fdSPeter Maydell static inline int kvm_mips_get_one_reg64(CPUState *cs, uint64_t reg_id, 382d319f83fSJames Hogan int64_t *addr) 383d319f83fSJames Hogan { 384d319f83fSJames Hogan struct kvm_one_reg cp0reg = { 385d319f83fSJames Hogan .id = reg_id, 386d319f83fSJames Hogan .addr = (uintptr_t)addr 387d319f83fSJames Hogan }; 388d319f83fSJames Hogan 389d319f83fSJames Hogan return kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, &cp0reg); 390d319f83fSJames Hogan } 391d319f83fSJames Hogan 392d319f83fSJames Hogan static inline int kvm_mips_get_one_ureg64(CPUState *cs, uint64_t reg_id, 393e2132e0bSSanjay Lal uint64_t *addr) 394e2132e0bSSanjay Lal { 395e2132e0bSSanjay Lal struct kvm_one_reg cp0reg = { 396e2132e0bSSanjay Lal .id = reg_id, 397e2132e0bSSanjay Lal .addr = (uintptr_t)addr 398e2132e0bSSanjay Lal }; 399e2132e0bSSanjay Lal 400e2132e0bSSanjay Lal return kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, &cp0reg); 401e2132e0bSSanjay Lal } 402e2132e0bSSanjay Lal 40303cbfd7bSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG_MASK (1U << CP0C0_M) 404152db36aSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG1_MASK ((1U << CP0C1_M) | \ 405152db36aSJames Hogan (1U << CP0C1_FP)) 40603cbfd7bSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG2_MASK (1U << CP0C2_M) 407bee62662SJames Hogan #define KVM_REG_MIPS_CP0_CONFIG3_MASK ((1U << CP0C3_M) | \ 408bee62662SJames Hogan (1U << CP0C3_MSAP)) 40903cbfd7bSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG4_MASK (1U << CP0C4_M) 410bee62662SJames Hogan #define KVM_REG_MIPS_CP0_CONFIG5_MASK ((1U << CP0C5_MSAEn) | \ 411bee62662SJames Hogan (1U << CP0C5_UFE) | \ 412152db36aSJames Hogan (1U << CP0C5_FRE) | \ 413152db36aSJames Hogan (1U << CP0C5_UFR)) 4147e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_CONFIG6_MASK ((1U << CP0C6_BPPASS) | \ 4157e0896b0SHuacai Chen (0x3fU << CP0C6_KPOS) | \ 4167e0896b0SHuacai Chen (1U << CP0C6_KE) | \ 4177e0896b0SHuacai Chen (1U << CP0C6_VTLBONLY) | \ 4187e0896b0SHuacai Chen (1U << CP0C6_LASX) | \ 4197e0896b0SHuacai Chen (1U << CP0C6_SSEN) | \ 4207e0896b0SHuacai Chen (1U << CP0C6_DISDRTIME) | \ 4217e0896b0SHuacai Chen (1U << CP0C6_PIXNUEN) | \ 4227e0896b0SHuacai Chen (1U << CP0C6_SCRAND) | \ 4237e0896b0SHuacai Chen (1U << CP0C6_LLEXCEN) | \ 4247e0896b0SHuacai Chen (1U << CP0C6_DISVC) | \ 4257e0896b0SHuacai Chen (1U << CP0C6_VCLRU) | \ 4267e0896b0SHuacai Chen (1U << CP0C6_DCLRU) | \ 4277e0896b0SHuacai Chen (1U << CP0C6_PIXUEN) | \ 4287e0896b0SHuacai Chen (1U << CP0C6_DISBLKLYEN) | \ 4297e0896b0SHuacai Chen (1U << CP0C6_UMEMUALEN) | \ 4307e0896b0SHuacai Chen (1U << CP0C6_SFBEN) | \ 4317e0896b0SHuacai Chen (1U << CP0C6_FLTINT) | \ 4327e0896b0SHuacai Chen (1U << CP0C6_VLTINT) | \ 4337e0896b0SHuacai Chen (1U << CP0C6_DISBTB) | \ 4347e0896b0SHuacai Chen (3U << CP0C6_STPREFCTL) | \ 4357e0896b0SHuacai Chen (1U << CP0C6_INSTPREF) | \ 4367e0896b0SHuacai Chen (1U << CP0C6_DATAPREF)) 43703cbfd7bSJames Hogan 43803cbfd7bSJames Hogan static inline int kvm_mips_change_one_reg(CPUState *cs, uint64_t reg_id, 43903cbfd7bSJames Hogan int32_t *addr, int32_t mask) 44003cbfd7bSJames Hogan { 44103cbfd7bSJames Hogan int err; 44203cbfd7bSJames Hogan int32_t tmp, change; 44303cbfd7bSJames Hogan 44403cbfd7bSJames Hogan err = kvm_mips_get_one_reg(cs, reg_id, &tmp); 44503cbfd7bSJames Hogan if (err < 0) { 44603cbfd7bSJames Hogan return err; 44703cbfd7bSJames Hogan } 44803cbfd7bSJames Hogan 44903cbfd7bSJames Hogan /* only change bits in mask */ 45003cbfd7bSJames Hogan change = (*addr ^ tmp) & mask; 45103cbfd7bSJames Hogan if (!change) { 45203cbfd7bSJames Hogan return 0; 45303cbfd7bSJames Hogan } 45403cbfd7bSJames Hogan 45503cbfd7bSJames Hogan tmp = tmp ^ change; 45603cbfd7bSJames Hogan return kvm_mips_put_one_reg(cs, reg_id, &tmp); 45703cbfd7bSJames Hogan } 45803cbfd7bSJames Hogan 459e2132e0bSSanjay Lal /* 460e2132e0bSSanjay Lal * We freeze the KVM timer when either the VM clock is stopped or the state is 461e2132e0bSSanjay Lal * saved (the state is dirty). 462e2132e0bSSanjay Lal */ 463e2132e0bSSanjay Lal 464e2132e0bSSanjay Lal /* 465e2132e0bSSanjay Lal * Save the state of the KVM timer when VM clock is stopped or state is synced 466e2132e0bSSanjay Lal * to QEMU. 467e2132e0bSSanjay Lal */ 468e2132e0bSSanjay Lal static int kvm_mips_save_count(CPUState *cs) 469e2132e0bSSanjay Lal { 470e2132e0bSSanjay Lal MIPSCPU *cpu = MIPS_CPU(cs); 471e2132e0bSSanjay Lal CPUMIPSState *env = &cpu->env; 472e2132e0bSSanjay Lal uint64_t count_ctl; 473e2132e0bSSanjay Lal int err, ret = 0; 474e2132e0bSSanjay Lal 475e2132e0bSSanjay Lal /* freeze KVM timer */ 476d319f83fSJames Hogan err = kvm_mips_get_one_ureg64(cs, KVM_REG_MIPS_COUNT_CTL, &count_ctl); 477e2132e0bSSanjay Lal if (err < 0) { 478e2132e0bSSanjay Lal DPRINTF("%s: Failed to get COUNT_CTL (%d)\n", __func__, err); 479e2132e0bSSanjay Lal ret = err; 480e2132e0bSSanjay Lal } else if (!(count_ctl & KVM_REG_MIPS_COUNT_CTL_DC)) { 481e2132e0bSSanjay Lal count_ctl |= KVM_REG_MIPS_COUNT_CTL_DC; 482d319f83fSJames Hogan err = kvm_mips_put_one_ureg64(cs, KVM_REG_MIPS_COUNT_CTL, &count_ctl); 483e2132e0bSSanjay Lal if (err < 0) { 484e2132e0bSSanjay Lal DPRINTF("%s: Failed to set COUNT_CTL.DC=1 (%d)\n", __func__, err); 485e2132e0bSSanjay Lal ret = err; 486e2132e0bSSanjay Lal } 487e2132e0bSSanjay Lal } 488e2132e0bSSanjay Lal 489e2132e0bSSanjay Lal /* read CP0_Cause */ 490e2132e0bSSanjay Lal err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_CAUSE, &env->CP0_Cause); 491e2132e0bSSanjay Lal if (err < 0) { 492e2132e0bSSanjay Lal DPRINTF("%s: Failed to get CP0_CAUSE (%d)\n", __func__, err); 493e2132e0bSSanjay Lal ret = err; 494e2132e0bSSanjay Lal } 495e2132e0bSSanjay Lal 496e2132e0bSSanjay Lal /* read CP0_Count */ 497e2132e0bSSanjay Lal err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_COUNT, &env->CP0_Count); 498e2132e0bSSanjay Lal if (err < 0) { 499e2132e0bSSanjay Lal DPRINTF("%s: Failed to get CP0_COUNT (%d)\n", __func__, err); 500e2132e0bSSanjay Lal ret = err; 501e2132e0bSSanjay Lal } 502e2132e0bSSanjay Lal 503e2132e0bSSanjay Lal return ret; 504e2132e0bSSanjay Lal } 505e2132e0bSSanjay Lal 506e2132e0bSSanjay Lal /* 507e2132e0bSSanjay Lal * Restore the state of the KVM timer when VM clock is restarted or state is 508e2132e0bSSanjay Lal * synced to KVM. 509e2132e0bSSanjay Lal */ 510e2132e0bSSanjay Lal static int kvm_mips_restore_count(CPUState *cs) 511e2132e0bSSanjay Lal { 512e2132e0bSSanjay Lal MIPSCPU *cpu = MIPS_CPU(cs); 513e2132e0bSSanjay Lal CPUMIPSState *env = &cpu->env; 514e2132e0bSSanjay Lal uint64_t count_ctl; 515e2132e0bSSanjay Lal int err_dc, err, ret = 0; 516e2132e0bSSanjay Lal 517e2132e0bSSanjay Lal /* check the timer is frozen */ 518d319f83fSJames Hogan err_dc = kvm_mips_get_one_ureg64(cs, KVM_REG_MIPS_COUNT_CTL, &count_ctl); 519e2132e0bSSanjay Lal if (err_dc < 0) { 520e2132e0bSSanjay Lal DPRINTF("%s: Failed to get COUNT_CTL (%d)\n", __func__, err_dc); 521e2132e0bSSanjay Lal ret = err_dc; 522e2132e0bSSanjay Lal } else if (!(count_ctl & KVM_REG_MIPS_COUNT_CTL_DC)) { 523e2132e0bSSanjay Lal /* freeze timer (sets COUNT_RESUME for us) */ 524e2132e0bSSanjay Lal count_ctl |= KVM_REG_MIPS_COUNT_CTL_DC; 525d319f83fSJames Hogan err = kvm_mips_put_one_ureg64(cs, KVM_REG_MIPS_COUNT_CTL, &count_ctl); 526e2132e0bSSanjay Lal if (err < 0) { 527e2132e0bSSanjay Lal DPRINTF("%s: Failed to set COUNT_CTL.DC=1 (%d)\n", __func__, err); 528e2132e0bSSanjay Lal ret = err; 529e2132e0bSSanjay Lal } 530e2132e0bSSanjay Lal } 531e2132e0bSSanjay Lal 532e2132e0bSSanjay Lal /* load CP0_Cause */ 533e2132e0bSSanjay Lal err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_CAUSE, &env->CP0_Cause); 534e2132e0bSSanjay Lal if (err < 0) { 535e2132e0bSSanjay Lal DPRINTF("%s: Failed to put CP0_CAUSE (%d)\n", __func__, err); 536e2132e0bSSanjay Lal ret = err; 537e2132e0bSSanjay Lal } 538e2132e0bSSanjay Lal 539e2132e0bSSanjay Lal /* load CP0_Count */ 540e2132e0bSSanjay Lal err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_COUNT, &env->CP0_Count); 541e2132e0bSSanjay Lal if (err < 0) { 542e2132e0bSSanjay Lal DPRINTF("%s: Failed to put CP0_COUNT (%d)\n", __func__, err); 543e2132e0bSSanjay Lal ret = err; 544e2132e0bSSanjay Lal } 545e2132e0bSSanjay Lal 546e2132e0bSSanjay Lal /* resume KVM timer */ 547e2132e0bSSanjay Lal if (err_dc >= 0) { 548e2132e0bSSanjay Lal count_ctl &= ~KVM_REG_MIPS_COUNT_CTL_DC; 549d319f83fSJames Hogan err = kvm_mips_put_one_ureg64(cs, KVM_REG_MIPS_COUNT_CTL, &count_ctl); 550e2132e0bSSanjay Lal if (err < 0) { 551e2132e0bSSanjay Lal DPRINTF("%s: Failed to set COUNT_CTL.DC=0 (%d)\n", __func__, err); 552e2132e0bSSanjay Lal ret = err; 553e2132e0bSSanjay Lal } 554e2132e0bSSanjay Lal } 555e2132e0bSSanjay Lal 556e2132e0bSSanjay Lal return ret; 557e2132e0bSSanjay Lal } 558e2132e0bSSanjay Lal 559e2132e0bSSanjay Lal /* 560e2132e0bSSanjay Lal * Handle the VM clock being started or stopped 561e2132e0bSSanjay Lal */ 562e2132e0bSSanjay Lal static void kvm_mips_update_state(void *opaque, int running, RunState state) 563e2132e0bSSanjay Lal { 564e2132e0bSSanjay Lal CPUState *cs = opaque; 565e2132e0bSSanjay Lal int ret; 566e2132e0bSSanjay Lal uint64_t count_resume; 567e2132e0bSSanjay Lal 568e2132e0bSSanjay Lal /* 569e2132e0bSSanjay Lal * If state is already dirty (synced to QEMU) then the KVM timer state is 570e2132e0bSSanjay Lal * already saved and can be restored when it is synced back to KVM. 571e2132e0bSSanjay Lal */ 572e2132e0bSSanjay Lal if (!running) { 57399f31832SSergio Andres Gomez Del Real if (!cs->vcpu_dirty) { 574e2132e0bSSanjay Lal ret = kvm_mips_save_count(cs); 575e2132e0bSSanjay Lal if (ret < 0) { 576288cb949SAlistair Francis warn_report("Failed saving count"); 577e2132e0bSSanjay Lal } 578e2132e0bSSanjay Lal } 579e2132e0bSSanjay Lal } else { 580e2132e0bSSanjay Lal /* Set clock restore time to now */ 581906b53a2SPaolo Bonzini count_resume = qemu_clock_get_ns(QEMU_CLOCK_REALTIME); 582d319f83fSJames Hogan ret = kvm_mips_put_one_ureg64(cs, KVM_REG_MIPS_COUNT_RESUME, 583e2132e0bSSanjay Lal &count_resume); 584e2132e0bSSanjay Lal if (ret < 0) { 585288cb949SAlistair Francis warn_report("Failed setting COUNT_RESUME"); 586e2132e0bSSanjay Lal return; 587e2132e0bSSanjay Lal } 588e2132e0bSSanjay Lal 58999f31832SSergio Andres Gomez Del Real if (!cs->vcpu_dirty) { 590e2132e0bSSanjay Lal ret = kvm_mips_restore_count(cs); 591e2132e0bSSanjay Lal if (ret < 0) { 592288cb949SAlistair Francis warn_report("Failed restoring count"); 593e2132e0bSSanjay Lal } 594e2132e0bSSanjay Lal } 595e2132e0bSSanjay Lal } 596e2132e0bSSanjay Lal } 597e2132e0bSSanjay Lal 598152db36aSJames Hogan static int kvm_mips_put_fpu_registers(CPUState *cs, int level) 599152db36aSJames Hogan { 600152db36aSJames Hogan MIPSCPU *cpu = MIPS_CPU(cs); 601152db36aSJames Hogan CPUMIPSState *env = &cpu->env; 602152db36aSJames Hogan int err, ret = 0; 603152db36aSJames Hogan unsigned int i; 604152db36aSJames Hogan 605152db36aSJames Hogan /* Only put FPU state if we're emulating a CPU with an FPU */ 606152db36aSJames Hogan if (env->CP0_Config1 & (1 << CP0C1_FP)) { 607152db36aSJames Hogan /* FPU Control Registers */ 608152db36aSJames Hogan if (level == KVM_PUT_FULL_STATE) { 609152db36aSJames Hogan err = kvm_mips_put_one_ureg(cs, KVM_REG_MIPS_FCR_IR, 610152db36aSJames Hogan &env->active_fpu.fcr0); 611152db36aSJames Hogan if (err < 0) { 612152db36aSJames Hogan DPRINTF("%s: Failed to put FCR_IR (%d)\n", __func__, err); 613152db36aSJames Hogan ret = err; 614152db36aSJames Hogan } 615152db36aSJames Hogan } 616152db36aSJames Hogan err = kvm_mips_put_one_ureg(cs, KVM_REG_MIPS_FCR_CSR, 617152db36aSJames Hogan &env->active_fpu.fcr31); 618152db36aSJames Hogan if (err < 0) { 619152db36aSJames Hogan DPRINTF("%s: Failed to put FCR_CSR (%d)\n", __func__, err); 620152db36aSJames Hogan ret = err; 621152db36aSJames Hogan } 622152db36aSJames Hogan 623bee62662SJames Hogan /* 624bee62662SJames Hogan * FPU register state is a subset of MSA vector state, so don't put FPU 625bee62662SJames Hogan * registers if we're emulating a CPU with MSA. 626bee62662SJames Hogan */ 627bee62662SJames Hogan if (!(env->CP0_Config3 & (1 << CP0C3_MSAP))) { 628152db36aSJames Hogan /* Floating point registers */ 629152db36aSJames Hogan for (i = 0; i < 32; ++i) { 630152db36aSJames Hogan if (env->CP0_Status & (1 << CP0St_FR)) { 631152db36aSJames Hogan err = kvm_mips_put_one_ureg64(cs, KVM_REG_MIPS_FPR_64(i), 632152db36aSJames Hogan &env->active_fpu.fpr[i].d); 633152db36aSJames Hogan } else { 634152db36aSJames Hogan err = kvm_mips_get_one_ureg(cs, KVM_REG_MIPS_FPR_32(i), 635152db36aSJames Hogan &env->active_fpu.fpr[i].w[FP_ENDIAN_IDX]); 636152db36aSJames Hogan } 637152db36aSJames Hogan if (err < 0) { 638152db36aSJames Hogan DPRINTF("%s: Failed to put FPR%u (%d)\n", __func__, i, err); 639152db36aSJames Hogan ret = err; 640152db36aSJames Hogan } 641152db36aSJames Hogan } 642152db36aSJames Hogan } 643bee62662SJames Hogan } 644bee62662SJames Hogan 645bee62662SJames Hogan /* Only put MSA state if we're emulating a CPU with MSA */ 646bee62662SJames Hogan if (env->CP0_Config3 & (1 << CP0C3_MSAP)) { 647bee62662SJames Hogan /* MSA Control Registers */ 648bee62662SJames Hogan if (level == KVM_PUT_FULL_STATE) { 649bee62662SJames Hogan err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_MSA_IR, 650bee62662SJames Hogan &env->msair); 651bee62662SJames Hogan if (err < 0) { 652bee62662SJames Hogan DPRINTF("%s: Failed to put MSA_IR (%d)\n", __func__, err); 653bee62662SJames Hogan ret = err; 654bee62662SJames Hogan } 655bee62662SJames Hogan } 656bee62662SJames Hogan err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_MSA_CSR, 657bee62662SJames Hogan &env->active_tc.msacsr); 658bee62662SJames Hogan if (err < 0) { 659bee62662SJames Hogan DPRINTF("%s: Failed to put MSA_CSR (%d)\n", __func__, err); 660bee62662SJames Hogan ret = err; 661bee62662SJames Hogan } 662bee62662SJames Hogan 663bee62662SJames Hogan /* Vector registers (includes FP registers) */ 664bee62662SJames Hogan for (i = 0; i < 32; ++i) { 665bee62662SJames Hogan /* Big endian MSA not supported by QEMU yet anyway */ 666bee62662SJames Hogan err = kvm_mips_put_one_reg64(cs, KVM_REG_MIPS_VEC_128(i), 667bee62662SJames Hogan env->active_fpu.fpr[i].wr.d); 668bee62662SJames Hogan if (err < 0) { 669bee62662SJames Hogan DPRINTF("%s: Failed to put VEC%u (%d)\n", __func__, i, err); 670bee62662SJames Hogan ret = err; 671bee62662SJames Hogan } 672bee62662SJames Hogan } 673bee62662SJames Hogan } 674152db36aSJames Hogan 675152db36aSJames Hogan return ret; 676152db36aSJames Hogan } 677152db36aSJames Hogan 678152db36aSJames Hogan static int kvm_mips_get_fpu_registers(CPUState *cs) 679152db36aSJames Hogan { 680152db36aSJames Hogan MIPSCPU *cpu = MIPS_CPU(cs); 681152db36aSJames Hogan CPUMIPSState *env = &cpu->env; 682152db36aSJames Hogan int err, ret = 0; 683152db36aSJames Hogan unsigned int i; 684152db36aSJames Hogan 685152db36aSJames Hogan /* Only get FPU state if we're emulating a CPU with an FPU */ 686152db36aSJames Hogan if (env->CP0_Config1 & (1 << CP0C1_FP)) { 687152db36aSJames Hogan /* FPU Control Registers */ 688152db36aSJames Hogan err = kvm_mips_get_one_ureg(cs, KVM_REG_MIPS_FCR_IR, 689152db36aSJames Hogan &env->active_fpu.fcr0); 690152db36aSJames Hogan if (err < 0) { 691152db36aSJames Hogan DPRINTF("%s: Failed to get FCR_IR (%d)\n", __func__, err); 692152db36aSJames Hogan ret = err; 693152db36aSJames Hogan } 694152db36aSJames Hogan err = kvm_mips_get_one_ureg(cs, KVM_REG_MIPS_FCR_CSR, 695152db36aSJames Hogan &env->active_fpu.fcr31); 696152db36aSJames Hogan if (err < 0) { 697152db36aSJames Hogan DPRINTF("%s: Failed to get FCR_CSR (%d)\n", __func__, err); 698152db36aSJames Hogan ret = err; 699152db36aSJames Hogan } else { 700152db36aSJames Hogan restore_fp_status(env); 701152db36aSJames Hogan } 702152db36aSJames Hogan 703bee62662SJames Hogan /* 704bee62662SJames Hogan * FPU register state is a subset of MSA vector state, so don't save FPU 705bee62662SJames Hogan * registers if we're emulating a CPU with MSA. 706bee62662SJames Hogan */ 707bee62662SJames Hogan if (!(env->CP0_Config3 & (1 << CP0C3_MSAP))) { 708152db36aSJames Hogan /* Floating point registers */ 709152db36aSJames Hogan for (i = 0; i < 32; ++i) { 710152db36aSJames Hogan if (env->CP0_Status & (1 << CP0St_FR)) { 711152db36aSJames Hogan err = kvm_mips_get_one_ureg64(cs, KVM_REG_MIPS_FPR_64(i), 712152db36aSJames Hogan &env->active_fpu.fpr[i].d); 713152db36aSJames Hogan } else { 714152db36aSJames Hogan err = kvm_mips_get_one_ureg(cs, KVM_REG_MIPS_FPR_32(i), 715152db36aSJames Hogan &env->active_fpu.fpr[i].w[FP_ENDIAN_IDX]); 716152db36aSJames Hogan } 717152db36aSJames Hogan if (err < 0) { 718152db36aSJames Hogan DPRINTF("%s: Failed to get FPR%u (%d)\n", __func__, i, err); 719152db36aSJames Hogan ret = err; 720152db36aSJames Hogan } 721152db36aSJames Hogan } 722152db36aSJames Hogan } 723bee62662SJames Hogan } 724bee62662SJames Hogan 725bee62662SJames Hogan /* Only get MSA state if we're emulating a CPU with MSA */ 726bee62662SJames Hogan if (env->CP0_Config3 & (1 << CP0C3_MSAP)) { 727bee62662SJames Hogan /* MSA Control Registers */ 728bee62662SJames Hogan err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_MSA_IR, 729bee62662SJames Hogan &env->msair); 730bee62662SJames Hogan if (err < 0) { 731bee62662SJames Hogan DPRINTF("%s: Failed to get MSA_IR (%d)\n", __func__, err); 732bee62662SJames Hogan ret = err; 733bee62662SJames Hogan } 734bee62662SJames Hogan err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_MSA_CSR, 735bee62662SJames Hogan &env->active_tc.msacsr); 736bee62662SJames Hogan if (err < 0) { 737bee62662SJames Hogan DPRINTF("%s: Failed to get MSA_CSR (%d)\n", __func__, err); 738bee62662SJames Hogan ret = err; 739bee62662SJames Hogan } else { 740bee62662SJames Hogan restore_msa_fp_status(env); 741bee62662SJames Hogan } 742bee62662SJames Hogan 743bee62662SJames Hogan /* Vector registers (includes FP registers) */ 744bee62662SJames Hogan for (i = 0; i < 32; ++i) { 745bee62662SJames Hogan /* Big endian MSA not supported by QEMU yet anyway */ 746bee62662SJames Hogan err = kvm_mips_get_one_reg64(cs, KVM_REG_MIPS_VEC_128(i), 747bee62662SJames Hogan env->active_fpu.fpr[i].wr.d); 748bee62662SJames Hogan if (err < 0) { 749bee62662SJames Hogan DPRINTF("%s: Failed to get VEC%u (%d)\n", __func__, i, err); 750bee62662SJames Hogan ret = err; 751bee62662SJames Hogan } 752bee62662SJames Hogan } 753bee62662SJames Hogan } 754152db36aSJames Hogan 755152db36aSJames Hogan return ret; 756152db36aSJames Hogan } 757152db36aSJames Hogan 758152db36aSJames Hogan 759e2132e0bSSanjay Lal static int kvm_mips_put_cp0_registers(CPUState *cs, int level) 760e2132e0bSSanjay Lal { 761e2132e0bSSanjay Lal MIPSCPU *cpu = MIPS_CPU(cs); 762e2132e0bSSanjay Lal CPUMIPSState *env = &cpu->env; 763e2132e0bSSanjay Lal int err, ret = 0; 764e2132e0bSSanjay Lal 765e2132e0bSSanjay Lal (void)level; 766e2132e0bSSanjay Lal 767e2132e0bSSanjay Lal err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_INDEX, &env->CP0_Index); 768e2132e0bSSanjay Lal if (err < 0) { 769e2132e0bSSanjay Lal DPRINTF("%s: Failed to put CP0_INDEX (%d)\n", __func__, err); 770e2132e0bSSanjay Lal ret = err; 771e2132e0bSSanjay Lal } 7727e0896b0SHuacai Chen err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_RANDOM, &env->CP0_Random); 7737e0896b0SHuacai Chen if (err < 0) { 7747e0896b0SHuacai Chen DPRINTF("%s: Failed to put CP0_RANDOM (%d)\n", __func__, err); 7757e0896b0SHuacai Chen ret = err; 7767e0896b0SHuacai Chen } 777e2132e0bSSanjay Lal err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_CONTEXT, 778e2132e0bSSanjay Lal &env->CP0_Context); 779e2132e0bSSanjay Lal if (err < 0) { 780e2132e0bSSanjay Lal DPRINTF("%s: Failed to put CP0_CONTEXT (%d)\n", __func__, err); 781e2132e0bSSanjay Lal ret = err; 782e2132e0bSSanjay Lal } 783e2132e0bSSanjay Lal err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_USERLOCAL, 784e2132e0bSSanjay Lal &env->active_tc.CP0_UserLocal); 785e2132e0bSSanjay Lal if (err < 0) { 786e2132e0bSSanjay Lal DPRINTF("%s: Failed to put CP0_USERLOCAL (%d)\n", __func__, err); 787e2132e0bSSanjay Lal ret = err; 788e2132e0bSSanjay Lal } 789e2132e0bSSanjay Lal err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_PAGEMASK, 790e2132e0bSSanjay Lal &env->CP0_PageMask); 791e2132e0bSSanjay Lal if (err < 0) { 792e2132e0bSSanjay Lal DPRINTF("%s: Failed to put CP0_PAGEMASK (%d)\n", __func__, err); 793e2132e0bSSanjay Lal ret = err; 794e2132e0bSSanjay Lal } 7957e0896b0SHuacai Chen err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_PAGEGRAIN, 7967e0896b0SHuacai Chen &env->CP0_PageGrain); 7977e0896b0SHuacai Chen if (err < 0) { 7987e0896b0SHuacai Chen DPRINTF("%s: Failed to put CP0_PAGEGRAIN (%d)\n", __func__, err); 7997e0896b0SHuacai Chen ret = err; 8007e0896b0SHuacai Chen } 8017e0896b0SHuacai Chen err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_PWBASE, 8027e0896b0SHuacai Chen &env->CP0_PWBase); 8037e0896b0SHuacai Chen if (err < 0) { 8047e0896b0SHuacai Chen DPRINTF("%s: Failed to put CP0_PWBASE (%d)\n", __func__, err); 8057e0896b0SHuacai Chen ret = err; 8067e0896b0SHuacai Chen } 8077e0896b0SHuacai Chen err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_PWFIELD, 8087e0896b0SHuacai Chen &env->CP0_PWField); 8097e0896b0SHuacai Chen if (err < 0) { 8107e0896b0SHuacai Chen DPRINTF("%s: Failed to put CP0_PWField (%d)\n", __func__, err); 8117e0896b0SHuacai Chen ret = err; 8127e0896b0SHuacai Chen } 8137e0896b0SHuacai Chen err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_PWSIZE, 8147e0896b0SHuacai Chen &env->CP0_PWSize); 8157e0896b0SHuacai Chen if (err < 0) { 8167e0896b0SHuacai Chen DPRINTF("%s: Failed to put CP0_PWSIZE (%d)\n", __func__, err); 8177e0896b0SHuacai Chen ret = err; 8187e0896b0SHuacai Chen } 819e2132e0bSSanjay Lal err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_WIRED, &env->CP0_Wired); 820e2132e0bSSanjay Lal if (err < 0) { 821e2132e0bSSanjay Lal DPRINTF("%s: Failed to put CP0_WIRED (%d)\n", __func__, err); 822e2132e0bSSanjay Lal ret = err; 823e2132e0bSSanjay Lal } 8247e0896b0SHuacai Chen err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_PWCTL, &env->CP0_PWCtl); 8257e0896b0SHuacai Chen if (err < 0) { 8267e0896b0SHuacai Chen DPRINTF("%s: Failed to put CP0_PWCTL (%d)\n", __func__, err); 8277e0896b0SHuacai Chen ret = err; 8287e0896b0SHuacai Chen } 829e2132e0bSSanjay Lal err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_HWRENA, &env->CP0_HWREna); 830e2132e0bSSanjay Lal if (err < 0) { 831e2132e0bSSanjay Lal DPRINTF("%s: Failed to put CP0_HWRENA (%d)\n", __func__, err); 832e2132e0bSSanjay Lal ret = err; 833e2132e0bSSanjay Lal } 834e2132e0bSSanjay Lal err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_BADVADDR, 835e2132e0bSSanjay Lal &env->CP0_BadVAddr); 836e2132e0bSSanjay Lal if (err < 0) { 837e2132e0bSSanjay Lal DPRINTF("%s: Failed to put CP0_BADVADDR (%d)\n", __func__, err); 838e2132e0bSSanjay Lal ret = err; 839e2132e0bSSanjay Lal } 840e2132e0bSSanjay Lal 841e2132e0bSSanjay Lal /* If VM clock stopped then state will be restored when it is restarted */ 842e2132e0bSSanjay Lal if (runstate_is_running()) { 843e2132e0bSSanjay Lal err = kvm_mips_restore_count(cs); 844e2132e0bSSanjay Lal if (err < 0) { 845e2132e0bSSanjay Lal ret = err; 846e2132e0bSSanjay Lal } 847e2132e0bSSanjay Lal } 848e2132e0bSSanjay Lal 849e2132e0bSSanjay Lal err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_ENTRYHI, 850e2132e0bSSanjay Lal &env->CP0_EntryHi); 851e2132e0bSSanjay Lal if (err < 0) { 852e2132e0bSSanjay Lal DPRINTF("%s: Failed to put CP0_ENTRYHI (%d)\n", __func__, err); 853e2132e0bSSanjay Lal ret = err; 854e2132e0bSSanjay Lal } 855e2132e0bSSanjay Lal err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_COMPARE, 856e2132e0bSSanjay Lal &env->CP0_Compare); 857e2132e0bSSanjay Lal if (err < 0) { 858e2132e0bSSanjay Lal DPRINTF("%s: Failed to put CP0_COMPARE (%d)\n", __func__, err); 859e2132e0bSSanjay Lal ret = err; 860e2132e0bSSanjay Lal } 861e2132e0bSSanjay Lal err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_STATUS, &env->CP0_Status); 862e2132e0bSSanjay Lal if (err < 0) { 863e2132e0bSSanjay Lal DPRINTF("%s: Failed to put CP0_STATUS (%d)\n", __func__, err); 864e2132e0bSSanjay Lal ret = err; 865e2132e0bSSanjay Lal } 866e2132e0bSSanjay Lal err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_EPC, &env->CP0_EPC); 867e2132e0bSSanjay Lal if (err < 0) { 868e2132e0bSSanjay Lal DPRINTF("%s: Failed to put CP0_EPC (%d)\n", __func__, err); 869e2132e0bSSanjay Lal ret = err; 870e2132e0bSSanjay Lal } 871461a1582SJames Hogan err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_PRID, &env->CP0_PRid); 872461a1582SJames Hogan if (err < 0) { 873461a1582SJames Hogan DPRINTF("%s: Failed to put CP0_PRID (%d)\n", __func__, err); 874461a1582SJames Hogan ret = err; 875461a1582SJames Hogan } 8767e0896b0SHuacai Chen err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_EBASE, &env->CP0_EBase); 8777e0896b0SHuacai Chen if (err < 0) { 8787e0896b0SHuacai Chen DPRINTF("%s: Failed to put CP0_EBASE (%d)\n", __func__, err); 8797e0896b0SHuacai Chen ret = err; 8807e0896b0SHuacai Chen } 88103cbfd7bSJames Hogan err = kvm_mips_change_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG, 88203cbfd7bSJames Hogan &env->CP0_Config0, 88303cbfd7bSJames Hogan KVM_REG_MIPS_CP0_CONFIG_MASK); 88403cbfd7bSJames Hogan if (err < 0) { 88503cbfd7bSJames Hogan DPRINTF("%s: Failed to change CP0_CONFIG (%d)\n", __func__, err); 88603cbfd7bSJames Hogan ret = err; 88703cbfd7bSJames Hogan } 88803cbfd7bSJames Hogan err = kvm_mips_change_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG1, 88903cbfd7bSJames Hogan &env->CP0_Config1, 89003cbfd7bSJames Hogan KVM_REG_MIPS_CP0_CONFIG1_MASK); 89103cbfd7bSJames Hogan if (err < 0) { 89203cbfd7bSJames Hogan DPRINTF("%s: Failed to change CP0_CONFIG1 (%d)\n", __func__, err); 89303cbfd7bSJames Hogan ret = err; 89403cbfd7bSJames Hogan } 89503cbfd7bSJames Hogan err = kvm_mips_change_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG2, 89603cbfd7bSJames Hogan &env->CP0_Config2, 89703cbfd7bSJames Hogan KVM_REG_MIPS_CP0_CONFIG2_MASK); 89803cbfd7bSJames Hogan if (err < 0) { 89903cbfd7bSJames Hogan DPRINTF("%s: Failed to change CP0_CONFIG2 (%d)\n", __func__, err); 90003cbfd7bSJames Hogan ret = err; 90103cbfd7bSJames Hogan } 90203cbfd7bSJames Hogan err = kvm_mips_change_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG3, 90303cbfd7bSJames Hogan &env->CP0_Config3, 90403cbfd7bSJames Hogan KVM_REG_MIPS_CP0_CONFIG3_MASK); 90503cbfd7bSJames Hogan if (err < 0) { 90603cbfd7bSJames Hogan DPRINTF("%s: Failed to change CP0_CONFIG3 (%d)\n", __func__, err); 90703cbfd7bSJames Hogan ret = err; 90803cbfd7bSJames Hogan } 90903cbfd7bSJames Hogan err = kvm_mips_change_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG4, 91003cbfd7bSJames Hogan &env->CP0_Config4, 91103cbfd7bSJames Hogan KVM_REG_MIPS_CP0_CONFIG4_MASK); 91203cbfd7bSJames Hogan if (err < 0) { 91303cbfd7bSJames Hogan DPRINTF("%s: Failed to change CP0_CONFIG4 (%d)\n", __func__, err); 91403cbfd7bSJames Hogan ret = err; 91503cbfd7bSJames Hogan } 91603cbfd7bSJames Hogan err = kvm_mips_change_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG5, 91703cbfd7bSJames Hogan &env->CP0_Config5, 91803cbfd7bSJames Hogan KVM_REG_MIPS_CP0_CONFIG5_MASK); 91903cbfd7bSJames Hogan if (err < 0) { 92003cbfd7bSJames Hogan DPRINTF("%s: Failed to change CP0_CONFIG5 (%d)\n", __func__, err); 92103cbfd7bSJames Hogan ret = err; 92203cbfd7bSJames Hogan } 9237e0896b0SHuacai Chen err = kvm_mips_change_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG6, 9247e0896b0SHuacai Chen &env->CP0_Config6, 9257e0896b0SHuacai Chen KVM_REG_MIPS_CP0_CONFIG6_MASK); 9267e0896b0SHuacai Chen if (err < 0) { 9277e0896b0SHuacai Chen DPRINTF("%s: Failed to change CP0_CONFIG6 (%d)\n", __func__, err); 9287e0896b0SHuacai Chen ret = err; 9297e0896b0SHuacai Chen } 9307e0896b0SHuacai Chen err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_XCONTEXT, 9317e0896b0SHuacai Chen &env->CP0_XContext); 9327e0896b0SHuacai Chen if (err < 0) { 9337e0896b0SHuacai Chen DPRINTF("%s: Failed to put CP0_XCONTEXT (%d)\n", __func__, err); 9347e0896b0SHuacai Chen ret = err; 9357e0896b0SHuacai Chen } 936e2132e0bSSanjay Lal err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_ERROREPC, 937e2132e0bSSanjay Lal &env->CP0_ErrorEPC); 938e2132e0bSSanjay Lal if (err < 0) { 939e2132e0bSSanjay Lal DPRINTF("%s: Failed to put CP0_ERROREPC (%d)\n", __func__, err); 940e2132e0bSSanjay Lal ret = err; 941e2132e0bSSanjay Lal } 9427e0896b0SHuacai Chen err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_KSCRATCH1, 9437e0896b0SHuacai Chen &env->CP0_KScratch[0]); 9447e0896b0SHuacai Chen if (err < 0) { 9457e0896b0SHuacai Chen DPRINTF("%s: Failed to put CP0_KSCRATCH1 (%d)\n", __func__, err); 9467e0896b0SHuacai Chen ret = err; 9477e0896b0SHuacai Chen } 9487e0896b0SHuacai Chen err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_KSCRATCH2, 9497e0896b0SHuacai Chen &env->CP0_KScratch[1]); 9507e0896b0SHuacai Chen if (err < 0) { 9517e0896b0SHuacai Chen DPRINTF("%s: Failed to put CP0_KSCRATCH2 (%d)\n", __func__, err); 9527e0896b0SHuacai Chen ret = err; 9537e0896b0SHuacai Chen } 9547e0896b0SHuacai Chen err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_KSCRATCH3, 9557e0896b0SHuacai Chen &env->CP0_KScratch[2]); 9567e0896b0SHuacai Chen if (err < 0) { 9577e0896b0SHuacai Chen DPRINTF("%s: Failed to put CP0_KSCRATCH3 (%d)\n", __func__, err); 9587e0896b0SHuacai Chen ret = err; 9597e0896b0SHuacai Chen } 9607e0896b0SHuacai Chen err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_KSCRATCH4, 9617e0896b0SHuacai Chen &env->CP0_KScratch[3]); 9627e0896b0SHuacai Chen if (err < 0) { 9637e0896b0SHuacai Chen DPRINTF("%s: Failed to put CP0_KSCRATCH4 (%d)\n", __func__, err); 9647e0896b0SHuacai Chen ret = err; 9657e0896b0SHuacai Chen } 9667e0896b0SHuacai Chen err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_KSCRATCH5, 9677e0896b0SHuacai Chen &env->CP0_KScratch[4]); 9687e0896b0SHuacai Chen if (err < 0) { 9697e0896b0SHuacai Chen DPRINTF("%s: Failed to put CP0_KSCRATCH5 (%d)\n", __func__, err); 9707e0896b0SHuacai Chen ret = err; 9717e0896b0SHuacai Chen } 9727e0896b0SHuacai Chen err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_KSCRATCH6, 9737e0896b0SHuacai Chen &env->CP0_KScratch[5]); 9747e0896b0SHuacai Chen if (err < 0) { 9757e0896b0SHuacai Chen DPRINTF("%s: Failed to put CP0_KSCRATCH6 (%d)\n", __func__, err); 9767e0896b0SHuacai Chen ret = err; 9777e0896b0SHuacai Chen } 978e2132e0bSSanjay Lal 979e2132e0bSSanjay Lal return ret; 980e2132e0bSSanjay Lal } 981e2132e0bSSanjay Lal 982e2132e0bSSanjay Lal static int kvm_mips_get_cp0_registers(CPUState *cs) 983e2132e0bSSanjay Lal { 984e2132e0bSSanjay Lal MIPSCPU *cpu = MIPS_CPU(cs); 985e2132e0bSSanjay Lal CPUMIPSState *env = &cpu->env; 986e2132e0bSSanjay Lal int err, ret = 0; 987e2132e0bSSanjay Lal 988e2132e0bSSanjay Lal err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_INDEX, &env->CP0_Index); 989e2132e0bSSanjay Lal if (err < 0) { 990e2132e0bSSanjay Lal DPRINTF("%s: Failed to get CP0_INDEX (%d)\n", __func__, err); 991e2132e0bSSanjay Lal ret = err; 992e2132e0bSSanjay Lal } 9937e0896b0SHuacai Chen err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_RANDOM, &env->CP0_Random); 9947e0896b0SHuacai Chen if (err < 0) { 9957e0896b0SHuacai Chen DPRINTF("%s: Failed to get CP0_RANDOM (%d)\n", __func__, err); 9967e0896b0SHuacai Chen ret = err; 9977e0896b0SHuacai Chen } 998e2132e0bSSanjay Lal err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_CONTEXT, 999e2132e0bSSanjay Lal &env->CP0_Context); 1000e2132e0bSSanjay Lal if (err < 0) { 1001e2132e0bSSanjay Lal DPRINTF("%s: Failed to get CP0_CONTEXT (%d)\n", __func__, err); 1002e2132e0bSSanjay Lal ret = err; 1003e2132e0bSSanjay Lal } 1004e2132e0bSSanjay Lal err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_USERLOCAL, 1005e2132e0bSSanjay Lal &env->active_tc.CP0_UserLocal); 1006e2132e0bSSanjay Lal if (err < 0) { 1007e2132e0bSSanjay Lal DPRINTF("%s: Failed to get CP0_USERLOCAL (%d)\n", __func__, err); 1008e2132e0bSSanjay Lal ret = err; 1009e2132e0bSSanjay Lal } 1010e2132e0bSSanjay Lal err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_PAGEMASK, 1011e2132e0bSSanjay Lal &env->CP0_PageMask); 1012e2132e0bSSanjay Lal if (err < 0) { 1013e2132e0bSSanjay Lal DPRINTF("%s: Failed to get CP0_PAGEMASK (%d)\n", __func__, err); 1014e2132e0bSSanjay Lal ret = err; 1015e2132e0bSSanjay Lal } 10167e0896b0SHuacai Chen err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_PAGEGRAIN, 10177e0896b0SHuacai Chen &env->CP0_PageGrain); 10187e0896b0SHuacai Chen if (err < 0) { 10197e0896b0SHuacai Chen DPRINTF("%s: Failed to get CP0_PAGEGRAIN (%d)\n", __func__, err); 10207e0896b0SHuacai Chen ret = err; 10217e0896b0SHuacai Chen } 10227e0896b0SHuacai Chen err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_PWBASE, 10237e0896b0SHuacai Chen &env->CP0_PWBase); 10247e0896b0SHuacai Chen if (err < 0) { 10257e0896b0SHuacai Chen DPRINTF("%s: Failed to get CP0_PWBASE (%d)\n", __func__, err); 10267e0896b0SHuacai Chen ret = err; 10277e0896b0SHuacai Chen } 10287e0896b0SHuacai Chen err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_PWFIELD, 10297e0896b0SHuacai Chen &env->CP0_PWField); 10307e0896b0SHuacai Chen if (err < 0) { 10317e0896b0SHuacai Chen DPRINTF("%s: Failed to get CP0_PWFIELD (%d)\n", __func__, err); 10327e0896b0SHuacai Chen ret = err; 10337e0896b0SHuacai Chen } 10347e0896b0SHuacai Chen err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_PWSIZE, 10357e0896b0SHuacai Chen &env->CP0_PWSize); 10367e0896b0SHuacai Chen if (err < 0) { 10377e0896b0SHuacai Chen DPRINTF("%s: Failed to get CP0_PWSIZE (%d)\n", __func__, err); 10387e0896b0SHuacai Chen ret = err; 10397e0896b0SHuacai Chen } 1040e2132e0bSSanjay Lal err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_WIRED, &env->CP0_Wired); 1041e2132e0bSSanjay Lal if (err < 0) { 1042e2132e0bSSanjay Lal DPRINTF("%s: Failed to get CP0_WIRED (%d)\n", __func__, err); 1043e2132e0bSSanjay Lal ret = err; 1044e2132e0bSSanjay Lal } 10457e0896b0SHuacai Chen err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_PWCTL, &env->CP0_PWCtl); 10467e0896b0SHuacai Chen if (err < 0) { 10477e0896b0SHuacai Chen DPRINTF("%s: Failed to get CP0_PWCtl (%d)\n", __func__, err); 10487e0896b0SHuacai Chen ret = err; 10497e0896b0SHuacai Chen } 1050e2132e0bSSanjay Lal err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_HWRENA, &env->CP0_HWREna); 1051e2132e0bSSanjay Lal if (err < 0) { 1052e2132e0bSSanjay Lal DPRINTF("%s: Failed to get CP0_HWRENA (%d)\n", __func__, err); 1053e2132e0bSSanjay Lal ret = err; 1054e2132e0bSSanjay Lal } 1055e2132e0bSSanjay Lal err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_BADVADDR, 1056e2132e0bSSanjay Lal &env->CP0_BadVAddr); 1057e2132e0bSSanjay Lal if (err < 0) { 1058e2132e0bSSanjay Lal DPRINTF("%s: Failed to get CP0_BADVADDR (%d)\n", __func__, err); 1059e2132e0bSSanjay Lal ret = err; 1060e2132e0bSSanjay Lal } 1061e2132e0bSSanjay Lal err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_ENTRYHI, 1062e2132e0bSSanjay Lal &env->CP0_EntryHi); 1063e2132e0bSSanjay Lal if (err < 0) { 1064e2132e0bSSanjay Lal DPRINTF("%s: Failed to get CP0_ENTRYHI (%d)\n", __func__, err); 1065e2132e0bSSanjay Lal ret = err; 1066e2132e0bSSanjay Lal } 1067e2132e0bSSanjay Lal err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_COMPARE, 1068e2132e0bSSanjay Lal &env->CP0_Compare); 1069e2132e0bSSanjay Lal if (err < 0) { 1070e2132e0bSSanjay Lal DPRINTF("%s: Failed to get CP0_COMPARE (%d)\n", __func__, err); 1071e2132e0bSSanjay Lal ret = err; 1072e2132e0bSSanjay Lal } 1073e2132e0bSSanjay Lal err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_STATUS, &env->CP0_Status); 1074e2132e0bSSanjay Lal if (err < 0) { 1075e2132e0bSSanjay Lal DPRINTF("%s: Failed to get CP0_STATUS (%d)\n", __func__, err); 1076e2132e0bSSanjay Lal ret = err; 1077e2132e0bSSanjay Lal } 1078e2132e0bSSanjay Lal 1079e2132e0bSSanjay Lal /* If VM clock stopped then state was already saved when it was stopped */ 1080e2132e0bSSanjay Lal if (runstate_is_running()) { 1081e2132e0bSSanjay Lal err = kvm_mips_save_count(cs); 1082e2132e0bSSanjay Lal if (err < 0) { 1083e2132e0bSSanjay Lal ret = err; 1084e2132e0bSSanjay Lal } 1085e2132e0bSSanjay Lal } 1086e2132e0bSSanjay Lal 1087e2132e0bSSanjay Lal err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_EPC, &env->CP0_EPC); 1088e2132e0bSSanjay Lal if (err < 0) { 1089e2132e0bSSanjay Lal DPRINTF("%s: Failed to get CP0_EPC (%d)\n", __func__, err); 1090e2132e0bSSanjay Lal ret = err; 1091e2132e0bSSanjay Lal } 1092461a1582SJames Hogan err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_PRID, &env->CP0_PRid); 1093461a1582SJames Hogan if (err < 0) { 1094461a1582SJames Hogan DPRINTF("%s: Failed to get CP0_PRID (%d)\n", __func__, err); 1095461a1582SJames Hogan ret = err; 1096461a1582SJames Hogan } 10977e0896b0SHuacai Chen err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_EBASE, &env->CP0_EBase); 10987e0896b0SHuacai Chen if (err < 0) { 10997e0896b0SHuacai Chen DPRINTF("%s: Failed to get CP0_EBASE (%d)\n", __func__, err); 11007e0896b0SHuacai Chen ret = err; 11017e0896b0SHuacai Chen } 110203cbfd7bSJames Hogan err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG, &env->CP0_Config0); 110303cbfd7bSJames Hogan if (err < 0) { 110403cbfd7bSJames Hogan DPRINTF("%s: Failed to get CP0_CONFIG (%d)\n", __func__, err); 110503cbfd7bSJames Hogan ret = err; 110603cbfd7bSJames Hogan } 110703cbfd7bSJames Hogan err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG1, &env->CP0_Config1); 110803cbfd7bSJames Hogan if (err < 0) { 110903cbfd7bSJames Hogan DPRINTF("%s: Failed to get CP0_CONFIG1 (%d)\n", __func__, err); 111003cbfd7bSJames Hogan ret = err; 111103cbfd7bSJames Hogan } 111203cbfd7bSJames Hogan err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG2, &env->CP0_Config2); 111303cbfd7bSJames Hogan if (err < 0) { 111403cbfd7bSJames Hogan DPRINTF("%s: Failed to get CP0_CONFIG2 (%d)\n", __func__, err); 111503cbfd7bSJames Hogan ret = err; 111603cbfd7bSJames Hogan } 111703cbfd7bSJames Hogan err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG3, &env->CP0_Config3); 111803cbfd7bSJames Hogan if (err < 0) { 111903cbfd7bSJames Hogan DPRINTF("%s: Failed to get CP0_CONFIG3 (%d)\n", __func__, err); 112003cbfd7bSJames Hogan ret = err; 112103cbfd7bSJames Hogan } 112203cbfd7bSJames Hogan err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG4, &env->CP0_Config4); 112303cbfd7bSJames Hogan if (err < 0) { 112403cbfd7bSJames Hogan DPRINTF("%s: Failed to get CP0_CONFIG4 (%d)\n", __func__, err); 112503cbfd7bSJames Hogan ret = err; 112603cbfd7bSJames Hogan } 112703cbfd7bSJames Hogan err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG5, &env->CP0_Config5); 112803cbfd7bSJames Hogan if (err < 0) { 112903cbfd7bSJames Hogan DPRINTF("%s: Failed to get CP0_CONFIG5 (%d)\n", __func__, err); 113003cbfd7bSJames Hogan ret = err; 113103cbfd7bSJames Hogan } 11327e0896b0SHuacai Chen err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG6, &env->CP0_Config6); 11337e0896b0SHuacai Chen if (err < 0) { 11347e0896b0SHuacai Chen DPRINTF("%s: Failed to get CP0_CONFIG6 (%d)\n", __func__, err); 11357e0896b0SHuacai Chen ret = err; 11367e0896b0SHuacai Chen } 11377e0896b0SHuacai Chen err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_XCONTEXT, 11387e0896b0SHuacai Chen &env->CP0_XContext); 11397e0896b0SHuacai Chen if (err < 0) { 11407e0896b0SHuacai Chen DPRINTF("%s: Failed to get CP0_XCONTEXT (%d)\n", __func__, err); 11417e0896b0SHuacai Chen ret = err; 11427e0896b0SHuacai Chen } 1143e2132e0bSSanjay Lal err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_ERROREPC, 1144e2132e0bSSanjay Lal &env->CP0_ErrorEPC); 1145e2132e0bSSanjay Lal if (err < 0) { 1146e2132e0bSSanjay Lal DPRINTF("%s: Failed to get CP0_ERROREPC (%d)\n", __func__, err); 1147e2132e0bSSanjay Lal ret = err; 1148e2132e0bSSanjay Lal } 11497e0896b0SHuacai Chen err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_KSCRATCH1, 11507e0896b0SHuacai Chen &env->CP0_KScratch[0]); 11517e0896b0SHuacai Chen if (err < 0) { 11527e0896b0SHuacai Chen DPRINTF("%s: Failed to get CP0_KSCRATCH1 (%d)\n", __func__, err); 11537e0896b0SHuacai Chen ret = err; 11547e0896b0SHuacai Chen } 11557e0896b0SHuacai Chen err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_KSCRATCH2, 11567e0896b0SHuacai Chen &env->CP0_KScratch[1]); 11577e0896b0SHuacai Chen if (err < 0) { 11587e0896b0SHuacai Chen DPRINTF("%s: Failed to get CP0_KSCRATCH2 (%d)\n", __func__, err); 11597e0896b0SHuacai Chen ret = err; 11607e0896b0SHuacai Chen } 11617e0896b0SHuacai Chen err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_KSCRATCH3, 11627e0896b0SHuacai Chen &env->CP0_KScratch[2]); 11637e0896b0SHuacai Chen if (err < 0) { 11647e0896b0SHuacai Chen DPRINTF("%s: Failed to get CP0_KSCRATCH3 (%d)\n", __func__, err); 11657e0896b0SHuacai Chen ret = err; 11667e0896b0SHuacai Chen } 11677e0896b0SHuacai Chen err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_KSCRATCH4, 11687e0896b0SHuacai Chen &env->CP0_KScratch[3]); 11697e0896b0SHuacai Chen if (err < 0) { 11707e0896b0SHuacai Chen DPRINTF("%s: Failed to get CP0_KSCRATCH4 (%d)\n", __func__, err); 11717e0896b0SHuacai Chen ret = err; 11727e0896b0SHuacai Chen } 11737e0896b0SHuacai Chen err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_KSCRATCH5, 11747e0896b0SHuacai Chen &env->CP0_KScratch[4]); 11757e0896b0SHuacai Chen if (err < 0) { 11767e0896b0SHuacai Chen DPRINTF("%s: Failed to get CP0_KSCRATCH5 (%d)\n", __func__, err); 11777e0896b0SHuacai Chen ret = err; 11787e0896b0SHuacai Chen } 11797e0896b0SHuacai Chen err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_KSCRATCH6, 11807e0896b0SHuacai Chen &env->CP0_KScratch[5]); 11817e0896b0SHuacai Chen if (err < 0) { 11827e0896b0SHuacai Chen DPRINTF("%s: Failed to get CP0_KSCRATCH6 (%d)\n", __func__, err); 11837e0896b0SHuacai Chen ret = err; 11847e0896b0SHuacai Chen } 1185e2132e0bSSanjay Lal 1186e2132e0bSSanjay Lal return ret; 1187e2132e0bSSanjay Lal } 1188e2132e0bSSanjay Lal 1189e2132e0bSSanjay Lal int kvm_arch_put_registers(CPUState *cs, int level) 1190e2132e0bSSanjay Lal { 1191e2132e0bSSanjay Lal MIPSCPU *cpu = MIPS_CPU(cs); 1192e2132e0bSSanjay Lal CPUMIPSState *env = &cpu->env; 1193e2132e0bSSanjay Lal struct kvm_regs regs; 1194e2132e0bSSanjay Lal int ret; 1195e2132e0bSSanjay Lal int i; 1196e2132e0bSSanjay Lal 1197e2132e0bSSanjay Lal /* Set the registers based on QEMU's view of things */ 1198e2132e0bSSanjay Lal for (i = 0; i < 32; i++) { 119902dae26aSJames Hogan regs.gpr[i] = (int64_t)(target_long)env->active_tc.gpr[i]; 1200e2132e0bSSanjay Lal } 1201e2132e0bSSanjay Lal 120202dae26aSJames Hogan regs.hi = (int64_t)(target_long)env->active_tc.HI[0]; 120302dae26aSJames Hogan regs.lo = (int64_t)(target_long)env->active_tc.LO[0]; 120402dae26aSJames Hogan regs.pc = (int64_t)(target_long)env->active_tc.PC; 1205e2132e0bSSanjay Lal 1206e2132e0bSSanjay Lal ret = kvm_vcpu_ioctl(cs, KVM_SET_REGS, ®s); 1207e2132e0bSSanjay Lal 1208e2132e0bSSanjay Lal if (ret < 0) { 1209e2132e0bSSanjay Lal return ret; 1210e2132e0bSSanjay Lal } 1211e2132e0bSSanjay Lal 1212e2132e0bSSanjay Lal ret = kvm_mips_put_cp0_registers(cs, level); 1213e2132e0bSSanjay Lal if (ret < 0) { 1214e2132e0bSSanjay Lal return ret; 1215e2132e0bSSanjay Lal } 1216e2132e0bSSanjay Lal 1217152db36aSJames Hogan ret = kvm_mips_put_fpu_registers(cs, level); 1218152db36aSJames Hogan if (ret < 0) { 1219152db36aSJames Hogan return ret; 1220152db36aSJames Hogan } 1221152db36aSJames Hogan 1222e2132e0bSSanjay Lal return ret; 1223e2132e0bSSanjay Lal } 1224e2132e0bSSanjay Lal 1225e2132e0bSSanjay Lal int kvm_arch_get_registers(CPUState *cs) 1226e2132e0bSSanjay Lal { 1227e2132e0bSSanjay Lal MIPSCPU *cpu = MIPS_CPU(cs); 1228e2132e0bSSanjay Lal CPUMIPSState *env = &cpu->env; 1229e2132e0bSSanjay Lal int ret = 0; 1230e2132e0bSSanjay Lal struct kvm_regs regs; 1231e2132e0bSSanjay Lal int i; 1232e2132e0bSSanjay Lal 1233e2132e0bSSanjay Lal /* Get the current register set as KVM seems it */ 1234e2132e0bSSanjay Lal ret = kvm_vcpu_ioctl(cs, KVM_GET_REGS, ®s); 1235e2132e0bSSanjay Lal 1236e2132e0bSSanjay Lal if (ret < 0) { 1237e2132e0bSSanjay Lal return ret; 1238e2132e0bSSanjay Lal } 1239e2132e0bSSanjay Lal 1240e2132e0bSSanjay Lal for (i = 0; i < 32; i++) { 1241e2132e0bSSanjay Lal env->active_tc.gpr[i] = regs.gpr[i]; 1242e2132e0bSSanjay Lal } 1243e2132e0bSSanjay Lal 1244e2132e0bSSanjay Lal env->active_tc.HI[0] = regs.hi; 1245e2132e0bSSanjay Lal env->active_tc.LO[0] = regs.lo; 1246e2132e0bSSanjay Lal env->active_tc.PC = regs.pc; 1247e2132e0bSSanjay Lal 1248e2132e0bSSanjay Lal kvm_mips_get_cp0_registers(cs); 1249152db36aSJames Hogan kvm_mips_get_fpu_registers(cs); 1250e2132e0bSSanjay Lal 1251e2132e0bSSanjay Lal return ret; 1252e2132e0bSSanjay Lal } 12539e03a040SFrank Blaschka 12549e03a040SFrank Blaschka int kvm_arch_fixup_msi_route(struct kvm_irq_routing_entry *route, 1255dc9f06caSPavel Fedin uint64_t address, uint32_t data, PCIDevice *dev) 12569e03a040SFrank Blaschka { 12579e03a040SFrank Blaschka return 0; 12589e03a040SFrank Blaschka } 12591850b6b7SEric Auger 126038d87493SPeter Xu int kvm_arch_add_msi_route_post(struct kvm_irq_routing_entry *route, 126138d87493SPeter Xu int vector, PCIDevice *dev) 126238d87493SPeter Xu { 126338d87493SPeter Xu return 0; 126438d87493SPeter Xu } 126538d87493SPeter Xu 126638d87493SPeter Xu int kvm_arch_release_virq_post(int virq) 126738d87493SPeter Xu { 126838d87493SPeter Xu return 0; 126938d87493SPeter Xu } 127038d87493SPeter Xu 12711850b6b7SEric Auger int kvm_arch_msi_data_to_gsi(uint32_t data) 12721850b6b7SEric Auger { 12731850b6b7SEric Auger abort(); 12741850b6b7SEric Auger } 1275*719d109bSHuacai Chen 1276*719d109bSHuacai Chen int mips_kvm_type(MachineState *machine, const char *vm_type) 1277*719d109bSHuacai Chen { 1278*719d109bSHuacai Chen #if defined(KVM_CAP_MIPS_VZ) || defined(KVM_CAP_MIPS_TE) 1279*719d109bSHuacai Chen int r; 1280*719d109bSHuacai Chen KVMState *s = KVM_STATE(machine->accelerator); 1281*719d109bSHuacai Chen #endif 1282*719d109bSHuacai Chen 1283*719d109bSHuacai Chen #if defined(KVM_CAP_MIPS_VZ) 1284*719d109bSHuacai Chen r = kvm_check_extension(s, KVM_CAP_MIPS_VZ); 1285*719d109bSHuacai Chen if (r > 0) { 1286*719d109bSHuacai Chen return KVM_VM_MIPS_VZ; 1287*719d109bSHuacai Chen } 1288*719d109bSHuacai Chen #endif 1289*719d109bSHuacai Chen 1290*719d109bSHuacai Chen #if defined(KVM_CAP_MIPS_TE) 1291*719d109bSHuacai Chen r = kvm_check_extension(s, KVM_CAP_MIPS_TE); 1292*719d109bSHuacai Chen if (r > 0) { 1293*719d109bSHuacai Chen return KVM_VM_MIPS_TE; 1294*719d109bSHuacai Chen } 1295*719d109bSHuacai Chen #endif 1296*719d109bSHuacai Chen 1297*719d109bSHuacai Chen return -1; 1298*719d109bSHuacai Chen } 1299