1e2132e0bSSanjay Lal /* 2e2132e0bSSanjay Lal * This file is subject to the terms and conditions of the GNU General Public 3e2132e0bSSanjay Lal * License. See the file "COPYING" in the main directory of this archive 4e2132e0bSSanjay Lal * for more details. 5e2132e0bSSanjay Lal * 6e2132e0bSSanjay Lal * KVM/MIPS: MIPS specific KVM APIs 7e2132e0bSSanjay Lal * 8e2132e0bSSanjay Lal * Copyright (C) 2012-2014 Imagination Technologies Ltd. 9e2132e0bSSanjay Lal * Authors: Sanjay Lal <sanjayl@kymasys.com> 10e2132e0bSSanjay Lal */ 11e2132e0bSSanjay Lal 12c684822aSPeter Maydell #include "qemu/osdep.h" 13e2132e0bSSanjay Lal #include <sys/ioctl.h> 14e2132e0bSSanjay Lal 15e2132e0bSSanjay Lal #include <linux/kvm.h> 16e2132e0bSSanjay Lal 17e2132e0bSSanjay Lal #include "qemu-common.h" 1833c11879SPaolo Bonzini #include "cpu.h" 19*26aa3d9aSPhilippe Mathieu-Daudé #include "internal.h" 20e2132e0bSSanjay Lal #include "qemu/error-report.h" 21e2132e0bSSanjay Lal #include "qemu/timer.h" 22e2132e0bSSanjay Lal #include "sysemu/sysemu.h" 23e2132e0bSSanjay Lal #include "sysemu/kvm.h" 24e2132e0bSSanjay Lal #include "sysemu/cpus.h" 25e2132e0bSSanjay Lal #include "kvm_mips.h" 264c663752SPaolo Bonzini #include "exec/memattrs.h" 27e2132e0bSSanjay Lal 28e2132e0bSSanjay Lal #define DEBUG_KVM 0 29e2132e0bSSanjay Lal 30e2132e0bSSanjay Lal #define DPRINTF(fmt, ...) \ 31e2132e0bSSanjay Lal do { if (DEBUG_KVM) { fprintf(stderr, fmt, ## __VA_ARGS__); } } while (0) 32e2132e0bSSanjay Lal 33152db36aSJames Hogan static int kvm_mips_fpu_cap; 34bee62662SJames Hogan static int kvm_mips_msa_cap; 35152db36aSJames Hogan 36e2132e0bSSanjay Lal const KVMCapabilityInfo kvm_arch_required_capabilities[] = { 37e2132e0bSSanjay Lal KVM_CAP_LAST_INFO 38e2132e0bSSanjay Lal }; 39e2132e0bSSanjay Lal 40e2132e0bSSanjay Lal static void kvm_mips_update_state(void *opaque, int running, RunState state); 41e2132e0bSSanjay Lal 42e2132e0bSSanjay Lal unsigned long kvm_arch_vcpu_id(CPUState *cs) 43e2132e0bSSanjay Lal { 44e2132e0bSSanjay Lal return cs->cpu_index; 45e2132e0bSSanjay Lal } 46e2132e0bSSanjay Lal 47b16565b3SMarcel Apfelbaum int kvm_arch_init(MachineState *ms, KVMState *s) 48e2132e0bSSanjay Lal { 49e2132e0bSSanjay Lal /* MIPS has 128 signals */ 50e2132e0bSSanjay Lal kvm_set_sigmask_len(s, 16); 51e2132e0bSSanjay Lal 52152db36aSJames Hogan kvm_mips_fpu_cap = kvm_check_extension(s, KVM_CAP_MIPS_FPU); 53bee62662SJames Hogan kvm_mips_msa_cap = kvm_check_extension(s, KVM_CAP_MIPS_MSA); 54152db36aSJames Hogan 55e2132e0bSSanjay Lal DPRINTF("%s\n", __func__); 56e2132e0bSSanjay Lal return 0; 57e2132e0bSSanjay Lal } 58e2132e0bSSanjay Lal 59d525ffabSPaolo Bonzini int kvm_arch_irqchip_create(MachineState *ms, KVMState *s) 60d525ffabSPaolo Bonzini { 61d525ffabSPaolo Bonzini return 0; 62d525ffabSPaolo Bonzini } 63d525ffabSPaolo Bonzini 64e2132e0bSSanjay Lal int kvm_arch_init_vcpu(CPUState *cs) 65e2132e0bSSanjay Lal { 66152db36aSJames Hogan MIPSCPU *cpu = MIPS_CPU(cs); 67152db36aSJames Hogan CPUMIPSState *env = &cpu->env; 68e2132e0bSSanjay Lal int ret = 0; 69e2132e0bSSanjay Lal 70e2132e0bSSanjay Lal qemu_add_vm_change_state_handler(kvm_mips_update_state, cs); 71e2132e0bSSanjay Lal 72152db36aSJames Hogan if (kvm_mips_fpu_cap && env->CP0_Config1 & (1 << CP0C1_FP)) { 73152db36aSJames Hogan ret = kvm_vcpu_enable_cap(cs, KVM_CAP_MIPS_FPU, 0, 0); 74152db36aSJames Hogan if (ret < 0) { 75152db36aSJames Hogan /* mark unsupported so it gets disabled on reset */ 76152db36aSJames Hogan kvm_mips_fpu_cap = 0; 77152db36aSJames Hogan ret = 0; 78152db36aSJames Hogan } 79152db36aSJames Hogan } 80152db36aSJames Hogan 81bee62662SJames Hogan if (kvm_mips_msa_cap && env->CP0_Config3 & (1 << CP0C3_MSAP)) { 82bee62662SJames Hogan ret = kvm_vcpu_enable_cap(cs, KVM_CAP_MIPS_MSA, 0, 0); 83bee62662SJames Hogan if (ret < 0) { 84bee62662SJames Hogan /* mark unsupported so it gets disabled on reset */ 85bee62662SJames Hogan kvm_mips_msa_cap = 0; 86bee62662SJames Hogan ret = 0; 87bee62662SJames Hogan } 88bee62662SJames Hogan } 89bee62662SJames Hogan 90e2132e0bSSanjay Lal DPRINTF("%s\n", __func__); 91e2132e0bSSanjay Lal return ret; 92e2132e0bSSanjay Lal } 93e2132e0bSSanjay Lal 94e2132e0bSSanjay Lal void kvm_mips_reset_vcpu(MIPSCPU *cpu) 95e2132e0bSSanjay Lal { 960e928b12SJames Hogan CPUMIPSState *env = &cpu->env; 970e928b12SJames Hogan 98152db36aSJames Hogan if (!kvm_mips_fpu_cap && env->CP0_Config1 & (1 << CP0C1_FP)) { 992ab4b135SAlistair Francis warn_report("KVM does not support FPU, disabling"); 1000e928b12SJames Hogan env->CP0_Config1 &= ~(1 << CP0C1_FP); 1010e928b12SJames Hogan } 102bee62662SJames Hogan if (!kvm_mips_msa_cap && env->CP0_Config3 & (1 << CP0C3_MSAP)) { 1032ab4b135SAlistair Francis warn_report("KVM does not support MSA, disabling"); 104bee62662SJames Hogan env->CP0_Config3 &= ~(1 << CP0C3_MSAP); 105bee62662SJames Hogan } 1060e928b12SJames Hogan 107e2132e0bSSanjay Lal DPRINTF("%s\n", __func__); 108e2132e0bSSanjay Lal } 109e2132e0bSSanjay Lal 110e2132e0bSSanjay Lal int kvm_arch_insert_sw_breakpoint(CPUState *cs, struct kvm_sw_breakpoint *bp) 111e2132e0bSSanjay Lal { 112e2132e0bSSanjay Lal DPRINTF("%s\n", __func__); 113e2132e0bSSanjay Lal return 0; 114e2132e0bSSanjay Lal } 115e2132e0bSSanjay Lal 116e2132e0bSSanjay Lal int kvm_arch_remove_sw_breakpoint(CPUState *cs, struct kvm_sw_breakpoint *bp) 117e2132e0bSSanjay Lal { 118e2132e0bSSanjay Lal DPRINTF("%s\n", __func__); 119e2132e0bSSanjay Lal return 0; 120e2132e0bSSanjay Lal } 121e2132e0bSSanjay Lal 122e2132e0bSSanjay Lal static inline int cpu_mips_io_interrupts_pending(MIPSCPU *cpu) 123e2132e0bSSanjay Lal { 124e2132e0bSSanjay Lal CPUMIPSState *env = &cpu->env; 125e2132e0bSSanjay Lal 126e2132e0bSSanjay Lal return env->CP0_Cause & (0x1 << (2 + CP0Ca_IP)); 127e2132e0bSSanjay Lal } 128e2132e0bSSanjay Lal 129e2132e0bSSanjay Lal 130e2132e0bSSanjay Lal void kvm_arch_pre_run(CPUState *cs, struct kvm_run *run) 131e2132e0bSSanjay Lal { 132e2132e0bSSanjay Lal MIPSCPU *cpu = MIPS_CPU(cs); 133e2132e0bSSanjay Lal int r; 134e2132e0bSSanjay Lal struct kvm_mips_interrupt intr; 135e2132e0bSSanjay Lal 1364b8523eeSJan Kiszka qemu_mutex_lock_iothread(); 1374b8523eeSJan Kiszka 138e2132e0bSSanjay Lal if ((cs->interrupt_request & CPU_INTERRUPT_HARD) && 139e2132e0bSSanjay Lal cpu_mips_io_interrupts_pending(cpu)) { 140e2132e0bSSanjay Lal intr.cpu = -1; 141e2132e0bSSanjay Lal intr.irq = 2; 142e2132e0bSSanjay Lal r = kvm_vcpu_ioctl(cs, KVM_INTERRUPT, &intr); 143e2132e0bSSanjay Lal if (r < 0) { 144e2132e0bSSanjay Lal error_report("%s: cpu %d: failed to inject IRQ %x", 145e2132e0bSSanjay Lal __func__, cs->cpu_index, intr.irq); 146e2132e0bSSanjay Lal } 147e2132e0bSSanjay Lal } 1484b8523eeSJan Kiszka 1494b8523eeSJan Kiszka qemu_mutex_unlock_iothread(); 150e2132e0bSSanjay Lal } 151e2132e0bSSanjay Lal 1524c663752SPaolo Bonzini MemTxAttrs kvm_arch_post_run(CPUState *cs, struct kvm_run *run) 153e2132e0bSSanjay Lal { 1544c663752SPaolo Bonzini return MEMTXATTRS_UNSPECIFIED; 155e2132e0bSSanjay Lal } 156e2132e0bSSanjay Lal 157e2132e0bSSanjay Lal int kvm_arch_process_async_events(CPUState *cs) 158e2132e0bSSanjay Lal { 159e2132e0bSSanjay Lal return cs->halted; 160e2132e0bSSanjay Lal } 161e2132e0bSSanjay Lal 162e2132e0bSSanjay Lal int kvm_arch_handle_exit(CPUState *cs, struct kvm_run *run) 163e2132e0bSSanjay Lal { 164e2132e0bSSanjay Lal int ret; 165e2132e0bSSanjay Lal 166e2132e0bSSanjay Lal DPRINTF("%s\n", __func__); 167e2132e0bSSanjay Lal switch (run->exit_reason) { 168e2132e0bSSanjay Lal default: 169e2132e0bSSanjay Lal error_report("%s: unknown exit reason %d", 170e2132e0bSSanjay Lal __func__, run->exit_reason); 171e2132e0bSSanjay Lal ret = -1; 172e2132e0bSSanjay Lal break; 173e2132e0bSSanjay Lal } 174e2132e0bSSanjay Lal 175e2132e0bSSanjay Lal return ret; 176e2132e0bSSanjay Lal } 177e2132e0bSSanjay Lal 178e2132e0bSSanjay Lal bool kvm_arch_stop_on_emulation_error(CPUState *cs) 179e2132e0bSSanjay Lal { 180e2132e0bSSanjay Lal DPRINTF("%s\n", __func__); 181e2132e0bSSanjay Lal return true; 182e2132e0bSSanjay Lal } 183e2132e0bSSanjay Lal 184e2132e0bSSanjay Lal void kvm_arch_init_irq_routing(KVMState *s) 185e2132e0bSSanjay Lal { 186e2132e0bSSanjay Lal } 187e2132e0bSSanjay Lal 188e2132e0bSSanjay Lal int kvm_mips_set_interrupt(MIPSCPU *cpu, int irq, int level) 189e2132e0bSSanjay Lal { 190e2132e0bSSanjay Lal CPUState *cs = CPU(cpu); 191e2132e0bSSanjay Lal struct kvm_mips_interrupt intr; 192e2132e0bSSanjay Lal 193e2132e0bSSanjay Lal if (!kvm_enabled()) { 194e2132e0bSSanjay Lal return 0; 195e2132e0bSSanjay Lal } 196e2132e0bSSanjay Lal 197e2132e0bSSanjay Lal intr.cpu = -1; 198e2132e0bSSanjay Lal 199e2132e0bSSanjay Lal if (level) { 200e2132e0bSSanjay Lal intr.irq = irq; 201e2132e0bSSanjay Lal } else { 202e2132e0bSSanjay Lal intr.irq = -irq; 203e2132e0bSSanjay Lal } 204e2132e0bSSanjay Lal 205e2132e0bSSanjay Lal kvm_vcpu_ioctl(cs, KVM_INTERRUPT, &intr); 206e2132e0bSSanjay Lal 207e2132e0bSSanjay Lal return 0; 208e2132e0bSSanjay Lal } 209e2132e0bSSanjay Lal 210e2132e0bSSanjay Lal int kvm_mips_set_ipi_interrupt(MIPSCPU *cpu, int irq, int level) 211e2132e0bSSanjay Lal { 212e2132e0bSSanjay Lal CPUState *cs = current_cpu; 213e2132e0bSSanjay Lal CPUState *dest_cs = CPU(cpu); 214e2132e0bSSanjay Lal struct kvm_mips_interrupt intr; 215e2132e0bSSanjay Lal 216e2132e0bSSanjay Lal if (!kvm_enabled()) { 217e2132e0bSSanjay Lal return 0; 218e2132e0bSSanjay Lal } 219e2132e0bSSanjay Lal 220e2132e0bSSanjay Lal intr.cpu = dest_cs->cpu_index; 221e2132e0bSSanjay Lal 222e2132e0bSSanjay Lal if (level) { 223e2132e0bSSanjay Lal intr.irq = irq; 224e2132e0bSSanjay Lal } else { 225e2132e0bSSanjay Lal intr.irq = -irq; 226e2132e0bSSanjay Lal } 227e2132e0bSSanjay Lal 228e2132e0bSSanjay Lal DPRINTF("%s: CPU %d, IRQ: %d\n", __func__, intr.cpu, intr.irq); 229e2132e0bSSanjay Lal 230e2132e0bSSanjay Lal kvm_vcpu_ioctl(cs, KVM_INTERRUPT, &intr); 231e2132e0bSSanjay Lal 232e2132e0bSSanjay Lal return 0; 233e2132e0bSSanjay Lal } 234e2132e0bSSanjay Lal 235e2132e0bSSanjay Lal #define MIPS_CP0_32(_R, _S) \ 2365a2db896SJames Hogan (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U32 | (8 * (_R) + (_S))) 237e2132e0bSSanjay Lal 238e2132e0bSSanjay Lal #define MIPS_CP0_64(_R, _S) \ 2395a2db896SJames Hogan (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U64 | (8 * (_R) + (_S))) 240e2132e0bSSanjay Lal 241e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_INDEX MIPS_CP0_32(0, 0) 242e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_CONTEXT MIPS_CP0_64(4, 0) 243e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_USERLOCAL MIPS_CP0_64(4, 2) 244e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_PAGEMASK MIPS_CP0_32(5, 0) 245e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_WIRED MIPS_CP0_32(6, 0) 246e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_HWRENA MIPS_CP0_32(7, 0) 247e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_BADVADDR MIPS_CP0_64(8, 0) 248e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_COUNT MIPS_CP0_32(9, 0) 249e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_ENTRYHI MIPS_CP0_64(10, 0) 250e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_COMPARE MIPS_CP0_32(11, 0) 251e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_STATUS MIPS_CP0_32(12, 0) 252e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_CAUSE MIPS_CP0_32(13, 0) 253e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_EPC MIPS_CP0_64(14, 0) 254461a1582SJames Hogan #define KVM_REG_MIPS_CP0_PRID MIPS_CP0_32(15, 0) 25503cbfd7bSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG MIPS_CP0_32(16, 0) 25603cbfd7bSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG1 MIPS_CP0_32(16, 1) 25703cbfd7bSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG2 MIPS_CP0_32(16, 2) 25803cbfd7bSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG3 MIPS_CP0_32(16, 3) 25903cbfd7bSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG4 MIPS_CP0_32(16, 4) 26003cbfd7bSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG5 MIPS_CP0_32(16, 5) 261e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_ERROREPC MIPS_CP0_64(30, 0) 262e2132e0bSSanjay Lal 263e2132e0bSSanjay Lal static inline int kvm_mips_put_one_reg(CPUState *cs, uint64_t reg_id, 264e2132e0bSSanjay Lal int32_t *addr) 265e2132e0bSSanjay Lal { 266e2132e0bSSanjay Lal struct kvm_one_reg cp0reg = { 267e2132e0bSSanjay Lal .id = reg_id, 268f8b3e48bSJames Hogan .addr = (uintptr_t)addr 269e2132e0bSSanjay Lal }; 270e2132e0bSSanjay Lal 271e2132e0bSSanjay Lal return kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, &cp0reg); 272e2132e0bSSanjay Lal } 273e2132e0bSSanjay Lal 2740759487bSJames Hogan static inline int kvm_mips_put_one_ureg(CPUState *cs, uint64_t reg_id, 2750759487bSJames Hogan uint32_t *addr) 2760759487bSJames Hogan { 2770759487bSJames Hogan struct kvm_one_reg cp0reg = { 2780759487bSJames Hogan .id = reg_id, 2790759487bSJames Hogan .addr = (uintptr_t)addr 2800759487bSJames Hogan }; 2810759487bSJames Hogan 2820759487bSJames Hogan return kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, &cp0reg); 2830759487bSJames Hogan } 2840759487bSJames Hogan 285e2132e0bSSanjay Lal static inline int kvm_mips_put_one_ulreg(CPUState *cs, uint64_t reg_id, 286e2132e0bSSanjay Lal target_ulong *addr) 287e2132e0bSSanjay Lal { 288e2132e0bSSanjay Lal uint64_t val64 = *addr; 289e2132e0bSSanjay Lal struct kvm_one_reg cp0reg = { 290e2132e0bSSanjay Lal .id = reg_id, 291e2132e0bSSanjay Lal .addr = (uintptr_t)&val64 292e2132e0bSSanjay Lal }; 293e2132e0bSSanjay Lal 294e2132e0bSSanjay Lal return kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, &cp0reg); 295e2132e0bSSanjay Lal } 296e2132e0bSSanjay Lal 297e2132e0bSSanjay Lal static inline int kvm_mips_put_one_reg64(CPUState *cs, uint64_t reg_id, 298d319f83fSJames Hogan int64_t *addr) 299d319f83fSJames Hogan { 300d319f83fSJames Hogan struct kvm_one_reg cp0reg = { 301d319f83fSJames Hogan .id = reg_id, 302d319f83fSJames Hogan .addr = (uintptr_t)addr 303d319f83fSJames Hogan }; 304d319f83fSJames Hogan 305d319f83fSJames Hogan return kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, &cp0reg); 306d319f83fSJames Hogan } 307d319f83fSJames Hogan 308d319f83fSJames Hogan static inline int kvm_mips_put_one_ureg64(CPUState *cs, uint64_t reg_id, 309e2132e0bSSanjay Lal uint64_t *addr) 310e2132e0bSSanjay Lal { 311e2132e0bSSanjay Lal struct kvm_one_reg cp0reg = { 312e2132e0bSSanjay Lal .id = reg_id, 313e2132e0bSSanjay Lal .addr = (uintptr_t)addr 314e2132e0bSSanjay Lal }; 315e2132e0bSSanjay Lal 316e2132e0bSSanjay Lal return kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, &cp0reg); 317e2132e0bSSanjay Lal } 318e2132e0bSSanjay Lal 319e2132e0bSSanjay Lal static inline int kvm_mips_get_one_reg(CPUState *cs, uint64_t reg_id, 320e2132e0bSSanjay Lal int32_t *addr) 321e2132e0bSSanjay Lal { 322e2132e0bSSanjay Lal struct kvm_one_reg cp0reg = { 323e2132e0bSSanjay Lal .id = reg_id, 324f8b3e48bSJames Hogan .addr = (uintptr_t)addr 325e2132e0bSSanjay Lal }; 326e2132e0bSSanjay Lal 327f8b3e48bSJames Hogan return kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, &cp0reg); 328e2132e0bSSanjay Lal } 329e2132e0bSSanjay Lal 3300759487bSJames Hogan static inline int kvm_mips_get_one_ureg(CPUState *cs, uint64_t reg_id, 3310759487bSJames Hogan uint32_t *addr) 3320759487bSJames Hogan { 3330759487bSJames Hogan struct kvm_one_reg cp0reg = { 3340759487bSJames Hogan .id = reg_id, 3350759487bSJames Hogan .addr = (uintptr_t)addr 3360759487bSJames Hogan }; 3370759487bSJames Hogan 3380759487bSJames Hogan return kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, &cp0reg); 3390759487bSJames Hogan } 3400759487bSJames Hogan 341182f42fdSPeter Maydell static inline int kvm_mips_get_one_ulreg(CPUState *cs, uint64_t reg_id, 342e2132e0bSSanjay Lal target_ulong *addr) 343e2132e0bSSanjay Lal { 344e2132e0bSSanjay Lal int ret; 345e2132e0bSSanjay Lal uint64_t val64 = 0; 346e2132e0bSSanjay Lal struct kvm_one_reg cp0reg = { 347e2132e0bSSanjay Lal .id = reg_id, 348e2132e0bSSanjay Lal .addr = (uintptr_t)&val64 349e2132e0bSSanjay Lal }; 350e2132e0bSSanjay Lal 351e2132e0bSSanjay Lal ret = kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, &cp0reg); 352e2132e0bSSanjay Lal if (ret >= 0) { 353e2132e0bSSanjay Lal *addr = val64; 354e2132e0bSSanjay Lal } 355e2132e0bSSanjay Lal return ret; 356e2132e0bSSanjay Lal } 357e2132e0bSSanjay Lal 358182f42fdSPeter Maydell static inline int kvm_mips_get_one_reg64(CPUState *cs, uint64_t reg_id, 359d319f83fSJames Hogan int64_t *addr) 360d319f83fSJames Hogan { 361d319f83fSJames Hogan struct kvm_one_reg cp0reg = { 362d319f83fSJames Hogan .id = reg_id, 363d319f83fSJames Hogan .addr = (uintptr_t)addr 364d319f83fSJames Hogan }; 365d319f83fSJames Hogan 366d319f83fSJames Hogan return kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, &cp0reg); 367d319f83fSJames Hogan } 368d319f83fSJames Hogan 369d319f83fSJames Hogan static inline int kvm_mips_get_one_ureg64(CPUState *cs, uint64_t reg_id, 370e2132e0bSSanjay Lal uint64_t *addr) 371e2132e0bSSanjay Lal { 372e2132e0bSSanjay Lal struct kvm_one_reg cp0reg = { 373e2132e0bSSanjay Lal .id = reg_id, 374e2132e0bSSanjay Lal .addr = (uintptr_t)addr 375e2132e0bSSanjay Lal }; 376e2132e0bSSanjay Lal 377e2132e0bSSanjay Lal return kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, &cp0reg); 378e2132e0bSSanjay Lal } 379e2132e0bSSanjay Lal 38003cbfd7bSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG_MASK (1U << CP0C0_M) 381152db36aSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG1_MASK ((1U << CP0C1_M) | \ 382152db36aSJames Hogan (1U << CP0C1_FP)) 38303cbfd7bSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG2_MASK (1U << CP0C2_M) 384bee62662SJames Hogan #define KVM_REG_MIPS_CP0_CONFIG3_MASK ((1U << CP0C3_M) | \ 385bee62662SJames Hogan (1U << CP0C3_MSAP)) 38603cbfd7bSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG4_MASK (1U << CP0C4_M) 387bee62662SJames Hogan #define KVM_REG_MIPS_CP0_CONFIG5_MASK ((1U << CP0C5_MSAEn) | \ 388bee62662SJames Hogan (1U << CP0C5_UFE) | \ 389152db36aSJames Hogan (1U << CP0C5_FRE) | \ 390152db36aSJames Hogan (1U << CP0C5_UFR)) 39103cbfd7bSJames Hogan 39203cbfd7bSJames Hogan static inline int kvm_mips_change_one_reg(CPUState *cs, uint64_t reg_id, 39303cbfd7bSJames Hogan int32_t *addr, int32_t mask) 39403cbfd7bSJames Hogan { 39503cbfd7bSJames Hogan int err; 39603cbfd7bSJames Hogan int32_t tmp, change; 39703cbfd7bSJames Hogan 39803cbfd7bSJames Hogan err = kvm_mips_get_one_reg(cs, reg_id, &tmp); 39903cbfd7bSJames Hogan if (err < 0) { 40003cbfd7bSJames Hogan return err; 40103cbfd7bSJames Hogan } 40203cbfd7bSJames Hogan 40303cbfd7bSJames Hogan /* only change bits in mask */ 40403cbfd7bSJames Hogan change = (*addr ^ tmp) & mask; 40503cbfd7bSJames Hogan if (!change) { 40603cbfd7bSJames Hogan return 0; 40703cbfd7bSJames Hogan } 40803cbfd7bSJames Hogan 40903cbfd7bSJames Hogan tmp = tmp ^ change; 41003cbfd7bSJames Hogan return kvm_mips_put_one_reg(cs, reg_id, &tmp); 41103cbfd7bSJames Hogan } 41203cbfd7bSJames Hogan 413e2132e0bSSanjay Lal /* 414e2132e0bSSanjay Lal * We freeze the KVM timer when either the VM clock is stopped or the state is 415e2132e0bSSanjay Lal * saved (the state is dirty). 416e2132e0bSSanjay Lal */ 417e2132e0bSSanjay Lal 418e2132e0bSSanjay Lal /* 419e2132e0bSSanjay Lal * Save the state of the KVM timer when VM clock is stopped or state is synced 420e2132e0bSSanjay Lal * to QEMU. 421e2132e0bSSanjay Lal */ 422e2132e0bSSanjay Lal static int kvm_mips_save_count(CPUState *cs) 423e2132e0bSSanjay Lal { 424e2132e0bSSanjay Lal MIPSCPU *cpu = MIPS_CPU(cs); 425e2132e0bSSanjay Lal CPUMIPSState *env = &cpu->env; 426e2132e0bSSanjay Lal uint64_t count_ctl; 427e2132e0bSSanjay Lal int err, ret = 0; 428e2132e0bSSanjay Lal 429e2132e0bSSanjay Lal /* freeze KVM timer */ 430d319f83fSJames Hogan err = kvm_mips_get_one_ureg64(cs, KVM_REG_MIPS_COUNT_CTL, &count_ctl); 431e2132e0bSSanjay Lal if (err < 0) { 432e2132e0bSSanjay Lal DPRINTF("%s: Failed to get COUNT_CTL (%d)\n", __func__, err); 433e2132e0bSSanjay Lal ret = err; 434e2132e0bSSanjay Lal } else if (!(count_ctl & KVM_REG_MIPS_COUNT_CTL_DC)) { 435e2132e0bSSanjay Lal count_ctl |= KVM_REG_MIPS_COUNT_CTL_DC; 436d319f83fSJames Hogan err = kvm_mips_put_one_ureg64(cs, KVM_REG_MIPS_COUNT_CTL, &count_ctl); 437e2132e0bSSanjay Lal if (err < 0) { 438e2132e0bSSanjay Lal DPRINTF("%s: Failed to set COUNT_CTL.DC=1 (%d)\n", __func__, err); 439e2132e0bSSanjay Lal ret = err; 440e2132e0bSSanjay Lal } 441e2132e0bSSanjay Lal } 442e2132e0bSSanjay Lal 443e2132e0bSSanjay Lal /* read CP0_Cause */ 444e2132e0bSSanjay Lal err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_CAUSE, &env->CP0_Cause); 445e2132e0bSSanjay Lal if (err < 0) { 446e2132e0bSSanjay Lal DPRINTF("%s: Failed to get CP0_CAUSE (%d)\n", __func__, err); 447e2132e0bSSanjay Lal ret = err; 448e2132e0bSSanjay Lal } 449e2132e0bSSanjay Lal 450e2132e0bSSanjay Lal /* read CP0_Count */ 451e2132e0bSSanjay Lal err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_COUNT, &env->CP0_Count); 452e2132e0bSSanjay Lal if (err < 0) { 453e2132e0bSSanjay Lal DPRINTF("%s: Failed to get CP0_COUNT (%d)\n", __func__, err); 454e2132e0bSSanjay Lal ret = err; 455e2132e0bSSanjay Lal } 456e2132e0bSSanjay Lal 457e2132e0bSSanjay Lal return ret; 458e2132e0bSSanjay Lal } 459e2132e0bSSanjay Lal 460e2132e0bSSanjay Lal /* 461e2132e0bSSanjay Lal * Restore the state of the KVM timer when VM clock is restarted or state is 462e2132e0bSSanjay Lal * synced to KVM. 463e2132e0bSSanjay Lal */ 464e2132e0bSSanjay Lal static int kvm_mips_restore_count(CPUState *cs) 465e2132e0bSSanjay Lal { 466e2132e0bSSanjay Lal MIPSCPU *cpu = MIPS_CPU(cs); 467e2132e0bSSanjay Lal CPUMIPSState *env = &cpu->env; 468e2132e0bSSanjay Lal uint64_t count_ctl; 469e2132e0bSSanjay Lal int err_dc, err, ret = 0; 470e2132e0bSSanjay Lal 471e2132e0bSSanjay Lal /* check the timer is frozen */ 472d319f83fSJames Hogan err_dc = kvm_mips_get_one_ureg64(cs, KVM_REG_MIPS_COUNT_CTL, &count_ctl); 473e2132e0bSSanjay Lal if (err_dc < 0) { 474e2132e0bSSanjay Lal DPRINTF("%s: Failed to get COUNT_CTL (%d)\n", __func__, err_dc); 475e2132e0bSSanjay Lal ret = err_dc; 476e2132e0bSSanjay Lal } else if (!(count_ctl & KVM_REG_MIPS_COUNT_CTL_DC)) { 477e2132e0bSSanjay Lal /* freeze timer (sets COUNT_RESUME for us) */ 478e2132e0bSSanjay Lal count_ctl |= KVM_REG_MIPS_COUNT_CTL_DC; 479d319f83fSJames Hogan err = kvm_mips_put_one_ureg64(cs, KVM_REG_MIPS_COUNT_CTL, &count_ctl); 480e2132e0bSSanjay Lal if (err < 0) { 481e2132e0bSSanjay Lal DPRINTF("%s: Failed to set COUNT_CTL.DC=1 (%d)\n", __func__, err); 482e2132e0bSSanjay Lal ret = err; 483e2132e0bSSanjay Lal } 484e2132e0bSSanjay Lal } 485e2132e0bSSanjay Lal 486e2132e0bSSanjay Lal /* load CP0_Cause */ 487e2132e0bSSanjay Lal err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_CAUSE, &env->CP0_Cause); 488e2132e0bSSanjay Lal if (err < 0) { 489e2132e0bSSanjay Lal DPRINTF("%s: Failed to put CP0_CAUSE (%d)\n", __func__, err); 490e2132e0bSSanjay Lal ret = err; 491e2132e0bSSanjay Lal } 492e2132e0bSSanjay Lal 493e2132e0bSSanjay Lal /* load CP0_Count */ 494e2132e0bSSanjay Lal err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_COUNT, &env->CP0_Count); 495e2132e0bSSanjay Lal if (err < 0) { 496e2132e0bSSanjay Lal DPRINTF("%s: Failed to put CP0_COUNT (%d)\n", __func__, err); 497e2132e0bSSanjay Lal ret = err; 498e2132e0bSSanjay Lal } 499e2132e0bSSanjay Lal 500e2132e0bSSanjay Lal /* resume KVM timer */ 501e2132e0bSSanjay Lal if (err_dc >= 0) { 502e2132e0bSSanjay Lal count_ctl &= ~KVM_REG_MIPS_COUNT_CTL_DC; 503d319f83fSJames Hogan err = kvm_mips_put_one_ureg64(cs, KVM_REG_MIPS_COUNT_CTL, &count_ctl); 504e2132e0bSSanjay Lal if (err < 0) { 505e2132e0bSSanjay Lal DPRINTF("%s: Failed to set COUNT_CTL.DC=0 (%d)\n", __func__, err); 506e2132e0bSSanjay Lal ret = err; 507e2132e0bSSanjay Lal } 508e2132e0bSSanjay Lal } 509e2132e0bSSanjay Lal 510e2132e0bSSanjay Lal return ret; 511e2132e0bSSanjay Lal } 512e2132e0bSSanjay Lal 513e2132e0bSSanjay Lal /* 514e2132e0bSSanjay Lal * Handle the VM clock being started or stopped 515e2132e0bSSanjay Lal */ 516e2132e0bSSanjay Lal static void kvm_mips_update_state(void *opaque, int running, RunState state) 517e2132e0bSSanjay Lal { 518e2132e0bSSanjay Lal CPUState *cs = opaque; 519e2132e0bSSanjay Lal int ret; 520e2132e0bSSanjay Lal uint64_t count_resume; 521e2132e0bSSanjay Lal 522e2132e0bSSanjay Lal /* 523e2132e0bSSanjay Lal * If state is already dirty (synced to QEMU) then the KVM timer state is 524e2132e0bSSanjay Lal * already saved and can be restored when it is synced back to KVM. 525e2132e0bSSanjay Lal */ 526e2132e0bSSanjay Lal if (!running) { 52799f31832SSergio Andres Gomez Del Real if (!cs->vcpu_dirty) { 528e2132e0bSSanjay Lal ret = kvm_mips_save_count(cs); 529e2132e0bSSanjay Lal if (ret < 0) { 530288cb949SAlistair Francis warn_report("Failed saving count"); 531e2132e0bSSanjay Lal } 532e2132e0bSSanjay Lal } 533e2132e0bSSanjay Lal } else { 534e2132e0bSSanjay Lal /* Set clock restore time to now */ 535906b53a2SPaolo Bonzini count_resume = qemu_clock_get_ns(QEMU_CLOCK_REALTIME); 536d319f83fSJames Hogan ret = kvm_mips_put_one_ureg64(cs, KVM_REG_MIPS_COUNT_RESUME, 537e2132e0bSSanjay Lal &count_resume); 538e2132e0bSSanjay Lal if (ret < 0) { 539288cb949SAlistair Francis warn_report("Failed setting COUNT_RESUME"); 540e2132e0bSSanjay Lal return; 541e2132e0bSSanjay Lal } 542e2132e0bSSanjay Lal 54399f31832SSergio Andres Gomez Del Real if (!cs->vcpu_dirty) { 544e2132e0bSSanjay Lal ret = kvm_mips_restore_count(cs); 545e2132e0bSSanjay Lal if (ret < 0) { 546288cb949SAlistair Francis warn_report("Failed restoring count"); 547e2132e0bSSanjay Lal } 548e2132e0bSSanjay Lal } 549e2132e0bSSanjay Lal } 550e2132e0bSSanjay Lal } 551e2132e0bSSanjay Lal 552152db36aSJames Hogan static int kvm_mips_put_fpu_registers(CPUState *cs, int level) 553152db36aSJames Hogan { 554152db36aSJames Hogan MIPSCPU *cpu = MIPS_CPU(cs); 555152db36aSJames Hogan CPUMIPSState *env = &cpu->env; 556152db36aSJames Hogan int err, ret = 0; 557152db36aSJames Hogan unsigned int i; 558152db36aSJames Hogan 559152db36aSJames Hogan /* Only put FPU state if we're emulating a CPU with an FPU */ 560152db36aSJames Hogan if (env->CP0_Config1 & (1 << CP0C1_FP)) { 561152db36aSJames Hogan /* FPU Control Registers */ 562152db36aSJames Hogan if (level == KVM_PUT_FULL_STATE) { 563152db36aSJames Hogan err = kvm_mips_put_one_ureg(cs, KVM_REG_MIPS_FCR_IR, 564152db36aSJames Hogan &env->active_fpu.fcr0); 565152db36aSJames Hogan if (err < 0) { 566152db36aSJames Hogan DPRINTF("%s: Failed to put FCR_IR (%d)\n", __func__, err); 567152db36aSJames Hogan ret = err; 568152db36aSJames Hogan } 569152db36aSJames Hogan } 570152db36aSJames Hogan err = kvm_mips_put_one_ureg(cs, KVM_REG_MIPS_FCR_CSR, 571152db36aSJames Hogan &env->active_fpu.fcr31); 572152db36aSJames Hogan if (err < 0) { 573152db36aSJames Hogan DPRINTF("%s: Failed to put FCR_CSR (%d)\n", __func__, err); 574152db36aSJames Hogan ret = err; 575152db36aSJames Hogan } 576152db36aSJames Hogan 577bee62662SJames Hogan /* 578bee62662SJames Hogan * FPU register state is a subset of MSA vector state, so don't put FPU 579bee62662SJames Hogan * registers if we're emulating a CPU with MSA. 580bee62662SJames Hogan */ 581bee62662SJames Hogan if (!(env->CP0_Config3 & (1 << CP0C3_MSAP))) { 582152db36aSJames Hogan /* Floating point registers */ 583152db36aSJames Hogan for (i = 0; i < 32; ++i) { 584152db36aSJames Hogan if (env->CP0_Status & (1 << CP0St_FR)) { 585152db36aSJames Hogan err = kvm_mips_put_one_ureg64(cs, KVM_REG_MIPS_FPR_64(i), 586152db36aSJames Hogan &env->active_fpu.fpr[i].d); 587152db36aSJames Hogan } else { 588152db36aSJames Hogan err = kvm_mips_get_one_ureg(cs, KVM_REG_MIPS_FPR_32(i), 589152db36aSJames Hogan &env->active_fpu.fpr[i].w[FP_ENDIAN_IDX]); 590152db36aSJames Hogan } 591152db36aSJames Hogan if (err < 0) { 592152db36aSJames Hogan DPRINTF("%s: Failed to put FPR%u (%d)\n", __func__, i, err); 593152db36aSJames Hogan ret = err; 594152db36aSJames Hogan } 595152db36aSJames Hogan } 596152db36aSJames Hogan } 597bee62662SJames Hogan } 598bee62662SJames Hogan 599bee62662SJames Hogan /* Only put MSA state if we're emulating a CPU with MSA */ 600bee62662SJames Hogan if (env->CP0_Config3 & (1 << CP0C3_MSAP)) { 601bee62662SJames Hogan /* MSA Control Registers */ 602bee62662SJames Hogan if (level == KVM_PUT_FULL_STATE) { 603bee62662SJames Hogan err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_MSA_IR, 604bee62662SJames Hogan &env->msair); 605bee62662SJames Hogan if (err < 0) { 606bee62662SJames Hogan DPRINTF("%s: Failed to put MSA_IR (%d)\n", __func__, err); 607bee62662SJames Hogan ret = err; 608bee62662SJames Hogan } 609bee62662SJames Hogan } 610bee62662SJames Hogan err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_MSA_CSR, 611bee62662SJames Hogan &env->active_tc.msacsr); 612bee62662SJames Hogan if (err < 0) { 613bee62662SJames Hogan DPRINTF("%s: Failed to put MSA_CSR (%d)\n", __func__, err); 614bee62662SJames Hogan ret = err; 615bee62662SJames Hogan } 616bee62662SJames Hogan 617bee62662SJames Hogan /* Vector registers (includes FP registers) */ 618bee62662SJames Hogan for (i = 0; i < 32; ++i) { 619bee62662SJames Hogan /* Big endian MSA not supported by QEMU yet anyway */ 620bee62662SJames Hogan err = kvm_mips_put_one_reg64(cs, KVM_REG_MIPS_VEC_128(i), 621bee62662SJames Hogan env->active_fpu.fpr[i].wr.d); 622bee62662SJames Hogan if (err < 0) { 623bee62662SJames Hogan DPRINTF("%s: Failed to put VEC%u (%d)\n", __func__, i, err); 624bee62662SJames Hogan ret = err; 625bee62662SJames Hogan } 626bee62662SJames Hogan } 627bee62662SJames Hogan } 628152db36aSJames Hogan 629152db36aSJames Hogan return ret; 630152db36aSJames Hogan } 631152db36aSJames Hogan 632152db36aSJames Hogan static int kvm_mips_get_fpu_registers(CPUState *cs) 633152db36aSJames Hogan { 634152db36aSJames Hogan MIPSCPU *cpu = MIPS_CPU(cs); 635152db36aSJames Hogan CPUMIPSState *env = &cpu->env; 636152db36aSJames Hogan int err, ret = 0; 637152db36aSJames Hogan unsigned int i; 638152db36aSJames Hogan 639152db36aSJames Hogan /* Only get FPU state if we're emulating a CPU with an FPU */ 640152db36aSJames Hogan if (env->CP0_Config1 & (1 << CP0C1_FP)) { 641152db36aSJames Hogan /* FPU Control Registers */ 642152db36aSJames Hogan err = kvm_mips_get_one_ureg(cs, KVM_REG_MIPS_FCR_IR, 643152db36aSJames Hogan &env->active_fpu.fcr0); 644152db36aSJames Hogan if (err < 0) { 645152db36aSJames Hogan DPRINTF("%s: Failed to get FCR_IR (%d)\n", __func__, err); 646152db36aSJames Hogan ret = err; 647152db36aSJames Hogan } 648152db36aSJames Hogan err = kvm_mips_get_one_ureg(cs, KVM_REG_MIPS_FCR_CSR, 649152db36aSJames Hogan &env->active_fpu.fcr31); 650152db36aSJames Hogan if (err < 0) { 651152db36aSJames Hogan DPRINTF("%s: Failed to get FCR_CSR (%d)\n", __func__, err); 652152db36aSJames Hogan ret = err; 653152db36aSJames Hogan } else { 654152db36aSJames Hogan restore_fp_status(env); 655152db36aSJames Hogan } 656152db36aSJames Hogan 657bee62662SJames Hogan /* 658bee62662SJames Hogan * FPU register state is a subset of MSA vector state, so don't save FPU 659bee62662SJames Hogan * registers if we're emulating a CPU with MSA. 660bee62662SJames Hogan */ 661bee62662SJames Hogan if (!(env->CP0_Config3 & (1 << CP0C3_MSAP))) { 662152db36aSJames Hogan /* Floating point registers */ 663152db36aSJames Hogan for (i = 0; i < 32; ++i) { 664152db36aSJames Hogan if (env->CP0_Status & (1 << CP0St_FR)) { 665152db36aSJames Hogan err = kvm_mips_get_one_ureg64(cs, KVM_REG_MIPS_FPR_64(i), 666152db36aSJames Hogan &env->active_fpu.fpr[i].d); 667152db36aSJames Hogan } else { 668152db36aSJames Hogan err = kvm_mips_get_one_ureg(cs, KVM_REG_MIPS_FPR_32(i), 669152db36aSJames Hogan &env->active_fpu.fpr[i].w[FP_ENDIAN_IDX]); 670152db36aSJames Hogan } 671152db36aSJames Hogan if (err < 0) { 672152db36aSJames Hogan DPRINTF("%s: Failed to get FPR%u (%d)\n", __func__, i, err); 673152db36aSJames Hogan ret = err; 674152db36aSJames Hogan } 675152db36aSJames Hogan } 676152db36aSJames Hogan } 677bee62662SJames Hogan } 678bee62662SJames Hogan 679bee62662SJames Hogan /* Only get MSA state if we're emulating a CPU with MSA */ 680bee62662SJames Hogan if (env->CP0_Config3 & (1 << CP0C3_MSAP)) { 681bee62662SJames Hogan /* MSA Control Registers */ 682bee62662SJames Hogan err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_MSA_IR, 683bee62662SJames Hogan &env->msair); 684bee62662SJames Hogan if (err < 0) { 685bee62662SJames Hogan DPRINTF("%s: Failed to get MSA_IR (%d)\n", __func__, err); 686bee62662SJames Hogan ret = err; 687bee62662SJames Hogan } 688bee62662SJames Hogan err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_MSA_CSR, 689bee62662SJames Hogan &env->active_tc.msacsr); 690bee62662SJames Hogan if (err < 0) { 691bee62662SJames Hogan DPRINTF("%s: Failed to get MSA_CSR (%d)\n", __func__, err); 692bee62662SJames Hogan ret = err; 693bee62662SJames Hogan } else { 694bee62662SJames Hogan restore_msa_fp_status(env); 695bee62662SJames Hogan } 696bee62662SJames Hogan 697bee62662SJames Hogan /* Vector registers (includes FP registers) */ 698bee62662SJames Hogan for (i = 0; i < 32; ++i) { 699bee62662SJames Hogan /* Big endian MSA not supported by QEMU yet anyway */ 700bee62662SJames Hogan err = kvm_mips_get_one_reg64(cs, KVM_REG_MIPS_VEC_128(i), 701bee62662SJames Hogan env->active_fpu.fpr[i].wr.d); 702bee62662SJames Hogan if (err < 0) { 703bee62662SJames Hogan DPRINTF("%s: Failed to get VEC%u (%d)\n", __func__, i, err); 704bee62662SJames Hogan ret = err; 705bee62662SJames Hogan } 706bee62662SJames Hogan } 707bee62662SJames Hogan } 708152db36aSJames Hogan 709152db36aSJames Hogan return ret; 710152db36aSJames Hogan } 711152db36aSJames Hogan 712152db36aSJames Hogan 713e2132e0bSSanjay Lal static int kvm_mips_put_cp0_registers(CPUState *cs, int level) 714e2132e0bSSanjay Lal { 715e2132e0bSSanjay Lal MIPSCPU *cpu = MIPS_CPU(cs); 716e2132e0bSSanjay Lal CPUMIPSState *env = &cpu->env; 717e2132e0bSSanjay Lal int err, ret = 0; 718e2132e0bSSanjay Lal 719e2132e0bSSanjay Lal (void)level; 720e2132e0bSSanjay Lal 721e2132e0bSSanjay Lal err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_INDEX, &env->CP0_Index); 722e2132e0bSSanjay Lal if (err < 0) { 723e2132e0bSSanjay Lal DPRINTF("%s: Failed to put CP0_INDEX (%d)\n", __func__, err); 724e2132e0bSSanjay Lal ret = err; 725e2132e0bSSanjay Lal } 726e2132e0bSSanjay Lal err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_CONTEXT, 727e2132e0bSSanjay Lal &env->CP0_Context); 728e2132e0bSSanjay Lal if (err < 0) { 729e2132e0bSSanjay Lal DPRINTF("%s: Failed to put CP0_CONTEXT (%d)\n", __func__, err); 730e2132e0bSSanjay Lal ret = err; 731e2132e0bSSanjay Lal } 732e2132e0bSSanjay Lal err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_USERLOCAL, 733e2132e0bSSanjay Lal &env->active_tc.CP0_UserLocal); 734e2132e0bSSanjay Lal if (err < 0) { 735e2132e0bSSanjay Lal DPRINTF("%s: Failed to put CP0_USERLOCAL (%d)\n", __func__, err); 736e2132e0bSSanjay Lal ret = err; 737e2132e0bSSanjay Lal } 738e2132e0bSSanjay Lal err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_PAGEMASK, 739e2132e0bSSanjay Lal &env->CP0_PageMask); 740e2132e0bSSanjay Lal if (err < 0) { 741e2132e0bSSanjay Lal DPRINTF("%s: Failed to put CP0_PAGEMASK (%d)\n", __func__, err); 742e2132e0bSSanjay Lal ret = err; 743e2132e0bSSanjay Lal } 744e2132e0bSSanjay Lal err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_WIRED, &env->CP0_Wired); 745e2132e0bSSanjay Lal if (err < 0) { 746e2132e0bSSanjay Lal DPRINTF("%s: Failed to put CP0_WIRED (%d)\n", __func__, err); 747e2132e0bSSanjay Lal ret = err; 748e2132e0bSSanjay Lal } 749e2132e0bSSanjay Lal err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_HWRENA, &env->CP0_HWREna); 750e2132e0bSSanjay Lal if (err < 0) { 751e2132e0bSSanjay Lal DPRINTF("%s: Failed to put CP0_HWRENA (%d)\n", __func__, err); 752e2132e0bSSanjay Lal ret = err; 753e2132e0bSSanjay Lal } 754e2132e0bSSanjay Lal err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_BADVADDR, 755e2132e0bSSanjay Lal &env->CP0_BadVAddr); 756e2132e0bSSanjay Lal if (err < 0) { 757e2132e0bSSanjay Lal DPRINTF("%s: Failed to put CP0_BADVADDR (%d)\n", __func__, err); 758e2132e0bSSanjay Lal ret = err; 759e2132e0bSSanjay Lal } 760e2132e0bSSanjay Lal 761e2132e0bSSanjay Lal /* If VM clock stopped then state will be restored when it is restarted */ 762e2132e0bSSanjay Lal if (runstate_is_running()) { 763e2132e0bSSanjay Lal err = kvm_mips_restore_count(cs); 764e2132e0bSSanjay Lal if (err < 0) { 765e2132e0bSSanjay Lal ret = err; 766e2132e0bSSanjay Lal } 767e2132e0bSSanjay Lal } 768e2132e0bSSanjay Lal 769e2132e0bSSanjay Lal err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_ENTRYHI, 770e2132e0bSSanjay Lal &env->CP0_EntryHi); 771e2132e0bSSanjay Lal if (err < 0) { 772e2132e0bSSanjay Lal DPRINTF("%s: Failed to put CP0_ENTRYHI (%d)\n", __func__, err); 773e2132e0bSSanjay Lal ret = err; 774e2132e0bSSanjay Lal } 775e2132e0bSSanjay Lal err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_COMPARE, 776e2132e0bSSanjay Lal &env->CP0_Compare); 777e2132e0bSSanjay Lal if (err < 0) { 778e2132e0bSSanjay Lal DPRINTF("%s: Failed to put CP0_COMPARE (%d)\n", __func__, err); 779e2132e0bSSanjay Lal ret = err; 780e2132e0bSSanjay Lal } 781e2132e0bSSanjay Lal err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_STATUS, &env->CP0_Status); 782e2132e0bSSanjay Lal if (err < 0) { 783e2132e0bSSanjay Lal DPRINTF("%s: Failed to put CP0_STATUS (%d)\n", __func__, err); 784e2132e0bSSanjay Lal ret = err; 785e2132e0bSSanjay Lal } 786e2132e0bSSanjay Lal err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_EPC, &env->CP0_EPC); 787e2132e0bSSanjay Lal if (err < 0) { 788e2132e0bSSanjay Lal DPRINTF("%s: Failed to put CP0_EPC (%d)\n", __func__, err); 789e2132e0bSSanjay Lal ret = err; 790e2132e0bSSanjay Lal } 791461a1582SJames Hogan err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_PRID, &env->CP0_PRid); 792461a1582SJames Hogan if (err < 0) { 793461a1582SJames Hogan DPRINTF("%s: Failed to put CP0_PRID (%d)\n", __func__, err); 794461a1582SJames Hogan ret = err; 795461a1582SJames Hogan } 79603cbfd7bSJames Hogan err = kvm_mips_change_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG, 79703cbfd7bSJames Hogan &env->CP0_Config0, 79803cbfd7bSJames Hogan KVM_REG_MIPS_CP0_CONFIG_MASK); 79903cbfd7bSJames Hogan if (err < 0) { 80003cbfd7bSJames Hogan DPRINTF("%s: Failed to change CP0_CONFIG (%d)\n", __func__, err); 80103cbfd7bSJames Hogan ret = err; 80203cbfd7bSJames Hogan } 80303cbfd7bSJames Hogan err = kvm_mips_change_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG1, 80403cbfd7bSJames Hogan &env->CP0_Config1, 80503cbfd7bSJames Hogan KVM_REG_MIPS_CP0_CONFIG1_MASK); 80603cbfd7bSJames Hogan if (err < 0) { 80703cbfd7bSJames Hogan DPRINTF("%s: Failed to change CP0_CONFIG1 (%d)\n", __func__, err); 80803cbfd7bSJames Hogan ret = err; 80903cbfd7bSJames Hogan } 81003cbfd7bSJames Hogan err = kvm_mips_change_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG2, 81103cbfd7bSJames Hogan &env->CP0_Config2, 81203cbfd7bSJames Hogan KVM_REG_MIPS_CP0_CONFIG2_MASK); 81303cbfd7bSJames Hogan if (err < 0) { 81403cbfd7bSJames Hogan DPRINTF("%s: Failed to change CP0_CONFIG2 (%d)\n", __func__, err); 81503cbfd7bSJames Hogan ret = err; 81603cbfd7bSJames Hogan } 81703cbfd7bSJames Hogan err = kvm_mips_change_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG3, 81803cbfd7bSJames Hogan &env->CP0_Config3, 81903cbfd7bSJames Hogan KVM_REG_MIPS_CP0_CONFIG3_MASK); 82003cbfd7bSJames Hogan if (err < 0) { 82103cbfd7bSJames Hogan DPRINTF("%s: Failed to change CP0_CONFIG3 (%d)\n", __func__, err); 82203cbfd7bSJames Hogan ret = err; 82303cbfd7bSJames Hogan } 82403cbfd7bSJames Hogan err = kvm_mips_change_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG4, 82503cbfd7bSJames Hogan &env->CP0_Config4, 82603cbfd7bSJames Hogan KVM_REG_MIPS_CP0_CONFIG4_MASK); 82703cbfd7bSJames Hogan if (err < 0) { 82803cbfd7bSJames Hogan DPRINTF("%s: Failed to change CP0_CONFIG4 (%d)\n", __func__, err); 82903cbfd7bSJames Hogan ret = err; 83003cbfd7bSJames Hogan } 83103cbfd7bSJames Hogan err = kvm_mips_change_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG5, 83203cbfd7bSJames Hogan &env->CP0_Config5, 83303cbfd7bSJames Hogan KVM_REG_MIPS_CP0_CONFIG5_MASK); 83403cbfd7bSJames Hogan if (err < 0) { 83503cbfd7bSJames Hogan DPRINTF("%s: Failed to change CP0_CONFIG5 (%d)\n", __func__, err); 83603cbfd7bSJames Hogan ret = err; 83703cbfd7bSJames Hogan } 838e2132e0bSSanjay Lal err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_ERROREPC, 839e2132e0bSSanjay Lal &env->CP0_ErrorEPC); 840e2132e0bSSanjay Lal if (err < 0) { 841e2132e0bSSanjay Lal DPRINTF("%s: Failed to put CP0_ERROREPC (%d)\n", __func__, err); 842e2132e0bSSanjay Lal ret = err; 843e2132e0bSSanjay Lal } 844e2132e0bSSanjay Lal 845e2132e0bSSanjay Lal return ret; 846e2132e0bSSanjay Lal } 847e2132e0bSSanjay Lal 848e2132e0bSSanjay Lal static int kvm_mips_get_cp0_registers(CPUState *cs) 849e2132e0bSSanjay Lal { 850e2132e0bSSanjay Lal MIPSCPU *cpu = MIPS_CPU(cs); 851e2132e0bSSanjay Lal CPUMIPSState *env = &cpu->env; 852e2132e0bSSanjay Lal int err, ret = 0; 853e2132e0bSSanjay Lal 854e2132e0bSSanjay Lal err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_INDEX, &env->CP0_Index); 855e2132e0bSSanjay Lal if (err < 0) { 856e2132e0bSSanjay Lal DPRINTF("%s: Failed to get CP0_INDEX (%d)\n", __func__, err); 857e2132e0bSSanjay Lal ret = err; 858e2132e0bSSanjay Lal } 859e2132e0bSSanjay Lal err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_CONTEXT, 860e2132e0bSSanjay Lal &env->CP0_Context); 861e2132e0bSSanjay Lal if (err < 0) { 862e2132e0bSSanjay Lal DPRINTF("%s: Failed to get CP0_CONTEXT (%d)\n", __func__, err); 863e2132e0bSSanjay Lal ret = err; 864e2132e0bSSanjay Lal } 865e2132e0bSSanjay Lal err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_USERLOCAL, 866e2132e0bSSanjay Lal &env->active_tc.CP0_UserLocal); 867e2132e0bSSanjay Lal if (err < 0) { 868e2132e0bSSanjay Lal DPRINTF("%s: Failed to get CP0_USERLOCAL (%d)\n", __func__, err); 869e2132e0bSSanjay Lal ret = err; 870e2132e0bSSanjay Lal } 871e2132e0bSSanjay Lal err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_PAGEMASK, 872e2132e0bSSanjay Lal &env->CP0_PageMask); 873e2132e0bSSanjay Lal if (err < 0) { 874e2132e0bSSanjay Lal DPRINTF("%s: Failed to get CP0_PAGEMASK (%d)\n", __func__, err); 875e2132e0bSSanjay Lal ret = err; 876e2132e0bSSanjay Lal } 877e2132e0bSSanjay Lal err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_WIRED, &env->CP0_Wired); 878e2132e0bSSanjay Lal if (err < 0) { 879e2132e0bSSanjay Lal DPRINTF("%s: Failed to get CP0_WIRED (%d)\n", __func__, err); 880e2132e0bSSanjay Lal ret = err; 881e2132e0bSSanjay Lal } 882e2132e0bSSanjay Lal err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_HWRENA, &env->CP0_HWREna); 883e2132e0bSSanjay Lal if (err < 0) { 884e2132e0bSSanjay Lal DPRINTF("%s: Failed to get CP0_HWRENA (%d)\n", __func__, err); 885e2132e0bSSanjay Lal ret = err; 886e2132e0bSSanjay Lal } 887e2132e0bSSanjay Lal err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_BADVADDR, 888e2132e0bSSanjay Lal &env->CP0_BadVAddr); 889e2132e0bSSanjay Lal if (err < 0) { 890e2132e0bSSanjay Lal DPRINTF("%s: Failed to get CP0_BADVADDR (%d)\n", __func__, err); 891e2132e0bSSanjay Lal ret = err; 892e2132e0bSSanjay Lal } 893e2132e0bSSanjay Lal err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_ENTRYHI, 894e2132e0bSSanjay Lal &env->CP0_EntryHi); 895e2132e0bSSanjay Lal if (err < 0) { 896e2132e0bSSanjay Lal DPRINTF("%s: Failed to get CP0_ENTRYHI (%d)\n", __func__, err); 897e2132e0bSSanjay Lal ret = err; 898e2132e0bSSanjay Lal } 899e2132e0bSSanjay Lal err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_COMPARE, 900e2132e0bSSanjay Lal &env->CP0_Compare); 901e2132e0bSSanjay Lal if (err < 0) { 902e2132e0bSSanjay Lal DPRINTF("%s: Failed to get CP0_COMPARE (%d)\n", __func__, err); 903e2132e0bSSanjay Lal ret = err; 904e2132e0bSSanjay Lal } 905e2132e0bSSanjay Lal err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_STATUS, &env->CP0_Status); 906e2132e0bSSanjay Lal if (err < 0) { 907e2132e0bSSanjay Lal DPRINTF("%s: Failed to get CP0_STATUS (%d)\n", __func__, err); 908e2132e0bSSanjay Lal ret = err; 909e2132e0bSSanjay Lal } 910e2132e0bSSanjay Lal 911e2132e0bSSanjay Lal /* If VM clock stopped then state was already saved when it was stopped */ 912e2132e0bSSanjay Lal if (runstate_is_running()) { 913e2132e0bSSanjay Lal err = kvm_mips_save_count(cs); 914e2132e0bSSanjay Lal if (err < 0) { 915e2132e0bSSanjay Lal ret = err; 916e2132e0bSSanjay Lal } 917e2132e0bSSanjay Lal } 918e2132e0bSSanjay Lal 919e2132e0bSSanjay Lal err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_EPC, &env->CP0_EPC); 920e2132e0bSSanjay Lal if (err < 0) { 921e2132e0bSSanjay Lal DPRINTF("%s: Failed to get CP0_EPC (%d)\n", __func__, err); 922e2132e0bSSanjay Lal ret = err; 923e2132e0bSSanjay Lal } 924461a1582SJames Hogan err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_PRID, &env->CP0_PRid); 925461a1582SJames Hogan if (err < 0) { 926461a1582SJames Hogan DPRINTF("%s: Failed to get CP0_PRID (%d)\n", __func__, err); 927461a1582SJames Hogan ret = err; 928461a1582SJames Hogan } 92903cbfd7bSJames Hogan err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG, &env->CP0_Config0); 93003cbfd7bSJames Hogan if (err < 0) { 93103cbfd7bSJames Hogan DPRINTF("%s: Failed to get CP0_CONFIG (%d)\n", __func__, err); 93203cbfd7bSJames Hogan ret = err; 93303cbfd7bSJames Hogan } 93403cbfd7bSJames Hogan err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG1, &env->CP0_Config1); 93503cbfd7bSJames Hogan if (err < 0) { 93603cbfd7bSJames Hogan DPRINTF("%s: Failed to get CP0_CONFIG1 (%d)\n", __func__, err); 93703cbfd7bSJames Hogan ret = err; 93803cbfd7bSJames Hogan } 93903cbfd7bSJames Hogan err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG2, &env->CP0_Config2); 94003cbfd7bSJames Hogan if (err < 0) { 94103cbfd7bSJames Hogan DPRINTF("%s: Failed to get CP0_CONFIG2 (%d)\n", __func__, err); 94203cbfd7bSJames Hogan ret = err; 94303cbfd7bSJames Hogan } 94403cbfd7bSJames Hogan err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG3, &env->CP0_Config3); 94503cbfd7bSJames Hogan if (err < 0) { 94603cbfd7bSJames Hogan DPRINTF("%s: Failed to get CP0_CONFIG3 (%d)\n", __func__, err); 94703cbfd7bSJames Hogan ret = err; 94803cbfd7bSJames Hogan } 94903cbfd7bSJames Hogan err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG4, &env->CP0_Config4); 95003cbfd7bSJames Hogan if (err < 0) { 95103cbfd7bSJames Hogan DPRINTF("%s: Failed to get CP0_CONFIG4 (%d)\n", __func__, err); 95203cbfd7bSJames Hogan ret = err; 95303cbfd7bSJames Hogan } 95403cbfd7bSJames Hogan err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG5, &env->CP0_Config5); 95503cbfd7bSJames Hogan if (err < 0) { 95603cbfd7bSJames Hogan DPRINTF("%s: Failed to get CP0_CONFIG5 (%d)\n", __func__, err); 95703cbfd7bSJames Hogan ret = err; 95803cbfd7bSJames Hogan } 959e2132e0bSSanjay Lal err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_ERROREPC, 960e2132e0bSSanjay Lal &env->CP0_ErrorEPC); 961e2132e0bSSanjay Lal if (err < 0) { 962e2132e0bSSanjay Lal DPRINTF("%s: Failed to get CP0_ERROREPC (%d)\n", __func__, err); 963e2132e0bSSanjay Lal ret = err; 964e2132e0bSSanjay Lal } 965e2132e0bSSanjay Lal 966e2132e0bSSanjay Lal return ret; 967e2132e0bSSanjay Lal } 968e2132e0bSSanjay Lal 969e2132e0bSSanjay Lal int kvm_arch_put_registers(CPUState *cs, int level) 970e2132e0bSSanjay Lal { 971e2132e0bSSanjay Lal MIPSCPU *cpu = MIPS_CPU(cs); 972e2132e0bSSanjay Lal CPUMIPSState *env = &cpu->env; 973e2132e0bSSanjay Lal struct kvm_regs regs; 974e2132e0bSSanjay Lal int ret; 975e2132e0bSSanjay Lal int i; 976e2132e0bSSanjay Lal 977e2132e0bSSanjay Lal /* Set the registers based on QEMU's view of things */ 978e2132e0bSSanjay Lal for (i = 0; i < 32; i++) { 97902dae26aSJames Hogan regs.gpr[i] = (int64_t)(target_long)env->active_tc.gpr[i]; 980e2132e0bSSanjay Lal } 981e2132e0bSSanjay Lal 98202dae26aSJames Hogan regs.hi = (int64_t)(target_long)env->active_tc.HI[0]; 98302dae26aSJames Hogan regs.lo = (int64_t)(target_long)env->active_tc.LO[0]; 98402dae26aSJames Hogan regs.pc = (int64_t)(target_long)env->active_tc.PC; 985e2132e0bSSanjay Lal 986e2132e0bSSanjay Lal ret = kvm_vcpu_ioctl(cs, KVM_SET_REGS, ®s); 987e2132e0bSSanjay Lal 988e2132e0bSSanjay Lal if (ret < 0) { 989e2132e0bSSanjay Lal return ret; 990e2132e0bSSanjay Lal } 991e2132e0bSSanjay Lal 992e2132e0bSSanjay Lal ret = kvm_mips_put_cp0_registers(cs, level); 993e2132e0bSSanjay Lal if (ret < 0) { 994e2132e0bSSanjay Lal return ret; 995e2132e0bSSanjay Lal } 996e2132e0bSSanjay Lal 997152db36aSJames Hogan ret = kvm_mips_put_fpu_registers(cs, level); 998152db36aSJames Hogan if (ret < 0) { 999152db36aSJames Hogan return ret; 1000152db36aSJames Hogan } 1001152db36aSJames Hogan 1002e2132e0bSSanjay Lal return ret; 1003e2132e0bSSanjay Lal } 1004e2132e0bSSanjay Lal 1005e2132e0bSSanjay Lal int kvm_arch_get_registers(CPUState *cs) 1006e2132e0bSSanjay Lal { 1007e2132e0bSSanjay Lal MIPSCPU *cpu = MIPS_CPU(cs); 1008e2132e0bSSanjay Lal CPUMIPSState *env = &cpu->env; 1009e2132e0bSSanjay Lal int ret = 0; 1010e2132e0bSSanjay Lal struct kvm_regs regs; 1011e2132e0bSSanjay Lal int i; 1012e2132e0bSSanjay Lal 1013e2132e0bSSanjay Lal /* Get the current register set as KVM seems it */ 1014e2132e0bSSanjay Lal ret = kvm_vcpu_ioctl(cs, KVM_GET_REGS, ®s); 1015e2132e0bSSanjay Lal 1016e2132e0bSSanjay Lal if (ret < 0) { 1017e2132e0bSSanjay Lal return ret; 1018e2132e0bSSanjay Lal } 1019e2132e0bSSanjay Lal 1020e2132e0bSSanjay Lal for (i = 0; i < 32; i++) { 1021e2132e0bSSanjay Lal env->active_tc.gpr[i] = regs.gpr[i]; 1022e2132e0bSSanjay Lal } 1023e2132e0bSSanjay Lal 1024e2132e0bSSanjay Lal env->active_tc.HI[0] = regs.hi; 1025e2132e0bSSanjay Lal env->active_tc.LO[0] = regs.lo; 1026e2132e0bSSanjay Lal env->active_tc.PC = regs.pc; 1027e2132e0bSSanjay Lal 1028e2132e0bSSanjay Lal kvm_mips_get_cp0_registers(cs); 1029152db36aSJames Hogan kvm_mips_get_fpu_registers(cs); 1030e2132e0bSSanjay Lal 1031e2132e0bSSanjay Lal return ret; 1032e2132e0bSSanjay Lal } 10339e03a040SFrank Blaschka 10349e03a040SFrank Blaschka int kvm_arch_fixup_msi_route(struct kvm_irq_routing_entry *route, 1035dc9f06caSPavel Fedin uint64_t address, uint32_t data, PCIDevice *dev) 10369e03a040SFrank Blaschka { 10379e03a040SFrank Blaschka return 0; 10389e03a040SFrank Blaschka } 10391850b6b7SEric Auger 104038d87493SPeter Xu int kvm_arch_add_msi_route_post(struct kvm_irq_routing_entry *route, 104138d87493SPeter Xu int vector, PCIDevice *dev) 104238d87493SPeter Xu { 104338d87493SPeter Xu return 0; 104438d87493SPeter Xu } 104538d87493SPeter Xu 104638d87493SPeter Xu int kvm_arch_release_virq_post(int virq) 104738d87493SPeter Xu { 104838d87493SPeter Xu return 0; 104938d87493SPeter Xu } 105038d87493SPeter Xu 10511850b6b7SEric Auger int kvm_arch_msi_data_to_gsi(uint32_t data) 10521850b6b7SEric Auger { 10531850b6b7SEric Auger abort(); 10541850b6b7SEric Auger } 1055