xref: /qemu/target/mips/kvm.c (revision 11cb076b26ff25a909f07c593f9a4e0416ac147f)
1e2132e0bSSanjay Lal /*
2e2132e0bSSanjay Lal  * This file is subject to the terms and conditions of the GNU General Public
3e2132e0bSSanjay Lal  * License.  See the file "COPYING" in the main directory of this archive
4e2132e0bSSanjay Lal  * for more details.
5e2132e0bSSanjay Lal  *
6e2132e0bSSanjay Lal  * KVM/MIPS: MIPS specific KVM APIs
7e2132e0bSSanjay Lal  *
8e2132e0bSSanjay Lal  * Copyright (C) 2012-2014 Imagination Technologies Ltd.
9e2132e0bSSanjay Lal  * Authors: Sanjay Lal <sanjayl@kymasys.com>
10e2132e0bSSanjay Lal */
11e2132e0bSSanjay Lal 
12c684822aSPeter Maydell #include "qemu/osdep.h"
13e2132e0bSSanjay Lal #include <sys/ioctl.h>
14e2132e0bSSanjay Lal 
15e2132e0bSSanjay Lal #include <linux/kvm.h>
16e2132e0bSSanjay Lal 
17e2132e0bSSanjay Lal #include "qemu-common.h"
1833c11879SPaolo Bonzini #include "cpu.h"
1926aa3d9aSPhilippe Mathieu-Daudé #include "internal.h"
20e2132e0bSSanjay Lal #include "qemu/error-report.h"
21db725815SMarkus Armbruster #include "qemu/main-loop.h"
22e2132e0bSSanjay Lal #include "qemu/timer.h"
23e2132e0bSSanjay Lal #include "sysemu/kvm.h"
24719d109bSHuacai Chen #include "sysemu/kvm_int.h"
2554d31236SMarkus Armbruster #include "sysemu/runstate.h"
26e2132e0bSSanjay Lal #include "sysemu/cpus.h"
27e2132e0bSSanjay Lal #include "kvm_mips.h"
284c663752SPaolo Bonzini #include "exec/memattrs.h"
29719d109bSHuacai Chen #include "hw/boards.h"
30e2132e0bSSanjay Lal 
31e2132e0bSSanjay Lal #define DEBUG_KVM 0
32e2132e0bSSanjay Lal 
33e2132e0bSSanjay Lal #define DPRINTF(fmt, ...) \
34e2132e0bSSanjay Lal     do { if (DEBUG_KVM) { fprintf(stderr, fmt, ## __VA_ARGS__); } } while (0)
35e2132e0bSSanjay Lal 
36152db36aSJames Hogan static int kvm_mips_fpu_cap;
37bee62662SJames Hogan static int kvm_mips_msa_cap;
38152db36aSJames Hogan 
39e2132e0bSSanjay Lal const KVMCapabilityInfo kvm_arch_required_capabilities[] = {
40e2132e0bSSanjay Lal     KVM_CAP_LAST_INFO
41e2132e0bSSanjay Lal };
42e2132e0bSSanjay Lal 
43e2132e0bSSanjay Lal static void kvm_mips_update_state(void *opaque, int running, RunState state);
44e2132e0bSSanjay Lal 
45e2132e0bSSanjay Lal unsigned long kvm_arch_vcpu_id(CPUState *cs)
46e2132e0bSSanjay Lal {
47e2132e0bSSanjay Lal     return cs->cpu_index;
48e2132e0bSSanjay Lal }
49e2132e0bSSanjay Lal 
50b16565b3SMarcel Apfelbaum int kvm_arch_init(MachineState *ms, KVMState *s)
51e2132e0bSSanjay Lal {
52e2132e0bSSanjay Lal     /* MIPS has 128 signals */
53e2132e0bSSanjay Lal     kvm_set_sigmask_len(s, 16);
54e2132e0bSSanjay Lal 
55152db36aSJames Hogan     kvm_mips_fpu_cap = kvm_check_extension(s, KVM_CAP_MIPS_FPU);
56bee62662SJames Hogan     kvm_mips_msa_cap = kvm_check_extension(s, KVM_CAP_MIPS_MSA);
57152db36aSJames Hogan 
58e2132e0bSSanjay Lal     DPRINTF("%s\n", __func__);
59e2132e0bSSanjay Lal     return 0;
60e2132e0bSSanjay Lal }
61e2132e0bSSanjay Lal 
624376c40dSPaolo Bonzini int kvm_arch_irqchip_create(KVMState *s)
63d525ffabSPaolo Bonzini {
64d525ffabSPaolo Bonzini     return 0;
65d525ffabSPaolo Bonzini }
66d525ffabSPaolo Bonzini 
67e2132e0bSSanjay Lal int kvm_arch_init_vcpu(CPUState *cs)
68e2132e0bSSanjay Lal {
69152db36aSJames Hogan     MIPSCPU *cpu = MIPS_CPU(cs);
70152db36aSJames Hogan     CPUMIPSState *env = &cpu->env;
71e2132e0bSSanjay Lal     int ret = 0;
72e2132e0bSSanjay Lal 
73e2132e0bSSanjay Lal     qemu_add_vm_change_state_handler(kvm_mips_update_state, cs);
74e2132e0bSSanjay Lal 
75152db36aSJames Hogan     if (kvm_mips_fpu_cap && env->CP0_Config1 & (1 << CP0C1_FP)) {
76152db36aSJames Hogan         ret = kvm_vcpu_enable_cap(cs, KVM_CAP_MIPS_FPU, 0, 0);
77152db36aSJames Hogan         if (ret < 0) {
78152db36aSJames Hogan             /* mark unsupported so it gets disabled on reset */
79152db36aSJames Hogan             kvm_mips_fpu_cap = 0;
80152db36aSJames Hogan             ret = 0;
81152db36aSJames Hogan         }
82152db36aSJames Hogan     }
83152db36aSJames Hogan 
84bee62662SJames Hogan     if (kvm_mips_msa_cap && env->CP0_Config3 & (1 << CP0C3_MSAP)) {
85bee62662SJames Hogan         ret = kvm_vcpu_enable_cap(cs, KVM_CAP_MIPS_MSA, 0, 0);
86bee62662SJames Hogan         if (ret < 0) {
87bee62662SJames Hogan             /* mark unsupported so it gets disabled on reset */
88bee62662SJames Hogan             kvm_mips_msa_cap = 0;
89bee62662SJames Hogan             ret = 0;
90bee62662SJames Hogan         }
91bee62662SJames Hogan     }
92bee62662SJames Hogan 
93e2132e0bSSanjay Lal     DPRINTF("%s\n", __func__);
94e2132e0bSSanjay Lal     return ret;
95e2132e0bSSanjay Lal }
96e2132e0bSSanjay Lal 
97b1115c99SLiran Alon int kvm_arch_destroy_vcpu(CPUState *cs)
98b1115c99SLiran Alon {
99b1115c99SLiran Alon     return 0;
100b1115c99SLiran Alon }
101b1115c99SLiran Alon 
102e2132e0bSSanjay Lal void kvm_mips_reset_vcpu(MIPSCPU *cpu)
103e2132e0bSSanjay Lal {
1040e928b12SJames Hogan     CPUMIPSState *env = &cpu->env;
1050e928b12SJames Hogan 
106152db36aSJames Hogan     if (!kvm_mips_fpu_cap && env->CP0_Config1 & (1 << CP0C1_FP)) {
1072ab4b135SAlistair Francis         warn_report("KVM does not support FPU, disabling");
1080e928b12SJames Hogan         env->CP0_Config1 &= ~(1 << CP0C1_FP);
1090e928b12SJames Hogan     }
110bee62662SJames Hogan     if (!kvm_mips_msa_cap && env->CP0_Config3 & (1 << CP0C3_MSAP)) {
1112ab4b135SAlistair Francis         warn_report("KVM does not support MSA, disabling");
112bee62662SJames Hogan         env->CP0_Config3 &= ~(1 << CP0C3_MSAP);
113bee62662SJames Hogan     }
1140e928b12SJames Hogan 
115e2132e0bSSanjay Lal     DPRINTF("%s\n", __func__);
116e2132e0bSSanjay Lal }
117e2132e0bSSanjay Lal 
118e2132e0bSSanjay Lal int kvm_arch_insert_sw_breakpoint(CPUState *cs, struct kvm_sw_breakpoint *bp)
119e2132e0bSSanjay Lal {
120e2132e0bSSanjay Lal     DPRINTF("%s\n", __func__);
121e2132e0bSSanjay Lal     return 0;
122e2132e0bSSanjay Lal }
123e2132e0bSSanjay Lal 
124e2132e0bSSanjay Lal int kvm_arch_remove_sw_breakpoint(CPUState *cs, struct kvm_sw_breakpoint *bp)
125e2132e0bSSanjay Lal {
126e2132e0bSSanjay Lal     DPRINTF("%s\n", __func__);
127e2132e0bSSanjay Lal     return 0;
128e2132e0bSSanjay Lal }
129e2132e0bSSanjay Lal 
130e2132e0bSSanjay Lal static inline int cpu_mips_io_interrupts_pending(MIPSCPU *cpu)
131e2132e0bSSanjay Lal {
132e2132e0bSSanjay Lal     CPUMIPSState *env = &cpu->env;
133e2132e0bSSanjay Lal 
134e2132e0bSSanjay Lal     return env->CP0_Cause & (0x1 << (2 + CP0Ca_IP));
135e2132e0bSSanjay Lal }
136e2132e0bSSanjay Lal 
137e2132e0bSSanjay Lal 
138e2132e0bSSanjay Lal void kvm_arch_pre_run(CPUState *cs, struct kvm_run *run)
139e2132e0bSSanjay Lal {
140e2132e0bSSanjay Lal     MIPSCPU *cpu = MIPS_CPU(cs);
141e2132e0bSSanjay Lal     int r;
142e2132e0bSSanjay Lal     struct kvm_mips_interrupt intr;
143e2132e0bSSanjay Lal 
1444b8523eeSJan Kiszka     qemu_mutex_lock_iothread();
1454b8523eeSJan Kiszka 
146e2132e0bSSanjay Lal     if ((cs->interrupt_request & CPU_INTERRUPT_HARD) &&
147e2132e0bSSanjay Lal             cpu_mips_io_interrupts_pending(cpu)) {
148e2132e0bSSanjay Lal         intr.cpu = -1;
149e2132e0bSSanjay Lal         intr.irq = 2;
150e2132e0bSSanjay Lal         r = kvm_vcpu_ioctl(cs, KVM_INTERRUPT, &intr);
151e2132e0bSSanjay Lal         if (r < 0) {
152e2132e0bSSanjay Lal             error_report("%s: cpu %d: failed to inject IRQ %x",
153e2132e0bSSanjay Lal                          __func__, cs->cpu_index, intr.irq);
154e2132e0bSSanjay Lal         }
155e2132e0bSSanjay Lal     }
1564b8523eeSJan Kiszka 
1574b8523eeSJan Kiszka     qemu_mutex_unlock_iothread();
158e2132e0bSSanjay Lal }
159e2132e0bSSanjay Lal 
1604c663752SPaolo Bonzini MemTxAttrs kvm_arch_post_run(CPUState *cs, struct kvm_run *run)
161e2132e0bSSanjay Lal {
1624c663752SPaolo Bonzini     return MEMTXATTRS_UNSPECIFIED;
163e2132e0bSSanjay Lal }
164e2132e0bSSanjay Lal 
165e2132e0bSSanjay Lal int kvm_arch_process_async_events(CPUState *cs)
166e2132e0bSSanjay Lal {
167e2132e0bSSanjay Lal     return cs->halted;
168e2132e0bSSanjay Lal }
169e2132e0bSSanjay Lal 
170e2132e0bSSanjay Lal int kvm_arch_handle_exit(CPUState *cs, struct kvm_run *run)
171e2132e0bSSanjay Lal {
172e2132e0bSSanjay Lal     int ret;
173e2132e0bSSanjay Lal 
174e2132e0bSSanjay Lal     DPRINTF("%s\n", __func__);
175e2132e0bSSanjay Lal     switch (run->exit_reason) {
176e2132e0bSSanjay Lal     default:
177e2132e0bSSanjay Lal         error_report("%s: unknown exit reason %d",
178e2132e0bSSanjay Lal                      __func__, run->exit_reason);
179e2132e0bSSanjay Lal         ret = -1;
180e2132e0bSSanjay Lal         break;
181e2132e0bSSanjay Lal     }
182e2132e0bSSanjay Lal 
183e2132e0bSSanjay Lal     return ret;
184e2132e0bSSanjay Lal }
185e2132e0bSSanjay Lal 
186e2132e0bSSanjay Lal bool kvm_arch_stop_on_emulation_error(CPUState *cs)
187e2132e0bSSanjay Lal {
188e2132e0bSSanjay Lal     DPRINTF("%s\n", __func__);
189e2132e0bSSanjay Lal     return true;
190e2132e0bSSanjay Lal }
191e2132e0bSSanjay Lal 
192e2132e0bSSanjay Lal void kvm_arch_init_irq_routing(KVMState *s)
193e2132e0bSSanjay Lal {
194e2132e0bSSanjay Lal }
195e2132e0bSSanjay Lal 
196e2132e0bSSanjay Lal int kvm_mips_set_interrupt(MIPSCPU *cpu, int irq, int level)
197e2132e0bSSanjay Lal {
198e2132e0bSSanjay Lal     CPUState *cs = CPU(cpu);
199e2132e0bSSanjay Lal     struct kvm_mips_interrupt intr;
200e2132e0bSSanjay Lal 
201*11cb076bSPhilippe Mathieu-Daudé     assert(kvm_enabled());
202e2132e0bSSanjay Lal 
203e2132e0bSSanjay Lal     intr.cpu = -1;
204e2132e0bSSanjay Lal 
205e2132e0bSSanjay Lal     if (level) {
206e2132e0bSSanjay Lal         intr.irq = irq;
207e2132e0bSSanjay Lal     } else {
208e2132e0bSSanjay Lal         intr.irq = -irq;
209e2132e0bSSanjay Lal     }
210e2132e0bSSanjay Lal 
211e2132e0bSSanjay Lal     kvm_vcpu_ioctl(cs, KVM_INTERRUPT, &intr);
212e2132e0bSSanjay Lal 
213e2132e0bSSanjay Lal     return 0;
214e2132e0bSSanjay Lal }
215e2132e0bSSanjay Lal 
216e2132e0bSSanjay Lal int kvm_mips_set_ipi_interrupt(MIPSCPU *cpu, int irq, int level)
217e2132e0bSSanjay Lal {
218e2132e0bSSanjay Lal     CPUState *cs = current_cpu;
219e2132e0bSSanjay Lal     CPUState *dest_cs = CPU(cpu);
220e2132e0bSSanjay Lal     struct kvm_mips_interrupt intr;
221e2132e0bSSanjay Lal 
222*11cb076bSPhilippe Mathieu-Daudé     assert(kvm_enabled());
223e2132e0bSSanjay Lal 
224e2132e0bSSanjay Lal     intr.cpu = dest_cs->cpu_index;
225e2132e0bSSanjay Lal 
226e2132e0bSSanjay Lal     if (level) {
227e2132e0bSSanjay Lal         intr.irq = irq;
228e2132e0bSSanjay Lal     } else {
229e2132e0bSSanjay Lal         intr.irq = -irq;
230e2132e0bSSanjay Lal     }
231e2132e0bSSanjay Lal 
232e2132e0bSSanjay Lal     DPRINTF("%s: CPU %d, IRQ: %d\n", __func__, intr.cpu, intr.irq);
233e2132e0bSSanjay Lal 
234e2132e0bSSanjay Lal     kvm_vcpu_ioctl(cs, KVM_INTERRUPT, &intr);
235e2132e0bSSanjay Lal 
236e2132e0bSSanjay Lal     return 0;
237e2132e0bSSanjay Lal }
238e2132e0bSSanjay Lal 
239e2132e0bSSanjay Lal #define MIPS_CP0_32(_R, _S)                                     \
2405a2db896SJames Hogan     (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U32 | (8 * (_R) + (_S)))
241e2132e0bSSanjay Lal 
242e2132e0bSSanjay Lal #define MIPS_CP0_64(_R, _S)                                     \
2435a2db896SJames Hogan     (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U64 | (8 * (_R) + (_S)))
244e2132e0bSSanjay Lal 
245e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_INDEX          MIPS_CP0_32(0, 0)
2467e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_RANDOM         MIPS_CP0_32(1, 0)
247e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_CONTEXT        MIPS_CP0_64(4, 0)
248e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_USERLOCAL      MIPS_CP0_64(4, 2)
249e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_PAGEMASK       MIPS_CP0_32(5, 0)
2507e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_PAGEGRAIN      MIPS_CP0_32(5, 1)
2517e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_PWBASE         MIPS_CP0_64(5, 5)
2527e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_PWFIELD        MIPS_CP0_64(5, 6)
2537e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_PWSIZE         MIPS_CP0_64(5, 7)
254e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_WIRED          MIPS_CP0_32(6, 0)
2557e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_PWCTL          MIPS_CP0_32(6, 6)
256e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_HWRENA         MIPS_CP0_32(7, 0)
257e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_BADVADDR       MIPS_CP0_64(8, 0)
258e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_COUNT          MIPS_CP0_32(9, 0)
259e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_ENTRYHI        MIPS_CP0_64(10, 0)
260e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_COMPARE        MIPS_CP0_32(11, 0)
261e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_STATUS         MIPS_CP0_32(12, 0)
262e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_CAUSE          MIPS_CP0_32(13, 0)
263e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_EPC            MIPS_CP0_64(14, 0)
264461a1582SJames Hogan #define KVM_REG_MIPS_CP0_PRID           MIPS_CP0_32(15, 0)
2657e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_EBASE          MIPS_CP0_64(15, 1)
26603cbfd7bSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG         MIPS_CP0_32(16, 0)
26703cbfd7bSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG1        MIPS_CP0_32(16, 1)
26803cbfd7bSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG2        MIPS_CP0_32(16, 2)
26903cbfd7bSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG3        MIPS_CP0_32(16, 3)
27003cbfd7bSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG4        MIPS_CP0_32(16, 4)
27103cbfd7bSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG5        MIPS_CP0_32(16, 5)
2727e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_CONFIG6        MIPS_CP0_32(16, 6)
2737e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_XCONTEXT       MIPS_CP0_64(20, 0)
274e2132e0bSSanjay Lal #define KVM_REG_MIPS_CP0_ERROREPC       MIPS_CP0_64(30, 0)
2757e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_KSCRATCH1      MIPS_CP0_64(31, 2)
2767e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_KSCRATCH2      MIPS_CP0_64(31, 3)
2777e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_KSCRATCH3      MIPS_CP0_64(31, 4)
2787e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_KSCRATCH4      MIPS_CP0_64(31, 5)
2797e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_KSCRATCH5      MIPS_CP0_64(31, 6)
2807e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_KSCRATCH6      MIPS_CP0_64(31, 7)
281e2132e0bSSanjay Lal 
282e2132e0bSSanjay Lal static inline int kvm_mips_put_one_reg(CPUState *cs, uint64_t reg_id,
283e2132e0bSSanjay Lal                                        int32_t *addr)
284e2132e0bSSanjay Lal {
285e2132e0bSSanjay Lal     struct kvm_one_reg cp0reg = {
286e2132e0bSSanjay Lal         .id = reg_id,
287f8b3e48bSJames Hogan         .addr = (uintptr_t)addr
288e2132e0bSSanjay Lal     };
289e2132e0bSSanjay Lal 
290e2132e0bSSanjay Lal     return kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, &cp0reg);
291e2132e0bSSanjay Lal }
292e2132e0bSSanjay Lal 
2930759487bSJames Hogan static inline int kvm_mips_put_one_ureg(CPUState *cs, uint64_t reg_id,
2940759487bSJames Hogan                                         uint32_t *addr)
2950759487bSJames Hogan {
2960759487bSJames Hogan     struct kvm_one_reg cp0reg = {
2970759487bSJames Hogan         .id = reg_id,
2980759487bSJames Hogan         .addr = (uintptr_t)addr
2990759487bSJames Hogan     };
3000759487bSJames Hogan 
3010759487bSJames Hogan     return kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, &cp0reg);
3020759487bSJames Hogan }
3030759487bSJames Hogan 
304e2132e0bSSanjay Lal static inline int kvm_mips_put_one_ulreg(CPUState *cs, uint64_t reg_id,
305e2132e0bSSanjay Lal                                          target_ulong *addr)
306e2132e0bSSanjay Lal {
307e2132e0bSSanjay Lal     uint64_t val64 = *addr;
308e2132e0bSSanjay Lal     struct kvm_one_reg cp0reg = {
309e2132e0bSSanjay Lal         .id = reg_id,
310e2132e0bSSanjay Lal         .addr = (uintptr_t)&val64
311e2132e0bSSanjay Lal     };
312e2132e0bSSanjay Lal 
313e2132e0bSSanjay Lal     return kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, &cp0reg);
314e2132e0bSSanjay Lal }
315e2132e0bSSanjay Lal 
316e2132e0bSSanjay Lal static inline int kvm_mips_put_one_reg64(CPUState *cs, uint64_t reg_id,
317d319f83fSJames Hogan                                          int64_t *addr)
318d319f83fSJames Hogan {
319d319f83fSJames Hogan     struct kvm_one_reg cp0reg = {
320d319f83fSJames Hogan         .id = reg_id,
321d319f83fSJames Hogan         .addr = (uintptr_t)addr
322d319f83fSJames Hogan     };
323d319f83fSJames Hogan 
324d319f83fSJames Hogan     return kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, &cp0reg);
325d319f83fSJames Hogan }
326d319f83fSJames Hogan 
327d319f83fSJames Hogan static inline int kvm_mips_put_one_ureg64(CPUState *cs, uint64_t reg_id,
328e2132e0bSSanjay Lal                                           uint64_t *addr)
329e2132e0bSSanjay Lal {
330e2132e0bSSanjay Lal     struct kvm_one_reg cp0reg = {
331e2132e0bSSanjay Lal         .id = reg_id,
332e2132e0bSSanjay Lal         .addr = (uintptr_t)addr
333e2132e0bSSanjay Lal     };
334e2132e0bSSanjay Lal 
335e2132e0bSSanjay Lal     return kvm_vcpu_ioctl(cs, KVM_SET_ONE_REG, &cp0reg);
336e2132e0bSSanjay Lal }
337e2132e0bSSanjay Lal 
338e2132e0bSSanjay Lal static inline int kvm_mips_get_one_reg(CPUState *cs, uint64_t reg_id,
339e2132e0bSSanjay Lal                                        int32_t *addr)
340e2132e0bSSanjay Lal {
341e2132e0bSSanjay Lal     struct kvm_one_reg cp0reg = {
342e2132e0bSSanjay Lal         .id = reg_id,
343f8b3e48bSJames Hogan         .addr = (uintptr_t)addr
344e2132e0bSSanjay Lal     };
345e2132e0bSSanjay Lal 
346f8b3e48bSJames Hogan     return kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, &cp0reg);
347e2132e0bSSanjay Lal }
348e2132e0bSSanjay Lal 
3490759487bSJames Hogan static inline int kvm_mips_get_one_ureg(CPUState *cs, uint64_t reg_id,
3500759487bSJames Hogan                                         uint32_t *addr)
3510759487bSJames Hogan {
3520759487bSJames Hogan     struct kvm_one_reg cp0reg = {
3530759487bSJames Hogan         .id = reg_id,
3540759487bSJames Hogan         .addr = (uintptr_t)addr
3550759487bSJames Hogan     };
3560759487bSJames Hogan 
3570759487bSJames Hogan     return kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, &cp0reg);
3580759487bSJames Hogan }
3590759487bSJames Hogan 
360182f42fdSPeter Maydell static inline int kvm_mips_get_one_ulreg(CPUState *cs, uint64_t reg_id,
361e2132e0bSSanjay Lal                                          target_ulong *addr)
362e2132e0bSSanjay Lal {
363e2132e0bSSanjay Lal     int ret;
364e2132e0bSSanjay Lal     uint64_t val64 = 0;
365e2132e0bSSanjay Lal     struct kvm_one_reg cp0reg = {
366e2132e0bSSanjay Lal         .id = reg_id,
367e2132e0bSSanjay Lal         .addr = (uintptr_t)&val64
368e2132e0bSSanjay Lal     };
369e2132e0bSSanjay Lal 
370e2132e0bSSanjay Lal     ret = kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, &cp0reg);
371e2132e0bSSanjay Lal     if (ret >= 0) {
372e2132e0bSSanjay Lal         *addr = val64;
373e2132e0bSSanjay Lal     }
374e2132e0bSSanjay Lal     return ret;
375e2132e0bSSanjay Lal }
376e2132e0bSSanjay Lal 
377182f42fdSPeter Maydell static inline int kvm_mips_get_one_reg64(CPUState *cs, uint64_t reg_id,
378d319f83fSJames Hogan                                          int64_t *addr)
379d319f83fSJames Hogan {
380d319f83fSJames Hogan     struct kvm_one_reg cp0reg = {
381d319f83fSJames Hogan         .id = reg_id,
382d319f83fSJames Hogan         .addr = (uintptr_t)addr
383d319f83fSJames Hogan     };
384d319f83fSJames Hogan 
385d319f83fSJames Hogan     return kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, &cp0reg);
386d319f83fSJames Hogan }
387d319f83fSJames Hogan 
388d319f83fSJames Hogan static inline int kvm_mips_get_one_ureg64(CPUState *cs, uint64_t reg_id,
389e2132e0bSSanjay Lal                                           uint64_t *addr)
390e2132e0bSSanjay Lal {
391e2132e0bSSanjay Lal     struct kvm_one_reg cp0reg = {
392e2132e0bSSanjay Lal         .id = reg_id,
393e2132e0bSSanjay Lal         .addr = (uintptr_t)addr
394e2132e0bSSanjay Lal     };
395e2132e0bSSanjay Lal 
396e2132e0bSSanjay Lal     return kvm_vcpu_ioctl(cs, KVM_GET_ONE_REG, &cp0reg);
397e2132e0bSSanjay Lal }
398e2132e0bSSanjay Lal 
39903cbfd7bSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG_MASK    (1U << CP0C0_M)
400152db36aSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG1_MASK   ((1U << CP0C1_M) | \
401152db36aSJames Hogan                                          (1U << CP0C1_FP))
40203cbfd7bSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG2_MASK   (1U << CP0C2_M)
403bee62662SJames Hogan #define KVM_REG_MIPS_CP0_CONFIG3_MASK   ((1U << CP0C3_M) | \
404bee62662SJames Hogan                                          (1U << CP0C3_MSAP))
40503cbfd7bSJames Hogan #define KVM_REG_MIPS_CP0_CONFIG4_MASK   (1U << CP0C4_M)
406bee62662SJames Hogan #define KVM_REG_MIPS_CP0_CONFIG5_MASK   ((1U << CP0C5_MSAEn) | \
407bee62662SJames Hogan                                          (1U << CP0C5_UFE) | \
408152db36aSJames Hogan                                          (1U << CP0C5_FRE) | \
409152db36aSJames Hogan                                          (1U << CP0C5_UFR))
4107e0896b0SHuacai Chen #define KVM_REG_MIPS_CP0_CONFIG6_MASK   ((1U << CP0C6_BPPASS) | \
4117e0896b0SHuacai Chen                                          (0x3fU << CP0C6_KPOS) | \
4127e0896b0SHuacai Chen                                          (1U << CP0C6_KE) | \
4137e0896b0SHuacai Chen                                          (1U << CP0C6_VTLBONLY) | \
4147e0896b0SHuacai Chen                                          (1U << CP0C6_LASX) | \
4157e0896b0SHuacai Chen                                          (1U << CP0C6_SSEN) | \
4167e0896b0SHuacai Chen                                          (1U << CP0C6_DISDRTIME) | \
4177e0896b0SHuacai Chen                                          (1U << CP0C6_PIXNUEN) | \
4187e0896b0SHuacai Chen                                          (1U << CP0C6_SCRAND) | \
4197e0896b0SHuacai Chen                                          (1U << CP0C6_LLEXCEN) | \
4207e0896b0SHuacai Chen                                          (1U << CP0C6_DISVC) | \
4217e0896b0SHuacai Chen                                          (1U << CP0C6_VCLRU) | \
4227e0896b0SHuacai Chen                                          (1U << CP0C6_DCLRU) | \
4237e0896b0SHuacai Chen                                          (1U << CP0C6_PIXUEN) | \
4247e0896b0SHuacai Chen                                          (1U << CP0C6_DISBLKLYEN) | \
4257e0896b0SHuacai Chen                                          (1U << CP0C6_UMEMUALEN) | \
4267e0896b0SHuacai Chen                                          (1U << CP0C6_SFBEN) | \
4277e0896b0SHuacai Chen                                          (1U << CP0C6_FLTINT) | \
4287e0896b0SHuacai Chen                                          (1U << CP0C6_VLTINT) | \
4297e0896b0SHuacai Chen                                          (1U << CP0C6_DISBTB) | \
4307e0896b0SHuacai Chen                                          (3U << CP0C6_STPREFCTL) | \
4317e0896b0SHuacai Chen                                          (1U << CP0C6_INSTPREF) | \
4327e0896b0SHuacai Chen                                          (1U << CP0C6_DATAPREF))
43303cbfd7bSJames Hogan 
43403cbfd7bSJames Hogan static inline int kvm_mips_change_one_reg(CPUState *cs, uint64_t reg_id,
43503cbfd7bSJames Hogan                                           int32_t *addr, int32_t mask)
43603cbfd7bSJames Hogan {
43703cbfd7bSJames Hogan     int err;
43803cbfd7bSJames Hogan     int32_t tmp, change;
43903cbfd7bSJames Hogan 
44003cbfd7bSJames Hogan     err = kvm_mips_get_one_reg(cs, reg_id, &tmp);
44103cbfd7bSJames Hogan     if (err < 0) {
44203cbfd7bSJames Hogan         return err;
44303cbfd7bSJames Hogan     }
44403cbfd7bSJames Hogan 
44503cbfd7bSJames Hogan     /* only change bits in mask */
44603cbfd7bSJames Hogan     change = (*addr ^ tmp) & mask;
44703cbfd7bSJames Hogan     if (!change) {
44803cbfd7bSJames Hogan         return 0;
44903cbfd7bSJames Hogan     }
45003cbfd7bSJames Hogan 
45103cbfd7bSJames Hogan     tmp = tmp ^ change;
45203cbfd7bSJames Hogan     return kvm_mips_put_one_reg(cs, reg_id, &tmp);
45303cbfd7bSJames Hogan }
45403cbfd7bSJames Hogan 
455e2132e0bSSanjay Lal /*
456e2132e0bSSanjay Lal  * We freeze the KVM timer when either the VM clock is stopped or the state is
457e2132e0bSSanjay Lal  * saved (the state is dirty).
458e2132e0bSSanjay Lal  */
459e2132e0bSSanjay Lal 
460e2132e0bSSanjay Lal /*
461e2132e0bSSanjay Lal  * Save the state of the KVM timer when VM clock is stopped or state is synced
462e2132e0bSSanjay Lal  * to QEMU.
463e2132e0bSSanjay Lal  */
464e2132e0bSSanjay Lal static int kvm_mips_save_count(CPUState *cs)
465e2132e0bSSanjay Lal {
466e2132e0bSSanjay Lal     MIPSCPU *cpu = MIPS_CPU(cs);
467e2132e0bSSanjay Lal     CPUMIPSState *env = &cpu->env;
468e2132e0bSSanjay Lal     uint64_t count_ctl;
469e2132e0bSSanjay Lal     int err, ret = 0;
470e2132e0bSSanjay Lal 
471e2132e0bSSanjay Lal     /* freeze KVM timer */
472d319f83fSJames Hogan     err = kvm_mips_get_one_ureg64(cs, KVM_REG_MIPS_COUNT_CTL, &count_ctl);
473e2132e0bSSanjay Lal     if (err < 0) {
474e2132e0bSSanjay Lal         DPRINTF("%s: Failed to get COUNT_CTL (%d)\n", __func__, err);
475e2132e0bSSanjay Lal         ret = err;
476e2132e0bSSanjay Lal     } else if (!(count_ctl & KVM_REG_MIPS_COUNT_CTL_DC)) {
477e2132e0bSSanjay Lal         count_ctl |= KVM_REG_MIPS_COUNT_CTL_DC;
478d319f83fSJames Hogan         err = kvm_mips_put_one_ureg64(cs, KVM_REG_MIPS_COUNT_CTL, &count_ctl);
479e2132e0bSSanjay Lal         if (err < 0) {
480e2132e0bSSanjay Lal             DPRINTF("%s: Failed to set COUNT_CTL.DC=1 (%d)\n", __func__, err);
481e2132e0bSSanjay Lal             ret = err;
482e2132e0bSSanjay Lal         }
483e2132e0bSSanjay Lal     }
484e2132e0bSSanjay Lal 
485e2132e0bSSanjay Lal     /* read CP0_Cause */
486e2132e0bSSanjay Lal     err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_CAUSE, &env->CP0_Cause);
487e2132e0bSSanjay Lal     if (err < 0) {
488e2132e0bSSanjay Lal         DPRINTF("%s: Failed to get CP0_CAUSE (%d)\n", __func__, err);
489e2132e0bSSanjay Lal         ret = err;
490e2132e0bSSanjay Lal     }
491e2132e0bSSanjay Lal 
492e2132e0bSSanjay Lal     /* read CP0_Count */
493e2132e0bSSanjay Lal     err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_COUNT, &env->CP0_Count);
494e2132e0bSSanjay Lal     if (err < 0) {
495e2132e0bSSanjay Lal         DPRINTF("%s: Failed to get CP0_COUNT (%d)\n", __func__, err);
496e2132e0bSSanjay Lal         ret = err;
497e2132e0bSSanjay Lal     }
498e2132e0bSSanjay Lal 
499e2132e0bSSanjay Lal     return ret;
500e2132e0bSSanjay Lal }
501e2132e0bSSanjay Lal 
502e2132e0bSSanjay Lal /*
503e2132e0bSSanjay Lal  * Restore the state of the KVM timer when VM clock is restarted or state is
504e2132e0bSSanjay Lal  * synced to KVM.
505e2132e0bSSanjay Lal  */
506e2132e0bSSanjay Lal static int kvm_mips_restore_count(CPUState *cs)
507e2132e0bSSanjay Lal {
508e2132e0bSSanjay Lal     MIPSCPU *cpu = MIPS_CPU(cs);
509e2132e0bSSanjay Lal     CPUMIPSState *env = &cpu->env;
510e2132e0bSSanjay Lal     uint64_t count_ctl;
511e2132e0bSSanjay Lal     int err_dc, err, ret = 0;
512e2132e0bSSanjay Lal 
513e2132e0bSSanjay Lal     /* check the timer is frozen */
514d319f83fSJames Hogan     err_dc = kvm_mips_get_one_ureg64(cs, KVM_REG_MIPS_COUNT_CTL, &count_ctl);
515e2132e0bSSanjay Lal     if (err_dc < 0) {
516e2132e0bSSanjay Lal         DPRINTF("%s: Failed to get COUNT_CTL (%d)\n", __func__, err_dc);
517e2132e0bSSanjay Lal         ret = err_dc;
518e2132e0bSSanjay Lal     } else if (!(count_ctl & KVM_REG_MIPS_COUNT_CTL_DC)) {
519e2132e0bSSanjay Lal         /* freeze timer (sets COUNT_RESUME for us) */
520e2132e0bSSanjay Lal         count_ctl |= KVM_REG_MIPS_COUNT_CTL_DC;
521d319f83fSJames Hogan         err = kvm_mips_put_one_ureg64(cs, KVM_REG_MIPS_COUNT_CTL, &count_ctl);
522e2132e0bSSanjay Lal         if (err < 0) {
523e2132e0bSSanjay Lal             DPRINTF("%s: Failed to set COUNT_CTL.DC=1 (%d)\n", __func__, err);
524e2132e0bSSanjay Lal             ret = err;
525e2132e0bSSanjay Lal         }
526e2132e0bSSanjay Lal     }
527e2132e0bSSanjay Lal 
528e2132e0bSSanjay Lal     /* load CP0_Cause */
529e2132e0bSSanjay Lal     err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_CAUSE, &env->CP0_Cause);
530e2132e0bSSanjay Lal     if (err < 0) {
531e2132e0bSSanjay Lal         DPRINTF("%s: Failed to put CP0_CAUSE (%d)\n", __func__, err);
532e2132e0bSSanjay Lal         ret = err;
533e2132e0bSSanjay Lal     }
534e2132e0bSSanjay Lal 
535e2132e0bSSanjay Lal     /* load CP0_Count */
536e2132e0bSSanjay Lal     err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_COUNT, &env->CP0_Count);
537e2132e0bSSanjay Lal     if (err < 0) {
538e2132e0bSSanjay Lal         DPRINTF("%s: Failed to put CP0_COUNT (%d)\n", __func__, err);
539e2132e0bSSanjay Lal         ret = err;
540e2132e0bSSanjay Lal     }
541e2132e0bSSanjay Lal 
542e2132e0bSSanjay Lal     /* resume KVM timer */
543e2132e0bSSanjay Lal     if (err_dc >= 0) {
544e2132e0bSSanjay Lal         count_ctl &= ~KVM_REG_MIPS_COUNT_CTL_DC;
545d319f83fSJames Hogan         err = kvm_mips_put_one_ureg64(cs, KVM_REG_MIPS_COUNT_CTL, &count_ctl);
546e2132e0bSSanjay Lal         if (err < 0) {
547e2132e0bSSanjay Lal             DPRINTF("%s: Failed to set COUNT_CTL.DC=0 (%d)\n", __func__, err);
548e2132e0bSSanjay Lal             ret = err;
549e2132e0bSSanjay Lal         }
550e2132e0bSSanjay Lal     }
551e2132e0bSSanjay Lal 
552e2132e0bSSanjay Lal     return ret;
553e2132e0bSSanjay Lal }
554e2132e0bSSanjay Lal 
555e2132e0bSSanjay Lal /*
556e2132e0bSSanjay Lal  * Handle the VM clock being started or stopped
557e2132e0bSSanjay Lal  */
558e2132e0bSSanjay Lal static void kvm_mips_update_state(void *opaque, int running, RunState state)
559e2132e0bSSanjay Lal {
560e2132e0bSSanjay Lal     CPUState *cs = opaque;
561e2132e0bSSanjay Lal     int ret;
562e2132e0bSSanjay Lal     uint64_t count_resume;
563e2132e0bSSanjay Lal 
564e2132e0bSSanjay Lal     /*
565e2132e0bSSanjay Lal      * If state is already dirty (synced to QEMU) then the KVM timer state is
566e2132e0bSSanjay Lal      * already saved and can be restored when it is synced back to KVM.
567e2132e0bSSanjay Lal      */
568e2132e0bSSanjay Lal     if (!running) {
56999f31832SSergio Andres Gomez Del Real         if (!cs->vcpu_dirty) {
570e2132e0bSSanjay Lal             ret = kvm_mips_save_count(cs);
571e2132e0bSSanjay Lal             if (ret < 0) {
572288cb949SAlistair Francis                 warn_report("Failed saving count");
573e2132e0bSSanjay Lal             }
574e2132e0bSSanjay Lal         }
575e2132e0bSSanjay Lal     } else {
576e2132e0bSSanjay Lal         /* Set clock restore time to now */
577906b53a2SPaolo Bonzini         count_resume = qemu_clock_get_ns(QEMU_CLOCK_REALTIME);
578d319f83fSJames Hogan         ret = kvm_mips_put_one_ureg64(cs, KVM_REG_MIPS_COUNT_RESUME,
579e2132e0bSSanjay Lal                                       &count_resume);
580e2132e0bSSanjay Lal         if (ret < 0) {
581288cb949SAlistair Francis             warn_report("Failed setting COUNT_RESUME");
582e2132e0bSSanjay Lal             return;
583e2132e0bSSanjay Lal         }
584e2132e0bSSanjay Lal 
58599f31832SSergio Andres Gomez Del Real         if (!cs->vcpu_dirty) {
586e2132e0bSSanjay Lal             ret = kvm_mips_restore_count(cs);
587e2132e0bSSanjay Lal             if (ret < 0) {
588288cb949SAlistair Francis                 warn_report("Failed restoring count");
589e2132e0bSSanjay Lal             }
590e2132e0bSSanjay Lal         }
591e2132e0bSSanjay Lal     }
592e2132e0bSSanjay Lal }
593e2132e0bSSanjay Lal 
594152db36aSJames Hogan static int kvm_mips_put_fpu_registers(CPUState *cs, int level)
595152db36aSJames Hogan {
596152db36aSJames Hogan     MIPSCPU *cpu = MIPS_CPU(cs);
597152db36aSJames Hogan     CPUMIPSState *env = &cpu->env;
598152db36aSJames Hogan     int err, ret = 0;
599152db36aSJames Hogan     unsigned int i;
600152db36aSJames Hogan 
601152db36aSJames Hogan     /* Only put FPU state if we're emulating a CPU with an FPU */
602152db36aSJames Hogan     if (env->CP0_Config1 & (1 << CP0C1_FP)) {
603152db36aSJames Hogan         /* FPU Control Registers */
604152db36aSJames Hogan         if (level == KVM_PUT_FULL_STATE) {
605152db36aSJames Hogan             err = kvm_mips_put_one_ureg(cs, KVM_REG_MIPS_FCR_IR,
606152db36aSJames Hogan                                         &env->active_fpu.fcr0);
607152db36aSJames Hogan             if (err < 0) {
608152db36aSJames Hogan                 DPRINTF("%s: Failed to put FCR_IR (%d)\n", __func__, err);
609152db36aSJames Hogan                 ret = err;
610152db36aSJames Hogan             }
611152db36aSJames Hogan         }
612152db36aSJames Hogan         err = kvm_mips_put_one_ureg(cs, KVM_REG_MIPS_FCR_CSR,
613152db36aSJames Hogan                                     &env->active_fpu.fcr31);
614152db36aSJames Hogan         if (err < 0) {
615152db36aSJames Hogan             DPRINTF("%s: Failed to put FCR_CSR (%d)\n", __func__, err);
616152db36aSJames Hogan             ret = err;
617152db36aSJames Hogan         }
618152db36aSJames Hogan 
619bee62662SJames Hogan         /*
620bee62662SJames Hogan          * FPU register state is a subset of MSA vector state, so don't put FPU
621bee62662SJames Hogan          * registers if we're emulating a CPU with MSA.
622bee62662SJames Hogan          */
623bee62662SJames Hogan         if (!(env->CP0_Config3 & (1 << CP0C3_MSAP))) {
624152db36aSJames Hogan             /* Floating point registers */
625152db36aSJames Hogan             for (i = 0; i < 32; ++i) {
626152db36aSJames Hogan                 if (env->CP0_Status & (1 << CP0St_FR)) {
627152db36aSJames Hogan                     err = kvm_mips_put_one_ureg64(cs, KVM_REG_MIPS_FPR_64(i),
628152db36aSJames Hogan                                                   &env->active_fpu.fpr[i].d);
629152db36aSJames Hogan                 } else {
630152db36aSJames Hogan                     err = kvm_mips_get_one_ureg(cs, KVM_REG_MIPS_FPR_32(i),
631152db36aSJames Hogan                                     &env->active_fpu.fpr[i].w[FP_ENDIAN_IDX]);
632152db36aSJames Hogan                 }
633152db36aSJames Hogan                 if (err < 0) {
634152db36aSJames Hogan                     DPRINTF("%s: Failed to put FPR%u (%d)\n", __func__, i, err);
635152db36aSJames Hogan                     ret = err;
636152db36aSJames Hogan                 }
637152db36aSJames Hogan             }
638152db36aSJames Hogan         }
639bee62662SJames Hogan     }
640bee62662SJames Hogan 
641bee62662SJames Hogan     /* Only put MSA state if we're emulating a CPU with MSA */
642bee62662SJames Hogan     if (env->CP0_Config3 & (1 << CP0C3_MSAP)) {
643bee62662SJames Hogan         /* MSA Control Registers */
644bee62662SJames Hogan         if (level == KVM_PUT_FULL_STATE) {
645bee62662SJames Hogan             err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_MSA_IR,
646bee62662SJames Hogan                                        &env->msair);
647bee62662SJames Hogan             if (err < 0) {
648bee62662SJames Hogan                 DPRINTF("%s: Failed to put MSA_IR (%d)\n", __func__, err);
649bee62662SJames Hogan                 ret = err;
650bee62662SJames Hogan             }
651bee62662SJames Hogan         }
652bee62662SJames Hogan         err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_MSA_CSR,
653bee62662SJames Hogan                                    &env->active_tc.msacsr);
654bee62662SJames Hogan         if (err < 0) {
655bee62662SJames Hogan             DPRINTF("%s: Failed to put MSA_CSR (%d)\n", __func__, err);
656bee62662SJames Hogan             ret = err;
657bee62662SJames Hogan         }
658bee62662SJames Hogan 
659bee62662SJames Hogan         /* Vector registers (includes FP registers) */
660bee62662SJames Hogan         for (i = 0; i < 32; ++i) {
661bee62662SJames Hogan             /* Big endian MSA not supported by QEMU yet anyway */
662bee62662SJames Hogan             err = kvm_mips_put_one_reg64(cs, KVM_REG_MIPS_VEC_128(i),
663bee62662SJames Hogan                                          env->active_fpu.fpr[i].wr.d);
664bee62662SJames Hogan             if (err < 0) {
665bee62662SJames Hogan                 DPRINTF("%s: Failed to put VEC%u (%d)\n", __func__, i, err);
666bee62662SJames Hogan                 ret = err;
667bee62662SJames Hogan             }
668bee62662SJames Hogan         }
669bee62662SJames Hogan     }
670152db36aSJames Hogan 
671152db36aSJames Hogan     return ret;
672152db36aSJames Hogan }
673152db36aSJames Hogan 
674152db36aSJames Hogan static int kvm_mips_get_fpu_registers(CPUState *cs)
675152db36aSJames Hogan {
676152db36aSJames Hogan     MIPSCPU *cpu = MIPS_CPU(cs);
677152db36aSJames Hogan     CPUMIPSState *env = &cpu->env;
678152db36aSJames Hogan     int err, ret = 0;
679152db36aSJames Hogan     unsigned int i;
680152db36aSJames Hogan 
681152db36aSJames Hogan     /* Only get FPU state if we're emulating a CPU with an FPU */
682152db36aSJames Hogan     if (env->CP0_Config1 & (1 << CP0C1_FP)) {
683152db36aSJames Hogan         /* FPU Control Registers */
684152db36aSJames Hogan         err = kvm_mips_get_one_ureg(cs, KVM_REG_MIPS_FCR_IR,
685152db36aSJames Hogan                                     &env->active_fpu.fcr0);
686152db36aSJames Hogan         if (err < 0) {
687152db36aSJames Hogan             DPRINTF("%s: Failed to get FCR_IR (%d)\n", __func__, err);
688152db36aSJames Hogan             ret = err;
689152db36aSJames Hogan         }
690152db36aSJames Hogan         err = kvm_mips_get_one_ureg(cs, KVM_REG_MIPS_FCR_CSR,
691152db36aSJames Hogan                                     &env->active_fpu.fcr31);
692152db36aSJames Hogan         if (err < 0) {
693152db36aSJames Hogan             DPRINTF("%s: Failed to get FCR_CSR (%d)\n", __func__, err);
694152db36aSJames Hogan             ret = err;
695152db36aSJames Hogan         } else {
696152db36aSJames Hogan             restore_fp_status(env);
697152db36aSJames Hogan         }
698152db36aSJames Hogan 
699bee62662SJames Hogan         /*
700bee62662SJames Hogan          * FPU register state is a subset of MSA vector state, so don't save FPU
701bee62662SJames Hogan          * registers if we're emulating a CPU with MSA.
702bee62662SJames Hogan          */
703bee62662SJames Hogan         if (!(env->CP0_Config3 & (1 << CP0C3_MSAP))) {
704152db36aSJames Hogan             /* Floating point registers */
705152db36aSJames Hogan             for (i = 0; i < 32; ++i) {
706152db36aSJames Hogan                 if (env->CP0_Status & (1 << CP0St_FR)) {
707152db36aSJames Hogan                     err = kvm_mips_get_one_ureg64(cs, KVM_REG_MIPS_FPR_64(i),
708152db36aSJames Hogan                                                   &env->active_fpu.fpr[i].d);
709152db36aSJames Hogan                 } else {
710152db36aSJames Hogan                     err = kvm_mips_get_one_ureg(cs, KVM_REG_MIPS_FPR_32(i),
711152db36aSJames Hogan                                     &env->active_fpu.fpr[i].w[FP_ENDIAN_IDX]);
712152db36aSJames Hogan                 }
713152db36aSJames Hogan                 if (err < 0) {
714152db36aSJames Hogan                     DPRINTF("%s: Failed to get FPR%u (%d)\n", __func__, i, err);
715152db36aSJames Hogan                     ret = err;
716152db36aSJames Hogan                 }
717152db36aSJames Hogan             }
718152db36aSJames Hogan         }
719bee62662SJames Hogan     }
720bee62662SJames Hogan 
721bee62662SJames Hogan     /* Only get MSA state if we're emulating a CPU with MSA */
722bee62662SJames Hogan     if (env->CP0_Config3 & (1 << CP0C3_MSAP)) {
723bee62662SJames Hogan         /* MSA Control Registers */
724bee62662SJames Hogan         err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_MSA_IR,
725bee62662SJames Hogan                                    &env->msair);
726bee62662SJames Hogan         if (err < 0) {
727bee62662SJames Hogan             DPRINTF("%s: Failed to get MSA_IR (%d)\n", __func__, err);
728bee62662SJames Hogan             ret = err;
729bee62662SJames Hogan         }
730bee62662SJames Hogan         err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_MSA_CSR,
731bee62662SJames Hogan                                    &env->active_tc.msacsr);
732bee62662SJames Hogan         if (err < 0) {
733bee62662SJames Hogan             DPRINTF("%s: Failed to get MSA_CSR (%d)\n", __func__, err);
734bee62662SJames Hogan             ret = err;
735bee62662SJames Hogan         } else {
736bee62662SJames Hogan             restore_msa_fp_status(env);
737bee62662SJames Hogan         }
738bee62662SJames Hogan 
739bee62662SJames Hogan         /* Vector registers (includes FP registers) */
740bee62662SJames Hogan         for (i = 0; i < 32; ++i) {
741bee62662SJames Hogan             /* Big endian MSA not supported by QEMU yet anyway */
742bee62662SJames Hogan             err = kvm_mips_get_one_reg64(cs, KVM_REG_MIPS_VEC_128(i),
743bee62662SJames Hogan                                          env->active_fpu.fpr[i].wr.d);
744bee62662SJames Hogan             if (err < 0) {
745bee62662SJames Hogan                 DPRINTF("%s: Failed to get VEC%u (%d)\n", __func__, i, err);
746bee62662SJames Hogan                 ret = err;
747bee62662SJames Hogan             }
748bee62662SJames Hogan         }
749bee62662SJames Hogan     }
750152db36aSJames Hogan 
751152db36aSJames Hogan     return ret;
752152db36aSJames Hogan }
753152db36aSJames Hogan 
754152db36aSJames Hogan 
755e2132e0bSSanjay Lal static int kvm_mips_put_cp0_registers(CPUState *cs, int level)
756e2132e0bSSanjay Lal {
757e2132e0bSSanjay Lal     MIPSCPU *cpu = MIPS_CPU(cs);
758e2132e0bSSanjay Lal     CPUMIPSState *env = &cpu->env;
759e2132e0bSSanjay Lal     int err, ret = 0;
760e2132e0bSSanjay Lal 
761e2132e0bSSanjay Lal     (void)level;
762e2132e0bSSanjay Lal 
763e2132e0bSSanjay Lal     err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_INDEX, &env->CP0_Index);
764e2132e0bSSanjay Lal     if (err < 0) {
765e2132e0bSSanjay Lal         DPRINTF("%s: Failed to put CP0_INDEX (%d)\n", __func__, err);
766e2132e0bSSanjay Lal         ret = err;
767e2132e0bSSanjay Lal     }
7687e0896b0SHuacai Chen     err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_RANDOM, &env->CP0_Random);
7697e0896b0SHuacai Chen     if (err < 0) {
7707e0896b0SHuacai Chen         DPRINTF("%s: Failed to put CP0_RANDOM (%d)\n", __func__, err);
7717e0896b0SHuacai Chen         ret = err;
7727e0896b0SHuacai Chen     }
773e2132e0bSSanjay Lal     err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_CONTEXT,
774e2132e0bSSanjay Lal                                  &env->CP0_Context);
775e2132e0bSSanjay Lal     if (err < 0) {
776e2132e0bSSanjay Lal         DPRINTF("%s: Failed to put CP0_CONTEXT (%d)\n", __func__, err);
777e2132e0bSSanjay Lal         ret = err;
778e2132e0bSSanjay Lal     }
779e2132e0bSSanjay Lal     err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_USERLOCAL,
780e2132e0bSSanjay Lal                                  &env->active_tc.CP0_UserLocal);
781e2132e0bSSanjay Lal     if (err < 0) {
782e2132e0bSSanjay Lal         DPRINTF("%s: Failed to put CP0_USERLOCAL (%d)\n", __func__, err);
783e2132e0bSSanjay Lal         ret = err;
784e2132e0bSSanjay Lal     }
785e2132e0bSSanjay Lal     err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_PAGEMASK,
786e2132e0bSSanjay Lal                                &env->CP0_PageMask);
787e2132e0bSSanjay Lal     if (err < 0) {
788e2132e0bSSanjay Lal         DPRINTF("%s: Failed to put CP0_PAGEMASK (%d)\n", __func__, err);
789e2132e0bSSanjay Lal         ret = err;
790e2132e0bSSanjay Lal     }
7917e0896b0SHuacai Chen     err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_PAGEGRAIN,
7927e0896b0SHuacai Chen                                &env->CP0_PageGrain);
7937e0896b0SHuacai Chen     if (err < 0) {
7947e0896b0SHuacai Chen         DPRINTF("%s: Failed to put CP0_PAGEGRAIN (%d)\n", __func__, err);
7957e0896b0SHuacai Chen         ret = err;
7967e0896b0SHuacai Chen     }
7977e0896b0SHuacai Chen     err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_PWBASE,
7987e0896b0SHuacai Chen                                &env->CP0_PWBase);
7997e0896b0SHuacai Chen     if (err < 0) {
8007e0896b0SHuacai Chen         DPRINTF("%s: Failed to put CP0_PWBASE (%d)\n", __func__, err);
8017e0896b0SHuacai Chen         ret = err;
8027e0896b0SHuacai Chen     }
8037e0896b0SHuacai Chen     err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_PWFIELD,
8047e0896b0SHuacai Chen                                &env->CP0_PWField);
8057e0896b0SHuacai Chen     if (err < 0) {
8067e0896b0SHuacai Chen         DPRINTF("%s: Failed to put CP0_PWField (%d)\n", __func__, err);
8077e0896b0SHuacai Chen         ret = err;
8087e0896b0SHuacai Chen     }
8097e0896b0SHuacai Chen     err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_PWSIZE,
8107e0896b0SHuacai Chen                                &env->CP0_PWSize);
8117e0896b0SHuacai Chen     if (err < 0) {
8127e0896b0SHuacai Chen         DPRINTF("%s: Failed to put CP0_PWSIZE (%d)\n", __func__, err);
8137e0896b0SHuacai Chen         ret = err;
8147e0896b0SHuacai Chen     }
815e2132e0bSSanjay Lal     err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_WIRED, &env->CP0_Wired);
816e2132e0bSSanjay Lal     if (err < 0) {
817e2132e0bSSanjay Lal         DPRINTF("%s: Failed to put CP0_WIRED (%d)\n", __func__, err);
818e2132e0bSSanjay Lal         ret = err;
819e2132e0bSSanjay Lal     }
8207e0896b0SHuacai Chen     err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_PWCTL, &env->CP0_PWCtl);
8217e0896b0SHuacai Chen     if (err < 0) {
8227e0896b0SHuacai Chen         DPRINTF("%s: Failed to put CP0_PWCTL (%d)\n", __func__, err);
8237e0896b0SHuacai Chen         ret = err;
8247e0896b0SHuacai Chen     }
825e2132e0bSSanjay Lal     err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_HWRENA, &env->CP0_HWREna);
826e2132e0bSSanjay Lal     if (err < 0) {
827e2132e0bSSanjay Lal         DPRINTF("%s: Failed to put CP0_HWRENA (%d)\n", __func__, err);
828e2132e0bSSanjay Lal         ret = err;
829e2132e0bSSanjay Lal     }
830e2132e0bSSanjay Lal     err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_BADVADDR,
831e2132e0bSSanjay Lal                                  &env->CP0_BadVAddr);
832e2132e0bSSanjay Lal     if (err < 0) {
833e2132e0bSSanjay Lal         DPRINTF("%s: Failed to put CP0_BADVADDR (%d)\n", __func__, err);
834e2132e0bSSanjay Lal         ret = err;
835e2132e0bSSanjay Lal     }
836e2132e0bSSanjay Lal 
837e2132e0bSSanjay Lal     /* If VM clock stopped then state will be restored when it is restarted */
838e2132e0bSSanjay Lal     if (runstate_is_running()) {
839e2132e0bSSanjay Lal         err = kvm_mips_restore_count(cs);
840e2132e0bSSanjay Lal         if (err < 0) {
841e2132e0bSSanjay Lal             ret = err;
842e2132e0bSSanjay Lal         }
843e2132e0bSSanjay Lal     }
844e2132e0bSSanjay Lal 
845e2132e0bSSanjay Lal     err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_ENTRYHI,
846e2132e0bSSanjay Lal                                  &env->CP0_EntryHi);
847e2132e0bSSanjay Lal     if (err < 0) {
848e2132e0bSSanjay Lal         DPRINTF("%s: Failed to put CP0_ENTRYHI (%d)\n", __func__, err);
849e2132e0bSSanjay Lal         ret = err;
850e2132e0bSSanjay Lal     }
851e2132e0bSSanjay Lal     err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_COMPARE,
852e2132e0bSSanjay Lal                                &env->CP0_Compare);
853e2132e0bSSanjay Lal     if (err < 0) {
854e2132e0bSSanjay Lal         DPRINTF("%s: Failed to put CP0_COMPARE (%d)\n", __func__, err);
855e2132e0bSSanjay Lal         ret = err;
856e2132e0bSSanjay Lal     }
857e2132e0bSSanjay Lal     err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_STATUS, &env->CP0_Status);
858e2132e0bSSanjay Lal     if (err < 0) {
859e2132e0bSSanjay Lal         DPRINTF("%s: Failed to put CP0_STATUS (%d)\n", __func__, err);
860e2132e0bSSanjay Lal         ret = err;
861e2132e0bSSanjay Lal     }
862e2132e0bSSanjay Lal     err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_EPC, &env->CP0_EPC);
863e2132e0bSSanjay Lal     if (err < 0) {
864e2132e0bSSanjay Lal         DPRINTF("%s: Failed to put CP0_EPC (%d)\n", __func__, err);
865e2132e0bSSanjay Lal         ret = err;
866e2132e0bSSanjay Lal     }
867461a1582SJames Hogan     err = kvm_mips_put_one_reg(cs, KVM_REG_MIPS_CP0_PRID, &env->CP0_PRid);
868461a1582SJames Hogan     if (err < 0) {
869461a1582SJames Hogan         DPRINTF("%s: Failed to put CP0_PRID (%d)\n", __func__, err);
870461a1582SJames Hogan         ret = err;
871461a1582SJames Hogan     }
8727e0896b0SHuacai Chen     err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_EBASE, &env->CP0_EBase);
8737e0896b0SHuacai Chen     if (err < 0) {
8747e0896b0SHuacai Chen         DPRINTF("%s: Failed to put CP0_EBASE (%d)\n", __func__, err);
8757e0896b0SHuacai Chen         ret = err;
8767e0896b0SHuacai Chen     }
87703cbfd7bSJames Hogan     err = kvm_mips_change_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG,
87803cbfd7bSJames Hogan                                   &env->CP0_Config0,
87903cbfd7bSJames Hogan                                   KVM_REG_MIPS_CP0_CONFIG_MASK);
88003cbfd7bSJames Hogan     if (err < 0) {
88103cbfd7bSJames Hogan         DPRINTF("%s: Failed to change CP0_CONFIG (%d)\n", __func__, err);
88203cbfd7bSJames Hogan         ret = err;
88303cbfd7bSJames Hogan     }
88403cbfd7bSJames Hogan     err = kvm_mips_change_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG1,
88503cbfd7bSJames Hogan                                   &env->CP0_Config1,
88603cbfd7bSJames Hogan                                   KVM_REG_MIPS_CP0_CONFIG1_MASK);
88703cbfd7bSJames Hogan     if (err < 0) {
88803cbfd7bSJames Hogan         DPRINTF("%s: Failed to change CP0_CONFIG1 (%d)\n", __func__, err);
88903cbfd7bSJames Hogan         ret = err;
89003cbfd7bSJames Hogan     }
89103cbfd7bSJames Hogan     err = kvm_mips_change_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG2,
89203cbfd7bSJames Hogan                                   &env->CP0_Config2,
89303cbfd7bSJames Hogan                                   KVM_REG_MIPS_CP0_CONFIG2_MASK);
89403cbfd7bSJames Hogan     if (err < 0) {
89503cbfd7bSJames Hogan         DPRINTF("%s: Failed to change CP0_CONFIG2 (%d)\n", __func__, err);
89603cbfd7bSJames Hogan         ret = err;
89703cbfd7bSJames Hogan     }
89803cbfd7bSJames Hogan     err = kvm_mips_change_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG3,
89903cbfd7bSJames Hogan                                   &env->CP0_Config3,
90003cbfd7bSJames Hogan                                   KVM_REG_MIPS_CP0_CONFIG3_MASK);
90103cbfd7bSJames Hogan     if (err < 0) {
90203cbfd7bSJames Hogan         DPRINTF("%s: Failed to change CP0_CONFIG3 (%d)\n", __func__, err);
90303cbfd7bSJames Hogan         ret = err;
90403cbfd7bSJames Hogan     }
90503cbfd7bSJames Hogan     err = kvm_mips_change_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG4,
90603cbfd7bSJames Hogan                                   &env->CP0_Config4,
90703cbfd7bSJames Hogan                                   KVM_REG_MIPS_CP0_CONFIG4_MASK);
90803cbfd7bSJames Hogan     if (err < 0) {
90903cbfd7bSJames Hogan         DPRINTF("%s: Failed to change CP0_CONFIG4 (%d)\n", __func__, err);
91003cbfd7bSJames Hogan         ret = err;
91103cbfd7bSJames Hogan     }
91203cbfd7bSJames Hogan     err = kvm_mips_change_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG5,
91303cbfd7bSJames Hogan                                   &env->CP0_Config5,
91403cbfd7bSJames Hogan                                   KVM_REG_MIPS_CP0_CONFIG5_MASK);
91503cbfd7bSJames Hogan     if (err < 0) {
91603cbfd7bSJames Hogan         DPRINTF("%s: Failed to change CP0_CONFIG5 (%d)\n", __func__, err);
91703cbfd7bSJames Hogan         ret = err;
91803cbfd7bSJames Hogan     }
9197e0896b0SHuacai Chen     err = kvm_mips_change_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG6,
9207e0896b0SHuacai Chen                                   &env->CP0_Config6,
9217e0896b0SHuacai Chen                                   KVM_REG_MIPS_CP0_CONFIG6_MASK);
9227e0896b0SHuacai Chen     if (err < 0) {
9237e0896b0SHuacai Chen         DPRINTF("%s: Failed to change CP0_CONFIG6 (%d)\n", __func__, err);
9247e0896b0SHuacai Chen         ret = err;
9257e0896b0SHuacai Chen     }
9267e0896b0SHuacai Chen     err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_XCONTEXT,
9277e0896b0SHuacai Chen                                  &env->CP0_XContext);
9287e0896b0SHuacai Chen     if (err < 0) {
9297e0896b0SHuacai Chen         DPRINTF("%s: Failed to put CP0_XCONTEXT (%d)\n", __func__, err);
9307e0896b0SHuacai Chen         ret = err;
9317e0896b0SHuacai Chen     }
932e2132e0bSSanjay Lal     err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_ERROREPC,
933e2132e0bSSanjay Lal                                  &env->CP0_ErrorEPC);
934e2132e0bSSanjay Lal     if (err < 0) {
935e2132e0bSSanjay Lal         DPRINTF("%s: Failed to put CP0_ERROREPC (%d)\n", __func__, err);
936e2132e0bSSanjay Lal         ret = err;
937e2132e0bSSanjay Lal     }
9387e0896b0SHuacai Chen     err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_KSCRATCH1,
9397e0896b0SHuacai Chen                                  &env->CP0_KScratch[0]);
9407e0896b0SHuacai Chen     if (err < 0) {
9417e0896b0SHuacai Chen         DPRINTF("%s: Failed to put CP0_KSCRATCH1 (%d)\n", __func__, err);
9427e0896b0SHuacai Chen         ret = err;
9437e0896b0SHuacai Chen     }
9447e0896b0SHuacai Chen     err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_KSCRATCH2,
9457e0896b0SHuacai Chen                                  &env->CP0_KScratch[1]);
9467e0896b0SHuacai Chen     if (err < 0) {
9477e0896b0SHuacai Chen         DPRINTF("%s: Failed to put CP0_KSCRATCH2 (%d)\n", __func__, err);
9487e0896b0SHuacai Chen         ret = err;
9497e0896b0SHuacai Chen     }
9507e0896b0SHuacai Chen     err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_KSCRATCH3,
9517e0896b0SHuacai Chen                                  &env->CP0_KScratch[2]);
9527e0896b0SHuacai Chen     if (err < 0) {
9537e0896b0SHuacai Chen         DPRINTF("%s: Failed to put CP0_KSCRATCH3 (%d)\n", __func__, err);
9547e0896b0SHuacai Chen         ret = err;
9557e0896b0SHuacai Chen     }
9567e0896b0SHuacai Chen     err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_KSCRATCH4,
9577e0896b0SHuacai Chen                                  &env->CP0_KScratch[3]);
9587e0896b0SHuacai Chen     if (err < 0) {
9597e0896b0SHuacai Chen         DPRINTF("%s: Failed to put CP0_KSCRATCH4 (%d)\n", __func__, err);
9607e0896b0SHuacai Chen         ret = err;
9617e0896b0SHuacai Chen     }
9627e0896b0SHuacai Chen     err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_KSCRATCH5,
9637e0896b0SHuacai Chen                                  &env->CP0_KScratch[4]);
9647e0896b0SHuacai Chen     if (err < 0) {
9657e0896b0SHuacai Chen         DPRINTF("%s: Failed to put CP0_KSCRATCH5 (%d)\n", __func__, err);
9667e0896b0SHuacai Chen         ret = err;
9677e0896b0SHuacai Chen     }
9687e0896b0SHuacai Chen     err = kvm_mips_put_one_ulreg(cs, KVM_REG_MIPS_CP0_KSCRATCH6,
9697e0896b0SHuacai Chen                                  &env->CP0_KScratch[5]);
9707e0896b0SHuacai Chen     if (err < 0) {
9717e0896b0SHuacai Chen         DPRINTF("%s: Failed to put CP0_KSCRATCH6 (%d)\n", __func__, err);
9727e0896b0SHuacai Chen         ret = err;
9737e0896b0SHuacai Chen     }
974e2132e0bSSanjay Lal 
975e2132e0bSSanjay Lal     return ret;
976e2132e0bSSanjay Lal }
977e2132e0bSSanjay Lal 
978e2132e0bSSanjay Lal static int kvm_mips_get_cp0_registers(CPUState *cs)
979e2132e0bSSanjay Lal {
980e2132e0bSSanjay Lal     MIPSCPU *cpu = MIPS_CPU(cs);
981e2132e0bSSanjay Lal     CPUMIPSState *env = &cpu->env;
982e2132e0bSSanjay Lal     int err, ret = 0;
983e2132e0bSSanjay Lal 
984e2132e0bSSanjay Lal     err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_INDEX, &env->CP0_Index);
985e2132e0bSSanjay Lal     if (err < 0) {
986e2132e0bSSanjay Lal         DPRINTF("%s: Failed to get CP0_INDEX (%d)\n", __func__, err);
987e2132e0bSSanjay Lal         ret = err;
988e2132e0bSSanjay Lal     }
9897e0896b0SHuacai Chen     err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_RANDOM, &env->CP0_Random);
9907e0896b0SHuacai Chen     if (err < 0) {
9917e0896b0SHuacai Chen         DPRINTF("%s: Failed to get CP0_RANDOM (%d)\n", __func__, err);
9927e0896b0SHuacai Chen         ret = err;
9937e0896b0SHuacai Chen     }
994e2132e0bSSanjay Lal     err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_CONTEXT,
995e2132e0bSSanjay Lal                                  &env->CP0_Context);
996e2132e0bSSanjay Lal     if (err < 0) {
997e2132e0bSSanjay Lal         DPRINTF("%s: Failed to get CP0_CONTEXT (%d)\n", __func__, err);
998e2132e0bSSanjay Lal         ret = err;
999e2132e0bSSanjay Lal     }
1000e2132e0bSSanjay Lal     err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_USERLOCAL,
1001e2132e0bSSanjay Lal                                  &env->active_tc.CP0_UserLocal);
1002e2132e0bSSanjay Lal     if (err < 0) {
1003e2132e0bSSanjay Lal         DPRINTF("%s: Failed to get CP0_USERLOCAL (%d)\n", __func__, err);
1004e2132e0bSSanjay Lal         ret = err;
1005e2132e0bSSanjay Lal     }
1006e2132e0bSSanjay Lal     err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_PAGEMASK,
1007e2132e0bSSanjay Lal                                &env->CP0_PageMask);
1008e2132e0bSSanjay Lal     if (err < 0) {
1009e2132e0bSSanjay Lal         DPRINTF("%s: Failed to get CP0_PAGEMASK (%d)\n", __func__, err);
1010e2132e0bSSanjay Lal         ret = err;
1011e2132e0bSSanjay Lal     }
10127e0896b0SHuacai Chen     err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_PAGEGRAIN,
10137e0896b0SHuacai Chen                                &env->CP0_PageGrain);
10147e0896b0SHuacai Chen     if (err < 0) {
10157e0896b0SHuacai Chen         DPRINTF("%s: Failed to get CP0_PAGEGRAIN (%d)\n", __func__, err);
10167e0896b0SHuacai Chen         ret = err;
10177e0896b0SHuacai Chen     }
10187e0896b0SHuacai Chen     err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_PWBASE,
10197e0896b0SHuacai Chen                                &env->CP0_PWBase);
10207e0896b0SHuacai Chen     if (err < 0) {
10217e0896b0SHuacai Chen         DPRINTF("%s: Failed to get CP0_PWBASE (%d)\n", __func__, err);
10227e0896b0SHuacai Chen         ret = err;
10237e0896b0SHuacai Chen     }
10247e0896b0SHuacai Chen     err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_PWFIELD,
10257e0896b0SHuacai Chen                                &env->CP0_PWField);
10267e0896b0SHuacai Chen     if (err < 0) {
10277e0896b0SHuacai Chen         DPRINTF("%s: Failed to get CP0_PWFIELD (%d)\n", __func__, err);
10287e0896b0SHuacai Chen         ret = err;
10297e0896b0SHuacai Chen     }
10307e0896b0SHuacai Chen     err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_PWSIZE,
10317e0896b0SHuacai Chen                                &env->CP0_PWSize);
10327e0896b0SHuacai Chen     if (err < 0) {
10337e0896b0SHuacai Chen         DPRINTF("%s: Failed to get CP0_PWSIZE (%d)\n", __func__, err);
10347e0896b0SHuacai Chen         ret = err;
10357e0896b0SHuacai Chen     }
1036e2132e0bSSanjay Lal     err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_WIRED, &env->CP0_Wired);
1037e2132e0bSSanjay Lal     if (err < 0) {
1038e2132e0bSSanjay Lal         DPRINTF("%s: Failed to get CP0_WIRED (%d)\n", __func__, err);
1039e2132e0bSSanjay Lal         ret = err;
1040e2132e0bSSanjay Lal     }
10417e0896b0SHuacai Chen     err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_PWCTL, &env->CP0_PWCtl);
10427e0896b0SHuacai Chen     if (err < 0) {
10437e0896b0SHuacai Chen         DPRINTF("%s: Failed to get CP0_PWCtl (%d)\n", __func__, err);
10447e0896b0SHuacai Chen         ret = err;
10457e0896b0SHuacai Chen     }
1046e2132e0bSSanjay Lal     err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_HWRENA, &env->CP0_HWREna);
1047e2132e0bSSanjay Lal     if (err < 0) {
1048e2132e0bSSanjay Lal         DPRINTF("%s: Failed to get CP0_HWRENA (%d)\n", __func__, err);
1049e2132e0bSSanjay Lal         ret = err;
1050e2132e0bSSanjay Lal     }
1051e2132e0bSSanjay Lal     err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_BADVADDR,
1052e2132e0bSSanjay Lal                                  &env->CP0_BadVAddr);
1053e2132e0bSSanjay Lal     if (err < 0) {
1054e2132e0bSSanjay Lal         DPRINTF("%s: Failed to get CP0_BADVADDR (%d)\n", __func__, err);
1055e2132e0bSSanjay Lal         ret = err;
1056e2132e0bSSanjay Lal     }
1057e2132e0bSSanjay Lal     err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_ENTRYHI,
1058e2132e0bSSanjay Lal                                  &env->CP0_EntryHi);
1059e2132e0bSSanjay Lal     if (err < 0) {
1060e2132e0bSSanjay Lal         DPRINTF("%s: Failed to get CP0_ENTRYHI (%d)\n", __func__, err);
1061e2132e0bSSanjay Lal         ret = err;
1062e2132e0bSSanjay Lal     }
1063e2132e0bSSanjay Lal     err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_COMPARE,
1064e2132e0bSSanjay Lal                                &env->CP0_Compare);
1065e2132e0bSSanjay Lal     if (err < 0) {
1066e2132e0bSSanjay Lal         DPRINTF("%s: Failed to get CP0_COMPARE (%d)\n", __func__, err);
1067e2132e0bSSanjay Lal         ret = err;
1068e2132e0bSSanjay Lal     }
1069e2132e0bSSanjay Lal     err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_STATUS, &env->CP0_Status);
1070e2132e0bSSanjay Lal     if (err < 0) {
1071e2132e0bSSanjay Lal         DPRINTF("%s: Failed to get CP0_STATUS (%d)\n", __func__, err);
1072e2132e0bSSanjay Lal         ret = err;
1073e2132e0bSSanjay Lal     }
1074e2132e0bSSanjay Lal 
1075e2132e0bSSanjay Lal     /* If VM clock stopped then state was already saved when it was stopped */
1076e2132e0bSSanjay Lal     if (runstate_is_running()) {
1077e2132e0bSSanjay Lal         err = kvm_mips_save_count(cs);
1078e2132e0bSSanjay Lal         if (err < 0) {
1079e2132e0bSSanjay Lal             ret = err;
1080e2132e0bSSanjay Lal         }
1081e2132e0bSSanjay Lal     }
1082e2132e0bSSanjay Lal 
1083e2132e0bSSanjay Lal     err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_EPC, &env->CP0_EPC);
1084e2132e0bSSanjay Lal     if (err < 0) {
1085e2132e0bSSanjay Lal         DPRINTF("%s: Failed to get CP0_EPC (%d)\n", __func__, err);
1086e2132e0bSSanjay Lal         ret = err;
1087e2132e0bSSanjay Lal     }
1088461a1582SJames Hogan     err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_PRID, &env->CP0_PRid);
1089461a1582SJames Hogan     if (err < 0) {
1090461a1582SJames Hogan         DPRINTF("%s: Failed to get CP0_PRID (%d)\n", __func__, err);
1091461a1582SJames Hogan         ret = err;
1092461a1582SJames Hogan     }
10937e0896b0SHuacai Chen     err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_EBASE, &env->CP0_EBase);
10947e0896b0SHuacai Chen     if (err < 0) {
10957e0896b0SHuacai Chen         DPRINTF("%s: Failed to get CP0_EBASE (%d)\n", __func__, err);
10967e0896b0SHuacai Chen         ret = err;
10977e0896b0SHuacai Chen     }
109803cbfd7bSJames Hogan     err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG, &env->CP0_Config0);
109903cbfd7bSJames Hogan     if (err < 0) {
110003cbfd7bSJames Hogan         DPRINTF("%s: Failed to get CP0_CONFIG (%d)\n", __func__, err);
110103cbfd7bSJames Hogan         ret = err;
110203cbfd7bSJames Hogan     }
110303cbfd7bSJames Hogan     err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG1, &env->CP0_Config1);
110403cbfd7bSJames Hogan     if (err < 0) {
110503cbfd7bSJames Hogan         DPRINTF("%s: Failed to get CP0_CONFIG1 (%d)\n", __func__, err);
110603cbfd7bSJames Hogan         ret = err;
110703cbfd7bSJames Hogan     }
110803cbfd7bSJames Hogan     err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG2, &env->CP0_Config2);
110903cbfd7bSJames Hogan     if (err < 0) {
111003cbfd7bSJames Hogan         DPRINTF("%s: Failed to get CP0_CONFIG2 (%d)\n", __func__, err);
111103cbfd7bSJames Hogan         ret = err;
111203cbfd7bSJames Hogan     }
111303cbfd7bSJames Hogan     err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG3, &env->CP0_Config3);
111403cbfd7bSJames Hogan     if (err < 0) {
111503cbfd7bSJames Hogan         DPRINTF("%s: Failed to get CP0_CONFIG3 (%d)\n", __func__, err);
111603cbfd7bSJames Hogan         ret = err;
111703cbfd7bSJames Hogan     }
111803cbfd7bSJames Hogan     err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG4, &env->CP0_Config4);
111903cbfd7bSJames Hogan     if (err < 0) {
112003cbfd7bSJames Hogan         DPRINTF("%s: Failed to get CP0_CONFIG4 (%d)\n", __func__, err);
112103cbfd7bSJames Hogan         ret = err;
112203cbfd7bSJames Hogan     }
112303cbfd7bSJames Hogan     err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG5, &env->CP0_Config5);
112403cbfd7bSJames Hogan     if (err < 0) {
112503cbfd7bSJames Hogan         DPRINTF("%s: Failed to get CP0_CONFIG5 (%d)\n", __func__, err);
112603cbfd7bSJames Hogan         ret = err;
112703cbfd7bSJames Hogan     }
11287e0896b0SHuacai Chen     err = kvm_mips_get_one_reg(cs, KVM_REG_MIPS_CP0_CONFIG6, &env->CP0_Config6);
11297e0896b0SHuacai Chen     if (err < 0) {
11307e0896b0SHuacai Chen         DPRINTF("%s: Failed to get CP0_CONFIG6 (%d)\n", __func__, err);
11317e0896b0SHuacai Chen         ret = err;
11327e0896b0SHuacai Chen     }
11337e0896b0SHuacai Chen     err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_XCONTEXT,
11347e0896b0SHuacai Chen                                  &env->CP0_XContext);
11357e0896b0SHuacai Chen     if (err < 0) {
11367e0896b0SHuacai Chen         DPRINTF("%s: Failed to get CP0_XCONTEXT (%d)\n", __func__, err);
11377e0896b0SHuacai Chen         ret = err;
11387e0896b0SHuacai Chen     }
1139e2132e0bSSanjay Lal     err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_ERROREPC,
1140e2132e0bSSanjay Lal                                  &env->CP0_ErrorEPC);
1141e2132e0bSSanjay Lal     if (err < 0) {
1142e2132e0bSSanjay Lal         DPRINTF("%s: Failed to get CP0_ERROREPC (%d)\n", __func__, err);
1143e2132e0bSSanjay Lal         ret = err;
1144e2132e0bSSanjay Lal     }
11457e0896b0SHuacai Chen     err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_KSCRATCH1,
11467e0896b0SHuacai Chen                                  &env->CP0_KScratch[0]);
11477e0896b0SHuacai Chen     if (err < 0) {
11487e0896b0SHuacai Chen         DPRINTF("%s: Failed to get CP0_KSCRATCH1 (%d)\n", __func__, err);
11497e0896b0SHuacai Chen         ret = err;
11507e0896b0SHuacai Chen     }
11517e0896b0SHuacai Chen     err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_KSCRATCH2,
11527e0896b0SHuacai Chen                                  &env->CP0_KScratch[1]);
11537e0896b0SHuacai Chen     if (err < 0) {
11547e0896b0SHuacai Chen         DPRINTF("%s: Failed to get CP0_KSCRATCH2 (%d)\n", __func__, err);
11557e0896b0SHuacai Chen         ret = err;
11567e0896b0SHuacai Chen     }
11577e0896b0SHuacai Chen     err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_KSCRATCH3,
11587e0896b0SHuacai Chen                                  &env->CP0_KScratch[2]);
11597e0896b0SHuacai Chen     if (err < 0) {
11607e0896b0SHuacai Chen         DPRINTF("%s: Failed to get CP0_KSCRATCH3 (%d)\n", __func__, err);
11617e0896b0SHuacai Chen         ret = err;
11627e0896b0SHuacai Chen     }
11637e0896b0SHuacai Chen     err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_KSCRATCH4,
11647e0896b0SHuacai Chen                                  &env->CP0_KScratch[3]);
11657e0896b0SHuacai Chen     if (err < 0) {
11667e0896b0SHuacai Chen         DPRINTF("%s: Failed to get CP0_KSCRATCH4 (%d)\n", __func__, err);
11677e0896b0SHuacai Chen         ret = err;
11687e0896b0SHuacai Chen     }
11697e0896b0SHuacai Chen     err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_KSCRATCH5,
11707e0896b0SHuacai Chen                                  &env->CP0_KScratch[4]);
11717e0896b0SHuacai Chen     if (err < 0) {
11727e0896b0SHuacai Chen         DPRINTF("%s: Failed to get CP0_KSCRATCH5 (%d)\n", __func__, err);
11737e0896b0SHuacai Chen         ret = err;
11747e0896b0SHuacai Chen     }
11757e0896b0SHuacai Chen     err = kvm_mips_get_one_ulreg(cs, KVM_REG_MIPS_CP0_KSCRATCH6,
11767e0896b0SHuacai Chen                                  &env->CP0_KScratch[5]);
11777e0896b0SHuacai Chen     if (err < 0) {
11787e0896b0SHuacai Chen         DPRINTF("%s: Failed to get CP0_KSCRATCH6 (%d)\n", __func__, err);
11797e0896b0SHuacai Chen         ret = err;
11807e0896b0SHuacai Chen     }
1181e2132e0bSSanjay Lal 
1182e2132e0bSSanjay Lal     return ret;
1183e2132e0bSSanjay Lal }
1184e2132e0bSSanjay Lal 
1185e2132e0bSSanjay Lal int kvm_arch_put_registers(CPUState *cs, int level)
1186e2132e0bSSanjay Lal {
1187e2132e0bSSanjay Lal     MIPSCPU *cpu = MIPS_CPU(cs);
1188e2132e0bSSanjay Lal     CPUMIPSState *env = &cpu->env;
1189e2132e0bSSanjay Lal     struct kvm_regs regs;
1190e2132e0bSSanjay Lal     int ret;
1191e2132e0bSSanjay Lal     int i;
1192e2132e0bSSanjay Lal 
1193e2132e0bSSanjay Lal     /* Set the registers based on QEMU's view of things */
1194e2132e0bSSanjay Lal     for (i = 0; i < 32; i++) {
119502dae26aSJames Hogan         regs.gpr[i] = (int64_t)(target_long)env->active_tc.gpr[i];
1196e2132e0bSSanjay Lal     }
1197e2132e0bSSanjay Lal 
119802dae26aSJames Hogan     regs.hi = (int64_t)(target_long)env->active_tc.HI[0];
119902dae26aSJames Hogan     regs.lo = (int64_t)(target_long)env->active_tc.LO[0];
120002dae26aSJames Hogan     regs.pc = (int64_t)(target_long)env->active_tc.PC;
1201e2132e0bSSanjay Lal 
1202e2132e0bSSanjay Lal     ret = kvm_vcpu_ioctl(cs, KVM_SET_REGS, &regs);
1203e2132e0bSSanjay Lal 
1204e2132e0bSSanjay Lal     if (ret < 0) {
1205e2132e0bSSanjay Lal         return ret;
1206e2132e0bSSanjay Lal     }
1207e2132e0bSSanjay Lal 
1208e2132e0bSSanjay Lal     ret = kvm_mips_put_cp0_registers(cs, level);
1209e2132e0bSSanjay Lal     if (ret < 0) {
1210e2132e0bSSanjay Lal         return ret;
1211e2132e0bSSanjay Lal     }
1212e2132e0bSSanjay Lal 
1213152db36aSJames Hogan     ret = kvm_mips_put_fpu_registers(cs, level);
1214152db36aSJames Hogan     if (ret < 0) {
1215152db36aSJames Hogan         return ret;
1216152db36aSJames Hogan     }
1217152db36aSJames Hogan 
1218e2132e0bSSanjay Lal     return ret;
1219e2132e0bSSanjay Lal }
1220e2132e0bSSanjay Lal 
1221e2132e0bSSanjay Lal int kvm_arch_get_registers(CPUState *cs)
1222e2132e0bSSanjay Lal {
1223e2132e0bSSanjay Lal     MIPSCPU *cpu = MIPS_CPU(cs);
1224e2132e0bSSanjay Lal     CPUMIPSState *env = &cpu->env;
1225e2132e0bSSanjay Lal     int ret = 0;
1226e2132e0bSSanjay Lal     struct kvm_regs regs;
1227e2132e0bSSanjay Lal     int i;
1228e2132e0bSSanjay Lal 
1229e2132e0bSSanjay Lal     /* Get the current register set as KVM seems it */
1230e2132e0bSSanjay Lal     ret = kvm_vcpu_ioctl(cs, KVM_GET_REGS, &regs);
1231e2132e0bSSanjay Lal 
1232e2132e0bSSanjay Lal     if (ret < 0) {
1233e2132e0bSSanjay Lal         return ret;
1234e2132e0bSSanjay Lal     }
1235e2132e0bSSanjay Lal 
1236e2132e0bSSanjay Lal     for (i = 0; i < 32; i++) {
1237e2132e0bSSanjay Lal         env->active_tc.gpr[i] = regs.gpr[i];
1238e2132e0bSSanjay Lal     }
1239e2132e0bSSanjay Lal 
1240e2132e0bSSanjay Lal     env->active_tc.HI[0] = regs.hi;
1241e2132e0bSSanjay Lal     env->active_tc.LO[0] = regs.lo;
1242e2132e0bSSanjay Lal     env->active_tc.PC = regs.pc;
1243e2132e0bSSanjay Lal 
1244e2132e0bSSanjay Lal     kvm_mips_get_cp0_registers(cs);
1245152db36aSJames Hogan     kvm_mips_get_fpu_registers(cs);
1246e2132e0bSSanjay Lal 
1247e2132e0bSSanjay Lal     return ret;
1248e2132e0bSSanjay Lal }
12499e03a040SFrank Blaschka 
12509e03a040SFrank Blaschka int kvm_arch_fixup_msi_route(struct kvm_irq_routing_entry *route,
1251dc9f06caSPavel Fedin                              uint64_t address, uint32_t data, PCIDevice *dev)
12529e03a040SFrank Blaschka {
12539e03a040SFrank Blaschka     return 0;
12549e03a040SFrank Blaschka }
12551850b6b7SEric Auger 
125638d87493SPeter Xu int kvm_arch_add_msi_route_post(struct kvm_irq_routing_entry *route,
125738d87493SPeter Xu                                 int vector, PCIDevice *dev)
125838d87493SPeter Xu {
125938d87493SPeter Xu     return 0;
126038d87493SPeter Xu }
126138d87493SPeter Xu 
126238d87493SPeter Xu int kvm_arch_release_virq_post(int virq)
126338d87493SPeter Xu {
126438d87493SPeter Xu     return 0;
126538d87493SPeter Xu }
126638d87493SPeter Xu 
12671850b6b7SEric Auger int kvm_arch_msi_data_to_gsi(uint32_t data)
12681850b6b7SEric Auger {
12691850b6b7SEric Auger     abort();
12701850b6b7SEric Auger }
1271719d109bSHuacai Chen 
1272719d109bSHuacai Chen int mips_kvm_type(MachineState *machine, const char *vm_type)
1273719d109bSHuacai Chen {
1274719d109bSHuacai Chen #if defined(KVM_CAP_MIPS_VZ) || defined(KVM_CAP_MIPS_TE)
1275719d109bSHuacai Chen     int r;
1276719d109bSHuacai Chen     KVMState *s = KVM_STATE(machine->accelerator);
1277719d109bSHuacai Chen #endif
1278719d109bSHuacai Chen 
1279719d109bSHuacai Chen #if defined(KVM_CAP_MIPS_VZ)
1280719d109bSHuacai Chen     r = kvm_check_extension(s, KVM_CAP_MIPS_VZ);
1281719d109bSHuacai Chen     if (r > 0) {
1282719d109bSHuacai Chen         return KVM_VM_MIPS_VZ;
1283719d109bSHuacai Chen     }
1284719d109bSHuacai Chen #endif
1285719d109bSHuacai Chen 
1286719d109bSHuacai Chen #if defined(KVM_CAP_MIPS_TE)
1287719d109bSHuacai Chen     r = kvm_check_extension(s, KVM_CAP_MIPS_TE);
1288719d109bSHuacai Chen     if (r > 0) {
1289719d109bSHuacai Chen         return KVM_VM_MIPS_TE;
1290719d109bSHuacai Chen     }
1291719d109bSHuacai Chen #endif
1292719d109bSHuacai Chen 
1293719d109bSHuacai Chen     return -1;
1294719d109bSHuacai Chen }
1295