17ba0e95bSAleksandar Markovic /* 27ba0e95bSAleksandar Markovic * MIPS internal definitions and helpers 326aa3d9aSPhilippe Mathieu-Daudé * 426aa3d9aSPhilippe Mathieu-Daudé * This work is licensed under the terms of the GNU GPL, version 2 or later. 526aa3d9aSPhilippe Mathieu-Daudé * See the COPYING file in the top-level directory. 626aa3d9aSPhilippe Mathieu-Daudé */ 726aa3d9aSPhilippe Mathieu-Daudé 826aa3d9aSPhilippe Mathieu-Daudé #ifndef MIPS_INTERNAL_H 926aa3d9aSPhilippe Mathieu-Daudé #define MIPS_INTERNAL_H 1026aa3d9aSPhilippe Mathieu-Daudé 1134cffe96SPhilippe Mathieu-Daudé #include "exec/memattrs.h" 1241da212cSIgor Mammedov 137ba0e95bSAleksandar Markovic /* 147ba0e95bSAleksandar Markovic * MMU types, the first four entries have the same layout as the 157ba0e95bSAleksandar Markovic * CP0C0_MT field. 167ba0e95bSAleksandar Markovic */ 1741da212cSIgor Mammedov enum mips_mmu_types { 181ab3a0deSPhilippe Mathieu-Daudé MMU_TYPE_NONE = 0, 191ab3a0deSPhilippe Mathieu-Daudé MMU_TYPE_R4000 = 1, /* Standard TLB */ 201ab3a0deSPhilippe Mathieu-Daudé MMU_TYPE_BAT = 2, /* Block Address Translation */ 211ab3a0deSPhilippe Mathieu-Daudé MMU_TYPE_FMT = 3, /* Fixed Mapping */ 221ab3a0deSPhilippe Mathieu-Daudé MMU_TYPE_DVF = 4, /* Dual VTLB and FTLB */ 2341da212cSIgor Mammedov MMU_TYPE_R3000, 2441da212cSIgor Mammedov MMU_TYPE_R6000, 2541da212cSIgor Mammedov MMU_TYPE_R8000 2641da212cSIgor Mammedov }; 2741da212cSIgor Mammedov 2841da212cSIgor Mammedov struct mips_def_t { 2941da212cSIgor Mammedov const char *name; 3041da212cSIgor Mammedov int32_t CP0_PRid; 3141da212cSIgor Mammedov int32_t CP0_Config0; 3241da212cSIgor Mammedov int32_t CP0_Config1; 3341da212cSIgor Mammedov int32_t CP0_Config2; 3441da212cSIgor Mammedov int32_t CP0_Config3; 3541da212cSIgor Mammedov int32_t CP0_Config4; 3641da212cSIgor Mammedov int32_t CP0_Config4_rw_bitmask; 3741da212cSIgor Mammedov int32_t CP0_Config5; 3841da212cSIgor Mammedov int32_t CP0_Config5_rw_bitmask; 3941da212cSIgor Mammedov int32_t CP0_Config6; 40af868995SHuacai Chen int32_t CP0_Config6_rw_bitmask; 4141da212cSIgor Mammedov int32_t CP0_Config7; 42af868995SHuacai Chen int32_t CP0_Config7_rw_bitmask; 4341da212cSIgor Mammedov target_ulong CP0_LLAddr_rw_bitmask; 4441da212cSIgor Mammedov int CP0_LLAddr_shift; 4541da212cSIgor Mammedov int32_t SYNCI_Step; 4641da212cSIgor Mammedov int32_t CCRes; 4741da212cSIgor Mammedov int32_t CP0_Status_rw_bitmask; 4841da212cSIgor Mammedov int32_t CP0_TCStatus_rw_bitmask; 4941da212cSIgor Mammedov int32_t CP0_SRSCtl; 5041da212cSIgor Mammedov int32_t CP1_fcr0; 5141da212cSIgor Mammedov int32_t CP1_fcr31_rw_bitmask; 5241da212cSIgor Mammedov int32_t CP1_fcr31; 5341da212cSIgor Mammedov int32_t MSAIR; 5441da212cSIgor Mammedov int32_t SEGBITS; 5541da212cSIgor Mammedov int32_t PABITS; 5641da212cSIgor Mammedov int32_t CP0_SRSConf0_rw_bitmask; 5741da212cSIgor Mammedov int32_t CP0_SRSConf0; 5841da212cSIgor Mammedov int32_t CP0_SRSConf1_rw_bitmask; 5941da212cSIgor Mammedov int32_t CP0_SRSConf1; 6041da212cSIgor Mammedov int32_t CP0_SRSConf2_rw_bitmask; 6141da212cSIgor Mammedov int32_t CP0_SRSConf2; 6241da212cSIgor Mammedov int32_t CP0_SRSConf3_rw_bitmask; 6341da212cSIgor Mammedov int32_t CP0_SRSConf3; 6441da212cSIgor Mammedov int32_t CP0_SRSConf4_rw_bitmask; 6541da212cSIgor Mammedov int32_t CP0_SRSConf4; 6641da212cSIgor Mammedov int32_t CP0_PageGrain_rw_bitmask; 6741da212cSIgor Mammedov int32_t CP0_PageGrain; 6841da212cSIgor Mammedov target_ulong CP0_EBaseWG_rw_bitmask; 69f9c9cd63SPhilippe Mathieu-Daudé uint64_t insn_flags; 7041da212cSIgor Mammedov enum mips_mmu_types mmu_type; 715fb2dcd1SYongbok Kim int32_t SAARP; 7241da212cSIgor Mammedov }; 7341da212cSIgor Mammedov 7441da212cSIgor Mammedov extern const struct mips_def_t mips_defs[]; 7541da212cSIgor Mammedov extern const int mips_defs_number; 7641da212cSIgor Mammedov 7726aa3d9aSPhilippe Mathieu-Daudé void mips_cpu_do_interrupt(CPUState *cpu); 7826aa3d9aSPhilippe Mathieu-Daudé bool mips_cpu_exec_interrupt(CPUState *cpu, int int_req); 7990c84c56SMarkus Armbruster void mips_cpu_dump_state(CPUState *cpu, FILE *f, int flags); 8026aa3d9aSPhilippe Mathieu-Daudé hwaddr mips_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr); 81a010bdbeSAlex Bennée int mips_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg); 8226aa3d9aSPhilippe Mathieu-Daudé int mips_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg); 8326aa3d9aSPhilippe Mathieu-Daudé void mips_cpu_do_unaligned_access(CPUState *cpu, vaddr addr, 8426aa3d9aSPhilippe Mathieu-Daudé MMUAccessType access_type, 8526aa3d9aSPhilippe Mathieu-Daudé int mmu_idx, uintptr_t retaddr); 8626aa3d9aSPhilippe Mathieu-Daudé 8726aa3d9aSPhilippe Mathieu-Daudé #if !defined(CONFIG_USER_ONLY) 8826aa3d9aSPhilippe Mathieu-Daudé 8926aa3d9aSPhilippe Mathieu-Daudé typedef struct r4k_tlb_t r4k_tlb_t; 9026aa3d9aSPhilippe Mathieu-Daudé struct r4k_tlb_t { 9126aa3d9aSPhilippe Mathieu-Daudé target_ulong VPN; 9226aa3d9aSPhilippe Mathieu-Daudé uint32_t PageMask; 9326aa3d9aSPhilippe Mathieu-Daudé uint16_t ASID; 9499029be1SYongbok Kim uint32_t MMID; 9526aa3d9aSPhilippe Mathieu-Daudé unsigned int G:1; 9626aa3d9aSPhilippe Mathieu-Daudé unsigned int C0:3; 9726aa3d9aSPhilippe Mathieu-Daudé unsigned int C1:3; 9826aa3d9aSPhilippe Mathieu-Daudé unsigned int V0:1; 9926aa3d9aSPhilippe Mathieu-Daudé unsigned int V1:1; 10026aa3d9aSPhilippe Mathieu-Daudé unsigned int D0:1; 10126aa3d9aSPhilippe Mathieu-Daudé unsigned int D1:1; 10226aa3d9aSPhilippe Mathieu-Daudé unsigned int XI0:1; 10326aa3d9aSPhilippe Mathieu-Daudé unsigned int XI1:1; 10426aa3d9aSPhilippe Mathieu-Daudé unsigned int RI0:1; 10526aa3d9aSPhilippe Mathieu-Daudé unsigned int RI1:1; 10626aa3d9aSPhilippe Mathieu-Daudé unsigned int EHINV:1; 10726aa3d9aSPhilippe Mathieu-Daudé uint64_t PFN[2]; 10826aa3d9aSPhilippe Mathieu-Daudé }; 10926aa3d9aSPhilippe Mathieu-Daudé 11026aa3d9aSPhilippe Mathieu-Daudé struct CPUMIPSTLBContext { 11126aa3d9aSPhilippe Mathieu-Daudé uint32_t nb_tlb; 11226aa3d9aSPhilippe Mathieu-Daudé uint32_t tlb_in_use; 11326aa3d9aSPhilippe Mathieu-Daudé int (*map_address)(struct CPUMIPSState *env, hwaddr *physical, int *prot, 11426aa3d9aSPhilippe Mathieu-Daudé target_ulong address, int rw, int access_type); 11526aa3d9aSPhilippe Mathieu-Daudé void (*helper_tlbwi)(struct CPUMIPSState *env); 11626aa3d9aSPhilippe Mathieu-Daudé void (*helper_tlbwr)(struct CPUMIPSState *env); 11726aa3d9aSPhilippe Mathieu-Daudé void (*helper_tlbp)(struct CPUMIPSState *env); 11826aa3d9aSPhilippe Mathieu-Daudé void (*helper_tlbr)(struct CPUMIPSState *env); 11926aa3d9aSPhilippe Mathieu-Daudé void (*helper_tlbinv)(struct CPUMIPSState *env); 12026aa3d9aSPhilippe Mathieu-Daudé void (*helper_tlbinvf)(struct CPUMIPSState *env); 12126aa3d9aSPhilippe Mathieu-Daudé union { 12226aa3d9aSPhilippe Mathieu-Daudé struct { 12326aa3d9aSPhilippe Mathieu-Daudé r4k_tlb_t tlb[MIPS_TLB_MAX]; 12426aa3d9aSPhilippe Mathieu-Daudé } r4k; 12526aa3d9aSPhilippe Mathieu-Daudé } mmu; 12626aa3d9aSPhilippe Mathieu-Daudé }; 12726aa3d9aSPhilippe Mathieu-Daudé 12826aa3d9aSPhilippe Mathieu-Daudé int no_mmu_map_address(CPUMIPSState *env, hwaddr *physical, int *prot, 12926aa3d9aSPhilippe Mathieu-Daudé target_ulong address, int rw, int access_type); 13026aa3d9aSPhilippe Mathieu-Daudé int fixed_mmu_map_address(CPUMIPSState *env, hwaddr *physical, int *prot, 13126aa3d9aSPhilippe Mathieu-Daudé target_ulong address, int rw, int access_type); 13226aa3d9aSPhilippe Mathieu-Daudé int r4k_map_address(CPUMIPSState *env, hwaddr *physical, int *prot, 13326aa3d9aSPhilippe Mathieu-Daudé target_ulong address, int rw, int access_type); 13426aa3d9aSPhilippe Mathieu-Daudé void r4k_helper_tlbwi(CPUMIPSState *env); 13526aa3d9aSPhilippe Mathieu-Daudé void r4k_helper_tlbwr(CPUMIPSState *env); 13626aa3d9aSPhilippe Mathieu-Daudé void r4k_helper_tlbp(CPUMIPSState *env); 13726aa3d9aSPhilippe Mathieu-Daudé void r4k_helper_tlbr(CPUMIPSState *env); 13826aa3d9aSPhilippe Mathieu-Daudé void r4k_helper_tlbinv(CPUMIPSState *env); 13926aa3d9aSPhilippe Mathieu-Daudé void r4k_helper_tlbinvf(CPUMIPSState *env); 14026aa3d9aSPhilippe Mathieu-Daudé void r4k_invalidate_tlb(CPUMIPSState *env, int idx, int use_extra); 1412dc29222SPhilippe Mathieu-Daudé uint32_t cpu_mips_get_random(CPUMIPSState *env); 14226aa3d9aSPhilippe Mathieu-Daudé 1434f02a06dSPeter Maydell void mips_cpu_do_transaction_failed(CPUState *cs, hwaddr physaddr, 1444f02a06dSPeter Maydell vaddr addr, unsigned size, 1454f02a06dSPeter Maydell MMUAccessType access_type, 1464f02a06dSPeter Maydell int mmu_idx, MemTxAttrs attrs, 1474f02a06dSPeter Maydell MemTxResult response, uintptr_t retaddr); 14826aa3d9aSPhilippe Mathieu-Daudé hwaddr cpu_mips_translate_address(CPUMIPSState *env, target_ulong address, 14926aa3d9aSPhilippe Mathieu-Daudé int rw); 15026aa3d9aSPhilippe Mathieu-Daudé #endif 15126aa3d9aSPhilippe Mathieu-Daudé 15226aa3d9aSPhilippe Mathieu-Daudé #define cpu_signal_handler cpu_mips_signal_handler 15326aa3d9aSPhilippe Mathieu-Daudé 15426aa3d9aSPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY 1558a9358ccSMarkus Armbruster extern const VMStateDescription vmstate_mips_cpu; 15626aa3d9aSPhilippe Mathieu-Daudé #endif 15726aa3d9aSPhilippe Mathieu-Daudé 15826aa3d9aSPhilippe Mathieu-Daudé static inline bool cpu_mips_hw_interrupts_enabled(CPUMIPSState *env) 15926aa3d9aSPhilippe Mathieu-Daudé { 16026aa3d9aSPhilippe Mathieu-Daudé return (env->CP0_Status & (1 << CP0St_IE)) && 16126aa3d9aSPhilippe Mathieu-Daudé !(env->CP0_Status & (1 << CP0St_EXL)) && 16226aa3d9aSPhilippe Mathieu-Daudé !(env->CP0_Status & (1 << CP0St_ERL)) && 16326aa3d9aSPhilippe Mathieu-Daudé !(env->hflags & MIPS_HFLAG_DM) && 1647ba0e95bSAleksandar Markovic /* 1657ba0e95bSAleksandar Markovic * Note that the TCStatus IXMT field is initialized to zero, 1667ba0e95bSAleksandar Markovic * and only MT capable cores can set it to one. So we don't 1677ba0e95bSAleksandar Markovic * need to check for MT capabilities here. 1687ba0e95bSAleksandar Markovic */ 16926aa3d9aSPhilippe Mathieu-Daudé !(env->active_tc.CP0_TCStatus & (1 << CP0TCSt_IXMT)); 17026aa3d9aSPhilippe Mathieu-Daudé } 17126aa3d9aSPhilippe Mathieu-Daudé 17226aa3d9aSPhilippe Mathieu-Daudé /* Check if there is pending and not masked out interrupt */ 17326aa3d9aSPhilippe Mathieu-Daudé static inline bool cpu_mips_hw_interrupts_pending(CPUMIPSState *env) 17426aa3d9aSPhilippe Mathieu-Daudé { 17526aa3d9aSPhilippe Mathieu-Daudé int32_t pending; 17626aa3d9aSPhilippe Mathieu-Daudé int32_t status; 17726aa3d9aSPhilippe Mathieu-Daudé bool r; 17826aa3d9aSPhilippe Mathieu-Daudé 17926aa3d9aSPhilippe Mathieu-Daudé pending = env->CP0_Cause & CP0Ca_IP_mask; 18026aa3d9aSPhilippe Mathieu-Daudé status = env->CP0_Status & CP0Ca_IP_mask; 18126aa3d9aSPhilippe Mathieu-Daudé 18226aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Config3 & (1 << CP0C3_VEIC)) { 1837ba0e95bSAleksandar Markovic /* 1847ba0e95bSAleksandar Markovic * A MIPS configured with a vectorizing external interrupt controller 1857ba0e95bSAleksandar Markovic * will feed a vector into the Cause pending lines. The core treats 1868cdf8869Szhaolichang * the status lines as a vector level, not as individual masks. 1877ba0e95bSAleksandar Markovic */ 18826aa3d9aSPhilippe Mathieu-Daudé r = pending > status; 18926aa3d9aSPhilippe Mathieu-Daudé } else { 1907ba0e95bSAleksandar Markovic /* 1917ba0e95bSAleksandar Markovic * A MIPS configured with compatibility or VInt (Vectored Interrupts) 1927ba0e95bSAleksandar Markovic * treats the pending lines as individual interrupt lines, the status 1937ba0e95bSAleksandar Markovic * lines are individual masks. 1947ba0e95bSAleksandar Markovic */ 19526aa3d9aSPhilippe Mathieu-Daudé r = (pending & status) != 0; 19626aa3d9aSPhilippe Mathieu-Daudé } 19726aa3d9aSPhilippe Mathieu-Daudé return r; 19826aa3d9aSPhilippe Mathieu-Daudé } 19926aa3d9aSPhilippe Mathieu-Daudé 20026aa3d9aSPhilippe Mathieu-Daudé void mips_tcg_init(void); 20126aa3d9aSPhilippe Mathieu-Daudé 20226aa3d9aSPhilippe Mathieu-Daudé /* cp0_timer.c */ 20326aa3d9aSPhilippe Mathieu-Daudé uint32_t cpu_mips_get_count(CPUMIPSState *env); 20426aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_store_count(CPUMIPSState *env, uint32_t value); 20526aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_store_compare(CPUMIPSState *env, uint32_t value); 20626aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_start_count(CPUMIPSState *env); 20726aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_stop_count(CPUMIPSState *env); 20826aa3d9aSPhilippe Mathieu-Daudé 20926aa3d9aSPhilippe Mathieu-Daudé /* helper.c */ 210f2c5b39eSPhilippe Mathieu-Daudé void mmu_init(CPUMIPSState *env, const mips_def_t *def); 211931d019fSRichard Henderson bool mips_cpu_tlb_fill(CPUState *cs, vaddr address, int size, 212931d019fSRichard Henderson MMUAccessType access_type, int mmu_idx, 213931d019fSRichard Henderson bool probe, uintptr_t retaddr); 21426aa3d9aSPhilippe Mathieu-Daudé 21526aa3d9aSPhilippe Mathieu-Daudé /* op_helper.c */ 216074cfcb4SYongbok Kim void update_pagemask(CPUMIPSState *env, target_ulong arg1, int32_t *pagemask); 21726aa3d9aSPhilippe Mathieu-Daudé 21826aa3d9aSPhilippe Mathieu-Daudé static inline void restore_pamask(CPUMIPSState *env) 21926aa3d9aSPhilippe Mathieu-Daudé { 22026aa3d9aSPhilippe Mathieu-Daudé if (env->hflags & MIPS_HFLAG_ELPA) { 22126aa3d9aSPhilippe Mathieu-Daudé env->PAMask = (1ULL << env->PABITS) - 1; 22226aa3d9aSPhilippe Mathieu-Daudé } else { 22326aa3d9aSPhilippe Mathieu-Daudé env->PAMask = PAMASK_BASE; 22426aa3d9aSPhilippe Mathieu-Daudé } 22526aa3d9aSPhilippe Mathieu-Daudé } 22626aa3d9aSPhilippe Mathieu-Daudé 22726aa3d9aSPhilippe Mathieu-Daudé static inline int mips_vpe_active(CPUMIPSState *env) 22826aa3d9aSPhilippe Mathieu-Daudé { 22926aa3d9aSPhilippe Mathieu-Daudé int active = 1; 23026aa3d9aSPhilippe Mathieu-Daudé 23126aa3d9aSPhilippe Mathieu-Daudé /* Check that the VPE is enabled. */ 23226aa3d9aSPhilippe Mathieu-Daudé if (!(env->mvp->CP0_MVPControl & (1 << CP0MVPCo_EVP))) { 23326aa3d9aSPhilippe Mathieu-Daudé active = 0; 23426aa3d9aSPhilippe Mathieu-Daudé } 23526aa3d9aSPhilippe Mathieu-Daudé /* Check that the VPE is activated. */ 23626aa3d9aSPhilippe Mathieu-Daudé if (!(env->CP0_VPEConf0 & (1 << CP0VPEC0_VPA))) { 23726aa3d9aSPhilippe Mathieu-Daudé active = 0; 23826aa3d9aSPhilippe Mathieu-Daudé } 23926aa3d9aSPhilippe Mathieu-Daudé 2407ba0e95bSAleksandar Markovic /* 2417ba0e95bSAleksandar Markovic * Now verify that there are active thread contexts in the VPE. 2427ba0e95bSAleksandar Markovic * 2437ba0e95bSAleksandar Markovic * This assumes the CPU model will internally reschedule threads 2447ba0e95bSAleksandar Markovic * if the active one goes to sleep. If there are no threads available 2457ba0e95bSAleksandar Markovic * the active one will be in a sleeping state, and we can turn off 2467ba0e95bSAleksandar Markovic * the entire VPE. 2477ba0e95bSAleksandar Markovic */ 24826aa3d9aSPhilippe Mathieu-Daudé if (!(env->active_tc.CP0_TCStatus & (1 << CP0TCSt_A))) { 24926aa3d9aSPhilippe Mathieu-Daudé /* TC is not activated. */ 25026aa3d9aSPhilippe Mathieu-Daudé active = 0; 25126aa3d9aSPhilippe Mathieu-Daudé } 25226aa3d9aSPhilippe Mathieu-Daudé if (env->active_tc.CP0_TCHalt & 1) { 25326aa3d9aSPhilippe Mathieu-Daudé /* TC is in halt state. */ 25426aa3d9aSPhilippe Mathieu-Daudé active = 0; 25526aa3d9aSPhilippe Mathieu-Daudé } 25626aa3d9aSPhilippe Mathieu-Daudé 25726aa3d9aSPhilippe Mathieu-Daudé return active; 25826aa3d9aSPhilippe Mathieu-Daudé } 25926aa3d9aSPhilippe Mathieu-Daudé 26026aa3d9aSPhilippe Mathieu-Daudé static inline int mips_vp_active(CPUMIPSState *env) 26126aa3d9aSPhilippe Mathieu-Daudé { 26226aa3d9aSPhilippe Mathieu-Daudé CPUState *other_cs = first_cpu; 26326aa3d9aSPhilippe Mathieu-Daudé 26426aa3d9aSPhilippe Mathieu-Daudé /* Check if the VP disabled other VPs (which means the VP is enabled) */ 26526aa3d9aSPhilippe Mathieu-Daudé if ((env->CP0_VPControl >> CP0VPCtl_DIS) & 1) { 26626aa3d9aSPhilippe Mathieu-Daudé return 1; 26726aa3d9aSPhilippe Mathieu-Daudé } 26826aa3d9aSPhilippe Mathieu-Daudé 26926aa3d9aSPhilippe Mathieu-Daudé /* Check if the virtual processor is disabled due to a DVP */ 27026aa3d9aSPhilippe Mathieu-Daudé CPU_FOREACH(other_cs) { 27126aa3d9aSPhilippe Mathieu-Daudé MIPSCPU *other_cpu = MIPS_CPU(other_cs); 27226aa3d9aSPhilippe Mathieu-Daudé if ((&other_cpu->env != env) && 27326aa3d9aSPhilippe Mathieu-Daudé ((other_cpu->env.CP0_VPControl >> CP0VPCtl_DIS) & 1)) { 27426aa3d9aSPhilippe Mathieu-Daudé return 0; 27526aa3d9aSPhilippe Mathieu-Daudé } 27626aa3d9aSPhilippe Mathieu-Daudé } 27726aa3d9aSPhilippe Mathieu-Daudé return 1; 27826aa3d9aSPhilippe Mathieu-Daudé } 27926aa3d9aSPhilippe Mathieu-Daudé 28026aa3d9aSPhilippe Mathieu-Daudé static inline void compute_hflags(CPUMIPSState *env) 28126aa3d9aSPhilippe Mathieu-Daudé { 28226aa3d9aSPhilippe Mathieu-Daudé env->hflags &= ~(MIPS_HFLAG_COP1X | MIPS_HFLAG_64 | MIPS_HFLAG_CP0 | 28326aa3d9aSPhilippe Mathieu-Daudé MIPS_HFLAG_F64 | MIPS_HFLAG_FPU | MIPS_HFLAG_KSU | 284908f6be1SStefan Markovic MIPS_HFLAG_AWRAP | MIPS_HFLAG_DSP | MIPS_HFLAG_DSP_R2 | 285908f6be1SStefan Markovic MIPS_HFLAG_DSP_R3 | MIPS_HFLAG_SBRI | MIPS_HFLAG_MSA | 28659e781fbSStefan Markovic MIPS_HFLAG_FRE | MIPS_HFLAG_ELPA | MIPS_HFLAG_ERL); 28726aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Status & (1 << CP0St_ERL)) { 28826aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_ERL; 28926aa3d9aSPhilippe Mathieu-Daudé } 29026aa3d9aSPhilippe Mathieu-Daudé if (!(env->CP0_Status & (1 << CP0St_EXL)) && 29126aa3d9aSPhilippe Mathieu-Daudé !(env->CP0_Status & (1 << CP0St_ERL)) && 29226aa3d9aSPhilippe Mathieu-Daudé !(env->hflags & MIPS_HFLAG_DM)) { 2937ba0e95bSAleksandar Markovic env->hflags |= (env->CP0_Status >> CP0St_KSU) & 2947ba0e95bSAleksandar Markovic MIPS_HFLAG_KSU; 29526aa3d9aSPhilippe Mathieu-Daudé } 29626aa3d9aSPhilippe Mathieu-Daudé #if defined(TARGET_MIPS64) 29726aa3d9aSPhilippe Mathieu-Daudé if ((env->insn_flags & ISA_MIPS3) && 29826aa3d9aSPhilippe Mathieu-Daudé (((env->hflags & MIPS_HFLAG_KSU) != MIPS_HFLAG_UM) || 29926aa3d9aSPhilippe Mathieu-Daudé (env->CP0_Status & (1 << CP0St_PX)) || 30026aa3d9aSPhilippe Mathieu-Daudé (env->CP0_Status & (1 << CP0St_UX)))) { 30126aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_64; 30226aa3d9aSPhilippe Mathieu-Daudé } 30326aa3d9aSPhilippe Mathieu-Daudé 30426aa3d9aSPhilippe Mathieu-Daudé if (!(env->insn_flags & ISA_MIPS3)) { 30526aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_AWRAP; 30626aa3d9aSPhilippe Mathieu-Daudé } else if (((env->hflags & MIPS_HFLAG_KSU) == MIPS_HFLAG_UM) && 30726aa3d9aSPhilippe Mathieu-Daudé !(env->CP0_Status & (1 << CP0St_UX))) { 30826aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_AWRAP; 3092e211e0aSPhilippe Mathieu-Daudé } else if (env->insn_flags & ISA_MIPS_R6) { 31026aa3d9aSPhilippe Mathieu-Daudé /* Address wrapping for Supervisor and Kernel is specified in R6 */ 31126aa3d9aSPhilippe Mathieu-Daudé if ((((env->hflags & MIPS_HFLAG_KSU) == MIPS_HFLAG_SM) && 31226aa3d9aSPhilippe Mathieu-Daudé !(env->CP0_Status & (1 << CP0St_SX))) || 31326aa3d9aSPhilippe Mathieu-Daudé (((env->hflags & MIPS_HFLAG_KSU) == MIPS_HFLAG_KM) && 31426aa3d9aSPhilippe Mathieu-Daudé !(env->CP0_Status & (1 << CP0St_KX)))) { 31526aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_AWRAP; 31626aa3d9aSPhilippe Mathieu-Daudé } 31726aa3d9aSPhilippe Mathieu-Daudé } 31826aa3d9aSPhilippe Mathieu-Daudé #endif 31926aa3d9aSPhilippe Mathieu-Daudé if (((env->CP0_Status & (1 << CP0St_CU0)) && 3202e211e0aSPhilippe Mathieu-Daudé !(env->insn_flags & ISA_MIPS_R6)) || 32126aa3d9aSPhilippe Mathieu-Daudé !(env->hflags & MIPS_HFLAG_KSU)) { 32226aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_CP0; 32326aa3d9aSPhilippe Mathieu-Daudé } 32426aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Status & (1 << CP0St_CU1)) { 32526aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_FPU; 32626aa3d9aSPhilippe Mathieu-Daudé } 32726aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Status & (1 << CP0St_FR)) { 32826aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_F64; 32926aa3d9aSPhilippe Mathieu-Daudé } 33026aa3d9aSPhilippe Mathieu-Daudé if (((env->hflags & MIPS_HFLAG_KSU) != MIPS_HFLAG_KM) && 33126aa3d9aSPhilippe Mathieu-Daudé (env->CP0_Config5 & (1 << CP0C5_SBRI))) { 33226aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_SBRI; 33326aa3d9aSPhilippe Mathieu-Daudé } 334908f6be1SStefan Markovic if (env->insn_flags & ASE_DSP_R3) { 335908f6be1SStefan Markovic /* 336908f6be1SStefan Markovic * Our cpu supports DSP R3 ASE, so enable 337908f6be1SStefan Markovic * access to DSP R3 resources. 338908f6be1SStefan Markovic */ 33959e781fbSStefan Markovic if (env->CP0_Status & (1 << CP0St_MX)) { 340908f6be1SStefan Markovic env->hflags |= MIPS_HFLAG_DSP | MIPS_HFLAG_DSP_R2 | 341908f6be1SStefan Markovic MIPS_HFLAG_DSP_R3; 34259e781fbSStefan Markovic } 343908f6be1SStefan Markovic } else if (env->insn_flags & ASE_DSP_R2) { 344908f6be1SStefan Markovic /* 345908f6be1SStefan Markovic * Our cpu supports DSP R2 ASE, so enable 346908f6be1SStefan Markovic * access to DSP R2 resources. 347908f6be1SStefan Markovic */ 34826aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Status & (1 << CP0St_MX)) { 349908f6be1SStefan Markovic env->hflags |= MIPS_HFLAG_DSP | MIPS_HFLAG_DSP_R2; 35026aa3d9aSPhilippe Mathieu-Daudé } 35126aa3d9aSPhilippe Mathieu-Daudé 35226aa3d9aSPhilippe Mathieu-Daudé } else if (env->insn_flags & ASE_DSP) { 353908f6be1SStefan Markovic /* 354908f6be1SStefan Markovic * Our cpu supports DSP ASE, so enable 355908f6be1SStefan Markovic * access to DSP resources. 356908f6be1SStefan Markovic */ 35726aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Status & (1 << CP0St_MX)) { 35826aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_DSP; 35926aa3d9aSPhilippe Mathieu-Daudé } 36026aa3d9aSPhilippe Mathieu-Daudé 36126aa3d9aSPhilippe Mathieu-Daudé } 3627a47bae5SPhilippe Mathieu-Daudé if (env->insn_flags & ISA_MIPS_R2) { 36326aa3d9aSPhilippe Mathieu-Daudé if (env->active_fpu.fcr0 & (1 << FCR0_F64)) { 36426aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_COP1X; 36526aa3d9aSPhilippe Mathieu-Daudé } 366bbd5e4a2SPhilippe Mathieu-Daudé } else if (env->insn_flags & ISA_MIPS_R1) { 36726aa3d9aSPhilippe Mathieu-Daudé if (env->hflags & MIPS_HFLAG_64) { 36826aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_COP1X; 36926aa3d9aSPhilippe Mathieu-Daudé } 37026aa3d9aSPhilippe Mathieu-Daudé } else if (env->insn_flags & ISA_MIPS4) { 3717ba0e95bSAleksandar Markovic /* 3727ba0e95bSAleksandar Markovic * All supported MIPS IV CPUs use the XX (CU3) to enable 3737ba0e95bSAleksandar Markovic * and disable the MIPS IV extensions to the MIPS III ISA. 3747ba0e95bSAleksandar Markovic * Some other MIPS IV CPUs ignore the bit, so the check here 3757ba0e95bSAleksandar Markovic * would be too restrictive for them. 3767ba0e95bSAleksandar Markovic */ 37726aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Status & (1U << CP0St_CU3)) { 37826aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_COP1X; 37926aa3d9aSPhilippe Mathieu-Daudé } 38026aa3d9aSPhilippe Mathieu-Daudé } 381*aa314198SPhilippe Mathieu-Daudé if (ase_msa_available(env)) { 38226aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Config5 & (1 << CP0C5_MSAEn)) { 38326aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_MSA; 38426aa3d9aSPhilippe Mathieu-Daudé } 38526aa3d9aSPhilippe Mathieu-Daudé } 38626aa3d9aSPhilippe Mathieu-Daudé if (env->active_fpu.fcr0 & (1 << FCR0_FREP)) { 38726aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Config5 & (1 << CP0C5_FRE)) { 38826aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_FRE; 38926aa3d9aSPhilippe Mathieu-Daudé } 39026aa3d9aSPhilippe Mathieu-Daudé } 39126aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Config3 & (1 << CP0C3_LPA)) { 39226aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_PageGrain & (1 << CP0PG_ELPA)) { 39326aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_ELPA; 39426aa3d9aSPhilippe Mathieu-Daudé } 39526aa3d9aSPhilippe Mathieu-Daudé } 39626aa3d9aSPhilippe Mathieu-Daudé } 39726aa3d9aSPhilippe Mathieu-Daudé 39826aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_tlb_flush(CPUMIPSState *env); 39926aa3d9aSPhilippe Mathieu-Daudé void sync_c0_status(CPUMIPSState *env, CPUMIPSState *cpu, int tc); 40026aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_store_status(CPUMIPSState *env, target_ulong val); 40126aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_store_cause(CPUMIPSState *env, target_ulong val); 40226aa3d9aSPhilippe Mathieu-Daudé 403e9927723SPhilippe Mathieu-Daudé const char *mips_exception_name(int32_t exception); 404e9927723SPhilippe Mathieu-Daudé 40526aa3d9aSPhilippe Mathieu-Daudé void QEMU_NORETURN do_raise_exception_err(CPUMIPSState *env, uint32_t exception, 40626aa3d9aSPhilippe Mathieu-Daudé int error_code, uintptr_t pc); 40726aa3d9aSPhilippe Mathieu-Daudé 40826aa3d9aSPhilippe Mathieu-Daudé static inline void QEMU_NORETURN do_raise_exception(CPUMIPSState *env, 40926aa3d9aSPhilippe Mathieu-Daudé uint32_t exception, 41026aa3d9aSPhilippe Mathieu-Daudé uintptr_t pc) 41126aa3d9aSPhilippe Mathieu-Daudé { 41226aa3d9aSPhilippe Mathieu-Daudé do_raise_exception_err(env, exception, 0, pc); 41326aa3d9aSPhilippe Mathieu-Daudé } 41426aa3d9aSPhilippe Mathieu-Daudé 41526aa3d9aSPhilippe Mathieu-Daudé #endif 416