17ba0e95bSAleksandar Markovic /* 27ba0e95bSAleksandar Markovic * MIPS internal definitions and helpers 326aa3d9aSPhilippe Mathieu-Daudé * 426aa3d9aSPhilippe Mathieu-Daudé * This work is licensed under the terms of the GNU GPL, version 2 or later. 526aa3d9aSPhilippe Mathieu-Daudé * See the COPYING file in the top-level directory. 626aa3d9aSPhilippe Mathieu-Daudé */ 726aa3d9aSPhilippe Mathieu-Daudé 826aa3d9aSPhilippe Mathieu-Daudé #ifndef MIPS_INTERNAL_H 926aa3d9aSPhilippe Mathieu-Daudé #define MIPS_INTERNAL_H 1026aa3d9aSPhilippe Mathieu-Daudé 11502700d0SAlex Bennée #include "fpu/softfloat-helpers.h" 1241da212cSIgor Mammedov 137ba0e95bSAleksandar Markovic /* 147ba0e95bSAleksandar Markovic * MMU types, the first four entries have the same layout as the 157ba0e95bSAleksandar Markovic * CP0C0_MT field. 167ba0e95bSAleksandar Markovic */ 1741da212cSIgor Mammedov enum mips_mmu_types { 1841da212cSIgor Mammedov MMU_TYPE_NONE, 1941da212cSIgor Mammedov MMU_TYPE_R4000, 2041da212cSIgor Mammedov MMU_TYPE_RESERVED, 2141da212cSIgor Mammedov MMU_TYPE_FMT, 2241da212cSIgor Mammedov MMU_TYPE_R3000, 2341da212cSIgor Mammedov MMU_TYPE_R6000, 2441da212cSIgor Mammedov MMU_TYPE_R8000 2541da212cSIgor Mammedov }; 2641da212cSIgor Mammedov 2741da212cSIgor Mammedov struct mips_def_t { 2841da212cSIgor Mammedov const char *name; 2941da212cSIgor Mammedov int32_t CP0_PRid; 3041da212cSIgor Mammedov int32_t CP0_Config0; 3141da212cSIgor Mammedov int32_t CP0_Config1; 3241da212cSIgor Mammedov int32_t CP0_Config2; 3341da212cSIgor Mammedov int32_t CP0_Config3; 3441da212cSIgor Mammedov int32_t CP0_Config4; 3541da212cSIgor Mammedov int32_t CP0_Config4_rw_bitmask; 3641da212cSIgor Mammedov int32_t CP0_Config5; 3741da212cSIgor Mammedov int32_t CP0_Config5_rw_bitmask; 3841da212cSIgor Mammedov int32_t CP0_Config6; 39af868995SHuacai Chen int32_t CP0_Config6_rw_bitmask; 4041da212cSIgor Mammedov int32_t CP0_Config7; 41af868995SHuacai Chen int32_t CP0_Config7_rw_bitmask; 4241da212cSIgor Mammedov target_ulong CP0_LLAddr_rw_bitmask; 4341da212cSIgor Mammedov int CP0_LLAddr_shift; 4441da212cSIgor Mammedov int32_t SYNCI_Step; 4541da212cSIgor Mammedov int32_t CCRes; 4641da212cSIgor Mammedov int32_t CP0_Status_rw_bitmask; 4741da212cSIgor Mammedov int32_t CP0_TCStatus_rw_bitmask; 4841da212cSIgor Mammedov int32_t CP0_SRSCtl; 4941da212cSIgor Mammedov int32_t CP1_fcr0; 5041da212cSIgor Mammedov int32_t CP1_fcr31_rw_bitmask; 5141da212cSIgor Mammedov int32_t CP1_fcr31; 5241da212cSIgor Mammedov int32_t MSAIR; 5341da212cSIgor Mammedov int32_t SEGBITS; 5441da212cSIgor Mammedov int32_t PABITS; 5541da212cSIgor Mammedov int32_t CP0_SRSConf0_rw_bitmask; 5641da212cSIgor Mammedov int32_t CP0_SRSConf0; 5741da212cSIgor Mammedov int32_t CP0_SRSConf1_rw_bitmask; 5841da212cSIgor Mammedov int32_t CP0_SRSConf1; 5941da212cSIgor Mammedov int32_t CP0_SRSConf2_rw_bitmask; 6041da212cSIgor Mammedov int32_t CP0_SRSConf2; 6141da212cSIgor Mammedov int32_t CP0_SRSConf3_rw_bitmask; 6241da212cSIgor Mammedov int32_t CP0_SRSConf3; 6341da212cSIgor Mammedov int32_t CP0_SRSConf4_rw_bitmask; 6441da212cSIgor Mammedov int32_t CP0_SRSConf4; 6541da212cSIgor Mammedov int32_t CP0_PageGrain_rw_bitmask; 6641da212cSIgor Mammedov int32_t CP0_PageGrain; 6741da212cSIgor Mammedov target_ulong CP0_EBaseWG_rw_bitmask; 68f9c9cd63SPhilippe Mathieu-Daudé uint64_t insn_flags; 6941da212cSIgor Mammedov enum mips_mmu_types mmu_type; 705fb2dcd1SYongbok Kim int32_t SAARP; 7141da212cSIgor Mammedov }; 7241da212cSIgor Mammedov 7341da212cSIgor Mammedov extern const struct mips_def_t mips_defs[]; 7441da212cSIgor Mammedov extern const int mips_defs_number; 7541da212cSIgor Mammedov 7626aa3d9aSPhilippe Mathieu-Daudé enum CPUMIPSMSADataFormat { 7726aa3d9aSPhilippe Mathieu-Daudé DF_BYTE = 0, 7826aa3d9aSPhilippe Mathieu-Daudé DF_HALF, 7926aa3d9aSPhilippe Mathieu-Daudé DF_WORD, 8026aa3d9aSPhilippe Mathieu-Daudé DF_DOUBLE 8126aa3d9aSPhilippe Mathieu-Daudé }; 8226aa3d9aSPhilippe Mathieu-Daudé 8326aa3d9aSPhilippe Mathieu-Daudé void mips_cpu_do_interrupt(CPUState *cpu); 8426aa3d9aSPhilippe Mathieu-Daudé bool mips_cpu_exec_interrupt(CPUState *cpu, int int_req); 8590c84c56SMarkus Armbruster void mips_cpu_dump_state(CPUState *cpu, FILE *f, int flags); 8626aa3d9aSPhilippe Mathieu-Daudé hwaddr mips_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr); 87a010bdbeSAlex Bennée int mips_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg); 8826aa3d9aSPhilippe Mathieu-Daudé int mips_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg); 8926aa3d9aSPhilippe Mathieu-Daudé void mips_cpu_do_unaligned_access(CPUState *cpu, vaddr addr, 9026aa3d9aSPhilippe Mathieu-Daudé MMUAccessType access_type, 9126aa3d9aSPhilippe Mathieu-Daudé int mmu_idx, uintptr_t retaddr); 9226aa3d9aSPhilippe Mathieu-Daudé 9326aa3d9aSPhilippe Mathieu-Daudé #if !defined(CONFIG_USER_ONLY) 9426aa3d9aSPhilippe Mathieu-Daudé 9526aa3d9aSPhilippe Mathieu-Daudé typedef struct r4k_tlb_t r4k_tlb_t; 9626aa3d9aSPhilippe Mathieu-Daudé struct r4k_tlb_t { 9726aa3d9aSPhilippe Mathieu-Daudé target_ulong VPN; 9826aa3d9aSPhilippe Mathieu-Daudé uint32_t PageMask; 9926aa3d9aSPhilippe Mathieu-Daudé uint16_t ASID; 10099029be1SYongbok Kim uint32_t MMID; 10126aa3d9aSPhilippe Mathieu-Daudé unsigned int G:1; 10226aa3d9aSPhilippe Mathieu-Daudé unsigned int C0:3; 10326aa3d9aSPhilippe Mathieu-Daudé unsigned int C1:3; 10426aa3d9aSPhilippe Mathieu-Daudé unsigned int V0:1; 10526aa3d9aSPhilippe Mathieu-Daudé unsigned int V1:1; 10626aa3d9aSPhilippe Mathieu-Daudé unsigned int D0:1; 10726aa3d9aSPhilippe Mathieu-Daudé unsigned int D1:1; 10826aa3d9aSPhilippe Mathieu-Daudé unsigned int XI0:1; 10926aa3d9aSPhilippe Mathieu-Daudé unsigned int XI1:1; 11026aa3d9aSPhilippe Mathieu-Daudé unsigned int RI0:1; 11126aa3d9aSPhilippe Mathieu-Daudé unsigned int RI1:1; 11226aa3d9aSPhilippe Mathieu-Daudé unsigned int EHINV:1; 11326aa3d9aSPhilippe Mathieu-Daudé uint64_t PFN[2]; 11426aa3d9aSPhilippe Mathieu-Daudé }; 11526aa3d9aSPhilippe Mathieu-Daudé 11626aa3d9aSPhilippe Mathieu-Daudé struct CPUMIPSTLBContext { 11726aa3d9aSPhilippe Mathieu-Daudé uint32_t nb_tlb; 11826aa3d9aSPhilippe Mathieu-Daudé uint32_t tlb_in_use; 11926aa3d9aSPhilippe Mathieu-Daudé int (*map_address)(struct CPUMIPSState *env, hwaddr *physical, int *prot, 12026aa3d9aSPhilippe Mathieu-Daudé target_ulong address, int rw, int access_type); 12126aa3d9aSPhilippe Mathieu-Daudé void (*helper_tlbwi)(struct CPUMIPSState *env); 12226aa3d9aSPhilippe Mathieu-Daudé void (*helper_tlbwr)(struct CPUMIPSState *env); 12326aa3d9aSPhilippe Mathieu-Daudé void (*helper_tlbp)(struct CPUMIPSState *env); 12426aa3d9aSPhilippe Mathieu-Daudé void (*helper_tlbr)(struct CPUMIPSState *env); 12526aa3d9aSPhilippe Mathieu-Daudé void (*helper_tlbinv)(struct CPUMIPSState *env); 12626aa3d9aSPhilippe Mathieu-Daudé void (*helper_tlbinvf)(struct CPUMIPSState *env); 12726aa3d9aSPhilippe Mathieu-Daudé union { 12826aa3d9aSPhilippe Mathieu-Daudé struct { 12926aa3d9aSPhilippe Mathieu-Daudé r4k_tlb_t tlb[MIPS_TLB_MAX]; 13026aa3d9aSPhilippe Mathieu-Daudé } r4k; 13126aa3d9aSPhilippe Mathieu-Daudé } mmu; 13226aa3d9aSPhilippe Mathieu-Daudé }; 13326aa3d9aSPhilippe Mathieu-Daudé 13426aa3d9aSPhilippe Mathieu-Daudé int no_mmu_map_address(CPUMIPSState *env, hwaddr *physical, int *prot, 13526aa3d9aSPhilippe Mathieu-Daudé target_ulong address, int rw, int access_type); 13626aa3d9aSPhilippe Mathieu-Daudé int fixed_mmu_map_address(CPUMIPSState *env, hwaddr *physical, int *prot, 13726aa3d9aSPhilippe Mathieu-Daudé target_ulong address, int rw, int access_type); 13826aa3d9aSPhilippe Mathieu-Daudé int r4k_map_address(CPUMIPSState *env, hwaddr *physical, int *prot, 13926aa3d9aSPhilippe Mathieu-Daudé target_ulong address, int rw, int access_type); 14026aa3d9aSPhilippe Mathieu-Daudé void r4k_helper_tlbwi(CPUMIPSState *env); 14126aa3d9aSPhilippe Mathieu-Daudé void r4k_helper_tlbwr(CPUMIPSState *env); 14226aa3d9aSPhilippe Mathieu-Daudé void r4k_helper_tlbp(CPUMIPSState *env); 14326aa3d9aSPhilippe Mathieu-Daudé void r4k_helper_tlbr(CPUMIPSState *env); 14426aa3d9aSPhilippe Mathieu-Daudé void r4k_helper_tlbinv(CPUMIPSState *env); 14526aa3d9aSPhilippe Mathieu-Daudé void r4k_helper_tlbinvf(CPUMIPSState *env); 14626aa3d9aSPhilippe Mathieu-Daudé void r4k_invalidate_tlb(CPUMIPSState *env, int idx, int use_extra); 14726aa3d9aSPhilippe Mathieu-Daudé 1484f02a06dSPeter Maydell void mips_cpu_do_transaction_failed(CPUState *cs, hwaddr physaddr, 1494f02a06dSPeter Maydell vaddr addr, unsigned size, 1504f02a06dSPeter Maydell MMUAccessType access_type, 1514f02a06dSPeter Maydell int mmu_idx, MemTxAttrs attrs, 1524f02a06dSPeter Maydell MemTxResult response, uintptr_t retaddr); 15326aa3d9aSPhilippe Mathieu-Daudé hwaddr cpu_mips_translate_address(CPUMIPSState *env, target_ulong address, 15426aa3d9aSPhilippe Mathieu-Daudé int rw); 15526aa3d9aSPhilippe Mathieu-Daudé #endif 15626aa3d9aSPhilippe Mathieu-Daudé 15726aa3d9aSPhilippe Mathieu-Daudé #define cpu_signal_handler cpu_mips_signal_handler 15826aa3d9aSPhilippe Mathieu-Daudé 15926aa3d9aSPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY 1608a9358ccSMarkus Armbruster extern const VMStateDescription vmstate_mips_cpu; 16126aa3d9aSPhilippe Mathieu-Daudé #endif 16226aa3d9aSPhilippe Mathieu-Daudé 16326aa3d9aSPhilippe Mathieu-Daudé static inline bool cpu_mips_hw_interrupts_enabled(CPUMIPSState *env) 16426aa3d9aSPhilippe Mathieu-Daudé { 16526aa3d9aSPhilippe Mathieu-Daudé return (env->CP0_Status & (1 << CP0St_IE)) && 16626aa3d9aSPhilippe Mathieu-Daudé !(env->CP0_Status & (1 << CP0St_EXL)) && 16726aa3d9aSPhilippe Mathieu-Daudé !(env->CP0_Status & (1 << CP0St_ERL)) && 16826aa3d9aSPhilippe Mathieu-Daudé !(env->hflags & MIPS_HFLAG_DM) && 1697ba0e95bSAleksandar Markovic /* 1707ba0e95bSAleksandar Markovic * Note that the TCStatus IXMT field is initialized to zero, 1717ba0e95bSAleksandar Markovic * and only MT capable cores can set it to one. So we don't 1727ba0e95bSAleksandar Markovic * need to check for MT capabilities here. 1737ba0e95bSAleksandar Markovic */ 17426aa3d9aSPhilippe Mathieu-Daudé !(env->active_tc.CP0_TCStatus & (1 << CP0TCSt_IXMT)); 17526aa3d9aSPhilippe Mathieu-Daudé } 17626aa3d9aSPhilippe Mathieu-Daudé 17726aa3d9aSPhilippe Mathieu-Daudé /* Check if there is pending and not masked out interrupt */ 17826aa3d9aSPhilippe Mathieu-Daudé static inline bool cpu_mips_hw_interrupts_pending(CPUMIPSState *env) 17926aa3d9aSPhilippe Mathieu-Daudé { 18026aa3d9aSPhilippe Mathieu-Daudé int32_t pending; 18126aa3d9aSPhilippe Mathieu-Daudé int32_t status; 18226aa3d9aSPhilippe Mathieu-Daudé bool r; 18326aa3d9aSPhilippe Mathieu-Daudé 18426aa3d9aSPhilippe Mathieu-Daudé pending = env->CP0_Cause & CP0Ca_IP_mask; 18526aa3d9aSPhilippe Mathieu-Daudé status = env->CP0_Status & CP0Ca_IP_mask; 18626aa3d9aSPhilippe Mathieu-Daudé 18726aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Config3 & (1 << CP0C3_VEIC)) { 1887ba0e95bSAleksandar Markovic /* 1897ba0e95bSAleksandar Markovic * A MIPS configured with a vectorizing external interrupt controller 1907ba0e95bSAleksandar Markovic * will feed a vector into the Cause pending lines. The core treats 191*8cdf8869Szhaolichang * the status lines as a vector level, not as individual masks. 1927ba0e95bSAleksandar Markovic */ 19326aa3d9aSPhilippe Mathieu-Daudé r = pending > status; 19426aa3d9aSPhilippe Mathieu-Daudé } else { 1957ba0e95bSAleksandar Markovic /* 1967ba0e95bSAleksandar Markovic * A MIPS configured with compatibility or VInt (Vectored Interrupts) 1977ba0e95bSAleksandar Markovic * treats the pending lines as individual interrupt lines, the status 1987ba0e95bSAleksandar Markovic * lines are individual masks. 1997ba0e95bSAleksandar Markovic */ 20026aa3d9aSPhilippe Mathieu-Daudé r = (pending & status) != 0; 20126aa3d9aSPhilippe Mathieu-Daudé } 20226aa3d9aSPhilippe Mathieu-Daudé return r; 20326aa3d9aSPhilippe Mathieu-Daudé } 20426aa3d9aSPhilippe Mathieu-Daudé 20526aa3d9aSPhilippe Mathieu-Daudé void mips_tcg_init(void); 20626aa3d9aSPhilippe Mathieu-Daudé 20726aa3d9aSPhilippe Mathieu-Daudé /* TODO QOM'ify CPU reset and remove */ 20826aa3d9aSPhilippe Mathieu-Daudé void cpu_state_reset(CPUMIPSState *s); 20927e38392SPhilippe Mathieu-Daudé void cpu_mips_realize_env(CPUMIPSState *env); 21026aa3d9aSPhilippe Mathieu-Daudé 21126aa3d9aSPhilippe Mathieu-Daudé /* cp0_timer.c */ 21226aa3d9aSPhilippe Mathieu-Daudé uint32_t cpu_mips_get_random(CPUMIPSState *env); 21326aa3d9aSPhilippe Mathieu-Daudé uint32_t cpu_mips_get_count(CPUMIPSState *env); 21426aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_store_count(CPUMIPSState *env, uint32_t value); 21526aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_store_compare(CPUMIPSState *env, uint32_t value); 21626aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_start_count(CPUMIPSState *env); 21726aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_stop_count(CPUMIPSState *env); 21826aa3d9aSPhilippe Mathieu-Daudé 21926aa3d9aSPhilippe Mathieu-Daudé /* helper.c */ 220931d019fSRichard Henderson bool mips_cpu_tlb_fill(CPUState *cs, vaddr address, int size, 221931d019fSRichard Henderson MMUAccessType access_type, int mmu_idx, 222931d019fSRichard Henderson bool probe, uintptr_t retaddr); 22326aa3d9aSPhilippe Mathieu-Daudé 22426aa3d9aSPhilippe Mathieu-Daudé /* op_helper.c */ 22526aa3d9aSPhilippe Mathieu-Daudé uint32_t float_class_s(uint32_t arg, float_status *fst); 22626aa3d9aSPhilippe Mathieu-Daudé uint64_t float_class_d(uint64_t arg, float_status *fst); 22726aa3d9aSPhilippe Mathieu-Daudé 22826aa3d9aSPhilippe Mathieu-Daudé extern unsigned int ieee_rm[]; 229074cfcb4SYongbok Kim void update_pagemask(CPUMIPSState *env, target_ulong arg1, int32_t *pagemask); 23026aa3d9aSPhilippe Mathieu-Daudé 23126aa3d9aSPhilippe Mathieu-Daudé static inline void restore_rounding_mode(CPUMIPSState *env) 23226aa3d9aSPhilippe Mathieu-Daudé { 23326aa3d9aSPhilippe Mathieu-Daudé set_float_rounding_mode(ieee_rm[env->active_fpu.fcr31 & 3], 23426aa3d9aSPhilippe Mathieu-Daudé &env->active_fpu.fp_status); 23526aa3d9aSPhilippe Mathieu-Daudé } 23626aa3d9aSPhilippe Mathieu-Daudé 23726aa3d9aSPhilippe Mathieu-Daudé static inline void restore_flush_mode(CPUMIPSState *env) 23826aa3d9aSPhilippe Mathieu-Daudé { 23926aa3d9aSPhilippe Mathieu-Daudé set_flush_to_zero((env->active_fpu.fcr31 & (1 << FCR31_FS)) != 0, 24026aa3d9aSPhilippe Mathieu-Daudé &env->active_fpu.fp_status); 24126aa3d9aSPhilippe Mathieu-Daudé } 24226aa3d9aSPhilippe Mathieu-Daudé 243502700d0SAlex Bennée static inline void restore_snan_bit_mode(CPUMIPSState *env) 244502700d0SAlex Bennée { 245502700d0SAlex Bennée set_snan_bit_is_one((env->active_fpu.fcr31 & (1 << FCR31_NAN2008)) == 0, 246502700d0SAlex Bennée &env->active_fpu.fp_status); 247502700d0SAlex Bennée } 248502700d0SAlex Bennée 24926aa3d9aSPhilippe Mathieu-Daudé static inline void restore_fp_status(CPUMIPSState *env) 25026aa3d9aSPhilippe Mathieu-Daudé { 25126aa3d9aSPhilippe Mathieu-Daudé restore_rounding_mode(env); 25226aa3d9aSPhilippe Mathieu-Daudé restore_flush_mode(env); 25326aa3d9aSPhilippe Mathieu-Daudé restore_snan_bit_mode(env); 25426aa3d9aSPhilippe Mathieu-Daudé } 25526aa3d9aSPhilippe Mathieu-Daudé 25626aa3d9aSPhilippe Mathieu-Daudé static inline void restore_msa_fp_status(CPUMIPSState *env) 25726aa3d9aSPhilippe Mathieu-Daudé { 25826aa3d9aSPhilippe Mathieu-Daudé float_status *status = &env->active_tc.msa_fp_status; 25926aa3d9aSPhilippe Mathieu-Daudé int rounding_mode = (env->active_tc.msacsr & MSACSR_RM_MASK) >> MSACSR_RM; 26026aa3d9aSPhilippe Mathieu-Daudé bool flush_to_zero = (env->active_tc.msacsr & MSACSR_FS_MASK) != 0; 26126aa3d9aSPhilippe Mathieu-Daudé 26226aa3d9aSPhilippe Mathieu-Daudé set_float_rounding_mode(ieee_rm[rounding_mode], status); 26326aa3d9aSPhilippe Mathieu-Daudé set_flush_to_zero(flush_to_zero, status); 26426aa3d9aSPhilippe Mathieu-Daudé set_flush_inputs_to_zero(flush_to_zero, status); 26526aa3d9aSPhilippe Mathieu-Daudé } 26626aa3d9aSPhilippe Mathieu-Daudé 26726aa3d9aSPhilippe Mathieu-Daudé static inline void restore_pamask(CPUMIPSState *env) 26826aa3d9aSPhilippe Mathieu-Daudé { 26926aa3d9aSPhilippe Mathieu-Daudé if (env->hflags & MIPS_HFLAG_ELPA) { 27026aa3d9aSPhilippe Mathieu-Daudé env->PAMask = (1ULL << env->PABITS) - 1; 27126aa3d9aSPhilippe Mathieu-Daudé } else { 27226aa3d9aSPhilippe Mathieu-Daudé env->PAMask = PAMASK_BASE; 27326aa3d9aSPhilippe Mathieu-Daudé } 27426aa3d9aSPhilippe Mathieu-Daudé } 27526aa3d9aSPhilippe Mathieu-Daudé 27626aa3d9aSPhilippe Mathieu-Daudé static inline int mips_vpe_active(CPUMIPSState *env) 27726aa3d9aSPhilippe Mathieu-Daudé { 27826aa3d9aSPhilippe Mathieu-Daudé int active = 1; 27926aa3d9aSPhilippe Mathieu-Daudé 28026aa3d9aSPhilippe Mathieu-Daudé /* Check that the VPE is enabled. */ 28126aa3d9aSPhilippe Mathieu-Daudé if (!(env->mvp->CP0_MVPControl & (1 << CP0MVPCo_EVP))) { 28226aa3d9aSPhilippe Mathieu-Daudé active = 0; 28326aa3d9aSPhilippe Mathieu-Daudé } 28426aa3d9aSPhilippe Mathieu-Daudé /* Check that the VPE is activated. */ 28526aa3d9aSPhilippe Mathieu-Daudé if (!(env->CP0_VPEConf0 & (1 << CP0VPEC0_VPA))) { 28626aa3d9aSPhilippe Mathieu-Daudé active = 0; 28726aa3d9aSPhilippe Mathieu-Daudé } 28826aa3d9aSPhilippe Mathieu-Daudé 2897ba0e95bSAleksandar Markovic /* 2907ba0e95bSAleksandar Markovic * Now verify that there are active thread contexts in the VPE. 2917ba0e95bSAleksandar Markovic * 2927ba0e95bSAleksandar Markovic * This assumes the CPU model will internally reschedule threads 2937ba0e95bSAleksandar Markovic * if the active one goes to sleep. If there are no threads available 2947ba0e95bSAleksandar Markovic * the active one will be in a sleeping state, and we can turn off 2957ba0e95bSAleksandar Markovic * the entire VPE. 2967ba0e95bSAleksandar Markovic */ 29726aa3d9aSPhilippe Mathieu-Daudé if (!(env->active_tc.CP0_TCStatus & (1 << CP0TCSt_A))) { 29826aa3d9aSPhilippe Mathieu-Daudé /* TC is not activated. */ 29926aa3d9aSPhilippe Mathieu-Daudé active = 0; 30026aa3d9aSPhilippe Mathieu-Daudé } 30126aa3d9aSPhilippe Mathieu-Daudé if (env->active_tc.CP0_TCHalt & 1) { 30226aa3d9aSPhilippe Mathieu-Daudé /* TC is in halt state. */ 30326aa3d9aSPhilippe Mathieu-Daudé active = 0; 30426aa3d9aSPhilippe Mathieu-Daudé } 30526aa3d9aSPhilippe Mathieu-Daudé 30626aa3d9aSPhilippe Mathieu-Daudé return active; 30726aa3d9aSPhilippe Mathieu-Daudé } 30826aa3d9aSPhilippe Mathieu-Daudé 30926aa3d9aSPhilippe Mathieu-Daudé static inline int mips_vp_active(CPUMIPSState *env) 31026aa3d9aSPhilippe Mathieu-Daudé { 31126aa3d9aSPhilippe Mathieu-Daudé CPUState *other_cs = first_cpu; 31226aa3d9aSPhilippe Mathieu-Daudé 31326aa3d9aSPhilippe Mathieu-Daudé /* Check if the VP disabled other VPs (which means the VP is enabled) */ 31426aa3d9aSPhilippe Mathieu-Daudé if ((env->CP0_VPControl >> CP0VPCtl_DIS) & 1) { 31526aa3d9aSPhilippe Mathieu-Daudé return 1; 31626aa3d9aSPhilippe Mathieu-Daudé } 31726aa3d9aSPhilippe Mathieu-Daudé 31826aa3d9aSPhilippe Mathieu-Daudé /* Check if the virtual processor is disabled due to a DVP */ 31926aa3d9aSPhilippe Mathieu-Daudé CPU_FOREACH(other_cs) { 32026aa3d9aSPhilippe Mathieu-Daudé MIPSCPU *other_cpu = MIPS_CPU(other_cs); 32126aa3d9aSPhilippe Mathieu-Daudé if ((&other_cpu->env != env) && 32226aa3d9aSPhilippe Mathieu-Daudé ((other_cpu->env.CP0_VPControl >> CP0VPCtl_DIS) & 1)) { 32326aa3d9aSPhilippe Mathieu-Daudé return 0; 32426aa3d9aSPhilippe Mathieu-Daudé } 32526aa3d9aSPhilippe Mathieu-Daudé } 32626aa3d9aSPhilippe Mathieu-Daudé return 1; 32726aa3d9aSPhilippe Mathieu-Daudé } 32826aa3d9aSPhilippe Mathieu-Daudé 32926aa3d9aSPhilippe Mathieu-Daudé static inline void compute_hflags(CPUMIPSState *env) 33026aa3d9aSPhilippe Mathieu-Daudé { 33126aa3d9aSPhilippe Mathieu-Daudé env->hflags &= ~(MIPS_HFLAG_COP1X | MIPS_HFLAG_64 | MIPS_HFLAG_CP0 | 33226aa3d9aSPhilippe Mathieu-Daudé MIPS_HFLAG_F64 | MIPS_HFLAG_FPU | MIPS_HFLAG_KSU | 333908f6be1SStefan Markovic MIPS_HFLAG_AWRAP | MIPS_HFLAG_DSP | MIPS_HFLAG_DSP_R2 | 334908f6be1SStefan Markovic MIPS_HFLAG_DSP_R3 | MIPS_HFLAG_SBRI | MIPS_HFLAG_MSA | 33559e781fbSStefan Markovic MIPS_HFLAG_FRE | MIPS_HFLAG_ELPA | MIPS_HFLAG_ERL); 33626aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Status & (1 << CP0St_ERL)) { 33726aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_ERL; 33826aa3d9aSPhilippe Mathieu-Daudé } 33926aa3d9aSPhilippe Mathieu-Daudé if (!(env->CP0_Status & (1 << CP0St_EXL)) && 34026aa3d9aSPhilippe Mathieu-Daudé !(env->CP0_Status & (1 << CP0St_ERL)) && 34126aa3d9aSPhilippe Mathieu-Daudé !(env->hflags & MIPS_HFLAG_DM)) { 3427ba0e95bSAleksandar Markovic env->hflags |= (env->CP0_Status >> CP0St_KSU) & 3437ba0e95bSAleksandar Markovic MIPS_HFLAG_KSU; 34426aa3d9aSPhilippe Mathieu-Daudé } 34526aa3d9aSPhilippe Mathieu-Daudé #if defined(TARGET_MIPS64) 34626aa3d9aSPhilippe Mathieu-Daudé if ((env->insn_flags & ISA_MIPS3) && 34726aa3d9aSPhilippe Mathieu-Daudé (((env->hflags & MIPS_HFLAG_KSU) != MIPS_HFLAG_UM) || 34826aa3d9aSPhilippe Mathieu-Daudé (env->CP0_Status & (1 << CP0St_PX)) || 34926aa3d9aSPhilippe Mathieu-Daudé (env->CP0_Status & (1 << CP0St_UX)))) { 35026aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_64; 35126aa3d9aSPhilippe Mathieu-Daudé } 35226aa3d9aSPhilippe Mathieu-Daudé 35326aa3d9aSPhilippe Mathieu-Daudé if (!(env->insn_flags & ISA_MIPS3)) { 35426aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_AWRAP; 35526aa3d9aSPhilippe Mathieu-Daudé } else if (((env->hflags & MIPS_HFLAG_KSU) == MIPS_HFLAG_UM) && 35626aa3d9aSPhilippe Mathieu-Daudé !(env->CP0_Status & (1 << CP0St_UX))) { 35726aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_AWRAP; 35826aa3d9aSPhilippe Mathieu-Daudé } else if (env->insn_flags & ISA_MIPS64R6) { 35926aa3d9aSPhilippe Mathieu-Daudé /* Address wrapping for Supervisor and Kernel is specified in R6 */ 36026aa3d9aSPhilippe Mathieu-Daudé if ((((env->hflags & MIPS_HFLAG_KSU) == MIPS_HFLAG_SM) && 36126aa3d9aSPhilippe Mathieu-Daudé !(env->CP0_Status & (1 << CP0St_SX))) || 36226aa3d9aSPhilippe Mathieu-Daudé (((env->hflags & MIPS_HFLAG_KSU) == MIPS_HFLAG_KM) && 36326aa3d9aSPhilippe Mathieu-Daudé !(env->CP0_Status & (1 << CP0St_KX)))) { 36426aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_AWRAP; 36526aa3d9aSPhilippe Mathieu-Daudé } 36626aa3d9aSPhilippe Mathieu-Daudé } 36726aa3d9aSPhilippe Mathieu-Daudé #endif 36826aa3d9aSPhilippe Mathieu-Daudé if (((env->CP0_Status & (1 << CP0St_CU0)) && 36926aa3d9aSPhilippe Mathieu-Daudé !(env->insn_flags & ISA_MIPS32R6)) || 37026aa3d9aSPhilippe Mathieu-Daudé !(env->hflags & MIPS_HFLAG_KSU)) { 37126aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_CP0; 37226aa3d9aSPhilippe Mathieu-Daudé } 37326aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Status & (1 << CP0St_CU1)) { 37426aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_FPU; 37526aa3d9aSPhilippe Mathieu-Daudé } 37626aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Status & (1 << CP0St_FR)) { 37726aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_F64; 37826aa3d9aSPhilippe Mathieu-Daudé } 37926aa3d9aSPhilippe Mathieu-Daudé if (((env->hflags & MIPS_HFLAG_KSU) != MIPS_HFLAG_KM) && 38026aa3d9aSPhilippe Mathieu-Daudé (env->CP0_Config5 & (1 << CP0C5_SBRI))) { 38126aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_SBRI; 38226aa3d9aSPhilippe Mathieu-Daudé } 383908f6be1SStefan Markovic if (env->insn_flags & ASE_DSP_R3) { 384908f6be1SStefan Markovic /* 385908f6be1SStefan Markovic * Our cpu supports DSP R3 ASE, so enable 386908f6be1SStefan Markovic * access to DSP R3 resources. 387908f6be1SStefan Markovic */ 38859e781fbSStefan Markovic if (env->CP0_Status & (1 << CP0St_MX)) { 389908f6be1SStefan Markovic env->hflags |= MIPS_HFLAG_DSP | MIPS_HFLAG_DSP_R2 | 390908f6be1SStefan Markovic MIPS_HFLAG_DSP_R3; 39159e781fbSStefan Markovic } 392908f6be1SStefan Markovic } else if (env->insn_flags & ASE_DSP_R2) { 393908f6be1SStefan Markovic /* 394908f6be1SStefan Markovic * Our cpu supports DSP R2 ASE, so enable 395908f6be1SStefan Markovic * access to DSP R2 resources. 396908f6be1SStefan Markovic */ 39726aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Status & (1 << CP0St_MX)) { 398908f6be1SStefan Markovic env->hflags |= MIPS_HFLAG_DSP | MIPS_HFLAG_DSP_R2; 39926aa3d9aSPhilippe Mathieu-Daudé } 40026aa3d9aSPhilippe Mathieu-Daudé 40126aa3d9aSPhilippe Mathieu-Daudé } else if (env->insn_flags & ASE_DSP) { 402908f6be1SStefan Markovic /* 403908f6be1SStefan Markovic * Our cpu supports DSP ASE, so enable 404908f6be1SStefan Markovic * access to DSP resources. 405908f6be1SStefan Markovic */ 40626aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Status & (1 << CP0St_MX)) { 40726aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_DSP; 40826aa3d9aSPhilippe Mathieu-Daudé } 40926aa3d9aSPhilippe Mathieu-Daudé 41026aa3d9aSPhilippe Mathieu-Daudé } 41126aa3d9aSPhilippe Mathieu-Daudé if (env->insn_flags & ISA_MIPS32R2) { 41226aa3d9aSPhilippe Mathieu-Daudé if (env->active_fpu.fcr0 & (1 << FCR0_F64)) { 41326aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_COP1X; 41426aa3d9aSPhilippe Mathieu-Daudé } 41526aa3d9aSPhilippe Mathieu-Daudé } else if (env->insn_flags & ISA_MIPS32) { 41626aa3d9aSPhilippe Mathieu-Daudé if (env->hflags & MIPS_HFLAG_64) { 41726aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_COP1X; 41826aa3d9aSPhilippe Mathieu-Daudé } 41926aa3d9aSPhilippe Mathieu-Daudé } else if (env->insn_flags & ISA_MIPS4) { 4207ba0e95bSAleksandar Markovic /* 4217ba0e95bSAleksandar Markovic * All supported MIPS IV CPUs use the XX (CU3) to enable 4227ba0e95bSAleksandar Markovic * and disable the MIPS IV extensions to the MIPS III ISA. 4237ba0e95bSAleksandar Markovic * Some other MIPS IV CPUs ignore the bit, so the check here 4247ba0e95bSAleksandar Markovic * would be too restrictive for them. 4257ba0e95bSAleksandar Markovic */ 42626aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Status & (1U << CP0St_CU3)) { 42726aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_COP1X; 42826aa3d9aSPhilippe Mathieu-Daudé } 42926aa3d9aSPhilippe Mathieu-Daudé } 43026aa3d9aSPhilippe Mathieu-Daudé if (env->insn_flags & ASE_MSA) { 43126aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Config5 & (1 << CP0C5_MSAEn)) { 43226aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_MSA; 43326aa3d9aSPhilippe Mathieu-Daudé } 43426aa3d9aSPhilippe Mathieu-Daudé } 43526aa3d9aSPhilippe Mathieu-Daudé if (env->active_fpu.fcr0 & (1 << FCR0_FREP)) { 43626aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Config5 & (1 << CP0C5_FRE)) { 43726aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_FRE; 43826aa3d9aSPhilippe Mathieu-Daudé } 43926aa3d9aSPhilippe Mathieu-Daudé } 44026aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Config3 & (1 << CP0C3_LPA)) { 44126aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_PageGrain & (1 << CP0PG_ELPA)) { 44226aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_ELPA; 44326aa3d9aSPhilippe Mathieu-Daudé } 44426aa3d9aSPhilippe Mathieu-Daudé } 44526aa3d9aSPhilippe Mathieu-Daudé } 44626aa3d9aSPhilippe Mathieu-Daudé 44726aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_tlb_flush(CPUMIPSState *env); 44826aa3d9aSPhilippe Mathieu-Daudé void sync_c0_status(CPUMIPSState *env, CPUMIPSState *cpu, int tc); 44926aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_store_status(CPUMIPSState *env, target_ulong val); 45026aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_store_cause(CPUMIPSState *env, target_ulong val); 45126aa3d9aSPhilippe Mathieu-Daudé 45226aa3d9aSPhilippe Mathieu-Daudé void QEMU_NORETURN do_raise_exception_err(CPUMIPSState *env, uint32_t exception, 45326aa3d9aSPhilippe Mathieu-Daudé int error_code, uintptr_t pc); 45426aa3d9aSPhilippe Mathieu-Daudé 45526aa3d9aSPhilippe Mathieu-Daudé static inline void QEMU_NORETURN do_raise_exception(CPUMIPSState *env, 45626aa3d9aSPhilippe Mathieu-Daudé uint32_t exception, 45726aa3d9aSPhilippe Mathieu-Daudé uintptr_t pc) 45826aa3d9aSPhilippe Mathieu-Daudé { 45926aa3d9aSPhilippe Mathieu-Daudé do_raise_exception_err(env, exception, 0, pc); 46026aa3d9aSPhilippe Mathieu-Daudé } 46126aa3d9aSPhilippe Mathieu-Daudé 46226aa3d9aSPhilippe Mathieu-Daudé #endif 463