17ba0e95bSAleksandar Markovic /* 27ba0e95bSAleksandar Markovic * MIPS internal definitions and helpers 326aa3d9aSPhilippe Mathieu-Daudé * 426aa3d9aSPhilippe Mathieu-Daudé * This work is licensed under the terms of the GNU GPL, version 2 or later. 526aa3d9aSPhilippe Mathieu-Daudé * See the COPYING file in the top-level directory. 626aa3d9aSPhilippe Mathieu-Daudé */ 726aa3d9aSPhilippe Mathieu-Daudé 826aa3d9aSPhilippe Mathieu-Daudé #ifndef MIPS_INTERNAL_H 926aa3d9aSPhilippe Mathieu-Daudé #define MIPS_INTERNAL_H 1026aa3d9aSPhilippe Mathieu-Daudé 1134cffe96SPhilippe Mathieu-Daudé #include "exec/memattrs.h" 126fe25ce5SPhilippe Mathieu-Daudé #ifdef CONFIG_TCG 136fe25ce5SPhilippe Mathieu-Daudé #include "tcg/tcg-internal.h" 146fe25ce5SPhilippe Mathieu-Daudé #endif 1541da212cSIgor Mammedov 167ba0e95bSAleksandar Markovic /* 177ba0e95bSAleksandar Markovic * MMU types, the first four entries have the same layout as the 187ba0e95bSAleksandar Markovic * CP0C0_MT field. 197ba0e95bSAleksandar Markovic */ 2041da212cSIgor Mammedov enum mips_mmu_types { 211ab3a0deSPhilippe Mathieu-Daudé MMU_TYPE_NONE = 0, 221ab3a0deSPhilippe Mathieu-Daudé MMU_TYPE_R4000 = 1, /* Standard TLB */ 231ab3a0deSPhilippe Mathieu-Daudé MMU_TYPE_BAT = 2, /* Block Address Translation */ 241ab3a0deSPhilippe Mathieu-Daudé MMU_TYPE_FMT = 3, /* Fixed Mapping */ 251ab3a0deSPhilippe Mathieu-Daudé MMU_TYPE_DVF = 4, /* Dual VTLB and FTLB */ 2641da212cSIgor Mammedov MMU_TYPE_R3000, 2741da212cSIgor Mammedov MMU_TYPE_R6000, 2841da212cSIgor Mammedov MMU_TYPE_R8000 2941da212cSIgor Mammedov }; 3041da212cSIgor Mammedov 3141da212cSIgor Mammedov struct mips_def_t { 3241da212cSIgor Mammedov const char *name; 3341da212cSIgor Mammedov int32_t CP0_PRid; 3441da212cSIgor Mammedov int32_t CP0_Config0; 3541da212cSIgor Mammedov int32_t CP0_Config1; 3641da212cSIgor Mammedov int32_t CP0_Config2; 3741da212cSIgor Mammedov int32_t CP0_Config3; 3841da212cSIgor Mammedov int32_t CP0_Config4; 3941da212cSIgor Mammedov int32_t CP0_Config4_rw_bitmask; 4041da212cSIgor Mammedov int32_t CP0_Config5; 4141da212cSIgor Mammedov int32_t CP0_Config5_rw_bitmask; 4241da212cSIgor Mammedov int32_t CP0_Config6; 43af868995SHuacai Chen int32_t CP0_Config6_rw_bitmask; 4441da212cSIgor Mammedov int32_t CP0_Config7; 45af868995SHuacai Chen int32_t CP0_Config7_rw_bitmask; 4641da212cSIgor Mammedov target_ulong CP0_LLAddr_rw_bitmask; 4741da212cSIgor Mammedov int CP0_LLAddr_shift; 4841da212cSIgor Mammedov int32_t SYNCI_Step; 4941da212cSIgor Mammedov int32_t CCRes; 5041da212cSIgor Mammedov int32_t CP0_Status_rw_bitmask; 5141da212cSIgor Mammedov int32_t CP0_TCStatus_rw_bitmask; 5241da212cSIgor Mammedov int32_t CP0_SRSCtl; 5341da212cSIgor Mammedov int32_t CP1_fcr0; 5441da212cSIgor Mammedov int32_t CP1_fcr31_rw_bitmask; 5541da212cSIgor Mammedov int32_t CP1_fcr31; 5641da212cSIgor Mammedov int32_t MSAIR; 5741da212cSIgor Mammedov int32_t SEGBITS; 5841da212cSIgor Mammedov int32_t PABITS; 5941da212cSIgor Mammedov int32_t CP0_SRSConf0_rw_bitmask; 6041da212cSIgor Mammedov int32_t CP0_SRSConf0; 6141da212cSIgor Mammedov int32_t CP0_SRSConf1_rw_bitmask; 6241da212cSIgor Mammedov int32_t CP0_SRSConf1; 6341da212cSIgor Mammedov int32_t CP0_SRSConf2_rw_bitmask; 6441da212cSIgor Mammedov int32_t CP0_SRSConf2; 6541da212cSIgor Mammedov int32_t CP0_SRSConf3_rw_bitmask; 6641da212cSIgor Mammedov int32_t CP0_SRSConf3; 6741da212cSIgor Mammedov int32_t CP0_SRSConf4_rw_bitmask; 6841da212cSIgor Mammedov int32_t CP0_SRSConf4; 6941da212cSIgor Mammedov int32_t CP0_PageGrain_rw_bitmask; 7041da212cSIgor Mammedov int32_t CP0_PageGrain; 7141da212cSIgor Mammedov target_ulong CP0_EBaseWG_rw_bitmask; 72f9c9cd63SPhilippe Mathieu-Daudé uint64_t insn_flags; 7341da212cSIgor Mammedov enum mips_mmu_types mmu_type; 745fb2dcd1SYongbok Kim int32_t SAARP; 7541da212cSIgor Mammedov }; 7641da212cSIgor Mammedov 77830b87eaSPhilippe Mathieu-Daudé extern const char regnames[32][4]; 78830b87eaSPhilippe Mathieu-Daudé extern const char fregnames[32][4]; 79adbf1be3SPhilippe Mathieu-Daudé 8041da212cSIgor Mammedov extern const struct mips_def_t mips_defs[]; 8141da212cSIgor Mammedov extern const int mips_defs_number; 8241da212cSIgor Mammedov 8326aa3d9aSPhilippe Mathieu-Daudé bool mips_cpu_exec_interrupt(CPUState *cpu, int int_req); 8426aa3d9aSPhilippe Mathieu-Daudé hwaddr mips_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr); 85a010bdbeSAlex Bennée int mips_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg); 8626aa3d9aSPhilippe Mathieu-Daudé int mips_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg); 8726aa3d9aSPhilippe Mathieu-Daudé void mips_cpu_do_unaligned_access(CPUState *cpu, vaddr addr, 8826aa3d9aSPhilippe Mathieu-Daudé MMUAccessType access_type, 8926aa3d9aSPhilippe Mathieu-Daudé int mmu_idx, uintptr_t retaddr); 9026aa3d9aSPhilippe Mathieu-Daudé 9126aa3d9aSPhilippe Mathieu-Daudé #if !defined(CONFIG_USER_ONLY) 9226aa3d9aSPhilippe Mathieu-Daudé 9326aa3d9aSPhilippe Mathieu-Daudé typedef struct r4k_tlb_t r4k_tlb_t; 9426aa3d9aSPhilippe Mathieu-Daudé struct r4k_tlb_t { 9526aa3d9aSPhilippe Mathieu-Daudé target_ulong VPN; 9626aa3d9aSPhilippe Mathieu-Daudé uint32_t PageMask; 9726aa3d9aSPhilippe Mathieu-Daudé uint16_t ASID; 9899029be1SYongbok Kim uint32_t MMID; 9926aa3d9aSPhilippe Mathieu-Daudé unsigned int G:1; 10026aa3d9aSPhilippe Mathieu-Daudé unsigned int C0:3; 10126aa3d9aSPhilippe Mathieu-Daudé unsigned int C1:3; 10226aa3d9aSPhilippe Mathieu-Daudé unsigned int V0:1; 10326aa3d9aSPhilippe Mathieu-Daudé unsigned int V1:1; 10426aa3d9aSPhilippe Mathieu-Daudé unsigned int D0:1; 10526aa3d9aSPhilippe Mathieu-Daudé unsigned int D1:1; 10626aa3d9aSPhilippe Mathieu-Daudé unsigned int XI0:1; 10726aa3d9aSPhilippe Mathieu-Daudé unsigned int XI1:1; 10826aa3d9aSPhilippe Mathieu-Daudé unsigned int RI0:1; 10926aa3d9aSPhilippe Mathieu-Daudé unsigned int RI1:1; 11026aa3d9aSPhilippe Mathieu-Daudé unsigned int EHINV:1; 11126aa3d9aSPhilippe Mathieu-Daudé uint64_t PFN[2]; 11226aa3d9aSPhilippe Mathieu-Daudé }; 11326aa3d9aSPhilippe Mathieu-Daudé 11426aa3d9aSPhilippe Mathieu-Daudé struct CPUMIPSTLBContext { 11526aa3d9aSPhilippe Mathieu-Daudé uint32_t nb_tlb; 11626aa3d9aSPhilippe Mathieu-Daudé uint32_t tlb_in_use; 11726aa3d9aSPhilippe Mathieu-Daudé int (*map_address)(struct CPUMIPSState *env, hwaddr *physical, int *prot, 118edbd4992SPhilippe Mathieu-Daudé target_ulong address, MMUAccessType access_type); 11926aa3d9aSPhilippe Mathieu-Daudé void (*helper_tlbwi)(struct CPUMIPSState *env); 12026aa3d9aSPhilippe Mathieu-Daudé void (*helper_tlbwr)(struct CPUMIPSState *env); 12126aa3d9aSPhilippe Mathieu-Daudé void (*helper_tlbp)(struct CPUMIPSState *env); 12226aa3d9aSPhilippe Mathieu-Daudé void (*helper_tlbr)(struct CPUMIPSState *env); 12326aa3d9aSPhilippe Mathieu-Daudé void (*helper_tlbinv)(struct CPUMIPSState *env); 12426aa3d9aSPhilippe Mathieu-Daudé void (*helper_tlbinvf)(struct CPUMIPSState *env); 12526aa3d9aSPhilippe Mathieu-Daudé union { 12626aa3d9aSPhilippe Mathieu-Daudé struct { 12726aa3d9aSPhilippe Mathieu-Daudé r4k_tlb_t tlb[MIPS_TLB_MAX]; 12826aa3d9aSPhilippe Mathieu-Daudé } r4k; 12926aa3d9aSPhilippe Mathieu-Daudé } mmu; 13026aa3d9aSPhilippe Mathieu-Daudé }; 13126aa3d9aSPhilippe Mathieu-Daudé 13226aa3d9aSPhilippe Mathieu-Daudé int no_mmu_map_address(CPUMIPSState *env, hwaddr *physical, int *prot, 133edbd4992SPhilippe Mathieu-Daudé target_ulong address, MMUAccessType access_type); 13426aa3d9aSPhilippe Mathieu-Daudé int fixed_mmu_map_address(CPUMIPSState *env, hwaddr *physical, int *prot, 135edbd4992SPhilippe Mathieu-Daudé target_ulong address, MMUAccessType access_type); 13626aa3d9aSPhilippe Mathieu-Daudé int r4k_map_address(CPUMIPSState *env, hwaddr *physical, int *prot, 137edbd4992SPhilippe Mathieu-Daudé target_ulong address, MMUAccessType access_type); 13826aa3d9aSPhilippe Mathieu-Daudé void r4k_helper_tlbwi(CPUMIPSState *env); 13926aa3d9aSPhilippe Mathieu-Daudé void r4k_helper_tlbwr(CPUMIPSState *env); 14026aa3d9aSPhilippe Mathieu-Daudé void r4k_helper_tlbp(CPUMIPSState *env); 14126aa3d9aSPhilippe Mathieu-Daudé void r4k_helper_tlbr(CPUMIPSState *env); 14226aa3d9aSPhilippe Mathieu-Daudé void r4k_helper_tlbinv(CPUMIPSState *env); 14326aa3d9aSPhilippe Mathieu-Daudé void r4k_helper_tlbinvf(CPUMIPSState *env); 14426aa3d9aSPhilippe Mathieu-Daudé void r4k_invalidate_tlb(CPUMIPSState *env, int idx, int use_extra); 1452dc29222SPhilippe Mathieu-Daudé uint32_t cpu_mips_get_random(CPUMIPSState *env); 14626aa3d9aSPhilippe Mathieu-Daudé 1474f02a06dSPeter Maydell void mips_cpu_do_transaction_failed(CPUState *cs, hwaddr physaddr, 1484f02a06dSPeter Maydell vaddr addr, unsigned size, 1494f02a06dSPeter Maydell MMUAccessType access_type, 1504f02a06dSPeter Maydell int mmu_idx, MemTxAttrs attrs, 1514f02a06dSPeter Maydell MemTxResult response, uintptr_t retaddr); 15226aa3d9aSPhilippe Mathieu-Daudé hwaddr cpu_mips_translate_address(CPUMIPSState *env, target_ulong address, 1530debf140SPhilippe Mathieu-Daudé MMUAccessType access_type, uintptr_t retaddr); 154*44e3b050SPhilippe Mathieu-Daudé 155*44e3b050SPhilippe Mathieu-Daudé extern const VMStateDescription vmstate_mips_cpu; 156*44e3b050SPhilippe Mathieu-Daudé 157*44e3b050SPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */ 15826aa3d9aSPhilippe Mathieu-Daudé 15926aa3d9aSPhilippe Mathieu-Daudé #define cpu_signal_handler cpu_mips_signal_handler 16026aa3d9aSPhilippe Mathieu-Daudé 16126aa3d9aSPhilippe Mathieu-Daudé static inline bool cpu_mips_hw_interrupts_enabled(CPUMIPSState *env) 16226aa3d9aSPhilippe Mathieu-Daudé { 16326aa3d9aSPhilippe Mathieu-Daudé return (env->CP0_Status & (1 << CP0St_IE)) && 16426aa3d9aSPhilippe Mathieu-Daudé !(env->CP0_Status & (1 << CP0St_EXL)) && 16526aa3d9aSPhilippe Mathieu-Daudé !(env->CP0_Status & (1 << CP0St_ERL)) && 16626aa3d9aSPhilippe Mathieu-Daudé !(env->hflags & MIPS_HFLAG_DM) && 1677ba0e95bSAleksandar Markovic /* 1687ba0e95bSAleksandar Markovic * Note that the TCStatus IXMT field is initialized to zero, 1697ba0e95bSAleksandar Markovic * and only MT capable cores can set it to one. So we don't 1707ba0e95bSAleksandar Markovic * need to check for MT capabilities here. 1717ba0e95bSAleksandar Markovic */ 17226aa3d9aSPhilippe Mathieu-Daudé !(env->active_tc.CP0_TCStatus & (1 << CP0TCSt_IXMT)); 17326aa3d9aSPhilippe Mathieu-Daudé } 17426aa3d9aSPhilippe Mathieu-Daudé 17526aa3d9aSPhilippe Mathieu-Daudé /* Check if there is pending and not masked out interrupt */ 17626aa3d9aSPhilippe Mathieu-Daudé static inline bool cpu_mips_hw_interrupts_pending(CPUMIPSState *env) 17726aa3d9aSPhilippe Mathieu-Daudé { 17826aa3d9aSPhilippe Mathieu-Daudé int32_t pending; 17926aa3d9aSPhilippe Mathieu-Daudé int32_t status; 18026aa3d9aSPhilippe Mathieu-Daudé bool r; 18126aa3d9aSPhilippe Mathieu-Daudé 18226aa3d9aSPhilippe Mathieu-Daudé pending = env->CP0_Cause & CP0Ca_IP_mask; 18326aa3d9aSPhilippe Mathieu-Daudé status = env->CP0_Status & CP0Ca_IP_mask; 18426aa3d9aSPhilippe Mathieu-Daudé 18526aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Config3 & (1 << CP0C3_VEIC)) { 1867ba0e95bSAleksandar Markovic /* 1877ba0e95bSAleksandar Markovic * A MIPS configured with a vectorizing external interrupt controller 1887ba0e95bSAleksandar Markovic * will feed a vector into the Cause pending lines. The core treats 1898cdf8869Szhaolichang * the status lines as a vector level, not as individual masks. 1907ba0e95bSAleksandar Markovic */ 19126aa3d9aSPhilippe Mathieu-Daudé r = pending > status; 19226aa3d9aSPhilippe Mathieu-Daudé } else { 1937ba0e95bSAleksandar Markovic /* 1947ba0e95bSAleksandar Markovic * A MIPS configured with compatibility or VInt (Vectored Interrupts) 1957ba0e95bSAleksandar Markovic * treats the pending lines as individual interrupt lines, the status 1967ba0e95bSAleksandar Markovic * lines are individual masks. 1977ba0e95bSAleksandar Markovic */ 19826aa3d9aSPhilippe Mathieu-Daudé r = (pending & status) != 0; 19926aa3d9aSPhilippe Mathieu-Daudé } 20026aa3d9aSPhilippe Mathieu-Daudé return r; 20126aa3d9aSPhilippe Mathieu-Daudé } 20226aa3d9aSPhilippe Mathieu-Daudé 20326aa3d9aSPhilippe Mathieu-Daudé void mips_tcg_init(void); 20426aa3d9aSPhilippe Mathieu-Daudé 20503e4d95cSPhilippe Mathieu-Daudé void msa_reset(CPUMIPSState *env); 20603e4d95cSPhilippe Mathieu-Daudé 20726aa3d9aSPhilippe Mathieu-Daudé /* cp0_timer.c */ 20826aa3d9aSPhilippe Mathieu-Daudé uint32_t cpu_mips_get_count(CPUMIPSState *env); 20926aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_store_count(CPUMIPSState *env, uint32_t value); 21026aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_store_compare(CPUMIPSState *env, uint32_t value); 21126aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_start_count(CPUMIPSState *env); 21226aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_stop_count(CPUMIPSState *env); 21326aa3d9aSPhilippe Mathieu-Daudé 21426aa3d9aSPhilippe Mathieu-Daudé /* helper.c */ 215f2c5b39eSPhilippe Mathieu-Daudé void mmu_init(CPUMIPSState *env, const mips_def_t *def); 21626aa3d9aSPhilippe Mathieu-Daudé 21726aa3d9aSPhilippe Mathieu-Daudé /* op_helper.c */ 218074cfcb4SYongbok Kim void update_pagemask(CPUMIPSState *env, target_ulong arg1, int32_t *pagemask); 21926aa3d9aSPhilippe Mathieu-Daudé 220533fc64fSPhilippe Mathieu-Daudé static inline void mips_env_set_pc(CPUMIPSState *env, target_ulong value) 221533fc64fSPhilippe Mathieu-Daudé { 222533fc64fSPhilippe Mathieu-Daudé env->active_tc.PC = value & ~(target_ulong)1; 223533fc64fSPhilippe Mathieu-Daudé if (value & 1) { 224533fc64fSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_M16; 225533fc64fSPhilippe Mathieu-Daudé } else { 226533fc64fSPhilippe Mathieu-Daudé env->hflags &= ~(MIPS_HFLAG_M16); 227533fc64fSPhilippe Mathieu-Daudé } 228533fc64fSPhilippe Mathieu-Daudé } 229533fc64fSPhilippe Mathieu-Daudé 23026aa3d9aSPhilippe Mathieu-Daudé static inline void restore_pamask(CPUMIPSState *env) 23126aa3d9aSPhilippe Mathieu-Daudé { 23226aa3d9aSPhilippe Mathieu-Daudé if (env->hflags & MIPS_HFLAG_ELPA) { 23326aa3d9aSPhilippe Mathieu-Daudé env->PAMask = (1ULL << env->PABITS) - 1; 23426aa3d9aSPhilippe Mathieu-Daudé } else { 23526aa3d9aSPhilippe Mathieu-Daudé env->PAMask = PAMASK_BASE; 23626aa3d9aSPhilippe Mathieu-Daudé } 23726aa3d9aSPhilippe Mathieu-Daudé } 23826aa3d9aSPhilippe Mathieu-Daudé 23926aa3d9aSPhilippe Mathieu-Daudé static inline int mips_vpe_active(CPUMIPSState *env) 24026aa3d9aSPhilippe Mathieu-Daudé { 24126aa3d9aSPhilippe Mathieu-Daudé int active = 1; 24226aa3d9aSPhilippe Mathieu-Daudé 24326aa3d9aSPhilippe Mathieu-Daudé /* Check that the VPE is enabled. */ 24426aa3d9aSPhilippe Mathieu-Daudé if (!(env->mvp->CP0_MVPControl & (1 << CP0MVPCo_EVP))) { 24526aa3d9aSPhilippe Mathieu-Daudé active = 0; 24626aa3d9aSPhilippe Mathieu-Daudé } 24726aa3d9aSPhilippe Mathieu-Daudé /* Check that the VPE is activated. */ 24826aa3d9aSPhilippe Mathieu-Daudé if (!(env->CP0_VPEConf0 & (1 << CP0VPEC0_VPA))) { 24926aa3d9aSPhilippe Mathieu-Daudé active = 0; 25026aa3d9aSPhilippe Mathieu-Daudé } 25126aa3d9aSPhilippe Mathieu-Daudé 2527ba0e95bSAleksandar Markovic /* 2537ba0e95bSAleksandar Markovic * Now verify that there are active thread contexts in the VPE. 2547ba0e95bSAleksandar Markovic * 2557ba0e95bSAleksandar Markovic * This assumes the CPU model will internally reschedule threads 2567ba0e95bSAleksandar Markovic * if the active one goes to sleep. If there are no threads available 2577ba0e95bSAleksandar Markovic * the active one will be in a sleeping state, and we can turn off 2587ba0e95bSAleksandar Markovic * the entire VPE. 2597ba0e95bSAleksandar Markovic */ 26026aa3d9aSPhilippe Mathieu-Daudé if (!(env->active_tc.CP0_TCStatus & (1 << CP0TCSt_A))) { 26126aa3d9aSPhilippe Mathieu-Daudé /* TC is not activated. */ 26226aa3d9aSPhilippe Mathieu-Daudé active = 0; 26326aa3d9aSPhilippe Mathieu-Daudé } 26426aa3d9aSPhilippe Mathieu-Daudé if (env->active_tc.CP0_TCHalt & 1) { 26526aa3d9aSPhilippe Mathieu-Daudé /* TC is in halt state. */ 26626aa3d9aSPhilippe Mathieu-Daudé active = 0; 26726aa3d9aSPhilippe Mathieu-Daudé } 26826aa3d9aSPhilippe Mathieu-Daudé 26926aa3d9aSPhilippe Mathieu-Daudé return active; 27026aa3d9aSPhilippe Mathieu-Daudé } 27126aa3d9aSPhilippe Mathieu-Daudé 27226aa3d9aSPhilippe Mathieu-Daudé static inline int mips_vp_active(CPUMIPSState *env) 27326aa3d9aSPhilippe Mathieu-Daudé { 27426aa3d9aSPhilippe Mathieu-Daudé CPUState *other_cs = first_cpu; 27526aa3d9aSPhilippe Mathieu-Daudé 27626aa3d9aSPhilippe Mathieu-Daudé /* Check if the VP disabled other VPs (which means the VP is enabled) */ 27726aa3d9aSPhilippe Mathieu-Daudé if ((env->CP0_VPControl >> CP0VPCtl_DIS) & 1) { 27826aa3d9aSPhilippe Mathieu-Daudé return 1; 27926aa3d9aSPhilippe Mathieu-Daudé } 28026aa3d9aSPhilippe Mathieu-Daudé 28126aa3d9aSPhilippe Mathieu-Daudé /* Check if the virtual processor is disabled due to a DVP */ 28226aa3d9aSPhilippe Mathieu-Daudé CPU_FOREACH(other_cs) { 28326aa3d9aSPhilippe Mathieu-Daudé MIPSCPU *other_cpu = MIPS_CPU(other_cs); 28426aa3d9aSPhilippe Mathieu-Daudé if ((&other_cpu->env != env) && 28526aa3d9aSPhilippe Mathieu-Daudé ((other_cpu->env.CP0_VPControl >> CP0VPCtl_DIS) & 1)) { 28626aa3d9aSPhilippe Mathieu-Daudé return 0; 28726aa3d9aSPhilippe Mathieu-Daudé } 28826aa3d9aSPhilippe Mathieu-Daudé } 28926aa3d9aSPhilippe Mathieu-Daudé return 1; 29026aa3d9aSPhilippe Mathieu-Daudé } 29126aa3d9aSPhilippe Mathieu-Daudé 29226aa3d9aSPhilippe Mathieu-Daudé static inline void compute_hflags(CPUMIPSState *env) 29326aa3d9aSPhilippe Mathieu-Daudé { 29426aa3d9aSPhilippe Mathieu-Daudé env->hflags &= ~(MIPS_HFLAG_COP1X | MIPS_HFLAG_64 | MIPS_HFLAG_CP0 | 29526aa3d9aSPhilippe Mathieu-Daudé MIPS_HFLAG_F64 | MIPS_HFLAG_FPU | MIPS_HFLAG_KSU | 296908f6be1SStefan Markovic MIPS_HFLAG_AWRAP | MIPS_HFLAG_DSP | MIPS_HFLAG_DSP_R2 | 297908f6be1SStefan Markovic MIPS_HFLAG_DSP_R3 | MIPS_HFLAG_SBRI | MIPS_HFLAG_MSA | 29859e781fbSStefan Markovic MIPS_HFLAG_FRE | MIPS_HFLAG_ELPA | MIPS_HFLAG_ERL); 29926aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Status & (1 << CP0St_ERL)) { 30026aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_ERL; 30126aa3d9aSPhilippe Mathieu-Daudé } 30226aa3d9aSPhilippe Mathieu-Daudé if (!(env->CP0_Status & (1 << CP0St_EXL)) && 30326aa3d9aSPhilippe Mathieu-Daudé !(env->CP0_Status & (1 << CP0St_ERL)) && 30426aa3d9aSPhilippe Mathieu-Daudé !(env->hflags & MIPS_HFLAG_DM)) { 3057ba0e95bSAleksandar Markovic env->hflags |= (env->CP0_Status >> CP0St_KSU) & 3067ba0e95bSAleksandar Markovic MIPS_HFLAG_KSU; 30726aa3d9aSPhilippe Mathieu-Daudé } 30826aa3d9aSPhilippe Mathieu-Daudé #if defined(TARGET_MIPS64) 30926aa3d9aSPhilippe Mathieu-Daudé if ((env->insn_flags & ISA_MIPS3) && 31026aa3d9aSPhilippe Mathieu-Daudé (((env->hflags & MIPS_HFLAG_KSU) != MIPS_HFLAG_UM) || 31126aa3d9aSPhilippe Mathieu-Daudé (env->CP0_Status & (1 << CP0St_PX)) || 31226aa3d9aSPhilippe Mathieu-Daudé (env->CP0_Status & (1 << CP0St_UX)))) { 31326aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_64; 31426aa3d9aSPhilippe Mathieu-Daudé } 31526aa3d9aSPhilippe Mathieu-Daudé 31626aa3d9aSPhilippe Mathieu-Daudé if (!(env->insn_flags & ISA_MIPS3)) { 31726aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_AWRAP; 31826aa3d9aSPhilippe Mathieu-Daudé } else if (((env->hflags & MIPS_HFLAG_KSU) == MIPS_HFLAG_UM) && 31926aa3d9aSPhilippe Mathieu-Daudé !(env->CP0_Status & (1 << CP0St_UX))) { 32026aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_AWRAP; 3212e211e0aSPhilippe Mathieu-Daudé } else if (env->insn_flags & ISA_MIPS_R6) { 32226aa3d9aSPhilippe Mathieu-Daudé /* Address wrapping for Supervisor and Kernel is specified in R6 */ 32326aa3d9aSPhilippe Mathieu-Daudé if ((((env->hflags & MIPS_HFLAG_KSU) == MIPS_HFLAG_SM) && 32426aa3d9aSPhilippe Mathieu-Daudé !(env->CP0_Status & (1 << CP0St_SX))) || 32526aa3d9aSPhilippe Mathieu-Daudé (((env->hflags & MIPS_HFLAG_KSU) == MIPS_HFLAG_KM) && 32626aa3d9aSPhilippe Mathieu-Daudé !(env->CP0_Status & (1 << CP0St_KX)))) { 32726aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_AWRAP; 32826aa3d9aSPhilippe Mathieu-Daudé } 32926aa3d9aSPhilippe Mathieu-Daudé } 33026aa3d9aSPhilippe Mathieu-Daudé #endif 33126aa3d9aSPhilippe Mathieu-Daudé if (((env->CP0_Status & (1 << CP0St_CU0)) && 3322e211e0aSPhilippe Mathieu-Daudé !(env->insn_flags & ISA_MIPS_R6)) || 33326aa3d9aSPhilippe Mathieu-Daudé !(env->hflags & MIPS_HFLAG_KSU)) { 33426aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_CP0; 33526aa3d9aSPhilippe Mathieu-Daudé } 33626aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Status & (1 << CP0St_CU1)) { 33726aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_FPU; 33826aa3d9aSPhilippe Mathieu-Daudé } 33926aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Status & (1 << CP0St_FR)) { 34026aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_F64; 34126aa3d9aSPhilippe Mathieu-Daudé } 34226aa3d9aSPhilippe Mathieu-Daudé if (((env->hflags & MIPS_HFLAG_KSU) != MIPS_HFLAG_KM) && 34326aa3d9aSPhilippe Mathieu-Daudé (env->CP0_Config5 & (1 << CP0C5_SBRI))) { 34426aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_SBRI; 34526aa3d9aSPhilippe Mathieu-Daudé } 346908f6be1SStefan Markovic if (env->insn_flags & ASE_DSP_R3) { 347908f6be1SStefan Markovic /* 348908f6be1SStefan Markovic * Our cpu supports DSP R3 ASE, so enable 349908f6be1SStefan Markovic * access to DSP R3 resources. 350908f6be1SStefan Markovic */ 35159e781fbSStefan Markovic if (env->CP0_Status & (1 << CP0St_MX)) { 352908f6be1SStefan Markovic env->hflags |= MIPS_HFLAG_DSP | MIPS_HFLAG_DSP_R2 | 353908f6be1SStefan Markovic MIPS_HFLAG_DSP_R3; 35459e781fbSStefan Markovic } 355908f6be1SStefan Markovic } else if (env->insn_flags & ASE_DSP_R2) { 356908f6be1SStefan Markovic /* 357908f6be1SStefan Markovic * Our cpu supports DSP R2 ASE, so enable 358908f6be1SStefan Markovic * access to DSP R2 resources. 359908f6be1SStefan Markovic */ 36026aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Status & (1 << CP0St_MX)) { 361908f6be1SStefan Markovic env->hflags |= MIPS_HFLAG_DSP | MIPS_HFLAG_DSP_R2; 36226aa3d9aSPhilippe Mathieu-Daudé } 36326aa3d9aSPhilippe Mathieu-Daudé 36426aa3d9aSPhilippe Mathieu-Daudé } else if (env->insn_flags & ASE_DSP) { 365908f6be1SStefan Markovic /* 366908f6be1SStefan Markovic * Our cpu supports DSP ASE, so enable 367908f6be1SStefan Markovic * access to DSP resources. 368908f6be1SStefan Markovic */ 36926aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Status & (1 << CP0St_MX)) { 37026aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_DSP; 37126aa3d9aSPhilippe Mathieu-Daudé } 37226aa3d9aSPhilippe Mathieu-Daudé 37326aa3d9aSPhilippe Mathieu-Daudé } 3747a47bae5SPhilippe Mathieu-Daudé if (env->insn_flags & ISA_MIPS_R2) { 37526aa3d9aSPhilippe Mathieu-Daudé if (env->active_fpu.fcr0 & (1 << FCR0_F64)) { 37626aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_COP1X; 37726aa3d9aSPhilippe Mathieu-Daudé } 378bbd5e4a2SPhilippe Mathieu-Daudé } else if (env->insn_flags & ISA_MIPS_R1) { 37926aa3d9aSPhilippe Mathieu-Daudé if (env->hflags & MIPS_HFLAG_64) { 38026aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_COP1X; 38126aa3d9aSPhilippe Mathieu-Daudé } 38226aa3d9aSPhilippe Mathieu-Daudé } else if (env->insn_flags & ISA_MIPS4) { 3837ba0e95bSAleksandar Markovic /* 3847ba0e95bSAleksandar Markovic * All supported MIPS IV CPUs use the XX (CU3) to enable 3857ba0e95bSAleksandar Markovic * and disable the MIPS IV extensions to the MIPS III ISA. 3867ba0e95bSAleksandar Markovic * Some other MIPS IV CPUs ignore the bit, so the check here 3877ba0e95bSAleksandar Markovic * would be too restrictive for them. 3887ba0e95bSAleksandar Markovic */ 38926aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Status & (1U << CP0St_CU3)) { 39026aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_COP1X; 39126aa3d9aSPhilippe Mathieu-Daudé } 39226aa3d9aSPhilippe Mathieu-Daudé } 393aa314198SPhilippe Mathieu-Daudé if (ase_msa_available(env)) { 39426aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Config5 & (1 << CP0C5_MSAEn)) { 39526aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_MSA; 39626aa3d9aSPhilippe Mathieu-Daudé } 39726aa3d9aSPhilippe Mathieu-Daudé } 39826aa3d9aSPhilippe Mathieu-Daudé if (env->active_fpu.fcr0 & (1 << FCR0_FREP)) { 39926aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Config5 & (1 << CP0C5_FRE)) { 40026aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_FRE; 40126aa3d9aSPhilippe Mathieu-Daudé } 40226aa3d9aSPhilippe Mathieu-Daudé } 40326aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Config3 & (1 << CP0C3_LPA)) { 40426aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_PageGrain & (1 << CP0PG_ELPA)) { 40526aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_ELPA; 40626aa3d9aSPhilippe Mathieu-Daudé } 40726aa3d9aSPhilippe Mathieu-Daudé } 40826aa3d9aSPhilippe Mathieu-Daudé } 40926aa3d9aSPhilippe Mathieu-Daudé 41026aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_tlb_flush(CPUMIPSState *env); 41126aa3d9aSPhilippe Mathieu-Daudé void sync_c0_status(CPUMIPSState *env, CPUMIPSState *cpu, int tc); 41226aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_store_status(CPUMIPSState *env, target_ulong val); 41326aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_store_cause(CPUMIPSState *env, target_ulong val); 41426aa3d9aSPhilippe Mathieu-Daudé 415e9927723SPhilippe Mathieu-Daudé const char *mips_exception_name(int32_t exception); 416e9927723SPhilippe Mathieu-Daudé 41726aa3d9aSPhilippe Mathieu-Daudé void QEMU_NORETURN do_raise_exception_err(CPUMIPSState *env, uint32_t exception, 41826aa3d9aSPhilippe Mathieu-Daudé int error_code, uintptr_t pc); 41926aa3d9aSPhilippe Mathieu-Daudé 42026aa3d9aSPhilippe Mathieu-Daudé static inline void QEMU_NORETURN do_raise_exception(CPUMIPSState *env, 42126aa3d9aSPhilippe Mathieu-Daudé uint32_t exception, 42226aa3d9aSPhilippe Mathieu-Daudé uintptr_t pc) 42326aa3d9aSPhilippe Mathieu-Daudé { 42426aa3d9aSPhilippe Mathieu-Daudé do_raise_exception_err(env, exception, 0, pc); 42526aa3d9aSPhilippe Mathieu-Daudé } 42626aa3d9aSPhilippe Mathieu-Daudé 42726aa3d9aSPhilippe Mathieu-Daudé #endif 428