126aa3d9aSPhilippe Mathieu-Daudé /* mips internal definitions and helpers 226aa3d9aSPhilippe Mathieu-Daudé * 326aa3d9aSPhilippe Mathieu-Daudé * This work is licensed under the terms of the GNU GPL, version 2 or later. 426aa3d9aSPhilippe Mathieu-Daudé * See the COPYING file in the top-level directory. 526aa3d9aSPhilippe Mathieu-Daudé */ 626aa3d9aSPhilippe Mathieu-Daudé 726aa3d9aSPhilippe Mathieu-Daudé #ifndef MIPS_INTERNAL_H 826aa3d9aSPhilippe Mathieu-Daudé #define MIPS_INTERNAL_H 926aa3d9aSPhilippe Mathieu-Daudé 1026aa3d9aSPhilippe Mathieu-Daudé enum CPUMIPSMSADataFormat { 1126aa3d9aSPhilippe Mathieu-Daudé DF_BYTE = 0, 1226aa3d9aSPhilippe Mathieu-Daudé DF_HALF, 1326aa3d9aSPhilippe Mathieu-Daudé DF_WORD, 1426aa3d9aSPhilippe Mathieu-Daudé DF_DOUBLE 1526aa3d9aSPhilippe Mathieu-Daudé }; 1626aa3d9aSPhilippe Mathieu-Daudé 1726aa3d9aSPhilippe Mathieu-Daudé void mips_cpu_do_interrupt(CPUState *cpu); 1826aa3d9aSPhilippe Mathieu-Daudé bool mips_cpu_exec_interrupt(CPUState *cpu, int int_req); 1926aa3d9aSPhilippe Mathieu-Daudé void mips_cpu_dump_state(CPUState *cpu, FILE *f, fprintf_function cpu_fprintf, 2026aa3d9aSPhilippe Mathieu-Daudé int flags); 2126aa3d9aSPhilippe Mathieu-Daudé hwaddr mips_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr); 2226aa3d9aSPhilippe Mathieu-Daudé int mips_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg); 2326aa3d9aSPhilippe Mathieu-Daudé int mips_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg); 2426aa3d9aSPhilippe Mathieu-Daudé void mips_cpu_do_unaligned_access(CPUState *cpu, vaddr addr, 2526aa3d9aSPhilippe Mathieu-Daudé MMUAccessType access_type, 2626aa3d9aSPhilippe Mathieu-Daudé int mmu_idx, uintptr_t retaddr); 2726aa3d9aSPhilippe Mathieu-Daudé 2826aa3d9aSPhilippe Mathieu-Daudé #if !defined(CONFIG_USER_ONLY) 2926aa3d9aSPhilippe Mathieu-Daudé 3026aa3d9aSPhilippe Mathieu-Daudé typedef struct r4k_tlb_t r4k_tlb_t; 3126aa3d9aSPhilippe Mathieu-Daudé struct r4k_tlb_t { 3226aa3d9aSPhilippe Mathieu-Daudé target_ulong VPN; 3326aa3d9aSPhilippe Mathieu-Daudé uint32_t PageMask; 3426aa3d9aSPhilippe Mathieu-Daudé uint16_t ASID; 3526aa3d9aSPhilippe Mathieu-Daudé unsigned int G:1; 3626aa3d9aSPhilippe Mathieu-Daudé unsigned int C0:3; 3726aa3d9aSPhilippe Mathieu-Daudé unsigned int C1:3; 3826aa3d9aSPhilippe Mathieu-Daudé unsigned int V0:1; 3926aa3d9aSPhilippe Mathieu-Daudé unsigned int V1:1; 4026aa3d9aSPhilippe Mathieu-Daudé unsigned int D0:1; 4126aa3d9aSPhilippe Mathieu-Daudé unsigned int D1:1; 4226aa3d9aSPhilippe Mathieu-Daudé unsigned int XI0:1; 4326aa3d9aSPhilippe Mathieu-Daudé unsigned int XI1:1; 4426aa3d9aSPhilippe Mathieu-Daudé unsigned int RI0:1; 4526aa3d9aSPhilippe Mathieu-Daudé unsigned int RI1:1; 4626aa3d9aSPhilippe Mathieu-Daudé unsigned int EHINV:1; 4726aa3d9aSPhilippe Mathieu-Daudé uint64_t PFN[2]; 4826aa3d9aSPhilippe Mathieu-Daudé }; 4926aa3d9aSPhilippe Mathieu-Daudé 5026aa3d9aSPhilippe Mathieu-Daudé struct CPUMIPSTLBContext { 5126aa3d9aSPhilippe Mathieu-Daudé uint32_t nb_tlb; 5226aa3d9aSPhilippe Mathieu-Daudé uint32_t tlb_in_use; 5326aa3d9aSPhilippe Mathieu-Daudé int (*map_address)(struct CPUMIPSState *env, hwaddr *physical, int *prot, 5426aa3d9aSPhilippe Mathieu-Daudé target_ulong address, int rw, int access_type); 5526aa3d9aSPhilippe Mathieu-Daudé void (*helper_tlbwi)(struct CPUMIPSState *env); 5626aa3d9aSPhilippe Mathieu-Daudé void (*helper_tlbwr)(struct CPUMIPSState *env); 5726aa3d9aSPhilippe Mathieu-Daudé void (*helper_tlbp)(struct CPUMIPSState *env); 5826aa3d9aSPhilippe Mathieu-Daudé void (*helper_tlbr)(struct CPUMIPSState *env); 5926aa3d9aSPhilippe Mathieu-Daudé void (*helper_tlbinv)(struct CPUMIPSState *env); 6026aa3d9aSPhilippe Mathieu-Daudé void (*helper_tlbinvf)(struct CPUMIPSState *env); 6126aa3d9aSPhilippe Mathieu-Daudé union { 6226aa3d9aSPhilippe Mathieu-Daudé struct { 6326aa3d9aSPhilippe Mathieu-Daudé r4k_tlb_t tlb[MIPS_TLB_MAX]; 6426aa3d9aSPhilippe Mathieu-Daudé } r4k; 6526aa3d9aSPhilippe Mathieu-Daudé } mmu; 6626aa3d9aSPhilippe Mathieu-Daudé }; 6726aa3d9aSPhilippe Mathieu-Daudé 6826aa3d9aSPhilippe Mathieu-Daudé int no_mmu_map_address(CPUMIPSState *env, hwaddr *physical, int *prot, 6926aa3d9aSPhilippe Mathieu-Daudé target_ulong address, int rw, int access_type); 7026aa3d9aSPhilippe Mathieu-Daudé int fixed_mmu_map_address(CPUMIPSState *env, hwaddr *physical, int *prot, 7126aa3d9aSPhilippe Mathieu-Daudé target_ulong address, int rw, int access_type); 7226aa3d9aSPhilippe Mathieu-Daudé int r4k_map_address(CPUMIPSState *env, hwaddr *physical, int *prot, 7326aa3d9aSPhilippe Mathieu-Daudé target_ulong address, int rw, int access_type); 7426aa3d9aSPhilippe Mathieu-Daudé void r4k_helper_tlbwi(CPUMIPSState *env); 7526aa3d9aSPhilippe Mathieu-Daudé void r4k_helper_tlbwr(CPUMIPSState *env); 7626aa3d9aSPhilippe Mathieu-Daudé void r4k_helper_tlbp(CPUMIPSState *env); 7726aa3d9aSPhilippe Mathieu-Daudé void r4k_helper_tlbr(CPUMIPSState *env); 7826aa3d9aSPhilippe Mathieu-Daudé void r4k_helper_tlbinv(CPUMIPSState *env); 7926aa3d9aSPhilippe Mathieu-Daudé void r4k_helper_tlbinvf(CPUMIPSState *env); 8026aa3d9aSPhilippe Mathieu-Daudé void r4k_invalidate_tlb(CPUMIPSState *env, int idx, int use_extra); 8126aa3d9aSPhilippe Mathieu-Daudé 8226aa3d9aSPhilippe Mathieu-Daudé void mips_cpu_unassigned_access(CPUState *cpu, hwaddr addr, 8326aa3d9aSPhilippe Mathieu-Daudé bool is_write, bool is_exec, int unused, 8426aa3d9aSPhilippe Mathieu-Daudé unsigned size); 8526aa3d9aSPhilippe Mathieu-Daudé hwaddr cpu_mips_translate_address(CPUMIPSState *env, target_ulong address, 8626aa3d9aSPhilippe Mathieu-Daudé int rw); 8726aa3d9aSPhilippe Mathieu-Daudé #endif 8826aa3d9aSPhilippe Mathieu-Daudé 8926aa3d9aSPhilippe Mathieu-Daudé #define cpu_signal_handler cpu_mips_signal_handler 9026aa3d9aSPhilippe Mathieu-Daudé 9126aa3d9aSPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY 9226aa3d9aSPhilippe Mathieu-Daudé extern const struct VMStateDescription vmstate_mips_cpu; 9326aa3d9aSPhilippe Mathieu-Daudé #endif 9426aa3d9aSPhilippe Mathieu-Daudé 9526aa3d9aSPhilippe Mathieu-Daudé static inline bool cpu_mips_hw_interrupts_enabled(CPUMIPSState *env) 9626aa3d9aSPhilippe Mathieu-Daudé { 9726aa3d9aSPhilippe Mathieu-Daudé return (env->CP0_Status & (1 << CP0St_IE)) && 9826aa3d9aSPhilippe Mathieu-Daudé !(env->CP0_Status & (1 << CP0St_EXL)) && 9926aa3d9aSPhilippe Mathieu-Daudé !(env->CP0_Status & (1 << CP0St_ERL)) && 10026aa3d9aSPhilippe Mathieu-Daudé !(env->hflags & MIPS_HFLAG_DM) && 10126aa3d9aSPhilippe Mathieu-Daudé /* Note that the TCStatus IXMT field is initialized to zero, 10226aa3d9aSPhilippe Mathieu-Daudé and only MT capable cores can set it to one. So we don't 10326aa3d9aSPhilippe Mathieu-Daudé need to check for MT capabilities here. */ 10426aa3d9aSPhilippe Mathieu-Daudé !(env->active_tc.CP0_TCStatus & (1 << CP0TCSt_IXMT)); 10526aa3d9aSPhilippe Mathieu-Daudé } 10626aa3d9aSPhilippe Mathieu-Daudé 10726aa3d9aSPhilippe Mathieu-Daudé /* Check if there is pending and not masked out interrupt */ 10826aa3d9aSPhilippe Mathieu-Daudé static inline bool cpu_mips_hw_interrupts_pending(CPUMIPSState *env) 10926aa3d9aSPhilippe Mathieu-Daudé { 11026aa3d9aSPhilippe Mathieu-Daudé int32_t pending; 11126aa3d9aSPhilippe Mathieu-Daudé int32_t status; 11226aa3d9aSPhilippe Mathieu-Daudé bool r; 11326aa3d9aSPhilippe Mathieu-Daudé 11426aa3d9aSPhilippe Mathieu-Daudé pending = env->CP0_Cause & CP0Ca_IP_mask; 11526aa3d9aSPhilippe Mathieu-Daudé status = env->CP0_Status & CP0Ca_IP_mask; 11626aa3d9aSPhilippe Mathieu-Daudé 11726aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Config3 & (1 << CP0C3_VEIC)) { 11826aa3d9aSPhilippe Mathieu-Daudé /* A MIPS configured with a vectorizing external interrupt controller 11926aa3d9aSPhilippe Mathieu-Daudé will feed a vector into the Cause pending lines. The core treats 12026aa3d9aSPhilippe Mathieu-Daudé the status lines as a vector level, not as indiviual masks. */ 12126aa3d9aSPhilippe Mathieu-Daudé r = pending > status; 12226aa3d9aSPhilippe Mathieu-Daudé } else { 12326aa3d9aSPhilippe Mathieu-Daudé /* A MIPS configured with compatibility or VInt (Vectored Interrupts) 12426aa3d9aSPhilippe Mathieu-Daudé treats the pending lines as individual interrupt lines, the status 12526aa3d9aSPhilippe Mathieu-Daudé lines are individual masks. */ 12626aa3d9aSPhilippe Mathieu-Daudé r = (pending & status) != 0; 12726aa3d9aSPhilippe Mathieu-Daudé } 12826aa3d9aSPhilippe Mathieu-Daudé return r; 12926aa3d9aSPhilippe Mathieu-Daudé } 13026aa3d9aSPhilippe Mathieu-Daudé 13126aa3d9aSPhilippe Mathieu-Daudé void mips_tcg_init(void); 13226aa3d9aSPhilippe Mathieu-Daudé 13326aa3d9aSPhilippe Mathieu-Daudé /* TODO QOM'ify CPU reset and remove */ 13426aa3d9aSPhilippe Mathieu-Daudé void cpu_state_reset(CPUMIPSState *s); 135*27e38392SPhilippe Mathieu-Daudé void cpu_mips_realize_env(CPUMIPSState *env); 13626aa3d9aSPhilippe Mathieu-Daudé 13726aa3d9aSPhilippe Mathieu-Daudé /* cp0_timer.c */ 13826aa3d9aSPhilippe Mathieu-Daudé uint32_t cpu_mips_get_random(CPUMIPSState *env); 13926aa3d9aSPhilippe Mathieu-Daudé uint32_t cpu_mips_get_count(CPUMIPSState *env); 14026aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_store_count(CPUMIPSState *env, uint32_t value); 14126aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_store_compare(CPUMIPSState *env, uint32_t value); 14226aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_start_count(CPUMIPSState *env); 14326aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_stop_count(CPUMIPSState *env); 14426aa3d9aSPhilippe Mathieu-Daudé 14526aa3d9aSPhilippe Mathieu-Daudé /* helper.c */ 14626aa3d9aSPhilippe Mathieu-Daudé int mips_cpu_handle_mmu_fault(CPUState *cpu, vaddr address, int rw, 14726aa3d9aSPhilippe Mathieu-Daudé int mmu_idx); 14826aa3d9aSPhilippe Mathieu-Daudé 14926aa3d9aSPhilippe Mathieu-Daudé /* op_helper.c */ 15026aa3d9aSPhilippe Mathieu-Daudé uint32_t float_class_s(uint32_t arg, float_status *fst); 15126aa3d9aSPhilippe Mathieu-Daudé uint64_t float_class_d(uint64_t arg, float_status *fst); 15226aa3d9aSPhilippe Mathieu-Daudé 15326aa3d9aSPhilippe Mathieu-Daudé extern unsigned int ieee_rm[]; 15426aa3d9aSPhilippe Mathieu-Daudé int ieee_ex_to_mips(int xcpt); 15526aa3d9aSPhilippe Mathieu-Daudé 15626aa3d9aSPhilippe Mathieu-Daudé static inline void restore_rounding_mode(CPUMIPSState *env) 15726aa3d9aSPhilippe Mathieu-Daudé { 15826aa3d9aSPhilippe Mathieu-Daudé set_float_rounding_mode(ieee_rm[env->active_fpu.fcr31 & 3], 15926aa3d9aSPhilippe Mathieu-Daudé &env->active_fpu.fp_status); 16026aa3d9aSPhilippe Mathieu-Daudé } 16126aa3d9aSPhilippe Mathieu-Daudé 16226aa3d9aSPhilippe Mathieu-Daudé static inline void restore_flush_mode(CPUMIPSState *env) 16326aa3d9aSPhilippe Mathieu-Daudé { 16426aa3d9aSPhilippe Mathieu-Daudé set_flush_to_zero((env->active_fpu.fcr31 & (1 << FCR31_FS)) != 0, 16526aa3d9aSPhilippe Mathieu-Daudé &env->active_fpu.fp_status); 16626aa3d9aSPhilippe Mathieu-Daudé } 16726aa3d9aSPhilippe Mathieu-Daudé 16826aa3d9aSPhilippe Mathieu-Daudé static inline void restore_fp_status(CPUMIPSState *env) 16926aa3d9aSPhilippe Mathieu-Daudé { 17026aa3d9aSPhilippe Mathieu-Daudé restore_rounding_mode(env); 17126aa3d9aSPhilippe Mathieu-Daudé restore_flush_mode(env); 17226aa3d9aSPhilippe Mathieu-Daudé restore_snan_bit_mode(env); 17326aa3d9aSPhilippe Mathieu-Daudé } 17426aa3d9aSPhilippe Mathieu-Daudé 17526aa3d9aSPhilippe Mathieu-Daudé static inline void restore_msa_fp_status(CPUMIPSState *env) 17626aa3d9aSPhilippe Mathieu-Daudé { 17726aa3d9aSPhilippe Mathieu-Daudé float_status *status = &env->active_tc.msa_fp_status; 17826aa3d9aSPhilippe Mathieu-Daudé int rounding_mode = (env->active_tc.msacsr & MSACSR_RM_MASK) >> MSACSR_RM; 17926aa3d9aSPhilippe Mathieu-Daudé bool flush_to_zero = (env->active_tc.msacsr & MSACSR_FS_MASK) != 0; 18026aa3d9aSPhilippe Mathieu-Daudé 18126aa3d9aSPhilippe Mathieu-Daudé set_float_rounding_mode(ieee_rm[rounding_mode], status); 18226aa3d9aSPhilippe Mathieu-Daudé set_flush_to_zero(flush_to_zero, status); 18326aa3d9aSPhilippe Mathieu-Daudé set_flush_inputs_to_zero(flush_to_zero, status); 18426aa3d9aSPhilippe Mathieu-Daudé } 18526aa3d9aSPhilippe Mathieu-Daudé 18626aa3d9aSPhilippe Mathieu-Daudé static inline void restore_pamask(CPUMIPSState *env) 18726aa3d9aSPhilippe Mathieu-Daudé { 18826aa3d9aSPhilippe Mathieu-Daudé if (env->hflags & MIPS_HFLAG_ELPA) { 18926aa3d9aSPhilippe Mathieu-Daudé env->PAMask = (1ULL << env->PABITS) - 1; 19026aa3d9aSPhilippe Mathieu-Daudé } else { 19126aa3d9aSPhilippe Mathieu-Daudé env->PAMask = PAMASK_BASE; 19226aa3d9aSPhilippe Mathieu-Daudé } 19326aa3d9aSPhilippe Mathieu-Daudé } 19426aa3d9aSPhilippe Mathieu-Daudé 19526aa3d9aSPhilippe Mathieu-Daudé static inline int mips_vpe_active(CPUMIPSState *env) 19626aa3d9aSPhilippe Mathieu-Daudé { 19726aa3d9aSPhilippe Mathieu-Daudé int active = 1; 19826aa3d9aSPhilippe Mathieu-Daudé 19926aa3d9aSPhilippe Mathieu-Daudé /* Check that the VPE is enabled. */ 20026aa3d9aSPhilippe Mathieu-Daudé if (!(env->mvp->CP0_MVPControl & (1 << CP0MVPCo_EVP))) { 20126aa3d9aSPhilippe Mathieu-Daudé active = 0; 20226aa3d9aSPhilippe Mathieu-Daudé } 20326aa3d9aSPhilippe Mathieu-Daudé /* Check that the VPE is activated. */ 20426aa3d9aSPhilippe Mathieu-Daudé if (!(env->CP0_VPEConf0 & (1 << CP0VPEC0_VPA))) { 20526aa3d9aSPhilippe Mathieu-Daudé active = 0; 20626aa3d9aSPhilippe Mathieu-Daudé } 20726aa3d9aSPhilippe Mathieu-Daudé 20826aa3d9aSPhilippe Mathieu-Daudé /* Now verify that there are active thread contexts in the VPE. 20926aa3d9aSPhilippe Mathieu-Daudé 21026aa3d9aSPhilippe Mathieu-Daudé This assumes the CPU model will internally reschedule threads 21126aa3d9aSPhilippe Mathieu-Daudé if the active one goes to sleep. If there are no threads available 21226aa3d9aSPhilippe Mathieu-Daudé the active one will be in a sleeping state, and we can turn off 21326aa3d9aSPhilippe Mathieu-Daudé the entire VPE. */ 21426aa3d9aSPhilippe Mathieu-Daudé if (!(env->active_tc.CP0_TCStatus & (1 << CP0TCSt_A))) { 21526aa3d9aSPhilippe Mathieu-Daudé /* TC is not activated. */ 21626aa3d9aSPhilippe Mathieu-Daudé active = 0; 21726aa3d9aSPhilippe Mathieu-Daudé } 21826aa3d9aSPhilippe Mathieu-Daudé if (env->active_tc.CP0_TCHalt & 1) { 21926aa3d9aSPhilippe Mathieu-Daudé /* TC is in halt state. */ 22026aa3d9aSPhilippe Mathieu-Daudé active = 0; 22126aa3d9aSPhilippe Mathieu-Daudé } 22226aa3d9aSPhilippe Mathieu-Daudé 22326aa3d9aSPhilippe Mathieu-Daudé return active; 22426aa3d9aSPhilippe Mathieu-Daudé } 22526aa3d9aSPhilippe Mathieu-Daudé 22626aa3d9aSPhilippe Mathieu-Daudé static inline int mips_vp_active(CPUMIPSState *env) 22726aa3d9aSPhilippe Mathieu-Daudé { 22826aa3d9aSPhilippe Mathieu-Daudé CPUState *other_cs = first_cpu; 22926aa3d9aSPhilippe Mathieu-Daudé 23026aa3d9aSPhilippe Mathieu-Daudé /* Check if the VP disabled other VPs (which means the VP is enabled) */ 23126aa3d9aSPhilippe Mathieu-Daudé if ((env->CP0_VPControl >> CP0VPCtl_DIS) & 1) { 23226aa3d9aSPhilippe Mathieu-Daudé return 1; 23326aa3d9aSPhilippe Mathieu-Daudé } 23426aa3d9aSPhilippe Mathieu-Daudé 23526aa3d9aSPhilippe Mathieu-Daudé /* Check if the virtual processor is disabled due to a DVP */ 23626aa3d9aSPhilippe Mathieu-Daudé CPU_FOREACH(other_cs) { 23726aa3d9aSPhilippe Mathieu-Daudé MIPSCPU *other_cpu = MIPS_CPU(other_cs); 23826aa3d9aSPhilippe Mathieu-Daudé if ((&other_cpu->env != env) && 23926aa3d9aSPhilippe Mathieu-Daudé ((other_cpu->env.CP0_VPControl >> CP0VPCtl_DIS) & 1)) { 24026aa3d9aSPhilippe Mathieu-Daudé return 0; 24126aa3d9aSPhilippe Mathieu-Daudé } 24226aa3d9aSPhilippe Mathieu-Daudé } 24326aa3d9aSPhilippe Mathieu-Daudé return 1; 24426aa3d9aSPhilippe Mathieu-Daudé } 24526aa3d9aSPhilippe Mathieu-Daudé 24626aa3d9aSPhilippe Mathieu-Daudé static inline void compute_hflags(CPUMIPSState *env) 24726aa3d9aSPhilippe Mathieu-Daudé { 24826aa3d9aSPhilippe Mathieu-Daudé env->hflags &= ~(MIPS_HFLAG_COP1X | MIPS_HFLAG_64 | MIPS_HFLAG_CP0 | 24926aa3d9aSPhilippe Mathieu-Daudé MIPS_HFLAG_F64 | MIPS_HFLAG_FPU | MIPS_HFLAG_KSU | 25026aa3d9aSPhilippe Mathieu-Daudé MIPS_HFLAG_AWRAP | MIPS_HFLAG_DSP | MIPS_HFLAG_DSPR2 | 25126aa3d9aSPhilippe Mathieu-Daudé MIPS_HFLAG_SBRI | MIPS_HFLAG_MSA | MIPS_HFLAG_FRE | 25226aa3d9aSPhilippe Mathieu-Daudé MIPS_HFLAG_ELPA | MIPS_HFLAG_ERL); 25326aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Status & (1 << CP0St_ERL)) { 25426aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_ERL; 25526aa3d9aSPhilippe Mathieu-Daudé } 25626aa3d9aSPhilippe Mathieu-Daudé if (!(env->CP0_Status & (1 << CP0St_EXL)) && 25726aa3d9aSPhilippe Mathieu-Daudé !(env->CP0_Status & (1 << CP0St_ERL)) && 25826aa3d9aSPhilippe Mathieu-Daudé !(env->hflags & MIPS_HFLAG_DM)) { 25926aa3d9aSPhilippe Mathieu-Daudé env->hflags |= (env->CP0_Status >> CP0St_KSU) & MIPS_HFLAG_KSU; 26026aa3d9aSPhilippe Mathieu-Daudé } 26126aa3d9aSPhilippe Mathieu-Daudé #if defined(TARGET_MIPS64) 26226aa3d9aSPhilippe Mathieu-Daudé if ((env->insn_flags & ISA_MIPS3) && 26326aa3d9aSPhilippe Mathieu-Daudé (((env->hflags & MIPS_HFLAG_KSU) != MIPS_HFLAG_UM) || 26426aa3d9aSPhilippe Mathieu-Daudé (env->CP0_Status & (1 << CP0St_PX)) || 26526aa3d9aSPhilippe Mathieu-Daudé (env->CP0_Status & (1 << CP0St_UX)))) { 26626aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_64; 26726aa3d9aSPhilippe Mathieu-Daudé } 26826aa3d9aSPhilippe Mathieu-Daudé 26926aa3d9aSPhilippe Mathieu-Daudé if (!(env->insn_flags & ISA_MIPS3)) { 27026aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_AWRAP; 27126aa3d9aSPhilippe Mathieu-Daudé } else if (((env->hflags & MIPS_HFLAG_KSU) == MIPS_HFLAG_UM) && 27226aa3d9aSPhilippe Mathieu-Daudé !(env->CP0_Status & (1 << CP0St_UX))) { 27326aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_AWRAP; 27426aa3d9aSPhilippe Mathieu-Daudé } else if (env->insn_flags & ISA_MIPS64R6) { 27526aa3d9aSPhilippe Mathieu-Daudé /* Address wrapping for Supervisor and Kernel is specified in R6 */ 27626aa3d9aSPhilippe Mathieu-Daudé if ((((env->hflags & MIPS_HFLAG_KSU) == MIPS_HFLAG_SM) && 27726aa3d9aSPhilippe Mathieu-Daudé !(env->CP0_Status & (1 << CP0St_SX))) || 27826aa3d9aSPhilippe Mathieu-Daudé (((env->hflags & MIPS_HFLAG_KSU) == MIPS_HFLAG_KM) && 27926aa3d9aSPhilippe Mathieu-Daudé !(env->CP0_Status & (1 << CP0St_KX)))) { 28026aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_AWRAP; 28126aa3d9aSPhilippe Mathieu-Daudé } 28226aa3d9aSPhilippe Mathieu-Daudé } 28326aa3d9aSPhilippe Mathieu-Daudé #endif 28426aa3d9aSPhilippe Mathieu-Daudé if (((env->CP0_Status & (1 << CP0St_CU0)) && 28526aa3d9aSPhilippe Mathieu-Daudé !(env->insn_flags & ISA_MIPS32R6)) || 28626aa3d9aSPhilippe Mathieu-Daudé !(env->hflags & MIPS_HFLAG_KSU)) { 28726aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_CP0; 28826aa3d9aSPhilippe Mathieu-Daudé } 28926aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Status & (1 << CP0St_CU1)) { 29026aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_FPU; 29126aa3d9aSPhilippe Mathieu-Daudé } 29226aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Status & (1 << CP0St_FR)) { 29326aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_F64; 29426aa3d9aSPhilippe Mathieu-Daudé } 29526aa3d9aSPhilippe Mathieu-Daudé if (((env->hflags & MIPS_HFLAG_KSU) != MIPS_HFLAG_KM) && 29626aa3d9aSPhilippe Mathieu-Daudé (env->CP0_Config5 & (1 << CP0C5_SBRI))) { 29726aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_SBRI; 29826aa3d9aSPhilippe Mathieu-Daudé } 29926aa3d9aSPhilippe Mathieu-Daudé if (env->insn_flags & ASE_DSPR2) { 30026aa3d9aSPhilippe Mathieu-Daudé /* Enables access MIPS DSP resources, now our cpu is DSP ASER2, 30126aa3d9aSPhilippe Mathieu-Daudé so enable to access DSPR2 resources. */ 30226aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Status & (1 << CP0St_MX)) { 30326aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_DSP | MIPS_HFLAG_DSPR2; 30426aa3d9aSPhilippe Mathieu-Daudé } 30526aa3d9aSPhilippe Mathieu-Daudé 30626aa3d9aSPhilippe Mathieu-Daudé } else if (env->insn_flags & ASE_DSP) { 30726aa3d9aSPhilippe Mathieu-Daudé /* Enables access MIPS DSP resources, now our cpu is DSP ASE, 30826aa3d9aSPhilippe Mathieu-Daudé so enable to access DSP resources. */ 30926aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Status & (1 << CP0St_MX)) { 31026aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_DSP; 31126aa3d9aSPhilippe Mathieu-Daudé } 31226aa3d9aSPhilippe Mathieu-Daudé 31326aa3d9aSPhilippe Mathieu-Daudé } 31426aa3d9aSPhilippe Mathieu-Daudé if (env->insn_flags & ISA_MIPS32R2) { 31526aa3d9aSPhilippe Mathieu-Daudé if (env->active_fpu.fcr0 & (1 << FCR0_F64)) { 31626aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_COP1X; 31726aa3d9aSPhilippe Mathieu-Daudé } 31826aa3d9aSPhilippe Mathieu-Daudé } else if (env->insn_flags & ISA_MIPS32) { 31926aa3d9aSPhilippe Mathieu-Daudé if (env->hflags & MIPS_HFLAG_64) { 32026aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_COP1X; 32126aa3d9aSPhilippe Mathieu-Daudé } 32226aa3d9aSPhilippe Mathieu-Daudé } else if (env->insn_flags & ISA_MIPS4) { 32326aa3d9aSPhilippe Mathieu-Daudé /* All supported MIPS IV CPUs use the XX (CU3) to enable 32426aa3d9aSPhilippe Mathieu-Daudé and disable the MIPS IV extensions to the MIPS III ISA. 32526aa3d9aSPhilippe Mathieu-Daudé Some other MIPS IV CPUs ignore the bit, so the check here 32626aa3d9aSPhilippe Mathieu-Daudé would be too restrictive for them. */ 32726aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Status & (1U << CP0St_CU3)) { 32826aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_COP1X; 32926aa3d9aSPhilippe Mathieu-Daudé } 33026aa3d9aSPhilippe Mathieu-Daudé } 33126aa3d9aSPhilippe Mathieu-Daudé if (env->insn_flags & ASE_MSA) { 33226aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Config5 & (1 << CP0C5_MSAEn)) { 33326aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_MSA; 33426aa3d9aSPhilippe Mathieu-Daudé } 33526aa3d9aSPhilippe Mathieu-Daudé } 33626aa3d9aSPhilippe Mathieu-Daudé if (env->active_fpu.fcr0 & (1 << FCR0_FREP)) { 33726aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Config5 & (1 << CP0C5_FRE)) { 33826aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_FRE; 33926aa3d9aSPhilippe Mathieu-Daudé } 34026aa3d9aSPhilippe Mathieu-Daudé } 34126aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Config3 & (1 << CP0C3_LPA)) { 34226aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_PageGrain & (1 << CP0PG_ELPA)) { 34326aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_ELPA; 34426aa3d9aSPhilippe Mathieu-Daudé } 34526aa3d9aSPhilippe Mathieu-Daudé } 34626aa3d9aSPhilippe Mathieu-Daudé } 34726aa3d9aSPhilippe Mathieu-Daudé 34826aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_tlb_flush(CPUMIPSState *env); 34926aa3d9aSPhilippe Mathieu-Daudé void sync_c0_status(CPUMIPSState *env, CPUMIPSState *cpu, int tc); 35026aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_store_status(CPUMIPSState *env, target_ulong val); 35126aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_store_cause(CPUMIPSState *env, target_ulong val); 35226aa3d9aSPhilippe Mathieu-Daudé 35326aa3d9aSPhilippe Mathieu-Daudé void QEMU_NORETURN do_raise_exception_err(CPUMIPSState *env, uint32_t exception, 35426aa3d9aSPhilippe Mathieu-Daudé int error_code, uintptr_t pc); 35526aa3d9aSPhilippe Mathieu-Daudé 35626aa3d9aSPhilippe Mathieu-Daudé static inline void QEMU_NORETURN do_raise_exception(CPUMIPSState *env, 35726aa3d9aSPhilippe Mathieu-Daudé uint32_t exception, 35826aa3d9aSPhilippe Mathieu-Daudé uintptr_t pc) 35926aa3d9aSPhilippe Mathieu-Daudé { 36026aa3d9aSPhilippe Mathieu-Daudé do_raise_exception_err(env, exception, 0, pc); 36126aa3d9aSPhilippe Mathieu-Daudé } 36226aa3d9aSPhilippe Mathieu-Daudé 36326aa3d9aSPhilippe Mathieu-Daudé #endif 364