xref: /qemu/target/mips/internal.h (revision 137f4d87c6dd3c727fd5b5e777e89f610b51ae8d)
17ba0e95bSAleksandar Markovic /*
27ba0e95bSAleksandar Markovic  * MIPS internal definitions and helpers
326aa3d9aSPhilippe Mathieu-Daudé  *
426aa3d9aSPhilippe Mathieu-Daudé  * This work is licensed under the terms of the GNU GPL, version 2 or later.
526aa3d9aSPhilippe Mathieu-Daudé  * See the COPYING file in the top-level directory.
626aa3d9aSPhilippe Mathieu-Daudé  */
726aa3d9aSPhilippe Mathieu-Daudé 
826aa3d9aSPhilippe Mathieu-Daudé #ifndef MIPS_INTERNAL_H
926aa3d9aSPhilippe Mathieu-Daudé #define MIPS_INTERNAL_H
1026aa3d9aSPhilippe Mathieu-Daudé 
1134cffe96SPhilippe Mathieu-Daudé #include "exec/memattrs.h"
126fe25ce5SPhilippe Mathieu-Daudé #ifdef CONFIG_TCG
136fe25ce5SPhilippe Mathieu-Daudé #include "tcg/tcg-internal.h"
146fe25ce5SPhilippe Mathieu-Daudé #endif
1541da212cSIgor Mammedov 
167ba0e95bSAleksandar Markovic /*
177ba0e95bSAleksandar Markovic  * MMU types, the first four entries have the same layout as the
187ba0e95bSAleksandar Markovic  * CP0C0_MT field.
197ba0e95bSAleksandar Markovic  */
2041da212cSIgor Mammedov enum mips_mmu_types {
211ab3a0deSPhilippe Mathieu-Daudé     MMU_TYPE_NONE       = 0,
221ab3a0deSPhilippe Mathieu-Daudé     MMU_TYPE_R4000      = 1,    /* Standard TLB */
231ab3a0deSPhilippe Mathieu-Daudé     MMU_TYPE_BAT        = 2,    /* Block Address Translation */
241ab3a0deSPhilippe Mathieu-Daudé     MMU_TYPE_FMT        = 3,    /* Fixed Mapping */
251ab3a0deSPhilippe Mathieu-Daudé     MMU_TYPE_DVF        = 4,    /* Dual VTLB and FTLB */
2641da212cSIgor Mammedov     MMU_TYPE_R3000,
2741da212cSIgor Mammedov     MMU_TYPE_R6000,
2841da212cSIgor Mammedov     MMU_TYPE_R8000
2941da212cSIgor Mammedov };
3041da212cSIgor Mammedov 
3141da212cSIgor Mammedov struct mips_def_t {
3241da212cSIgor Mammedov     const char *name;
3341da212cSIgor Mammedov     int32_t CP0_PRid;
3441da212cSIgor Mammedov     int32_t CP0_Config0;
3541da212cSIgor Mammedov     int32_t CP0_Config1;
3641da212cSIgor Mammedov     int32_t CP0_Config2;
3741da212cSIgor Mammedov     int32_t CP0_Config3;
3841da212cSIgor Mammedov     int32_t CP0_Config4;
3941da212cSIgor Mammedov     int32_t CP0_Config4_rw_bitmask;
4041da212cSIgor Mammedov     int32_t CP0_Config5;
4141da212cSIgor Mammedov     int32_t CP0_Config5_rw_bitmask;
4241da212cSIgor Mammedov     int32_t CP0_Config6;
43af868995SHuacai Chen     int32_t CP0_Config6_rw_bitmask;
4441da212cSIgor Mammedov     int32_t CP0_Config7;
45af868995SHuacai Chen     int32_t CP0_Config7_rw_bitmask;
4641da212cSIgor Mammedov     target_ulong CP0_LLAddr_rw_bitmask;
4741da212cSIgor Mammedov     int CP0_LLAddr_shift;
4841da212cSIgor Mammedov     int32_t SYNCI_Step;
4941da212cSIgor Mammedov     int32_t CCRes;
5041da212cSIgor Mammedov     int32_t CP0_Status_rw_bitmask;
5141da212cSIgor Mammedov     int32_t CP0_TCStatus_rw_bitmask;
5241da212cSIgor Mammedov     int32_t CP0_SRSCtl;
5341da212cSIgor Mammedov     int32_t CP1_fcr0;
5441da212cSIgor Mammedov     int32_t CP1_fcr31_rw_bitmask;
5541da212cSIgor Mammedov     int32_t CP1_fcr31;
5641da212cSIgor Mammedov     int32_t MSAIR;
5741da212cSIgor Mammedov     int32_t SEGBITS;
5841da212cSIgor Mammedov     int32_t PABITS;
5941da212cSIgor Mammedov     int32_t CP0_SRSConf0_rw_bitmask;
6041da212cSIgor Mammedov     int32_t CP0_SRSConf0;
6141da212cSIgor Mammedov     int32_t CP0_SRSConf1_rw_bitmask;
6241da212cSIgor Mammedov     int32_t CP0_SRSConf1;
6341da212cSIgor Mammedov     int32_t CP0_SRSConf2_rw_bitmask;
6441da212cSIgor Mammedov     int32_t CP0_SRSConf2;
6541da212cSIgor Mammedov     int32_t CP0_SRSConf3_rw_bitmask;
6641da212cSIgor Mammedov     int32_t CP0_SRSConf3;
6741da212cSIgor Mammedov     int32_t CP0_SRSConf4_rw_bitmask;
6841da212cSIgor Mammedov     int32_t CP0_SRSConf4;
6941da212cSIgor Mammedov     int32_t CP0_PageGrain_rw_bitmask;
7041da212cSIgor Mammedov     int32_t CP0_PageGrain;
7141da212cSIgor Mammedov     target_ulong CP0_EBaseWG_rw_bitmask;
72f9c9cd63SPhilippe Mathieu-Daudé     uint64_t insn_flags;
7341da212cSIgor Mammedov     enum mips_mmu_types mmu_type;
745fb2dcd1SYongbok Kim     int32_t SAARP;
7541da212cSIgor Mammedov };
7641da212cSIgor Mammedov 
77830b87eaSPhilippe Mathieu-Daudé extern const char regnames[32][4];
78830b87eaSPhilippe Mathieu-Daudé extern const char fregnames[32][4];
79adbf1be3SPhilippe Mathieu-Daudé 
8041da212cSIgor Mammedov extern const struct mips_def_t mips_defs[];
8141da212cSIgor Mammedov extern const int mips_defs_number;
8241da212cSIgor Mammedov 
8326aa3d9aSPhilippe Mathieu-Daudé bool mips_cpu_exec_interrupt(CPUState *cpu, int int_req);
84a010bdbeSAlex Bennée int mips_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg);
8526aa3d9aSPhilippe Mathieu-Daudé int mips_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
8626aa3d9aSPhilippe Mathieu-Daudé void mips_cpu_do_unaligned_access(CPUState *cpu, vaddr addr,
8726aa3d9aSPhilippe Mathieu-Daudé                                   MMUAccessType access_type,
8826aa3d9aSPhilippe Mathieu-Daudé                                   int mmu_idx, uintptr_t retaddr);
8926aa3d9aSPhilippe Mathieu-Daudé 
90*137f4d87SPhilippe Mathieu-Daudé #define USEG_LIMIT      ((target_ulong)(int32_t)0x7FFFFFFFUL)
91*137f4d87SPhilippe Mathieu-Daudé #define KSEG0_BASE      ((target_ulong)(int32_t)0x80000000UL)
92*137f4d87SPhilippe Mathieu-Daudé #define KSEG1_BASE      ((target_ulong)(int32_t)0xA0000000UL)
93*137f4d87SPhilippe Mathieu-Daudé #define KSEG2_BASE      ((target_ulong)(int32_t)0xC0000000UL)
94*137f4d87SPhilippe Mathieu-Daudé #define KSEG3_BASE      ((target_ulong)(int32_t)0xE0000000UL)
95*137f4d87SPhilippe Mathieu-Daudé 
96*137f4d87SPhilippe Mathieu-Daudé #define KVM_KSEG0_BASE  ((target_ulong)(int32_t)0x40000000UL)
97*137f4d87SPhilippe Mathieu-Daudé #define KVM_KSEG2_BASE  ((target_ulong)(int32_t)0x60000000UL)
98*137f4d87SPhilippe Mathieu-Daudé 
9926aa3d9aSPhilippe Mathieu-Daudé #if !defined(CONFIG_USER_ONLY)
10026aa3d9aSPhilippe Mathieu-Daudé 
101*137f4d87SPhilippe Mathieu-Daudé enum {
102*137f4d87SPhilippe Mathieu-Daudé     TLBRET_XI = -6,
103*137f4d87SPhilippe Mathieu-Daudé     TLBRET_RI = -5,
104*137f4d87SPhilippe Mathieu-Daudé     TLBRET_DIRTY = -4,
105*137f4d87SPhilippe Mathieu-Daudé     TLBRET_INVALID = -3,
106*137f4d87SPhilippe Mathieu-Daudé     TLBRET_NOMATCH = -2,
107*137f4d87SPhilippe Mathieu-Daudé     TLBRET_BADADDR = -1,
108*137f4d87SPhilippe Mathieu-Daudé     TLBRET_MATCH = 0
109*137f4d87SPhilippe Mathieu-Daudé };
110*137f4d87SPhilippe Mathieu-Daudé 
111*137f4d87SPhilippe Mathieu-Daudé int get_physical_address(CPUMIPSState *env, hwaddr *physical,
112*137f4d87SPhilippe Mathieu-Daudé                          int *prot, target_ulong real_address,
113*137f4d87SPhilippe Mathieu-Daudé                          MMUAccessType access_type, int mmu_idx);
114*137f4d87SPhilippe Mathieu-Daudé hwaddr mips_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
115*137f4d87SPhilippe Mathieu-Daudé 
11626aa3d9aSPhilippe Mathieu-Daudé typedef struct r4k_tlb_t r4k_tlb_t;
11726aa3d9aSPhilippe Mathieu-Daudé struct r4k_tlb_t {
11826aa3d9aSPhilippe Mathieu-Daudé     target_ulong VPN;
11926aa3d9aSPhilippe Mathieu-Daudé     uint32_t PageMask;
12026aa3d9aSPhilippe Mathieu-Daudé     uint16_t ASID;
12199029be1SYongbok Kim     uint32_t MMID;
12226aa3d9aSPhilippe Mathieu-Daudé     unsigned int G:1;
12326aa3d9aSPhilippe Mathieu-Daudé     unsigned int C0:3;
12426aa3d9aSPhilippe Mathieu-Daudé     unsigned int C1:3;
12526aa3d9aSPhilippe Mathieu-Daudé     unsigned int V0:1;
12626aa3d9aSPhilippe Mathieu-Daudé     unsigned int V1:1;
12726aa3d9aSPhilippe Mathieu-Daudé     unsigned int D0:1;
12826aa3d9aSPhilippe Mathieu-Daudé     unsigned int D1:1;
12926aa3d9aSPhilippe Mathieu-Daudé     unsigned int XI0:1;
13026aa3d9aSPhilippe Mathieu-Daudé     unsigned int XI1:1;
13126aa3d9aSPhilippe Mathieu-Daudé     unsigned int RI0:1;
13226aa3d9aSPhilippe Mathieu-Daudé     unsigned int RI1:1;
13326aa3d9aSPhilippe Mathieu-Daudé     unsigned int EHINV:1;
13426aa3d9aSPhilippe Mathieu-Daudé     uint64_t PFN[2];
13526aa3d9aSPhilippe Mathieu-Daudé };
13626aa3d9aSPhilippe Mathieu-Daudé 
13726aa3d9aSPhilippe Mathieu-Daudé struct CPUMIPSTLBContext {
13826aa3d9aSPhilippe Mathieu-Daudé     uint32_t nb_tlb;
13926aa3d9aSPhilippe Mathieu-Daudé     uint32_t tlb_in_use;
14026aa3d9aSPhilippe Mathieu-Daudé     int (*map_address)(struct CPUMIPSState *env, hwaddr *physical, int *prot,
141edbd4992SPhilippe Mathieu-Daudé                        target_ulong address, MMUAccessType access_type);
14226aa3d9aSPhilippe Mathieu-Daudé     void (*helper_tlbwi)(struct CPUMIPSState *env);
14326aa3d9aSPhilippe Mathieu-Daudé     void (*helper_tlbwr)(struct CPUMIPSState *env);
14426aa3d9aSPhilippe Mathieu-Daudé     void (*helper_tlbp)(struct CPUMIPSState *env);
14526aa3d9aSPhilippe Mathieu-Daudé     void (*helper_tlbr)(struct CPUMIPSState *env);
14626aa3d9aSPhilippe Mathieu-Daudé     void (*helper_tlbinv)(struct CPUMIPSState *env);
14726aa3d9aSPhilippe Mathieu-Daudé     void (*helper_tlbinvf)(struct CPUMIPSState *env);
14826aa3d9aSPhilippe Mathieu-Daudé     union {
14926aa3d9aSPhilippe Mathieu-Daudé         struct {
15026aa3d9aSPhilippe Mathieu-Daudé             r4k_tlb_t tlb[MIPS_TLB_MAX];
15126aa3d9aSPhilippe Mathieu-Daudé         } r4k;
15226aa3d9aSPhilippe Mathieu-Daudé     } mmu;
15326aa3d9aSPhilippe Mathieu-Daudé };
15426aa3d9aSPhilippe Mathieu-Daudé 
15526aa3d9aSPhilippe Mathieu-Daudé int no_mmu_map_address(CPUMIPSState *env, hwaddr *physical, int *prot,
156edbd4992SPhilippe Mathieu-Daudé                        target_ulong address, MMUAccessType access_type);
15726aa3d9aSPhilippe Mathieu-Daudé int fixed_mmu_map_address(CPUMIPSState *env, hwaddr *physical, int *prot,
158edbd4992SPhilippe Mathieu-Daudé                           target_ulong address, MMUAccessType access_type);
15926aa3d9aSPhilippe Mathieu-Daudé int r4k_map_address(CPUMIPSState *env, hwaddr *physical, int *prot,
160edbd4992SPhilippe Mathieu-Daudé                     target_ulong address, MMUAccessType access_type);
16126aa3d9aSPhilippe Mathieu-Daudé void r4k_helper_tlbwi(CPUMIPSState *env);
16226aa3d9aSPhilippe Mathieu-Daudé void r4k_helper_tlbwr(CPUMIPSState *env);
16326aa3d9aSPhilippe Mathieu-Daudé void r4k_helper_tlbp(CPUMIPSState *env);
16426aa3d9aSPhilippe Mathieu-Daudé void r4k_helper_tlbr(CPUMIPSState *env);
16526aa3d9aSPhilippe Mathieu-Daudé void r4k_helper_tlbinv(CPUMIPSState *env);
16626aa3d9aSPhilippe Mathieu-Daudé void r4k_helper_tlbinvf(CPUMIPSState *env);
16726aa3d9aSPhilippe Mathieu-Daudé void r4k_invalidate_tlb(CPUMIPSState *env, int idx, int use_extra);
1682dc29222SPhilippe Mathieu-Daudé uint32_t cpu_mips_get_random(CPUMIPSState *env);
16926aa3d9aSPhilippe Mathieu-Daudé 
1704f02a06dSPeter Maydell void mips_cpu_do_transaction_failed(CPUState *cs, hwaddr physaddr,
1714f02a06dSPeter Maydell                                     vaddr addr, unsigned size,
1724f02a06dSPeter Maydell                                     MMUAccessType access_type,
1734f02a06dSPeter Maydell                                     int mmu_idx, MemTxAttrs attrs,
1744f02a06dSPeter Maydell                                     MemTxResult response, uintptr_t retaddr);
17526aa3d9aSPhilippe Mathieu-Daudé hwaddr cpu_mips_translate_address(CPUMIPSState *env, target_ulong address,
1760debf140SPhilippe Mathieu-Daudé                                   MMUAccessType access_type, uintptr_t retaddr);
17744e3b050SPhilippe Mathieu-Daudé 
17844e3b050SPhilippe Mathieu-Daudé extern const VMStateDescription vmstate_mips_cpu;
17944e3b050SPhilippe Mathieu-Daudé 
18044e3b050SPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */
18126aa3d9aSPhilippe Mathieu-Daudé 
18226aa3d9aSPhilippe Mathieu-Daudé #define cpu_signal_handler cpu_mips_signal_handler
18326aa3d9aSPhilippe Mathieu-Daudé 
18426aa3d9aSPhilippe Mathieu-Daudé static inline bool cpu_mips_hw_interrupts_enabled(CPUMIPSState *env)
18526aa3d9aSPhilippe Mathieu-Daudé {
18626aa3d9aSPhilippe Mathieu-Daudé     return (env->CP0_Status & (1 << CP0St_IE)) &&
18726aa3d9aSPhilippe Mathieu-Daudé         !(env->CP0_Status & (1 << CP0St_EXL)) &&
18826aa3d9aSPhilippe Mathieu-Daudé         !(env->CP0_Status & (1 << CP0St_ERL)) &&
18926aa3d9aSPhilippe Mathieu-Daudé         !(env->hflags & MIPS_HFLAG_DM) &&
1907ba0e95bSAleksandar Markovic         /*
1917ba0e95bSAleksandar Markovic          * Note that the TCStatus IXMT field is initialized to zero,
1927ba0e95bSAleksandar Markovic          * and only MT capable cores can set it to one. So we don't
1937ba0e95bSAleksandar Markovic          * need to check for MT capabilities here.
1947ba0e95bSAleksandar Markovic          */
19526aa3d9aSPhilippe Mathieu-Daudé         !(env->active_tc.CP0_TCStatus & (1 << CP0TCSt_IXMT));
19626aa3d9aSPhilippe Mathieu-Daudé }
19726aa3d9aSPhilippe Mathieu-Daudé 
19826aa3d9aSPhilippe Mathieu-Daudé /* Check if there is pending and not masked out interrupt */
19926aa3d9aSPhilippe Mathieu-Daudé static inline bool cpu_mips_hw_interrupts_pending(CPUMIPSState *env)
20026aa3d9aSPhilippe Mathieu-Daudé {
20126aa3d9aSPhilippe Mathieu-Daudé     int32_t pending;
20226aa3d9aSPhilippe Mathieu-Daudé     int32_t status;
20326aa3d9aSPhilippe Mathieu-Daudé     bool r;
20426aa3d9aSPhilippe Mathieu-Daudé 
20526aa3d9aSPhilippe Mathieu-Daudé     pending = env->CP0_Cause & CP0Ca_IP_mask;
20626aa3d9aSPhilippe Mathieu-Daudé     status = env->CP0_Status & CP0Ca_IP_mask;
20726aa3d9aSPhilippe Mathieu-Daudé 
20826aa3d9aSPhilippe Mathieu-Daudé     if (env->CP0_Config3 & (1 << CP0C3_VEIC)) {
2097ba0e95bSAleksandar Markovic         /*
2107ba0e95bSAleksandar Markovic          * A MIPS configured with a vectorizing external interrupt controller
2117ba0e95bSAleksandar Markovic          * will feed a vector into the Cause pending lines. The core treats
2128cdf8869Szhaolichang          * the status lines as a vector level, not as individual masks.
2137ba0e95bSAleksandar Markovic          */
21426aa3d9aSPhilippe Mathieu-Daudé         r = pending > status;
21526aa3d9aSPhilippe Mathieu-Daudé     } else {
2167ba0e95bSAleksandar Markovic         /*
2177ba0e95bSAleksandar Markovic          * A MIPS configured with compatibility or VInt (Vectored Interrupts)
2187ba0e95bSAleksandar Markovic          * treats the pending lines as individual interrupt lines, the status
2197ba0e95bSAleksandar Markovic          * lines are individual masks.
2207ba0e95bSAleksandar Markovic          */
22126aa3d9aSPhilippe Mathieu-Daudé         r = (pending & status) != 0;
22226aa3d9aSPhilippe Mathieu-Daudé     }
22326aa3d9aSPhilippe Mathieu-Daudé     return r;
22426aa3d9aSPhilippe Mathieu-Daudé }
22526aa3d9aSPhilippe Mathieu-Daudé 
22626aa3d9aSPhilippe Mathieu-Daudé void mips_tcg_init(void);
22726aa3d9aSPhilippe Mathieu-Daudé 
22803e4d95cSPhilippe Mathieu-Daudé void msa_reset(CPUMIPSState *env);
22903e4d95cSPhilippe Mathieu-Daudé 
23026aa3d9aSPhilippe Mathieu-Daudé /* cp0_timer.c */
23126aa3d9aSPhilippe Mathieu-Daudé uint32_t cpu_mips_get_count(CPUMIPSState *env);
23226aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_store_count(CPUMIPSState *env, uint32_t value);
23326aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_store_compare(CPUMIPSState *env, uint32_t value);
23426aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_start_count(CPUMIPSState *env);
23526aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_stop_count(CPUMIPSState *env);
23626aa3d9aSPhilippe Mathieu-Daudé 
23726aa3d9aSPhilippe Mathieu-Daudé /* helper.c */
238f2c5b39eSPhilippe Mathieu-Daudé void mmu_init(CPUMIPSState *env, const mips_def_t *def);
23926aa3d9aSPhilippe Mathieu-Daudé 
24026aa3d9aSPhilippe Mathieu-Daudé /* op_helper.c */
241074cfcb4SYongbok Kim void update_pagemask(CPUMIPSState *env, target_ulong arg1, int32_t *pagemask);
24226aa3d9aSPhilippe Mathieu-Daudé 
243533fc64fSPhilippe Mathieu-Daudé static inline void mips_env_set_pc(CPUMIPSState *env, target_ulong value)
244533fc64fSPhilippe Mathieu-Daudé {
245533fc64fSPhilippe Mathieu-Daudé     env->active_tc.PC = value & ~(target_ulong)1;
246533fc64fSPhilippe Mathieu-Daudé     if (value & 1) {
247533fc64fSPhilippe Mathieu-Daudé         env->hflags |= MIPS_HFLAG_M16;
248533fc64fSPhilippe Mathieu-Daudé     } else {
249533fc64fSPhilippe Mathieu-Daudé         env->hflags &= ~(MIPS_HFLAG_M16);
250533fc64fSPhilippe Mathieu-Daudé     }
251533fc64fSPhilippe Mathieu-Daudé }
252533fc64fSPhilippe Mathieu-Daudé 
25326aa3d9aSPhilippe Mathieu-Daudé static inline void restore_pamask(CPUMIPSState *env)
25426aa3d9aSPhilippe Mathieu-Daudé {
25526aa3d9aSPhilippe Mathieu-Daudé     if (env->hflags & MIPS_HFLAG_ELPA) {
25626aa3d9aSPhilippe Mathieu-Daudé         env->PAMask = (1ULL << env->PABITS) - 1;
25726aa3d9aSPhilippe Mathieu-Daudé     } else {
25826aa3d9aSPhilippe Mathieu-Daudé         env->PAMask = PAMASK_BASE;
25926aa3d9aSPhilippe Mathieu-Daudé     }
26026aa3d9aSPhilippe Mathieu-Daudé }
26126aa3d9aSPhilippe Mathieu-Daudé 
26226aa3d9aSPhilippe Mathieu-Daudé static inline int mips_vpe_active(CPUMIPSState *env)
26326aa3d9aSPhilippe Mathieu-Daudé {
26426aa3d9aSPhilippe Mathieu-Daudé     int active = 1;
26526aa3d9aSPhilippe Mathieu-Daudé 
26626aa3d9aSPhilippe Mathieu-Daudé     /* Check that the VPE is enabled.  */
26726aa3d9aSPhilippe Mathieu-Daudé     if (!(env->mvp->CP0_MVPControl & (1 << CP0MVPCo_EVP))) {
26826aa3d9aSPhilippe Mathieu-Daudé         active = 0;
26926aa3d9aSPhilippe Mathieu-Daudé     }
27026aa3d9aSPhilippe Mathieu-Daudé     /* Check that the VPE is activated.  */
27126aa3d9aSPhilippe Mathieu-Daudé     if (!(env->CP0_VPEConf0 & (1 << CP0VPEC0_VPA))) {
27226aa3d9aSPhilippe Mathieu-Daudé         active = 0;
27326aa3d9aSPhilippe Mathieu-Daudé     }
27426aa3d9aSPhilippe Mathieu-Daudé 
2757ba0e95bSAleksandar Markovic     /*
2767ba0e95bSAleksandar Markovic      * Now verify that there are active thread contexts in the VPE.
2777ba0e95bSAleksandar Markovic      *
2787ba0e95bSAleksandar Markovic      * This assumes the CPU model will internally reschedule threads
2797ba0e95bSAleksandar Markovic      * if the active one goes to sleep. If there are no threads available
2807ba0e95bSAleksandar Markovic      * the active one will be in a sleeping state, and we can turn off
2817ba0e95bSAleksandar Markovic      * the entire VPE.
2827ba0e95bSAleksandar Markovic      */
28326aa3d9aSPhilippe Mathieu-Daudé     if (!(env->active_tc.CP0_TCStatus & (1 << CP0TCSt_A))) {
28426aa3d9aSPhilippe Mathieu-Daudé         /* TC is not activated.  */
28526aa3d9aSPhilippe Mathieu-Daudé         active = 0;
28626aa3d9aSPhilippe Mathieu-Daudé     }
28726aa3d9aSPhilippe Mathieu-Daudé     if (env->active_tc.CP0_TCHalt & 1) {
28826aa3d9aSPhilippe Mathieu-Daudé         /* TC is in halt state.  */
28926aa3d9aSPhilippe Mathieu-Daudé         active = 0;
29026aa3d9aSPhilippe Mathieu-Daudé     }
29126aa3d9aSPhilippe Mathieu-Daudé 
29226aa3d9aSPhilippe Mathieu-Daudé     return active;
29326aa3d9aSPhilippe Mathieu-Daudé }
29426aa3d9aSPhilippe Mathieu-Daudé 
29526aa3d9aSPhilippe Mathieu-Daudé static inline int mips_vp_active(CPUMIPSState *env)
29626aa3d9aSPhilippe Mathieu-Daudé {
29726aa3d9aSPhilippe Mathieu-Daudé     CPUState *other_cs = first_cpu;
29826aa3d9aSPhilippe Mathieu-Daudé 
29926aa3d9aSPhilippe Mathieu-Daudé     /* Check if the VP disabled other VPs (which means the VP is enabled) */
30026aa3d9aSPhilippe Mathieu-Daudé     if ((env->CP0_VPControl >> CP0VPCtl_DIS) & 1) {
30126aa3d9aSPhilippe Mathieu-Daudé         return 1;
30226aa3d9aSPhilippe Mathieu-Daudé     }
30326aa3d9aSPhilippe Mathieu-Daudé 
30426aa3d9aSPhilippe Mathieu-Daudé     /* Check if the virtual processor is disabled due to a DVP */
30526aa3d9aSPhilippe Mathieu-Daudé     CPU_FOREACH(other_cs) {
30626aa3d9aSPhilippe Mathieu-Daudé         MIPSCPU *other_cpu = MIPS_CPU(other_cs);
30726aa3d9aSPhilippe Mathieu-Daudé         if ((&other_cpu->env != env) &&
30826aa3d9aSPhilippe Mathieu-Daudé             ((other_cpu->env.CP0_VPControl >> CP0VPCtl_DIS) & 1)) {
30926aa3d9aSPhilippe Mathieu-Daudé             return 0;
31026aa3d9aSPhilippe Mathieu-Daudé         }
31126aa3d9aSPhilippe Mathieu-Daudé     }
31226aa3d9aSPhilippe Mathieu-Daudé     return 1;
31326aa3d9aSPhilippe Mathieu-Daudé }
31426aa3d9aSPhilippe Mathieu-Daudé 
31526aa3d9aSPhilippe Mathieu-Daudé static inline void compute_hflags(CPUMIPSState *env)
31626aa3d9aSPhilippe Mathieu-Daudé {
31726aa3d9aSPhilippe Mathieu-Daudé     env->hflags &= ~(MIPS_HFLAG_COP1X | MIPS_HFLAG_64 | MIPS_HFLAG_CP0 |
31826aa3d9aSPhilippe Mathieu-Daudé                      MIPS_HFLAG_F64 | MIPS_HFLAG_FPU | MIPS_HFLAG_KSU |
319908f6be1SStefan Markovic                      MIPS_HFLAG_AWRAP | MIPS_HFLAG_DSP | MIPS_HFLAG_DSP_R2 |
320908f6be1SStefan Markovic                      MIPS_HFLAG_DSP_R3 | MIPS_HFLAG_SBRI | MIPS_HFLAG_MSA |
32159e781fbSStefan Markovic                      MIPS_HFLAG_FRE | MIPS_HFLAG_ELPA | MIPS_HFLAG_ERL);
32226aa3d9aSPhilippe Mathieu-Daudé     if (env->CP0_Status & (1 << CP0St_ERL)) {
32326aa3d9aSPhilippe Mathieu-Daudé         env->hflags |= MIPS_HFLAG_ERL;
32426aa3d9aSPhilippe Mathieu-Daudé     }
32526aa3d9aSPhilippe Mathieu-Daudé     if (!(env->CP0_Status & (1 << CP0St_EXL)) &&
32626aa3d9aSPhilippe Mathieu-Daudé         !(env->CP0_Status & (1 << CP0St_ERL)) &&
32726aa3d9aSPhilippe Mathieu-Daudé         !(env->hflags & MIPS_HFLAG_DM)) {
3287ba0e95bSAleksandar Markovic         env->hflags |= (env->CP0_Status >> CP0St_KSU) &
3297ba0e95bSAleksandar Markovic                        MIPS_HFLAG_KSU;
33026aa3d9aSPhilippe Mathieu-Daudé     }
33126aa3d9aSPhilippe Mathieu-Daudé #if defined(TARGET_MIPS64)
33226aa3d9aSPhilippe Mathieu-Daudé     if ((env->insn_flags & ISA_MIPS3) &&
33326aa3d9aSPhilippe Mathieu-Daudé         (((env->hflags & MIPS_HFLAG_KSU) != MIPS_HFLAG_UM) ||
33426aa3d9aSPhilippe Mathieu-Daudé          (env->CP0_Status & (1 << CP0St_PX)) ||
33526aa3d9aSPhilippe Mathieu-Daudé          (env->CP0_Status & (1 << CP0St_UX)))) {
33626aa3d9aSPhilippe Mathieu-Daudé         env->hflags |= MIPS_HFLAG_64;
33726aa3d9aSPhilippe Mathieu-Daudé     }
33826aa3d9aSPhilippe Mathieu-Daudé 
33926aa3d9aSPhilippe Mathieu-Daudé     if (!(env->insn_flags & ISA_MIPS3)) {
34026aa3d9aSPhilippe Mathieu-Daudé         env->hflags |= MIPS_HFLAG_AWRAP;
34126aa3d9aSPhilippe Mathieu-Daudé     } else if (((env->hflags & MIPS_HFLAG_KSU) == MIPS_HFLAG_UM) &&
34226aa3d9aSPhilippe Mathieu-Daudé                !(env->CP0_Status & (1 << CP0St_UX))) {
34326aa3d9aSPhilippe Mathieu-Daudé         env->hflags |= MIPS_HFLAG_AWRAP;
3442e211e0aSPhilippe Mathieu-Daudé     } else if (env->insn_flags & ISA_MIPS_R6) {
34526aa3d9aSPhilippe Mathieu-Daudé         /* Address wrapping for Supervisor and Kernel is specified in R6 */
34626aa3d9aSPhilippe Mathieu-Daudé         if ((((env->hflags & MIPS_HFLAG_KSU) == MIPS_HFLAG_SM) &&
34726aa3d9aSPhilippe Mathieu-Daudé              !(env->CP0_Status & (1 << CP0St_SX))) ||
34826aa3d9aSPhilippe Mathieu-Daudé             (((env->hflags & MIPS_HFLAG_KSU) == MIPS_HFLAG_KM) &&
34926aa3d9aSPhilippe Mathieu-Daudé              !(env->CP0_Status & (1 << CP0St_KX)))) {
35026aa3d9aSPhilippe Mathieu-Daudé             env->hflags |= MIPS_HFLAG_AWRAP;
35126aa3d9aSPhilippe Mathieu-Daudé         }
35226aa3d9aSPhilippe Mathieu-Daudé     }
35326aa3d9aSPhilippe Mathieu-Daudé #endif
35426aa3d9aSPhilippe Mathieu-Daudé     if (((env->CP0_Status & (1 << CP0St_CU0)) &&
3552e211e0aSPhilippe Mathieu-Daudé          !(env->insn_flags & ISA_MIPS_R6)) ||
35626aa3d9aSPhilippe Mathieu-Daudé         !(env->hflags & MIPS_HFLAG_KSU)) {
35726aa3d9aSPhilippe Mathieu-Daudé         env->hflags |= MIPS_HFLAG_CP0;
35826aa3d9aSPhilippe Mathieu-Daudé     }
35926aa3d9aSPhilippe Mathieu-Daudé     if (env->CP0_Status & (1 << CP0St_CU1)) {
36026aa3d9aSPhilippe Mathieu-Daudé         env->hflags |= MIPS_HFLAG_FPU;
36126aa3d9aSPhilippe Mathieu-Daudé     }
36226aa3d9aSPhilippe Mathieu-Daudé     if (env->CP0_Status & (1 << CP0St_FR)) {
36326aa3d9aSPhilippe Mathieu-Daudé         env->hflags |= MIPS_HFLAG_F64;
36426aa3d9aSPhilippe Mathieu-Daudé     }
36526aa3d9aSPhilippe Mathieu-Daudé     if (((env->hflags & MIPS_HFLAG_KSU) != MIPS_HFLAG_KM) &&
36626aa3d9aSPhilippe Mathieu-Daudé         (env->CP0_Config5 & (1 << CP0C5_SBRI))) {
36726aa3d9aSPhilippe Mathieu-Daudé         env->hflags |= MIPS_HFLAG_SBRI;
36826aa3d9aSPhilippe Mathieu-Daudé     }
369908f6be1SStefan Markovic     if (env->insn_flags & ASE_DSP_R3) {
370908f6be1SStefan Markovic         /*
371908f6be1SStefan Markovic          * Our cpu supports DSP R3 ASE, so enable
372908f6be1SStefan Markovic          * access to DSP R3 resources.
373908f6be1SStefan Markovic          */
37459e781fbSStefan Markovic         if (env->CP0_Status & (1 << CP0St_MX)) {
375908f6be1SStefan Markovic             env->hflags |= MIPS_HFLAG_DSP | MIPS_HFLAG_DSP_R2 |
376908f6be1SStefan Markovic                            MIPS_HFLAG_DSP_R3;
37759e781fbSStefan Markovic         }
378908f6be1SStefan Markovic     } else if (env->insn_flags & ASE_DSP_R2) {
379908f6be1SStefan Markovic         /*
380908f6be1SStefan Markovic          * Our cpu supports DSP R2 ASE, so enable
381908f6be1SStefan Markovic          * access to DSP R2 resources.
382908f6be1SStefan Markovic          */
38326aa3d9aSPhilippe Mathieu-Daudé         if (env->CP0_Status & (1 << CP0St_MX)) {
384908f6be1SStefan Markovic             env->hflags |= MIPS_HFLAG_DSP | MIPS_HFLAG_DSP_R2;
38526aa3d9aSPhilippe Mathieu-Daudé         }
38626aa3d9aSPhilippe Mathieu-Daudé 
38726aa3d9aSPhilippe Mathieu-Daudé     } else if (env->insn_flags & ASE_DSP) {
388908f6be1SStefan Markovic         /*
389908f6be1SStefan Markovic          * Our cpu supports DSP ASE, so enable
390908f6be1SStefan Markovic          * access to DSP resources.
391908f6be1SStefan Markovic          */
39226aa3d9aSPhilippe Mathieu-Daudé         if (env->CP0_Status & (1 << CP0St_MX)) {
39326aa3d9aSPhilippe Mathieu-Daudé             env->hflags |= MIPS_HFLAG_DSP;
39426aa3d9aSPhilippe Mathieu-Daudé         }
39526aa3d9aSPhilippe Mathieu-Daudé 
39626aa3d9aSPhilippe Mathieu-Daudé     }
3977a47bae5SPhilippe Mathieu-Daudé     if (env->insn_flags & ISA_MIPS_R2) {
39826aa3d9aSPhilippe Mathieu-Daudé         if (env->active_fpu.fcr0 & (1 << FCR0_F64)) {
39926aa3d9aSPhilippe Mathieu-Daudé             env->hflags |= MIPS_HFLAG_COP1X;
40026aa3d9aSPhilippe Mathieu-Daudé         }
401bbd5e4a2SPhilippe Mathieu-Daudé     } else if (env->insn_flags & ISA_MIPS_R1) {
40226aa3d9aSPhilippe Mathieu-Daudé         if (env->hflags & MIPS_HFLAG_64) {
40326aa3d9aSPhilippe Mathieu-Daudé             env->hflags |= MIPS_HFLAG_COP1X;
40426aa3d9aSPhilippe Mathieu-Daudé         }
40526aa3d9aSPhilippe Mathieu-Daudé     } else if (env->insn_flags & ISA_MIPS4) {
4067ba0e95bSAleksandar Markovic         /*
4077ba0e95bSAleksandar Markovic          * All supported MIPS IV CPUs use the XX (CU3) to enable
4087ba0e95bSAleksandar Markovic          * and disable the MIPS IV extensions to the MIPS III ISA.
4097ba0e95bSAleksandar Markovic          * Some other MIPS IV CPUs ignore the bit, so the check here
4107ba0e95bSAleksandar Markovic          * would be too restrictive for them.
4117ba0e95bSAleksandar Markovic          */
41226aa3d9aSPhilippe Mathieu-Daudé         if (env->CP0_Status & (1U << CP0St_CU3)) {
41326aa3d9aSPhilippe Mathieu-Daudé             env->hflags |= MIPS_HFLAG_COP1X;
41426aa3d9aSPhilippe Mathieu-Daudé         }
41526aa3d9aSPhilippe Mathieu-Daudé     }
416aa314198SPhilippe Mathieu-Daudé     if (ase_msa_available(env)) {
41726aa3d9aSPhilippe Mathieu-Daudé         if (env->CP0_Config5 & (1 << CP0C5_MSAEn)) {
41826aa3d9aSPhilippe Mathieu-Daudé             env->hflags |= MIPS_HFLAG_MSA;
41926aa3d9aSPhilippe Mathieu-Daudé         }
42026aa3d9aSPhilippe Mathieu-Daudé     }
42126aa3d9aSPhilippe Mathieu-Daudé     if (env->active_fpu.fcr0 & (1 << FCR0_FREP)) {
42226aa3d9aSPhilippe Mathieu-Daudé         if (env->CP0_Config5 & (1 << CP0C5_FRE)) {
42326aa3d9aSPhilippe Mathieu-Daudé             env->hflags |= MIPS_HFLAG_FRE;
42426aa3d9aSPhilippe Mathieu-Daudé         }
42526aa3d9aSPhilippe Mathieu-Daudé     }
42626aa3d9aSPhilippe Mathieu-Daudé     if (env->CP0_Config3 & (1 << CP0C3_LPA)) {
42726aa3d9aSPhilippe Mathieu-Daudé         if (env->CP0_PageGrain & (1 << CP0PG_ELPA)) {
42826aa3d9aSPhilippe Mathieu-Daudé             env->hflags |= MIPS_HFLAG_ELPA;
42926aa3d9aSPhilippe Mathieu-Daudé         }
43026aa3d9aSPhilippe Mathieu-Daudé     }
43126aa3d9aSPhilippe Mathieu-Daudé }
43226aa3d9aSPhilippe Mathieu-Daudé 
43326aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_tlb_flush(CPUMIPSState *env);
43426aa3d9aSPhilippe Mathieu-Daudé void sync_c0_status(CPUMIPSState *env, CPUMIPSState *cpu, int tc);
43526aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_store_status(CPUMIPSState *env, target_ulong val);
43626aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_store_cause(CPUMIPSState *env, target_ulong val);
43726aa3d9aSPhilippe Mathieu-Daudé 
438e9927723SPhilippe Mathieu-Daudé const char *mips_exception_name(int32_t exception);
439e9927723SPhilippe Mathieu-Daudé 
44026aa3d9aSPhilippe Mathieu-Daudé void QEMU_NORETURN do_raise_exception_err(CPUMIPSState *env, uint32_t exception,
44126aa3d9aSPhilippe Mathieu-Daudé                                           int error_code, uintptr_t pc);
44226aa3d9aSPhilippe Mathieu-Daudé 
44326aa3d9aSPhilippe Mathieu-Daudé static inline void QEMU_NORETURN do_raise_exception(CPUMIPSState *env,
44426aa3d9aSPhilippe Mathieu-Daudé                                                     uint32_t exception,
44526aa3d9aSPhilippe Mathieu-Daudé                                                     uintptr_t pc)
44626aa3d9aSPhilippe Mathieu-Daudé {
44726aa3d9aSPhilippe Mathieu-Daudé     do_raise_exception_err(env, exception, 0, pc);
44826aa3d9aSPhilippe Mathieu-Daudé }
44926aa3d9aSPhilippe Mathieu-Daudé 
45026aa3d9aSPhilippe Mathieu-Daudé #endif
451