126aa3d9aSPhilippe Mathieu-Daudé /* mips internal definitions and helpers 226aa3d9aSPhilippe Mathieu-Daudé * 326aa3d9aSPhilippe Mathieu-Daudé * This work is licensed under the terms of the GNU GPL, version 2 or later. 426aa3d9aSPhilippe Mathieu-Daudé * See the COPYING file in the top-level directory. 526aa3d9aSPhilippe Mathieu-Daudé */ 626aa3d9aSPhilippe Mathieu-Daudé 726aa3d9aSPhilippe Mathieu-Daudé #ifndef MIPS_INTERNAL_H 826aa3d9aSPhilippe Mathieu-Daudé #define MIPS_INTERNAL_H 926aa3d9aSPhilippe Mathieu-Daudé 1041da212cSIgor Mammedov 1141da212cSIgor Mammedov /* MMU types, the first four entries have the same layout as the 1241da212cSIgor Mammedov CP0C0_MT field. */ 1341da212cSIgor Mammedov enum mips_mmu_types { 1441da212cSIgor Mammedov MMU_TYPE_NONE, 1541da212cSIgor Mammedov MMU_TYPE_R4000, 1641da212cSIgor Mammedov MMU_TYPE_RESERVED, 1741da212cSIgor Mammedov MMU_TYPE_FMT, 1841da212cSIgor Mammedov MMU_TYPE_R3000, 1941da212cSIgor Mammedov MMU_TYPE_R6000, 2041da212cSIgor Mammedov MMU_TYPE_R8000 2141da212cSIgor Mammedov }; 2241da212cSIgor Mammedov 2341da212cSIgor Mammedov struct mips_def_t { 2441da212cSIgor Mammedov const char *name; 2541da212cSIgor Mammedov int32_t CP0_PRid; 2641da212cSIgor Mammedov int32_t CP0_Config0; 2741da212cSIgor Mammedov int32_t CP0_Config1; 2841da212cSIgor Mammedov int32_t CP0_Config2; 2941da212cSIgor Mammedov int32_t CP0_Config3; 3041da212cSIgor Mammedov int32_t CP0_Config4; 3141da212cSIgor Mammedov int32_t CP0_Config4_rw_bitmask; 3241da212cSIgor Mammedov int32_t CP0_Config5; 3341da212cSIgor Mammedov int32_t CP0_Config5_rw_bitmask; 3441da212cSIgor Mammedov int32_t CP0_Config6; 3541da212cSIgor Mammedov int32_t CP0_Config7; 3641da212cSIgor Mammedov target_ulong CP0_LLAddr_rw_bitmask; 3741da212cSIgor Mammedov int CP0_LLAddr_shift; 3841da212cSIgor Mammedov int32_t SYNCI_Step; 3941da212cSIgor Mammedov int32_t CCRes; 4041da212cSIgor Mammedov int32_t CP0_Status_rw_bitmask; 4141da212cSIgor Mammedov int32_t CP0_TCStatus_rw_bitmask; 4241da212cSIgor Mammedov int32_t CP0_SRSCtl; 4341da212cSIgor Mammedov int32_t CP1_fcr0; 4441da212cSIgor Mammedov int32_t CP1_fcr31_rw_bitmask; 4541da212cSIgor Mammedov int32_t CP1_fcr31; 4641da212cSIgor Mammedov int32_t MSAIR; 4741da212cSIgor Mammedov int32_t SEGBITS; 4841da212cSIgor Mammedov int32_t PABITS; 4941da212cSIgor Mammedov int32_t CP0_SRSConf0_rw_bitmask; 5041da212cSIgor Mammedov int32_t CP0_SRSConf0; 5141da212cSIgor Mammedov int32_t CP0_SRSConf1_rw_bitmask; 5241da212cSIgor Mammedov int32_t CP0_SRSConf1; 5341da212cSIgor Mammedov int32_t CP0_SRSConf2_rw_bitmask; 5441da212cSIgor Mammedov int32_t CP0_SRSConf2; 5541da212cSIgor Mammedov int32_t CP0_SRSConf3_rw_bitmask; 5641da212cSIgor Mammedov int32_t CP0_SRSConf3; 5741da212cSIgor Mammedov int32_t CP0_SRSConf4_rw_bitmask; 5841da212cSIgor Mammedov int32_t CP0_SRSConf4; 5941da212cSIgor Mammedov int32_t CP0_PageGrain_rw_bitmask; 6041da212cSIgor Mammedov int32_t CP0_PageGrain; 6141da212cSIgor Mammedov target_ulong CP0_EBaseWG_rw_bitmask; 62f9c9cd63SPhilippe Mathieu-Daudé uint64_t insn_flags; 6341da212cSIgor Mammedov enum mips_mmu_types mmu_type; 6441da212cSIgor Mammedov }; 6541da212cSIgor Mammedov 6641da212cSIgor Mammedov extern const struct mips_def_t mips_defs[]; 6741da212cSIgor Mammedov extern const int mips_defs_number; 6841da212cSIgor Mammedov 6926aa3d9aSPhilippe Mathieu-Daudé enum CPUMIPSMSADataFormat { 7026aa3d9aSPhilippe Mathieu-Daudé DF_BYTE = 0, 7126aa3d9aSPhilippe Mathieu-Daudé DF_HALF, 7226aa3d9aSPhilippe Mathieu-Daudé DF_WORD, 7326aa3d9aSPhilippe Mathieu-Daudé DF_DOUBLE 7426aa3d9aSPhilippe Mathieu-Daudé }; 7526aa3d9aSPhilippe Mathieu-Daudé 7626aa3d9aSPhilippe Mathieu-Daudé void mips_cpu_do_interrupt(CPUState *cpu); 7726aa3d9aSPhilippe Mathieu-Daudé bool mips_cpu_exec_interrupt(CPUState *cpu, int int_req); 7826aa3d9aSPhilippe Mathieu-Daudé void mips_cpu_dump_state(CPUState *cpu, FILE *f, fprintf_function cpu_fprintf, 7926aa3d9aSPhilippe Mathieu-Daudé int flags); 8026aa3d9aSPhilippe Mathieu-Daudé hwaddr mips_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr); 8126aa3d9aSPhilippe Mathieu-Daudé int mips_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg); 8226aa3d9aSPhilippe Mathieu-Daudé int mips_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg); 8326aa3d9aSPhilippe Mathieu-Daudé void mips_cpu_do_unaligned_access(CPUState *cpu, vaddr addr, 8426aa3d9aSPhilippe Mathieu-Daudé MMUAccessType access_type, 8526aa3d9aSPhilippe Mathieu-Daudé int mmu_idx, uintptr_t retaddr); 8626aa3d9aSPhilippe Mathieu-Daudé 8726aa3d9aSPhilippe Mathieu-Daudé #if !defined(CONFIG_USER_ONLY) 8826aa3d9aSPhilippe Mathieu-Daudé 8926aa3d9aSPhilippe Mathieu-Daudé typedef struct r4k_tlb_t r4k_tlb_t; 9026aa3d9aSPhilippe Mathieu-Daudé struct r4k_tlb_t { 9126aa3d9aSPhilippe Mathieu-Daudé target_ulong VPN; 9226aa3d9aSPhilippe Mathieu-Daudé uint32_t PageMask; 9326aa3d9aSPhilippe Mathieu-Daudé uint16_t ASID; 9426aa3d9aSPhilippe Mathieu-Daudé unsigned int G:1; 9526aa3d9aSPhilippe Mathieu-Daudé unsigned int C0:3; 9626aa3d9aSPhilippe Mathieu-Daudé unsigned int C1:3; 9726aa3d9aSPhilippe Mathieu-Daudé unsigned int V0:1; 9826aa3d9aSPhilippe Mathieu-Daudé unsigned int V1:1; 9926aa3d9aSPhilippe Mathieu-Daudé unsigned int D0:1; 10026aa3d9aSPhilippe Mathieu-Daudé unsigned int D1:1; 10126aa3d9aSPhilippe Mathieu-Daudé unsigned int XI0:1; 10226aa3d9aSPhilippe Mathieu-Daudé unsigned int XI1:1; 10326aa3d9aSPhilippe Mathieu-Daudé unsigned int RI0:1; 10426aa3d9aSPhilippe Mathieu-Daudé unsigned int RI1:1; 10526aa3d9aSPhilippe Mathieu-Daudé unsigned int EHINV:1; 10626aa3d9aSPhilippe Mathieu-Daudé uint64_t PFN[2]; 10726aa3d9aSPhilippe Mathieu-Daudé }; 10826aa3d9aSPhilippe Mathieu-Daudé 10926aa3d9aSPhilippe Mathieu-Daudé struct CPUMIPSTLBContext { 11026aa3d9aSPhilippe Mathieu-Daudé uint32_t nb_tlb; 11126aa3d9aSPhilippe Mathieu-Daudé uint32_t tlb_in_use; 11226aa3d9aSPhilippe Mathieu-Daudé int (*map_address)(struct CPUMIPSState *env, hwaddr *physical, int *prot, 11326aa3d9aSPhilippe Mathieu-Daudé target_ulong address, int rw, int access_type); 11426aa3d9aSPhilippe Mathieu-Daudé void (*helper_tlbwi)(struct CPUMIPSState *env); 11526aa3d9aSPhilippe Mathieu-Daudé void (*helper_tlbwr)(struct CPUMIPSState *env); 11626aa3d9aSPhilippe Mathieu-Daudé void (*helper_tlbp)(struct CPUMIPSState *env); 11726aa3d9aSPhilippe Mathieu-Daudé void (*helper_tlbr)(struct CPUMIPSState *env); 11826aa3d9aSPhilippe Mathieu-Daudé void (*helper_tlbinv)(struct CPUMIPSState *env); 11926aa3d9aSPhilippe Mathieu-Daudé void (*helper_tlbinvf)(struct CPUMIPSState *env); 12026aa3d9aSPhilippe Mathieu-Daudé union { 12126aa3d9aSPhilippe Mathieu-Daudé struct { 12226aa3d9aSPhilippe Mathieu-Daudé r4k_tlb_t tlb[MIPS_TLB_MAX]; 12326aa3d9aSPhilippe Mathieu-Daudé } r4k; 12426aa3d9aSPhilippe Mathieu-Daudé } mmu; 12526aa3d9aSPhilippe Mathieu-Daudé }; 12626aa3d9aSPhilippe Mathieu-Daudé 12726aa3d9aSPhilippe Mathieu-Daudé int no_mmu_map_address(CPUMIPSState *env, hwaddr *physical, int *prot, 12826aa3d9aSPhilippe Mathieu-Daudé target_ulong address, int rw, int access_type); 12926aa3d9aSPhilippe Mathieu-Daudé int fixed_mmu_map_address(CPUMIPSState *env, hwaddr *physical, int *prot, 13026aa3d9aSPhilippe Mathieu-Daudé target_ulong address, int rw, int access_type); 13126aa3d9aSPhilippe Mathieu-Daudé int r4k_map_address(CPUMIPSState *env, hwaddr *physical, int *prot, 13226aa3d9aSPhilippe Mathieu-Daudé target_ulong address, int rw, int access_type); 13326aa3d9aSPhilippe Mathieu-Daudé void r4k_helper_tlbwi(CPUMIPSState *env); 13426aa3d9aSPhilippe Mathieu-Daudé void r4k_helper_tlbwr(CPUMIPSState *env); 13526aa3d9aSPhilippe Mathieu-Daudé void r4k_helper_tlbp(CPUMIPSState *env); 13626aa3d9aSPhilippe Mathieu-Daudé void r4k_helper_tlbr(CPUMIPSState *env); 13726aa3d9aSPhilippe Mathieu-Daudé void r4k_helper_tlbinv(CPUMIPSState *env); 13826aa3d9aSPhilippe Mathieu-Daudé void r4k_helper_tlbinvf(CPUMIPSState *env); 13926aa3d9aSPhilippe Mathieu-Daudé void r4k_invalidate_tlb(CPUMIPSState *env, int idx, int use_extra); 14026aa3d9aSPhilippe Mathieu-Daudé 14126aa3d9aSPhilippe Mathieu-Daudé void mips_cpu_unassigned_access(CPUState *cpu, hwaddr addr, 14226aa3d9aSPhilippe Mathieu-Daudé bool is_write, bool is_exec, int unused, 14326aa3d9aSPhilippe Mathieu-Daudé unsigned size); 14426aa3d9aSPhilippe Mathieu-Daudé hwaddr cpu_mips_translate_address(CPUMIPSState *env, target_ulong address, 14526aa3d9aSPhilippe Mathieu-Daudé int rw); 14626aa3d9aSPhilippe Mathieu-Daudé #endif 14726aa3d9aSPhilippe Mathieu-Daudé 14826aa3d9aSPhilippe Mathieu-Daudé #define cpu_signal_handler cpu_mips_signal_handler 14926aa3d9aSPhilippe Mathieu-Daudé 15026aa3d9aSPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY 15126aa3d9aSPhilippe Mathieu-Daudé extern const struct VMStateDescription vmstate_mips_cpu; 15226aa3d9aSPhilippe Mathieu-Daudé #endif 15326aa3d9aSPhilippe Mathieu-Daudé 15426aa3d9aSPhilippe Mathieu-Daudé static inline bool cpu_mips_hw_interrupts_enabled(CPUMIPSState *env) 15526aa3d9aSPhilippe Mathieu-Daudé { 15626aa3d9aSPhilippe Mathieu-Daudé return (env->CP0_Status & (1 << CP0St_IE)) && 15726aa3d9aSPhilippe Mathieu-Daudé !(env->CP0_Status & (1 << CP0St_EXL)) && 15826aa3d9aSPhilippe Mathieu-Daudé !(env->CP0_Status & (1 << CP0St_ERL)) && 15926aa3d9aSPhilippe Mathieu-Daudé !(env->hflags & MIPS_HFLAG_DM) && 16026aa3d9aSPhilippe Mathieu-Daudé /* Note that the TCStatus IXMT field is initialized to zero, 16126aa3d9aSPhilippe Mathieu-Daudé and only MT capable cores can set it to one. So we don't 16226aa3d9aSPhilippe Mathieu-Daudé need to check for MT capabilities here. */ 16326aa3d9aSPhilippe Mathieu-Daudé !(env->active_tc.CP0_TCStatus & (1 << CP0TCSt_IXMT)); 16426aa3d9aSPhilippe Mathieu-Daudé } 16526aa3d9aSPhilippe Mathieu-Daudé 16626aa3d9aSPhilippe Mathieu-Daudé /* Check if there is pending and not masked out interrupt */ 16726aa3d9aSPhilippe Mathieu-Daudé static inline bool cpu_mips_hw_interrupts_pending(CPUMIPSState *env) 16826aa3d9aSPhilippe Mathieu-Daudé { 16926aa3d9aSPhilippe Mathieu-Daudé int32_t pending; 17026aa3d9aSPhilippe Mathieu-Daudé int32_t status; 17126aa3d9aSPhilippe Mathieu-Daudé bool r; 17226aa3d9aSPhilippe Mathieu-Daudé 17326aa3d9aSPhilippe Mathieu-Daudé pending = env->CP0_Cause & CP0Ca_IP_mask; 17426aa3d9aSPhilippe Mathieu-Daudé status = env->CP0_Status & CP0Ca_IP_mask; 17526aa3d9aSPhilippe Mathieu-Daudé 17626aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Config3 & (1 << CP0C3_VEIC)) { 17726aa3d9aSPhilippe Mathieu-Daudé /* A MIPS configured with a vectorizing external interrupt controller 17826aa3d9aSPhilippe Mathieu-Daudé will feed a vector into the Cause pending lines. The core treats 17926aa3d9aSPhilippe Mathieu-Daudé the status lines as a vector level, not as indiviual masks. */ 18026aa3d9aSPhilippe Mathieu-Daudé r = pending > status; 18126aa3d9aSPhilippe Mathieu-Daudé } else { 18226aa3d9aSPhilippe Mathieu-Daudé /* A MIPS configured with compatibility or VInt (Vectored Interrupts) 18326aa3d9aSPhilippe Mathieu-Daudé treats the pending lines as individual interrupt lines, the status 18426aa3d9aSPhilippe Mathieu-Daudé lines are individual masks. */ 18526aa3d9aSPhilippe Mathieu-Daudé r = (pending & status) != 0; 18626aa3d9aSPhilippe Mathieu-Daudé } 18726aa3d9aSPhilippe Mathieu-Daudé return r; 18826aa3d9aSPhilippe Mathieu-Daudé } 18926aa3d9aSPhilippe Mathieu-Daudé 19026aa3d9aSPhilippe Mathieu-Daudé void mips_tcg_init(void); 19126aa3d9aSPhilippe Mathieu-Daudé 19226aa3d9aSPhilippe Mathieu-Daudé /* TODO QOM'ify CPU reset and remove */ 19326aa3d9aSPhilippe Mathieu-Daudé void cpu_state_reset(CPUMIPSState *s); 19427e38392SPhilippe Mathieu-Daudé void cpu_mips_realize_env(CPUMIPSState *env); 19526aa3d9aSPhilippe Mathieu-Daudé 19626aa3d9aSPhilippe Mathieu-Daudé /* cp0_timer.c */ 19726aa3d9aSPhilippe Mathieu-Daudé uint32_t cpu_mips_get_random(CPUMIPSState *env); 19826aa3d9aSPhilippe Mathieu-Daudé uint32_t cpu_mips_get_count(CPUMIPSState *env); 19926aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_store_count(CPUMIPSState *env, uint32_t value); 20026aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_store_compare(CPUMIPSState *env, uint32_t value); 20126aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_start_count(CPUMIPSState *env); 20226aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_stop_count(CPUMIPSState *env); 20326aa3d9aSPhilippe Mathieu-Daudé 20426aa3d9aSPhilippe Mathieu-Daudé /* helper.c */ 20598670d47SLaurent Vivier int mips_cpu_handle_mmu_fault(CPUState *cpu, vaddr address, int size, int rw, 20626aa3d9aSPhilippe Mathieu-Daudé int mmu_idx); 20726aa3d9aSPhilippe Mathieu-Daudé 20826aa3d9aSPhilippe Mathieu-Daudé /* op_helper.c */ 20926aa3d9aSPhilippe Mathieu-Daudé uint32_t float_class_s(uint32_t arg, float_status *fst); 21026aa3d9aSPhilippe Mathieu-Daudé uint64_t float_class_d(uint64_t arg, float_status *fst); 21126aa3d9aSPhilippe Mathieu-Daudé 21226aa3d9aSPhilippe Mathieu-Daudé extern unsigned int ieee_rm[]; 21326aa3d9aSPhilippe Mathieu-Daudé int ieee_ex_to_mips(int xcpt); 214*074cfcb4SYongbok Kim void update_pagemask(CPUMIPSState *env, target_ulong arg1, int32_t *pagemask); 21526aa3d9aSPhilippe Mathieu-Daudé 21626aa3d9aSPhilippe Mathieu-Daudé static inline void restore_rounding_mode(CPUMIPSState *env) 21726aa3d9aSPhilippe Mathieu-Daudé { 21826aa3d9aSPhilippe Mathieu-Daudé set_float_rounding_mode(ieee_rm[env->active_fpu.fcr31 & 3], 21926aa3d9aSPhilippe Mathieu-Daudé &env->active_fpu.fp_status); 22026aa3d9aSPhilippe Mathieu-Daudé } 22126aa3d9aSPhilippe Mathieu-Daudé 22226aa3d9aSPhilippe Mathieu-Daudé static inline void restore_flush_mode(CPUMIPSState *env) 22326aa3d9aSPhilippe Mathieu-Daudé { 22426aa3d9aSPhilippe Mathieu-Daudé set_flush_to_zero((env->active_fpu.fcr31 & (1 << FCR31_FS)) != 0, 22526aa3d9aSPhilippe Mathieu-Daudé &env->active_fpu.fp_status); 22626aa3d9aSPhilippe Mathieu-Daudé } 22726aa3d9aSPhilippe Mathieu-Daudé 22826aa3d9aSPhilippe Mathieu-Daudé static inline void restore_fp_status(CPUMIPSState *env) 22926aa3d9aSPhilippe Mathieu-Daudé { 23026aa3d9aSPhilippe Mathieu-Daudé restore_rounding_mode(env); 23126aa3d9aSPhilippe Mathieu-Daudé restore_flush_mode(env); 23226aa3d9aSPhilippe Mathieu-Daudé restore_snan_bit_mode(env); 23326aa3d9aSPhilippe Mathieu-Daudé } 23426aa3d9aSPhilippe Mathieu-Daudé 23526aa3d9aSPhilippe Mathieu-Daudé static inline void restore_msa_fp_status(CPUMIPSState *env) 23626aa3d9aSPhilippe Mathieu-Daudé { 23726aa3d9aSPhilippe Mathieu-Daudé float_status *status = &env->active_tc.msa_fp_status; 23826aa3d9aSPhilippe Mathieu-Daudé int rounding_mode = (env->active_tc.msacsr & MSACSR_RM_MASK) >> MSACSR_RM; 23926aa3d9aSPhilippe Mathieu-Daudé bool flush_to_zero = (env->active_tc.msacsr & MSACSR_FS_MASK) != 0; 24026aa3d9aSPhilippe Mathieu-Daudé 24126aa3d9aSPhilippe Mathieu-Daudé set_float_rounding_mode(ieee_rm[rounding_mode], status); 24226aa3d9aSPhilippe Mathieu-Daudé set_flush_to_zero(flush_to_zero, status); 24326aa3d9aSPhilippe Mathieu-Daudé set_flush_inputs_to_zero(flush_to_zero, status); 24426aa3d9aSPhilippe Mathieu-Daudé } 24526aa3d9aSPhilippe Mathieu-Daudé 24626aa3d9aSPhilippe Mathieu-Daudé static inline void restore_pamask(CPUMIPSState *env) 24726aa3d9aSPhilippe Mathieu-Daudé { 24826aa3d9aSPhilippe Mathieu-Daudé if (env->hflags & MIPS_HFLAG_ELPA) { 24926aa3d9aSPhilippe Mathieu-Daudé env->PAMask = (1ULL << env->PABITS) - 1; 25026aa3d9aSPhilippe Mathieu-Daudé } else { 25126aa3d9aSPhilippe Mathieu-Daudé env->PAMask = PAMASK_BASE; 25226aa3d9aSPhilippe Mathieu-Daudé } 25326aa3d9aSPhilippe Mathieu-Daudé } 25426aa3d9aSPhilippe Mathieu-Daudé 25526aa3d9aSPhilippe Mathieu-Daudé static inline int mips_vpe_active(CPUMIPSState *env) 25626aa3d9aSPhilippe Mathieu-Daudé { 25726aa3d9aSPhilippe Mathieu-Daudé int active = 1; 25826aa3d9aSPhilippe Mathieu-Daudé 25926aa3d9aSPhilippe Mathieu-Daudé /* Check that the VPE is enabled. */ 26026aa3d9aSPhilippe Mathieu-Daudé if (!(env->mvp->CP0_MVPControl & (1 << CP0MVPCo_EVP))) { 26126aa3d9aSPhilippe Mathieu-Daudé active = 0; 26226aa3d9aSPhilippe Mathieu-Daudé } 26326aa3d9aSPhilippe Mathieu-Daudé /* Check that the VPE is activated. */ 26426aa3d9aSPhilippe Mathieu-Daudé if (!(env->CP0_VPEConf0 & (1 << CP0VPEC0_VPA))) { 26526aa3d9aSPhilippe Mathieu-Daudé active = 0; 26626aa3d9aSPhilippe Mathieu-Daudé } 26726aa3d9aSPhilippe Mathieu-Daudé 26826aa3d9aSPhilippe Mathieu-Daudé /* Now verify that there are active thread contexts in the VPE. 26926aa3d9aSPhilippe Mathieu-Daudé 27026aa3d9aSPhilippe Mathieu-Daudé This assumes the CPU model will internally reschedule threads 27126aa3d9aSPhilippe Mathieu-Daudé if the active one goes to sleep. If there are no threads available 27226aa3d9aSPhilippe Mathieu-Daudé the active one will be in a sleeping state, and we can turn off 27326aa3d9aSPhilippe Mathieu-Daudé the entire VPE. */ 27426aa3d9aSPhilippe Mathieu-Daudé if (!(env->active_tc.CP0_TCStatus & (1 << CP0TCSt_A))) { 27526aa3d9aSPhilippe Mathieu-Daudé /* TC is not activated. */ 27626aa3d9aSPhilippe Mathieu-Daudé active = 0; 27726aa3d9aSPhilippe Mathieu-Daudé } 27826aa3d9aSPhilippe Mathieu-Daudé if (env->active_tc.CP0_TCHalt & 1) { 27926aa3d9aSPhilippe Mathieu-Daudé /* TC is in halt state. */ 28026aa3d9aSPhilippe Mathieu-Daudé active = 0; 28126aa3d9aSPhilippe Mathieu-Daudé } 28226aa3d9aSPhilippe Mathieu-Daudé 28326aa3d9aSPhilippe Mathieu-Daudé return active; 28426aa3d9aSPhilippe Mathieu-Daudé } 28526aa3d9aSPhilippe Mathieu-Daudé 28626aa3d9aSPhilippe Mathieu-Daudé static inline int mips_vp_active(CPUMIPSState *env) 28726aa3d9aSPhilippe Mathieu-Daudé { 28826aa3d9aSPhilippe Mathieu-Daudé CPUState *other_cs = first_cpu; 28926aa3d9aSPhilippe Mathieu-Daudé 29026aa3d9aSPhilippe Mathieu-Daudé /* Check if the VP disabled other VPs (which means the VP is enabled) */ 29126aa3d9aSPhilippe Mathieu-Daudé if ((env->CP0_VPControl >> CP0VPCtl_DIS) & 1) { 29226aa3d9aSPhilippe Mathieu-Daudé return 1; 29326aa3d9aSPhilippe Mathieu-Daudé } 29426aa3d9aSPhilippe Mathieu-Daudé 29526aa3d9aSPhilippe Mathieu-Daudé /* Check if the virtual processor is disabled due to a DVP */ 29626aa3d9aSPhilippe Mathieu-Daudé CPU_FOREACH(other_cs) { 29726aa3d9aSPhilippe Mathieu-Daudé MIPSCPU *other_cpu = MIPS_CPU(other_cs); 29826aa3d9aSPhilippe Mathieu-Daudé if ((&other_cpu->env != env) && 29926aa3d9aSPhilippe Mathieu-Daudé ((other_cpu->env.CP0_VPControl >> CP0VPCtl_DIS) & 1)) { 30026aa3d9aSPhilippe Mathieu-Daudé return 0; 30126aa3d9aSPhilippe Mathieu-Daudé } 30226aa3d9aSPhilippe Mathieu-Daudé } 30326aa3d9aSPhilippe Mathieu-Daudé return 1; 30426aa3d9aSPhilippe Mathieu-Daudé } 30526aa3d9aSPhilippe Mathieu-Daudé 30626aa3d9aSPhilippe Mathieu-Daudé static inline void compute_hflags(CPUMIPSState *env) 30726aa3d9aSPhilippe Mathieu-Daudé { 30826aa3d9aSPhilippe Mathieu-Daudé env->hflags &= ~(MIPS_HFLAG_COP1X | MIPS_HFLAG_64 | MIPS_HFLAG_CP0 | 30926aa3d9aSPhilippe Mathieu-Daudé MIPS_HFLAG_F64 | MIPS_HFLAG_FPU | MIPS_HFLAG_KSU | 310908f6be1SStefan Markovic MIPS_HFLAG_AWRAP | MIPS_HFLAG_DSP | MIPS_HFLAG_DSP_R2 | 311908f6be1SStefan Markovic MIPS_HFLAG_DSP_R3 | MIPS_HFLAG_SBRI | MIPS_HFLAG_MSA | 31259e781fbSStefan Markovic MIPS_HFLAG_FRE | MIPS_HFLAG_ELPA | MIPS_HFLAG_ERL); 31326aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Status & (1 << CP0St_ERL)) { 31426aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_ERL; 31526aa3d9aSPhilippe Mathieu-Daudé } 31626aa3d9aSPhilippe Mathieu-Daudé if (!(env->CP0_Status & (1 << CP0St_EXL)) && 31726aa3d9aSPhilippe Mathieu-Daudé !(env->CP0_Status & (1 << CP0St_ERL)) && 31826aa3d9aSPhilippe Mathieu-Daudé !(env->hflags & MIPS_HFLAG_DM)) { 31926aa3d9aSPhilippe Mathieu-Daudé env->hflags |= (env->CP0_Status >> CP0St_KSU) & MIPS_HFLAG_KSU; 32026aa3d9aSPhilippe Mathieu-Daudé } 32126aa3d9aSPhilippe Mathieu-Daudé #if defined(TARGET_MIPS64) 32226aa3d9aSPhilippe Mathieu-Daudé if ((env->insn_flags & ISA_MIPS3) && 32326aa3d9aSPhilippe Mathieu-Daudé (((env->hflags & MIPS_HFLAG_KSU) != MIPS_HFLAG_UM) || 32426aa3d9aSPhilippe Mathieu-Daudé (env->CP0_Status & (1 << CP0St_PX)) || 32526aa3d9aSPhilippe Mathieu-Daudé (env->CP0_Status & (1 << CP0St_UX)))) { 32626aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_64; 32726aa3d9aSPhilippe Mathieu-Daudé } 32826aa3d9aSPhilippe Mathieu-Daudé 32926aa3d9aSPhilippe Mathieu-Daudé if (!(env->insn_flags & ISA_MIPS3)) { 33026aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_AWRAP; 33126aa3d9aSPhilippe Mathieu-Daudé } else if (((env->hflags & MIPS_HFLAG_KSU) == MIPS_HFLAG_UM) && 33226aa3d9aSPhilippe Mathieu-Daudé !(env->CP0_Status & (1 << CP0St_UX))) { 33326aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_AWRAP; 33426aa3d9aSPhilippe Mathieu-Daudé } else if (env->insn_flags & ISA_MIPS64R6) { 33526aa3d9aSPhilippe Mathieu-Daudé /* Address wrapping for Supervisor and Kernel is specified in R6 */ 33626aa3d9aSPhilippe Mathieu-Daudé if ((((env->hflags & MIPS_HFLAG_KSU) == MIPS_HFLAG_SM) && 33726aa3d9aSPhilippe Mathieu-Daudé !(env->CP0_Status & (1 << CP0St_SX))) || 33826aa3d9aSPhilippe Mathieu-Daudé (((env->hflags & MIPS_HFLAG_KSU) == MIPS_HFLAG_KM) && 33926aa3d9aSPhilippe Mathieu-Daudé !(env->CP0_Status & (1 << CP0St_KX)))) { 34026aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_AWRAP; 34126aa3d9aSPhilippe Mathieu-Daudé } 34226aa3d9aSPhilippe Mathieu-Daudé } 34326aa3d9aSPhilippe Mathieu-Daudé #endif 34426aa3d9aSPhilippe Mathieu-Daudé if (((env->CP0_Status & (1 << CP0St_CU0)) && 34526aa3d9aSPhilippe Mathieu-Daudé !(env->insn_flags & ISA_MIPS32R6)) || 34626aa3d9aSPhilippe Mathieu-Daudé !(env->hflags & MIPS_HFLAG_KSU)) { 34726aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_CP0; 34826aa3d9aSPhilippe Mathieu-Daudé } 34926aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Status & (1 << CP0St_CU1)) { 35026aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_FPU; 35126aa3d9aSPhilippe Mathieu-Daudé } 35226aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Status & (1 << CP0St_FR)) { 35326aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_F64; 35426aa3d9aSPhilippe Mathieu-Daudé } 35526aa3d9aSPhilippe Mathieu-Daudé if (((env->hflags & MIPS_HFLAG_KSU) != MIPS_HFLAG_KM) && 35626aa3d9aSPhilippe Mathieu-Daudé (env->CP0_Config5 & (1 << CP0C5_SBRI))) { 35726aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_SBRI; 35826aa3d9aSPhilippe Mathieu-Daudé } 359908f6be1SStefan Markovic if (env->insn_flags & ASE_DSP_R3) { 360908f6be1SStefan Markovic /* 361908f6be1SStefan Markovic * Our cpu supports DSP R3 ASE, so enable 362908f6be1SStefan Markovic * access to DSP R3 resources. 363908f6be1SStefan Markovic */ 36459e781fbSStefan Markovic if (env->CP0_Status & (1 << CP0St_MX)) { 365908f6be1SStefan Markovic env->hflags |= MIPS_HFLAG_DSP | MIPS_HFLAG_DSP_R2 | 366908f6be1SStefan Markovic MIPS_HFLAG_DSP_R3; 36759e781fbSStefan Markovic } 368908f6be1SStefan Markovic } else if (env->insn_flags & ASE_DSP_R2) { 369908f6be1SStefan Markovic /* 370908f6be1SStefan Markovic * Our cpu supports DSP R2 ASE, so enable 371908f6be1SStefan Markovic * access to DSP R2 resources. 372908f6be1SStefan Markovic */ 37326aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Status & (1 << CP0St_MX)) { 374908f6be1SStefan Markovic env->hflags |= MIPS_HFLAG_DSP | MIPS_HFLAG_DSP_R2; 37526aa3d9aSPhilippe Mathieu-Daudé } 37626aa3d9aSPhilippe Mathieu-Daudé 37726aa3d9aSPhilippe Mathieu-Daudé } else if (env->insn_flags & ASE_DSP) { 378908f6be1SStefan Markovic /* 379908f6be1SStefan Markovic * Our cpu supports DSP ASE, so enable 380908f6be1SStefan Markovic * access to DSP resources. 381908f6be1SStefan Markovic */ 38226aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Status & (1 << CP0St_MX)) { 38326aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_DSP; 38426aa3d9aSPhilippe Mathieu-Daudé } 38526aa3d9aSPhilippe Mathieu-Daudé 38626aa3d9aSPhilippe Mathieu-Daudé } 38726aa3d9aSPhilippe Mathieu-Daudé if (env->insn_flags & ISA_MIPS32R2) { 38826aa3d9aSPhilippe Mathieu-Daudé if (env->active_fpu.fcr0 & (1 << FCR0_F64)) { 38926aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_COP1X; 39026aa3d9aSPhilippe Mathieu-Daudé } 39126aa3d9aSPhilippe Mathieu-Daudé } else if (env->insn_flags & ISA_MIPS32) { 39226aa3d9aSPhilippe Mathieu-Daudé if (env->hflags & MIPS_HFLAG_64) { 39326aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_COP1X; 39426aa3d9aSPhilippe Mathieu-Daudé } 39526aa3d9aSPhilippe Mathieu-Daudé } else if (env->insn_flags & ISA_MIPS4) { 39626aa3d9aSPhilippe Mathieu-Daudé /* All supported MIPS IV CPUs use the XX (CU3) to enable 39726aa3d9aSPhilippe Mathieu-Daudé and disable the MIPS IV extensions to the MIPS III ISA. 39826aa3d9aSPhilippe Mathieu-Daudé Some other MIPS IV CPUs ignore the bit, so the check here 39926aa3d9aSPhilippe Mathieu-Daudé would be too restrictive for them. */ 40026aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Status & (1U << CP0St_CU3)) { 40126aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_COP1X; 40226aa3d9aSPhilippe Mathieu-Daudé } 40326aa3d9aSPhilippe Mathieu-Daudé } 40426aa3d9aSPhilippe Mathieu-Daudé if (env->insn_flags & ASE_MSA) { 40526aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Config5 & (1 << CP0C5_MSAEn)) { 40626aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_MSA; 40726aa3d9aSPhilippe Mathieu-Daudé } 40826aa3d9aSPhilippe Mathieu-Daudé } 40926aa3d9aSPhilippe Mathieu-Daudé if (env->active_fpu.fcr0 & (1 << FCR0_FREP)) { 41026aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Config5 & (1 << CP0C5_FRE)) { 41126aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_FRE; 41226aa3d9aSPhilippe Mathieu-Daudé } 41326aa3d9aSPhilippe Mathieu-Daudé } 41426aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_Config3 & (1 << CP0C3_LPA)) { 41526aa3d9aSPhilippe Mathieu-Daudé if (env->CP0_PageGrain & (1 << CP0PG_ELPA)) { 41626aa3d9aSPhilippe Mathieu-Daudé env->hflags |= MIPS_HFLAG_ELPA; 41726aa3d9aSPhilippe Mathieu-Daudé } 41826aa3d9aSPhilippe Mathieu-Daudé } 41926aa3d9aSPhilippe Mathieu-Daudé } 42026aa3d9aSPhilippe Mathieu-Daudé 42126aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_tlb_flush(CPUMIPSState *env); 42226aa3d9aSPhilippe Mathieu-Daudé void sync_c0_status(CPUMIPSState *env, CPUMIPSState *cpu, int tc); 42326aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_store_status(CPUMIPSState *env, target_ulong val); 42426aa3d9aSPhilippe Mathieu-Daudé void cpu_mips_store_cause(CPUMIPSState *env, target_ulong val); 42526aa3d9aSPhilippe Mathieu-Daudé 42626aa3d9aSPhilippe Mathieu-Daudé void QEMU_NORETURN do_raise_exception_err(CPUMIPSState *env, uint32_t exception, 42726aa3d9aSPhilippe Mathieu-Daudé int error_code, uintptr_t pc); 42826aa3d9aSPhilippe Mathieu-Daudé 42926aa3d9aSPhilippe Mathieu-Daudé static inline void QEMU_NORETURN do_raise_exception(CPUMIPSState *env, 43026aa3d9aSPhilippe Mathieu-Daudé uint32_t exception, 43126aa3d9aSPhilippe Mathieu-Daudé uintptr_t pc) 43226aa3d9aSPhilippe Mathieu-Daudé { 43326aa3d9aSPhilippe Mathieu-Daudé do_raise_exception_err(env, exception, 0, pc); 43426aa3d9aSPhilippe Mathieu-Daudé } 43526aa3d9aSPhilippe Mathieu-Daudé 43626aa3d9aSPhilippe Mathieu-Daudé #endif 437