xref: /qemu/target/mips/fpu_helper.h (revision a71492f7267490e3cc238fa00662d29a0762fd3a)
181ddae7cSPhilippe Mathieu-Daudé /*
281ddae7cSPhilippe Mathieu-Daudé  * Helpers for emulation of FPU-related MIPS instructions.
381ddae7cSPhilippe Mathieu-Daudé  *
481ddae7cSPhilippe Mathieu-Daudé  *  Copyright (C) 2004-2005  Jocelyn Mayer
581ddae7cSPhilippe Mathieu-Daudé  *
681ddae7cSPhilippe Mathieu-Daudé  * SPDX-License-Identifier: LGPL-2.1-or-later
781ddae7cSPhilippe Mathieu-Daudé  */
881ddae7cSPhilippe Mathieu-Daudé #include "fpu/softfloat-helpers.h"
981ddae7cSPhilippe Mathieu-Daudé #include "cpu.h"
1081ddae7cSPhilippe Mathieu-Daudé 
1181ddae7cSPhilippe Mathieu-Daudé extern const FloatRoundMode ieee_rm[4];
1281ddae7cSPhilippe Mathieu-Daudé 
1381ddae7cSPhilippe Mathieu-Daudé uint32_t float_class_s(uint32_t arg, float_status *fst);
1481ddae7cSPhilippe Mathieu-Daudé uint64_t float_class_d(uint64_t arg, float_status *fst);
1581ddae7cSPhilippe Mathieu-Daudé 
1681ddae7cSPhilippe Mathieu-Daudé static inline void restore_rounding_mode(CPUMIPSState *env)
1781ddae7cSPhilippe Mathieu-Daudé {
1881ddae7cSPhilippe Mathieu-Daudé     set_float_rounding_mode(ieee_rm[env->active_fpu.fcr31 & 3],
1981ddae7cSPhilippe Mathieu-Daudé                             &env->active_fpu.fp_status);
2081ddae7cSPhilippe Mathieu-Daudé }
2181ddae7cSPhilippe Mathieu-Daudé 
2281ddae7cSPhilippe Mathieu-Daudé static inline void restore_flush_mode(CPUMIPSState *env)
2381ddae7cSPhilippe Mathieu-Daudé {
2481ddae7cSPhilippe Mathieu-Daudé     set_flush_to_zero((env->active_fpu.fcr31 & (1 << FCR31_FS)) != 0,
2581ddae7cSPhilippe Mathieu-Daudé                       &env->active_fpu.fp_status);
2681ddae7cSPhilippe Mathieu-Daudé }
2781ddae7cSPhilippe Mathieu-Daudé 
2881ddae7cSPhilippe Mathieu-Daudé static inline void restore_snan_bit_mode(CPUMIPSState *env)
2981ddae7cSPhilippe Mathieu-Daudé {
30e9e5534fSRichard Henderson     bool nan2008 = env->active_fpu.fcr31 & (1 << FCR31_NAN2008);
31*a71492f7SPeter Maydell     FloatInfZeroNaNRule izn_rule;
32e9e5534fSRichard Henderson 
33e9e5534fSRichard Henderson     /*
34e9e5534fSRichard Henderson      * With nan2008, SNaNs are silenced in the usual way.
35e9e5534fSRichard Henderson      * Before that, SNaNs are not silenced; default nans are produced.
36e9e5534fSRichard Henderson      */
37e9e5534fSRichard Henderson     set_snan_bit_is_one(!nan2008, &env->active_fpu.fp_status);
38e9e5534fSRichard Henderson     set_default_nan_mode(!nan2008, &env->active_fpu.fp_status);
39*a71492f7SPeter Maydell     /*
40*a71492f7SPeter Maydell      * For MIPS systems that conform to IEEE754-1985, the (inf,zero,nan)
41*a71492f7SPeter Maydell      * case sets InvalidOp and returns the default NaN.
42*a71492f7SPeter Maydell      * For MIPS systems that conform to IEEE754-2008, the (inf,zero,nan)
43*a71492f7SPeter Maydell      * case sets InvalidOp and returns the input value 'c'.
44*a71492f7SPeter Maydell      */
45*a71492f7SPeter Maydell     izn_rule = nan2008 ? float_infzeronan_dnan_never : float_infzeronan_dnan_always;
46*a71492f7SPeter Maydell     set_float_infzeronan_rule(izn_rule, &env->active_fpu.fp_status);
4781ddae7cSPhilippe Mathieu-Daudé }
4881ddae7cSPhilippe Mathieu-Daudé 
4981ddae7cSPhilippe Mathieu-Daudé static inline void restore_fp_status(CPUMIPSState *env)
5081ddae7cSPhilippe Mathieu-Daudé {
5181ddae7cSPhilippe Mathieu-Daudé     restore_rounding_mode(env);
5281ddae7cSPhilippe Mathieu-Daudé     restore_flush_mode(env);
5381ddae7cSPhilippe Mathieu-Daudé     restore_snan_bit_mode(env);
5481ddae7cSPhilippe Mathieu-Daudé }
5581ddae7cSPhilippe Mathieu-Daudé 
560c587f13SPeter Maydell static inline void fp_reset(CPUMIPSState *env)
570c587f13SPeter Maydell {
580c587f13SPeter Maydell     restore_fp_status(env);
590c587f13SPeter Maydell 
600c587f13SPeter Maydell     /*
610c587f13SPeter Maydell      * According to MIPS specifications, if one of the two operands is
620c587f13SPeter Maydell      * a sNaN, a new qNaN has to be generated. This is done in
630c587f13SPeter Maydell      * floatXX_silence_nan(). For qNaN inputs the specifications
640c587f13SPeter Maydell      * says: "When possible, this QNaN result is one of the operand QNaN
650c587f13SPeter Maydell      * values." In practice it seems that most implementations choose
660c587f13SPeter Maydell      * the first operand if both operands are qNaN. In short this gives
670c587f13SPeter Maydell      * the following rules:
680c587f13SPeter Maydell      *  1. A if it is signaling
690c587f13SPeter Maydell      *  2. B if it is signaling
700c587f13SPeter Maydell      *  3. A (quiet)
710c587f13SPeter Maydell      *  4. B (quiet)
720c587f13SPeter Maydell      * A signaling NaN is always silenced before returning it.
730c587f13SPeter Maydell      */
740c587f13SPeter Maydell     set_float_2nan_prop_rule(float_2nan_prop_s_ab,
750c587f13SPeter Maydell                              &env->active_fpu.fp_status);
760c587f13SPeter Maydell }
770c587f13SPeter Maydell 
7881ddae7cSPhilippe Mathieu-Daudé /* MSA */
7981ddae7cSPhilippe Mathieu-Daudé 
8081ddae7cSPhilippe Mathieu-Daudé enum CPUMIPSMSADataFormat {
8181ddae7cSPhilippe Mathieu-Daudé     DF_BYTE = 0,
8281ddae7cSPhilippe Mathieu-Daudé     DF_HALF,
8381ddae7cSPhilippe Mathieu-Daudé     DF_WORD,
8481ddae7cSPhilippe Mathieu-Daudé     DF_DOUBLE
8581ddae7cSPhilippe Mathieu-Daudé };
8681ddae7cSPhilippe Mathieu-Daudé 
8781ddae7cSPhilippe Mathieu-Daudé static inline void restore_msa_fp_status(CPUMIPSState *env)
8881ddae7cSPhilippe Mathieu-Daudé {
8981ddae7cSPhilippe Mathieu-Daudé     float_status *status = &env->active_tc.msa_fp_status;
9081ddae7cSPhilippe Mathieu-Daudé     int rounding_mode = (env->active_tc.msacsr & MSACSR_RM_MASK) >> MSACSR_RM;
9181ddae7cSPhilippe Mathieu-Daudé     bool flush_to_zero = (env->active_tc.msacsr & MSACSR_FS_MASK) != 0;
9281ddae7cSPhilippe Mathieu-Daudé 
9381ddae7cSPhilippe Mathieu-Daudé     set_float_rounding_mode(ieee_rm[rounding_mode], status);
9481ddae7cSPhilippe Mathieu-Daudé     set_flush_to_zero(flush_to_zero, status);
9581ddae7cSPhilippe Mathieu-Daudé     set_flush_inputs_to_zero(flush_to_zero, status);
9681ddae7cSPhilippe Mathieu-Daudé }
97