xref: /qemu/target/mips/cpu.h (revision cefd68f6b1e20639ba95d4eb8b4a99b5e00d93d3) !
107f5a258SMarkus Armbruster #ifndef MIPS_CPU_H
207f5a258SMarkus Armbruster #define MIPS_CPU_H
36af0bf9cSbellard 
4416bf936SPaolo Bonzini #include "cpu-qom.h"
5022c62cbSPaolo Bonzini #include "exec/cpu-defs.h"
6502700d0SAlex Bennée #include "fpu/softfloat-types.h"
7a0713e85SPhilippe Mathieu-Daudé #include "hw/clock.h"
874433bf0SRichard Henderson #include "mips-defs.h"
96af0bf9cSbellard 
100454728cSAleksandar Markovic #define TCG_GUEST_DEFAULT_MO (0)
110454728cSAleksandar Markovic 
12ead9360eSths typedef struct CPUMIPSTLBContext CPUMIPSTLBContext;
1351b2772fSths 
14e97a391dSYongbok Kim /* MSA Context */
15e97a391dSYongbok Kim #define MSA_WRLEN (128)
16e97a391dSYongbok Kim 
17e97a391dSYongbok Kim typedef union wr_t wr_t;
18e97a391dSYongbok Kim union wr_t {
19e97a391dSYongbok Kim     int8_t  b[MSA_WRLEN / 8];
20e97a391dSYongbok Kim     int16_t h[MSA_WRLEN / 16];
21e97a391dSYongbok Kim     int32_t w[MSA_WRLEN / 32];
22e97a391dSYongbok Kim     int64_t d[MSA_WRLEN / 64];
23e97a391dSYongbok Kim };
24e97a391dSYongbok Kim 
25c227f099SAnthony Liguori typedef union fpr_t fpr_t;
26c227f099SAnthony Liguori union fpr_t {
27ead9360eSths     float64  fd;   /* ieee double precision */
28ead9360eSths     float32  fs[2];/* ieee single precision */
29ead9360eSths     uint64_t d;    /* binary double fixed-point */
30ead9360eSths     uint32_t w[2]; /* binary single fixed-point */
31e97a391dSYongbok Kim /* FPU/MSA register mapping is not tested on big-endian hosts. */
32e97a391dSYongbok Kim     wr_t     wr;   /* vector data */
33ead9360eSths };
349e72f33dSJules Irenge /*
359e72f33dSJules Irenge  *define FP_ENDIAN_IDX to access the same location
364ff9786cSStefan Weil  * in the fpr_t union regardless of the host endianness
37ead9360eSths  */
38e2542fe2SJuan Quintela #if defined(HOST_WORDS_BIGENDIAN)
39ead9360eSths #  define FP_ENDIAN_IDX 1
40ead9360eSths #else
41ead9360eSths #  define FP_ENDIAN_IDX 0
42c570fd16Sths #endif
43ead9360eSths 
44ead9360eSths typedef struct CPUMIPSFPUContext CPUMIPSFPUContext;
45ead9360eSths struct CPUMIPSFPUContext {
466af0bf9cSbellard     /* Floating point registers */
47c227f099SAnthony Liguori     fpr_t fpr[32];
486ea83fedSbellard     float_status fp_status;
495a5012ecSths     /* fpu implementation/revision register (fir) */
506af0bf9cSbellard     uint32_t fcr0;
517c979afdSLeon Alrae #define FCR0_FREP 29
52b4dd99a3SPetar Jovanovic #define FCR0_UFRP 28
53ba5c79f2SLeon Alrae #define FCR0_HAS2008 23
545a5012ecSths #define FCR0_F64 22
555a5012ecSths #define FCR0_L 21
565a5012ecSths #define FCR0_W 20
575a5012ecSths #define FCR0_3D 19
585a5012ecSths #define FCR0_PS 18
595a5012ecSths #define FCR0_D 17
605a5012ecSths #define FCR0_S 16
615a5012ecSths #define FCR0_PRID 8
625a5012ecSths #define FCR0_REV 0
636ea83fedSbellard     /* fcsr */
64599bc5e8SAleksandar Markovic     uint32_t fcr31_rw_bitmask;
656ea83fedSbellard     uint32_t fcr31;
6677be4199SAleksandar Markovic #define FCR31_FS 24
67ba5c79f2SLeon Alrae #define FCR31_ABS2008 19
68ba5c79f2SLeon Alrae #define FCR31_NAN2008 18
698ebf2e1aSJules Irenge #define SET_FP_COND(num, env)     do { ((env).fcr31) |=                 \
708ebf2e1aSJules Irenge                                        ((num) ? (1 << ((num) + 24)) :   \
718ebf2e1aSJules Irenge                                                 (1 << 23));             \
728ebf2e1aSJules Irenge                                      } while (0)
738ebf2e1aSJules Irenge #define CLEAR_FP_COND(num, env)   do { ((env).fcr31) &=                 \
748ebf2e1aSJules Irenge                                        ~((num) ? (1 << ((num) + 24)) :  \
758ebf2e1aSJules Irenge                                                  (1 << 23));            \
768ebf2e1aSJules Irenge                                      } while (0)
778ebf2e1aSJules Irenge #define GET_FP_COND(env)         ((((env).fcr31 >> 24) & 0xfe) |        \
788ebf2e1aSJules Irenge                                  (((env).fcr31 >> 23) & 0x1))
796ea83fedSbellard #define GET_FP_CAUSE(reg)        (((reg) >> 12) & 0x3f)
806ea83fedSbellard #define GET_FP_ENABLE(reg)       (((reg) >>  7) & 0x1f)
816ea83fedSbellard #define GET_FP_FLAGS(reg)        (((reg) >>  2) & 0x1f)
828ebf2e1aSJules Irenge #define SET_FP_CAUSE(reg, v)      do { (reg) = ((reg) & ~(0x3f << 12)) | \
838ebf2e1aSJules Irenge                                                ((v & 0x3f) << 12);       \
848ebf2e1aSJules Irenge                                      } while (0)
858ebf2e1aSJules Irenge #define SET_FP_ENABLE(reg, v)     do { (reg) = ((reg) & ~(0x1f <<  7)) | \
868ebf2e1aSJules Irenge                                                ((v & 0x1f) << 7);        \
878ebf2e1aSJules Irenge                                      } while (0)
888ebf2e1aSJules Irenge #define SET_FP_FLAGS(reg, v)      do { (reg) = ((reg) & ~(0x1f <<  2)) | \
898ebf2e1aSJules Irenge                                                ((v & 0x1f) << 2);        \
908ebf2e1aSJules Irenge                                      } while (0)
915a5012ecSths #define UPDATE_FP_FLAGS(reg, v)   do { (reg) |= ((v & 0x1f) << 2); } while (0)
926ea83fedSbellard #define FP_INEXACT        1
936ea83fedSbellard #define FP_UNDERFLOW      2
946ea83fedSbellard #define FP_OVERFLOW       4
956ea83fedSbellard #define FP_DIV0           8
966ea83fedSbellard #define FP_INVALID        16
976ea83fedSbellard #define FP_UNIMPLEMENTED  32
98ead9360eSths };
996ea83fedSbellard 
100c20d594eSRichard Henderson #define TARGET_INSN_START_EXTRA_WORDS 2
1016ebbf390Sj_mayer 
102ead9360eSths typedef struct CPUMIPSMVPContext CPUMIPSMVPContext;
103ead9360eSths struct CPUMIPSMVPContext {
104ead9360eSths     int32_t CP0_MVPControl;
105ead9360eSths #define CP0MVPCo_CPA    3
106ead9360eSths #define CP0MVPCo_STLB   2
107ead9360eSths #define CP0MVPCo_VPC    1
108ead9360eSths #define CP0MVPCo_EVP    0
109ead9360eSths     int32_t CP0_MVPConf0;
110ead9360eSths #define CP0MVPC0_M      31
111ead9360eSths #define CP0MVPC0_TLBS   29
112ead9360eSths #define CP0MVPC0_GS     28
113ead9360eSths #define CP0MVPC0_PCP    27
114ead9360eSths #define CP0MVPC0_PTLBE  16
115ead9360eSths #define CP0MVPC0_TCA    15
116ead9360eSths #define CP0MVPC0_PVPE   10
117ead9360eSths #define CP0MVPC0_PTC    0
118ead9360eSths     int32_t CP0_MVPConf1;
119ead9360eSths #define CP0MVPC1_CIM    31
120ead9360eSths #define CP0MVPC1_CIF    30
121ead9360eSths #define CP0MVPC1_PCX    20
122ead9360eSths #define CP0MVPC1_PCP2   10
123ead9360eSths #define CP0MVPC1_PCP1   0
124ead9360eSths };
125ead9360eSths 
126c227f099SAnthony Liguori typedef struct mips_def_t mips_def_t;
127ead9360eSths 
128ead9360eSths #define MIPS_SHADOW_SET_MAX 16
129ead9360eSths #define MIPS_TC_MAX 5
130f01be154Sths #define MIPS_FPU_MAX 1
131ead9360eSths #define MIPS_DSP_ACC 4
132e98c0d17SLeon Alrae #define MIPS_KSCRATCH_NUM 6
133f6d4dd81SYongbok Kim #define MIPS_MAAR_MAX 16 /* Must be an even number. */
134ead9360eSths 
135e97a391dSYongbok Kim 
136a86d421eSAleksandar Markovic /*
137a86d421eSAleksandar Markovic  *     Summary of CP0 registers
138a86d421eSAleksandar Markovic  *     ========================
139a86d421eSAleksandar Markovic  *
140a86d421eSAleksandar Markovic  *
141a86d421eSAleksandar Markovic  *     Register 0        Register 1        Register 2        Register 3
142a86d421eSAleksandar Markovic  *     ----------        ----------        ----------        ----------
143a86d421eSAleksandar Markovic  *
144a86d421eSAleksandar Markovic  * 0   Index             Random            EntryLo0          EntryLo1
145a86d421eSAleksandar Markovic  * 1   MVPControl        VPEControl        TCStatus          GlobalNumber
146a86d421eSAleksandar Markovic  * 2   MVPConf0          VPEConf0          TCBind
147a86d421eSAleksandar Markovic  * 3   MVPConf1          VPEConf1          TCRestart
148a86d421eSAleksandar Markovic  * 4   VPControl         YQMask            TCHalt
149a86d421eSAleksandar Markovic  * 5                     VPESchedule       TCContext
150a86d421eSAleksandar Markovic  * 6                     VPEScheFBack      TCSchedule
151a86d421eSAleksandar Markovic  * 7                     VPEOpt            TCScheFBack       TCOpt
152a86d421eSAleksandar Markovic  *
153a86d421eSAleksandar Markovic  *
154a86d421eSAleksandar Markovic  *     Register 4        Register 5        Register 6        Register 7
155a86d421eSAleksandar Markovic  *     ----------        ----------        ----------        ----------
156a86d421eSAleksandar Markovic  *
157a86d421eSAleksandar Markovic  * 0   Context           PageMask          Wired             HWREna
158a86d421eSAleksandar Markovic  * 1   ContextConfig     PageGrain         SRSConf0
159a86d421eSAleksandar Markovic  * 2   UserLocal         SegCtl0           SRSConf1
160a86d421eSAleksandar Markovic  * 3   XContextConfig    SegCtl1           SRSConf2
161a86d421eSAleksandar Markovic  * 4   DebugContextID    SegCtl2           SRSConf3
162a86d421eSAleksandar Markovic  * 5   MemoryMapID       PWBase            SRSConf4
163a86d421eSAleksandar Markovic  * 6                     PWField           PWCtl
164a86d421eSAleksandar Markovic  * 7                     PWSize
165a86d421eSAleksandar Markovic  *
166a86d421eSAleksandar Markovic  *
167a86d421eSAleksandar Markovic  *     Register 8        Register 9        Register 10       Register 11
168a86d421eSAleksandar Markovic  *     ----------        ----------        -----------       -----------
169a86d421eSAleksandar Markovic  *
170a86d421eSAleksandar Markovic  * 0   BadVAddr          Count             EntryHi           Compare
171a86d421eSAleksandar Markovic  * 1   BadInstr
172a86d421eSAleksandar Markovic  * 2   BadInstrP
173a86d421eSAleksandar Markovic  * 3   BadInstrX
174a86d421eSAleksandar Markovic  * 4                                       GuestCtl1         GuestCtl0Ext
175a86d421eSAleksandar Markovic  * 5                                       GuestCtl2
176167db30eSYongbok Kim  * 6                     SAARI             GuestCtl3
177167db30eSYongbok Kim  * 7                     SAAR
178a86d421eSAleksandar Markovic  *
179a86d421eSAleksandar Markovic  *
180a86d421eSAleksandar Markovic  *     Register 12       Register 13       Register 14       Register 15
181a86d421eSAleksandar Markovic  *     -----------       -----------       -----------       -----------
182a86d421eSAleksandar Markovic  *
183a86d421eSAleksandar Markovic  * 0   Status            Cause             EPC               PRId
184a86d421eSAleksandar Markovic  * 1   IntCtl                                                EBase
185a86d421eSAleksandar Markovic  * 2   SRSCtl                              NestedEPC         CDMMBase
186a86d421eSAleksandar Markovic  * 3   SRSMap                                                CMGCRBase
187a86d421eSAleksandar Markovic  * 4   View_IPL          View_RIPL                           BEVVA
188a86d421eSAleksandar Markovic  * 5   SRSMap2           NestedExc
189a86d421eSAleksandar Markovic  * 6   GuestCtl0
190a86d421eSAleksandar Markovic  * 7   GTOffset
191a86d421eSAleksandar Markovic  *
192a86d421eSAleksandar Markovic  *
193a86d421eSAleksandar Markovic  *     Register 16       Register 17       Register 18       Register 19
194a86d421eSAleksandar Markovic  *     -----------       -----------       -----------       -----------
195a86d421eSAleksandar Markovic  *
196e8dcfe82SAleksandar Markovic  * 0   Config            LLAddr            WatchLo0          WatchHi
197e8dcfe82SAleksandar Markovic  * 1   Config1           MAAR              WatchLo1          WatchHi
198e8dcfe82SAleksandar Markovic  * 2   Config2           MAARI             WatchLo2          WatchHi
199e8dcfe82SAleksandar Markovic  * 3   Config3                             WatchLo3          WatchHi
200e8dcfe82SAleksandar Markovic  * 4   Config4                             WatchLo4          WatchHi
201e8dcfe82SAleksandar Markovic  * 5   Config5                             WatchLo5          WatchHi
202af868995SHuacai Chen  * 6   Config6                             WatchLo6          WatchHi
203af868995SHuacai Chen  * 7   Config7                             WatchLo7          WatchHi
204a86d421eSAleksandar Markovic  *
205a86d421eSAleksandar Markovic  *
206a86d421eSAleksandar Markovic  *     Register 20       Register 21       Register 22       Register 23
207a86d421eSAleksandar Markovic  *     -----------       -----------       -----------       -----------
208a86d421eSAleksandar Markovic  *
209a86d421eSAleksandar Markovic  * 0   XContext                                              Debug
210a86d421eSAleksandar Markovic  * 1                                                         TraceControl
211a86d421eSAleksandar Markovic  * 2                                                         TraceControl2
212a86d421eSAleksandar Markovic  * 3                                                         UserTraceData1
213a86d421eSAleksandar Markovic  * 4                                                         TraceIBPC
214a86d421eSAleksandar Markovic  * 5                                                         TraceDBPC
215a86d421eSAleksandar Markovic  * 6                                                         Debug2
216a86d421eSAleksandar Markovic  * 7
217a86d421eSAleksandar Markovic  *
218a86d421eSAleksandar Markovic  *
219a86d421eSAleksandar Markovic  *     Register 24       Register 25       Register 26       Register 27
220a86d421eSAleksandar Markovic  *     -----------       -----------       -----------       -----------
221a86d421eSAleksandar Markovic  *
222a86d421eSAleksandar Markovic  * 0   DEPC              PerfCnt            ErrCtl          CacheErr
223a86d421eSAleksandar Markovic  * 1                     PerfCnt
224a86d421eSAleksandar Markovic  * 2   TraceControl3     PerfCnt
225a86d421eSAleksandar Markovic  * 3   UserTraceData2    PerfCnt
226a86d421eSAleksandar Markovic  * 4                     PerfCnt
227a86d421eSAleksandar Markovic  * 5                     PerfCnt
228a86d421eSAleksandar Markovic  * 6                     PerfCnt
229a86d421eSAleksandar Markovic  * 7                     PerfCnt
230a86d421eSAleksandar Markovic  *
231a86d421eSAleksandar Markovic  *
232a86d421eSAleksandar Markovic  *     Register 28       Register 29       Register 30       Register 31
233a86d421eSAleksandar Markovic  *     -----------       -----------       -----------       -----------
234a86d421eSAleksandar Markovic  *
235a86d421eSAleksandar Markovic  * 0   DataLo            DataHi            ErrorEPC          DESAVE
236a86d421eSAleksandar Markovic  * 1   TagLo             TagHi
237af4bb6daSAleksandar Markovic  * 2   DataLo1           DataHi1                             KScratch<n>
238af4bb6daSAleksandar Markovic  * 3   TagLo1            TagHi1                              KScratch<n>
239af4bb6daSAleksandar Markovic  * 4   DataLo2           DataHi2                             KScratch<n>
240af4bb6daSAleksandar Markovic  * 5   TagLo2            TagHi2                              KScratch<n>
241af4bb6daSAleksandar Markovic  * 6   DataLo3           DataHi3                             KScratch<n>
242af4bb6daSAleksandar Markovic  * 7   TagLo3            TagHi3                              KScratch<n>
243a86d421eSAleksandar Markovic  *
244a86d421eSAleksandar Markovic  */
24504992c8cSAleksandar Markovic #define CP0_REGISTER_00     0
24604992c8cSAleksandar Markovic #define CP0_REGISTER_01     1
24704992c8cSAleksandar Markovic #define CP0_REGISTER_02     2
24804992c8cSAleksandar Markovic #define CP0_REGISTER_03     3
24904992c8cSAleksandar Markovic #define CP0_REGISTER_04     4
25004992c8cSAleksandar Markovic #define CP0_REGISTER_05     5
25104992c8cSAleksandar Markovic #define CP0_REGISTER_06     6
25204992c8cSAleksandar Markovic #define CP0_REGISTER_07     7
25304992c8cSAleksandar Markovic #define CP0_REGISTER_08     8
25404992c8cSAleksandar Markovic #define CP0_REGISTER_09     9
25504992c8cSAleksandar Markovic #define CP0_REGISTER_10    10
25604992c8cSAleksandar Markovic #define CP0_REGISTER_11    11
25704992c8cSAleksandar Markovic #define CP0_REGISTER_12    12
25804992c8cSAleksandar Markovic #define CP0_REGISTER_13    13
25904992c8cSAleksandar Markovic #define CP0_REGISTER_14    14
26004992c8cSAleksandar Markovic #define CP0_REGISTER_15    15
26104992c8cSAleksandar Markovic #define CP0_REGISTER_16    16
26204992c8cSAleksandar Markovic #define CP0_REGISTER_17    17
26304992c8cSAleksandar Markovic #define CP0_REGISTER_18    18
26404992c8cSAleksandar Markovic #define CP0_REGISTER_19    19
26504992c8cSAleksandar Markovic #define CP0_REGISTER_20    20
26604992c8cSAleksandar Markovic #define CP0_REGISTER_21    21
26704992c8cSAleksandar Markovic #define CP0_REGISTER_22    22
26804992c8cSAleksandar Markovic #define CP0_REGISTER_23    23
26904992c8cSAleksandar Markovic #define CP0_REGISTER_24    24
27004992c8cSAleksandar Markovic #define CP0_REGISTER_25    25
27104992c8cSAleksandar Markovic #define CP0_REGISTER_26    26
27204992c8cSAleksandar Markovic #define CP0_REGISTER_27    27
27304992c8cSAleksandar Markovic #define CP0_REGISTER_28    28
27404992c8cSAleksandar Markovic #define CP0_REGISTER_29    29
27504992c8cSAleksandar Markovic #define CP0_REGISTER_30    30
27604992c8cSAleksandar Markovic #define CP0_REGISTER_31    31
27704992c8cSAleksandar Markovic 
27804992c8cSAleksandar Markovic 
27904992c8cSAleksandar Markovic /* CP0 Register 00 */
28004992c8cSAleksandar Markovic #define CP0_REG00__INDEX           0
2811b142da5SAleksandar Markovic #define CP0_REG00__MVPCONTROL      1
2821b142da5SAleksandar Markovic #define CP0_REG00__MVPCONF0        2
2831b142da5SAleksandar Markovic #define CP0_REG00__MVPCONF1        3
28404992c8cSAleksandar Markovic #define CP0_REG00__VPCONTROL       4
28504992c8cSAleksandar Markovic /* CP0 Register 01 */
28630deb460SAleksandar Markovic #define CP0_REG01__RANDOM          0
28730deb460SAleksandar Markovic #define CP0_REG01__VPECONTROL      1
28830deb460SAleksandar Markovic #define CP0_REG01__VPECONF0        2
28930deb460SAleksandar Markovic #define CP0_REG01__VPECONF1        3
29030deb460SAleksandar Markovic #define CP0_REG01__YQMASK          4
29130deb460SAleksandar Markovic #define CP0_REG01__VPESCHEDULE     5
29230deb460SAleksandar Markovic #define CP0_REG01__VPESCHEFBACK    6
29330deb460SAleksandar Markovic #define CP0_REG01__VPEOPT          7
29404992c8cSAleksandar Markovic /* CP0 Register 02 */
29504992c8cSAleksandar Markovic #define CP0_REG02__ENTRYLO0        0
2966d27d5bdSAleksandar Markovic #define CP0_REG02__TCSTATUS        1
2976d27d5bdSAleksandar Markovic #define CP0_REG02__TCBIND          2
2986d27d5bdSAleksandar Markovic #define CP0_REG02__TCRESTART       3
2996d27d5bdSAleksandar Markovic #define CP0_REG02__TCHALT          4
3006d27d5bdSAleksandar Markovic #define CP0_REG02__TCCONTEXT       5
3016d27d5bdSAleksandar Markovic #define CP0_REG02__TCSCHEDULE      6
3026d27d5bdSAleksandar Markovic #define CP0_REG02__TCSCHEFBACK     7
30304992c8cSAleksandar Markovic /* CP0 Register 03 */
30404992c8cSAleksandar Markovic #define CP0_REG03__ENTRYLO1        0
30504992c8cSAleksandar Markovic #define CP0_REG03__GLOBALNUM       1
306acd37316SAleksandar Markovic #define CP0_REG03__TCOPT           7
30704992c8cSAleksandar Markovic /* CP0 Register 04 */
30804992c8cSAleksandar Markovic #define CP0_REG04__CONTEXT         0
309020fe379SAleksandar Markovic #define CP0_REG04__CONTEXTCONFIG   1
31004992c8cSAleksandar Markovic #define CP0_REG04__USERLOCAL       2
311020fe379SAleksandar Markovic #define CP0_REG04__XCONTEXTCONFIG  3
31204992c8cSAleksandar Markovic #define CP0_REG04__DBGCONTEXTID    4
31399029be1SYongbok Kim #define CP0_REG04__MMID            5
31404992c8cSAleksandar Markovic /* CP0 Register 05 */
31504992c8cSAleksandar Markovic #define CP0_REG05__PAGEMASK        0
31604992c8cSAleksandar Markovic #define CP0_REG05__PAGEGRAIN       1
317a1e76353SAleksandar Markovic #define CP0_REG05__SEGCTL0         2
318a1e76353SAleksandar Markovic #define CP0_REG05__SEGCTL1         3
319a1e76353SAleksandar Markovic #define CP0_REG05__SEGCTL2         4
320a1e76353SAleksandar Markovic #define CP0_REG05__PWBASE          5
321a1e76353SAleksandar Markovic #define CP0_REG05__PWFIELD         6
322a1e76353SAleksandar Markovic #define CP0_REG05__PWSIZE          7
32304992c8cSAleksandar Markovic /* CP0 Register 06 */
32404992c8cSAleksandar Markovic #define CP0_REG06__WIRED           0
3259023594bSAleksandar Markovic #define CP0_REG06__SRSCONF0        1
3269023594bSAleksandar Markovic #define CP0_REG06__SRSCONF1        2
3279023594bSAleksandar Markovic #define CP0_REG06__SRSCONF2        3
3289023594bSAleksandar Markovic #define CP0_REG06__SRSCONF3        4
3299023594bSAleksandar Markovic #define CP0_REG06__SRSCONF4        5
3309023594bSAleksandar Markovic #define CP0_REG06__PWCTL           6
33104992c8cSAleksandar Markovic /* CP0 Register 07 */
33204992c8cSAleksandar Markovic #define CP0_REG07__HWRENA          0
33304992c8cSAleksandar Markovic /* CP0 Register 08 */
33404992c8cSAleksandar Markovic #define CP0_REG08__BADVADDR        0
33504992c8cSAleksandar Markovic #define CP0_REG08__BADINSTR        1
33604992c8cSAleksandar Markovic #define CP0_REG08__BADINSTRP       2
33767d167d2SAleksandar Markovic #define CP0_REG08__BADINSTRX       3
33804992c8cSAleksandar Markovic /* CP0 Register 09 */
33904992c8cSAleksandar Markovic #define CP0_REG09__COUNT           0
34004992c8cSAleksandar Markovic #define CP0_REG09__SAARI           6
34104992c8cSAleksandar Markovic #define CP0_REG09__SAAR            7
34204992c8cSAleksandar Markovic /* CP0 Register 10 */
34304992c8cSAleksandar Markovic #define CP0_REG10__ENTRYHI         0
34404992c8cSAleksandar Markovic #define CP0_REG10__GUESTCTL1       4
34504992c8cSAleksandar Markovic #define CP0_REG10__GUESTCTL2       5
346860ffef0SAleksandar Markovic #define CP0_REG10__GUESTCTL3       6
34704992c8cSAleksandar Markovic /* CP0 Register 11 */
34804992c8cSAleksandar Markovic #define CP0_REG11__COMPARE         0
34904992c8cSAleksandar Markovic #define CP0_REG11__GUESTCTL0EXT    4
35004992c8cSAleksandar Markovic /* CP0 Register 12 */
35104992c8cSAleksandar Markovic #define CP0_REG12__STATUS          0
35204992c8cSAleksandar Markovic #define CP0_REG12__INTCTL          1
35304992c8cSAleksandar Markovic #define CP0_REG12__SRSCTL          2
3542b084867SAleksandar Markovic #define CP0_REG12__SRSMAP          3
3552b084867SAleksandar Markovic #define CP0_REG12__VIEW_IPL        4
3562b084867SAleksandar Markovic #define CP0_REG12__SRSMAP2         5
35704992c8cSAleksandar Markovic #define CP0_REG12__GUESTCTL0       6
35804992c8cSAleksandar Markovic #define CP0_REG12__GTOFFSET        7
35904992c8cSAleksandar Markovic /* CP0 Register 13 */
36004992c8cSAleksandar Markovic #define CP0_REG13__CAUSE           0
361e3c7559dSAleksandar Markovic #define CP0_REG13__VIEW_RIPL       4
362e3c7559dSAleksandar Markovic #define CP0_REG13__NESTEDEXC       5
36304992c8cSAleksandar Markovic /* CP0 Register 14 */
36404992c8cSAleksandar Markovic #define CP0_REG14__EPC             0
36535e4b54dSAleksandar Markovic #define CP0_REG14__NESTEDEPC       2
36604992c8cSAleksandar Markovic /* CP0 Register 15 */
36704992c8cSAleksandar Markovic #define CP0_REG15__PRID            0
36804992c8cSAleksandar Markovic #define CP0_REG15__EBASE           1
36904992c8cSAleksandar Markovic #define CP0_REG15__CDMMBASE        2
37004992c8cSAleksandar Markovic #define CP0_REG15__CMGCRBASE       3
3714466cd49SAleksandar Markovic #define CP0_REG15__BEVVA           4
37204992c8cSAleksandar Markovic /* CP0 Register 16 */
37304992c8cSAleksandar Markovic #define CP0_REG16__CONFIG          0
37404992c8cSAleksandar Markovic #define CP0_REG16__CONFIG1         1
37504992c8cSAleksandar Markovic #define CP0_REG16__CONFIG2         2
37604992c8cSAleksandar Markovic #define CP0_REG16__CONFIG3         3
37704992c8cSAleksandar Markovic #define CP0_REG16__CONFIG4         4
37804992c8cSAleksandar Markovic #define CP0_REG16__CONFIG5         5
379433efb4cSAleksandar Markovic #define CP0_REG16__CONFIG6         6
380433efb4cSAleksandar Markovic #define CP0_REG16__CONFIG7         7
38104992c8cSAleksandar Markovic /* CP0 Register 17 */
38204992c8cSAleksandar Markovic #define CP0_REG17__LLADDR          0
38304992c8cSAleksandar Markovic #define CP0_REG17__MAAR            1
38404992c8cSAleksandar Markovic #define CP0_REG17__MAARI           2
38504992c8cSAleksandar Markovic /* CP0 Register 18 */
38604992c8cSAleksandar Markovic #define CP0_REG18__WATCHLO0        0
38704992c8cSAleksandar Markovic #define CP0_REG18__WATCHLO1        1
38804992c8cSAleksandar Markovic #define CP0_REG18__WATCHLO2        2
38904992c8cSAleksandar Markovic #define CP0_REG18__WATCHLO3        3
390e8dcfe82SAleksandar Markovic #define CP0_REG18__WATCHLO4        4
391e8dcfe82SAleksandar Markovic #define CP0_REG18__WATCHLO5        5
392e8dcfe82SAleksandar Markovic #define CP0_REG18__WATCHLO6        6
393e8dcfe82SAleksandar Markovic #define CP0_REG18__WATCHLO7        7
39404992c8cSAleksandar Markovic /* CP0 Register 19 */
39504992c8cSAleksandar Markovic #define CP0_REG19__WATCHHI0        0
39604992c8cSAleksandar Markovic #define CP0_REG19__WATCHHI1        1
39704992c8cSAleksandar Markovic #define CP0_REG19__WATCHHI2        2
39804992c8cSAleksandar Markovic #define CP0_REG19__WATCHHI3        3
399be274dc1SAleksandar Markovic #define CP0_REG19__WATCHHI4        4
400be274dc1SAleksandar Markovic #define CP0_REG19__WATCHHI5        5
401be274dc1SAleksandar Markovic #define CP0_REG19__WATCHHI6        6
402be274dc1SAleksandar Markovic #define CP0_REG19__WATCHHI7        7
40304992c8cSAleksandar Markovic /* CP0 Register 20 */
40404992c8cSAleksandar Markovic #define CP0_REG20__XCONTEXT        0
40504992c8cSAleksandar Markovic /* CP0 Register 21 */
40604992c8cSAleksandar Markovic /* CP0 Register 22 */
40704992c8cSAleksandar Markovic /* CP0 Register 23 */
40804992c8cSAleksandar Markovic #define CP0_REG23__DEBUG           0
4094cbf4b6dSAleksandar Markovic #define CP0_REG23__TRACECONTROL    1
4104cbf4b6dSAleksandar Markovic #define CP0_REG23__TRACECONTROL2   2
4114cbf4b6dSAleksandar Markovic #define CP0_REG23__USERTRACEDATA1  3
4124cbf4b6dSAleksandar Markovic #define CP0_REG23__TRACEIBPC       4
4134cbf4b6dSAleksandar Markovic #define CP0_REG23__TRACEDBPC       5
4144cbf4b6dSAleksandar Markovic #define CP0_REG23__DEBUG2          6
41504992c8cSAleksandar Markovic /* CP0 Register 24 */
41604992c8cSAleksandar Markovic #define CP0_REG24__DEPC            0
41704992c8cSAleksandar Markovic /* CP0 Register 25 */
41804992c8cSAleksandar Markovic #define CP0_REG25__PERFCTL0        0
41904992c8cSAleksandar Markovic #define CP0_REG25__PERFCNT0        1
42004992c8cSAleksandar Markovic #define CP0_REG25__PERFCTL1        2
42104992c8cSAleksandar Markovic #define CP0_REG25__PERFCNT1        3
42204992c8cSAleksandar Markovic #define CP0_REG25__PERFCTL2        4
42304992c8cSAleksandar Markovic #define CP0_REG25__PERFCNT2        5
42404992c8cSAleksandar Markovic #define CP0_REG25__PERFCTL3        6
42504992c8cSAleksandar Markovic #define CP0_REG25__PERFCNT3        7
42604992c8cSAleksandar Markovic /* CP0 Register 26 */
427dbbf08b2SAleksandar Markovic #define CP0_REG26__ERRCTL          0
42804992c8cSAleksandar Markovic /* CP0 Register 27 */
42904992c8cSAleksandar Markovic #define CP0_REG27__CACHERR         0
43004992c8cSAleksandar Markovic /* CP0 Register 28 */
431a30e2f21SAleksandar Markovic #define CP0_REG28__TAGLO           0
432a30e2f21SAleksandar Markovic #define CP0_REG28__DATALO          1
433a30e2f21SAleksandar Markovic #define CP0_REG28__TAGLO1          2
434a30e2f21SAleksandar Markovic #define CP0_REG28__DATALO1         3
435a30e2f21SAleksandar Markovic #define CP0_REG28__TAGLO2          4
436a30e2f21SAleksandar Markovic #define CP0_REG28__DATALO2         5
437a30e2f21SAleksandar Markovic #define CP0_REG28__TAGLO3          6
438a30e2f21SAleksandar Markovic #define CP0_REG28__DATALO3         7
43904992c8cSAleksandar Markovic /* CP0 Register 29 */
440af4bb6daSAleksandar Markovic #define CP0_REG29__TAGHI           0
441af4bb6daSAleksandar Markovic #define CP0_REG29__DATAHI          1
442af4bb6daSAleksandar Markovic #define CP0_REG29__TAGHI1          2
443af4bb6daSAleksandar Markovic #define CP0_REG29__DATAHI1         3
444af4bb6daSAleksandar Markovic #define CP0_REG29__TAGHI2          4
445af4bb6daSAleksandar Markovic #define CP0_REG29__DATAHI2         5
446af4bb6daSAleksandar Markovic #define CP0_REG29__TAGHI3          6
447af4bb6daSAleksandar Markovic #define CP0_REG29__DATAHI3         7
44804992c8cSAleksandar Markovic /* CP0 Register 30 */
44904992c8cSAleksandar Markovic #define CP0_REG30__ERROREPC        0
45004992c8cSAleksandar Markovic /* CP0 Register 31 */
45104992c8cSAleksandar Markovic #define CP0_REG31__DESAVE          0
45204992c8cSAleksandar Markovic #define CP0_REG31__KSCRATCH1       2
45304992c8cSAleksandar Markovic #define CP0_REG31__KSCRATCH2       3
45404992c8cSAleksandar Markovic #define CP0_REG31__KSCRATCH3       4
45504992c8cSAleksandar Markovic #define CP0_REG31__KSCRATCH4       5
45604992c8cSAleksandar Markovic #define CP0_REG31__KSCRATCH5       6
45704992c8cSAleksandar Markovic #define CP0_REG31__KSCRATCH6       7
458ea9c5e83SAleksandar Markovic 
459ea9c5e83SAleksandar Markovic 
460ea9c5e83SAleksandar Markovic typedef struct TCState TCState;
461ea9c5e83SAleksandar Markovic struct TCState {
462ea9c5e83SAleksandar Markovic     target_ulong gpr[32];
463*cefd68f6SPhilippe Mathieu-Daudé #if defined(TARGET_MIPS64)
464*cefd68f6SPhilippe Mathieu-Daudé     /*
465*cefd68f6SPhilippe Mathieu-Daudé      * For CPUs using 128-bit GPR registers, we put the lower halves in gpr[])
466*cefd68f6SPhilippe Mathieu-Daudé      * and the upper halves in gpr_hi[].
467*cefd68f6SPhilippe Mathieu-Daudé      */
468*cefd68f6SPhilippe Mathieu-Daudé     uint64_t gpr_hi[32];
469*cefd68f6SPhilippe Mathieu-Daudé #endif /* TARGET_MIPS64 */
470ea9c5e83SAleksandar Markovic     target_ulong PC;
471ea9c5e83SAleksandar Markovic     target_ulong HI[MIPS_DSP_ACC];
472ea9c5e83SAleksandar Markovic     target_ulong LO[MIPS_DSP_ACC];
473ea9c5e83SAleksandar Markovic     target_ulong ACX[MIPS_DSP_ACC];
474ea9c5e83SAleksandar Markovic     target_ulong DSPControl;
475ea9c5e83SAleksandar Markovic     int32_t CP0_TCStatus;
476ea9c5e83SAleksandar Markovic #define CP0TCSt_TCU3    31
477ea9c5e83SAleksandar Markovic #define CP0TCSt_TCU2    30
478ea9c5e83SAleksandar Markovic #define CP0TCSt_TCU1    29
479ea9c5e83SAleksandar Markovic #define CP0TCSt_TCU0    28
480ea9c5e83SAleksandar Markovic #define CP0TCSt_TMX     27
481ea9c5e83SAleksandar Markovic #define CP0TCSt_RNST    23
482ea9c5e83SAleksandar Markovic #define CP0TCSt_TDS     21
483ea9c5e83SAleksandar Markovic #define CP0TCSt_DT      20
484ea9c5e83SAleksandar Markovic #define CP0TCSt_DA      15
485ea9c5e83SAleksandar Markovic #define CP0TCSt_A       13
486ea9c5e83SAleksandar Markovic #define CP0TCSt_TKSU    11
487ea9c5e83SAleksandar Markovic #define CP0TCSt_IXMT    10
488ea9c5e83SAleksandar Markovic #define CP0TCSt_TASID   0
489ea9c5e83SAleksandar Markovic     int32_t CP0_TCBind;
490ea9c5e83SAleksandar Markovic #define CP0TCBd_CurTC   21
491ea9c5e83SAleksandar Markovic #define CP0TCBd_TBE     17
492ea9c5e83SAleksandar Markovic #define CP0TCBd_CurVPE  0
493ea9c5e83SAleksandar Markovic     target_ulong CP0_TCHalt;
494ea9c5e83SAleksandar Markovic     target_ulong CP0_TCContext;
495ea9c5e83SAleksandar Markovic     target_ulong CP0_TCSchedule;
496ea9c5e83SAleksandar Markovic     target_ulong CP0_TCScheFBack;
497ea9c5e83SAleksandar Markovic     int32_t CP0_Debug_tcstatus;
498ea9c5e83SAleksandar Markovic     target_ulong CP0_UserLocal;
499ea9c5e83SAleksandar Markovic 
500ea9c5e83SAleksandar Markovic     int32_t msacsr;
501ea9c5e83SAleksandar Markovic 
502ea9c5e83SAleksandar Markovic #define MSACSR_FS       24
503ea9c5e83SAleksandar Markovic #define MSACSR_FS_MASK  (1 << MSACSR_FS)
504ea9c5e83SAleksandar Markovic #define MSACSR_NX       18
505ea9c5e83SAleksandar Markovic #define MSACSR_NX_MASK  (1 << MSACSR_NX)
506ea9c5e83SAleksandar Markovic #define MSACSR_CEF      2
507ea9c5e83SAleksandar Markovic #define MSACSR_CEF_MASK (0xffff << MSACSR_CEF)
508ea9c5e83SAleksandar Markovic #define MSACSR_RM       0
509ea9c5e83SAleksandar Markovic #define MSACSR_RM_MASK  (0x3 << MSACSR_RM)
510ea9c5e83SAleksandar Markovic #define MSACSR_MASK     (MSACSR_RM_MASK | MSACSR_CEF_MASK | MSACSR_NX_MASK | \
511ea9c5e83SAleksandar Markovic         MSACSR_FS_MASK)
512ea9c5e83SAleksandar Markovic 
513ea9c5e83SAleksandar Markovic     float_status msa_fp_status;
514ea9c5e83SAleksandar Markovic 
515ea9c5e83SAleksandar Markovic #define NUMBER_OF_MXU_REGISTERS 16
516ea9c5e83SAleksandar Markovic     target_ulong mxu_gpr[NUMBER_OF_MXU_REGISTERS - 1];
517ea9c5e83SAleksandar Markovic     target_ulong mxu_cr;
518ea9c5e83SAleksandar Markovic #define MXU_CR_LC       31
519ea9c5e83SAleksandar Markovic #define MXU_CR_RC       30
520ea9c5e83SAleksandar Markovic #define MXU_CR_BIAS     2
521ea9c5e83SAleksandar Markovic #define MXU_CR_RD_EN    1
522ea9c5e83SAleksandar Markovic #define MXU_CR_MXU_EN   0
523ea9c5e83SAleksandar Markovic 
524ea9c5e83SAleksandar Markovic };
525ea9c5e83SAleksandar Markovic 
526043715d1SYongbok Kim struct MIPSITUState;
527ea9c5e83SAleksandar Markovic typedef struct CPUMIPSState CPUMIPSState;
528ea9c5e83SAleksandar Markovic struct CPUMIPSState {
529ea9c5e83SAleksandar Markovic     TCState active_tc;
530ea9c5e83SAleksandar Markovic     CPUMIPSFPUContext active_fpu;
531ea9c5e83SAleksandar Markovic 
532ea9c5e83SAleksandar Markovic     uint32_t current_tc;
533ea9c5e83SAleksandar Markovic     uint32_t current_fpu;
534ea9c5e83SAleksandar Markovic 
535ea9c5e83SAleksandar Markovic     uint32_t SEGBITS;
536ea9c5e83SAleksandar Markovic     uint32_t PABITS;
537ea9c5e83SAleksandar Markovic #if defined(TARGET_MIPS64)
538ea9c5e83SAleksandar Markovic # define PABITS_BASE 36
539ea9c5e83SAleksandar Markovic #else
540ea9c5e83SAleksandar Markovic # define PABITS_BASE 32
541ea9c5e83SAleksandar Markovic #endif
542ea9c5e83SAleksandar Markovic     target_ulong SEGMask;
543ea9c5e83SAleksandar Markovic     uint64_t PAMask;
544ea9c5e83SAleksandar Markovic #define PAMASK_BASE ((1ULL << PABITS_BASE) - 1)
545ea9c5e83SAleksandar Markovic 
546ea9c5e83SAleksandar Markovic     int32_t msair;
547ea9c5e83SAleksandar Markovic #define MSAIR_ProcID    8
548ea9c5e83SAleksandar Markovic #define MSAIR_Rev       0
549ea9c5e83SAleksandar Markovic 
55050e7edc5SAleksandar Markovic /*
55150e7edc5SAleksandar Markovic  * CP0 Register 0
55250e7edc5SAleksandar Markovic  */
5539c2149c8Sths     int32_t CP0_Index;
554ead9360eSths     /* CP0_MVP* are per MVP registers. */
55501bc435bSYongbok Kim     int32_t CP0_VPControl;
55601bc435bSYongbok Kim #define CP0VPCtl_DIS    0
55750e7edc5SAleksandar Markovic /*
55850e7edc5SAleksandar Markovic  * CP0 Register 1
55950e7edc5SAleksandar Markovic  */
5609c2149c8Sths     int32_t CP0_Random;
561ead9360eSths     int32_t CP0_VPEControl;
562ead9360eSths #define CP0VPECo_YSI    21
563ead9360eSths #define CP0VPECo_GSI    20
564ead9360eSths #define CP0VPECo_EXCPT  16
565ead9360eSths #define CP0VPECo_TE     15
566ead9360eSths #define CP0VPECo_TargTC 0
567ead9360eSths     int32_t CP0_VPEConf0;
568ead9360eSths #define CP0VPEC0_M      31
569ead9360eSths #define CP0VPEC0_XTC    21
570ead9360eSths #define CP0VPEC0_TCS    19
571ead9360eSths #define CP0VPEC0_SCS    18
572ead9360eSths #define CP0VPEC0_DSC    17
573ead9360eSths #define CP0VPEC0_ICS    16
574ead9360eSths #define CP0VPEC0_MVP    1
575ead9360eSths #define CP0VPEC0_VPA    0
576ead9360eSths     int32_t CP0_VPEConf1;
577ead9360eSths #define CP0VPEC1_NCX    20
578ead9360eSths #define CP0VPEC1_NCP2   10
579ead9360eSths #define CP0VPEC1_NCP1   0
580ead9360eSths     target_ulong CP0_YQMask;
581ead9360eSths     target_ulong CP0_VPESchedule;
582ead9360eSths     target_ulong CP0_VPEScheFBack;
583ead9360eSths     int32_t CP0_VPEOpt;
584ead9360eSths #define CP0VPEOpt_IWX7  15
585ead9360eSths #define CP0VPEOpt_IWX6  14
586ead9360eSths #define CP0VPEOpt_IWX5  13
587ead9360eSths #define CP0VPEOpt_IWX4  12
588ead9360eSths #define CP0VPEOpt_IWX3  11
589ead9360eSths #define CP0VPEOpt_IWX2  10
590ead9360eSths #define CP0VPEOpt_IWX1  9
591ead9360eSths #define CP0VPEOpt_IWX0  8
592ead9360eSths #define CP0VPEOpt_DWX7  7
593ead9360eSths #define CP0VPEOpt_DWX6  6
594ead9360eSths #define CP0VPEOpt_DWX5  5
595ead9360eSths #define CP0VPEOpt_DWX4  4
596ead9360eSths #define CP0VPEOpt_DWX3  3
597ead9360eSths #define CP0VPEOpt_DWX2  2
598ead9360eSths #define CP0VPEOpt_DWX1  1
599ead9360eSths #define CP0VPEOpt_DWX0  0
60050e7edc5SAleksandar Markovic /*
60150e7edc5SAleksandar Markovic  * CP0 Register 2
60250e7edc5SAleksandar Markovic  */
603284b731aSLeon Alrae     uint64_t CP0_EntryLo0;
60450e7edc5SAleksandar Markovic /*
60550e7edc5SAleksandar Markovic  * CP0 Register 3
60650e7edc5SAleksandar Markovic  */
607284b731aSLeon Alrae     uint64_t CP0_EntryLo1;
6082fb58b73SLeon Alrae #if defined(TARGET_MIPS64)
6092fb58b73SLeon Alrae # define CP0EnLo_RI 63
6102fb58b73SLeon Alrae # define CP0EnLo_XI 62
6112fb58b73SLeon Alrae #else
6122fb58b73SLeon Alrae # define CP0EnLo_RI 31
6132fb58b73SLeon Alrae # define CP0EnLo_XI 30
6142fb58b73SLeon Alrae #endif
61501bc435bSYongbok Kim     int32_t CP0_GlobalNumber;
61601bc435bSYongbok Kim #define CP0GN_VPId 0
61750e7edc5SAleksandar Markovic /*
61850e7edc5SAleksandar Markovic  * CP0 Register 4
61950e7edc5SAleksandar Markovic  */
6209c2149c8Sths     target_ulong CP0_Context;
6213ef521eeSAleksandar Markovic     int32_t CP0_MemoryMapID;
62250e7edc5SAleksandar Markovic /*
62350e7edc5SAleksandar Markovic  * CP0 Register 5
62450e7edc5SAleksandar Markovic  */
6259c2149c8Sths     int32_t CP0_PageMask;
626d40b55bcSJiaxun Yang #define CP0PM_MASK 13
6277207c7f9SLeon Alrae     int32_t CP0_PageGrain_rw_bitmask;
6289c2149c8Sths     int32_t CP0_PageGrain;
6297207c7f9SLeon Alrae #define CP0PG_RIE 31
6307207c7f9SLeon Alrae #define CP0PG_XIE 30
631e117f526SLeon Alrae #define CP0PG_ELPA 29
63292ceb440SLeon Alrae #define CP0PG_IEC 27
633cec56a73SJames Hogan     target_ulong CP0_SegCtl0;
634cec56a73SJames Hogan     target_ulong CP0_SegCtl1;
635cec56a73SJames Hogan     target_ulong CP0_SegCtl2;
636cec56a73SJames Hogan #define CP0SC_PA        9
637cec56a73SJames Hogan #define CP0SC_PA_MASK   (0x7FULL << CP0SC_PA)
638cec56a73SJames Hogan #define CP0SC_PA_1GMASK (0x7EULL << CP0SC_PA)
639cec56a73SJames Hogan #define CP0SC_AM        4
640cec56a73SJames Hogan #define CP0SC_AM_MASK   (0x7ULL << CP0SC_AM)
641cec56a73SJames Hogan #define CP0SC_AM_UK     0ULL
642cec56a73SJames Hogan #define CP0SC_AM_MK     1ULL
643cec56a73SJames Hogan #define CP0SC_AM_MSK    2ULL
644cec56a73SJames Hogan #define CP0SC_AM_MUSK   3ULL
645cec56a73SJames Hogan #define CP0SC_AM_MUSUK  4ULL
646cec56a73SJames Hogan #define CP0SC_AM_USK    5ULL
647cec56a73SJames Hogan #define CP0SC_AM_UUSK   7ULL
648cec56a73SJames Hogan #define CP0SC_EU        3
649cec56a73SJames Hogan #define CP0SC_EU_MASK   (1ULL << CP0SC_EU)
650cec56a73SJames Hogan #define CP0SC_C         0
651cec56a73SJames Hogan #define CP0SC_C_MASK    (0x7ULL << CP0SC_C)
652cec56a73SJames Hogan #define CP0SC_MASK      (CP0SC_C_MASK | CP0SC_EU_MASK | CP0SC_AM_MASK | \
653cec56a73SJames Hogan                          CP0SC_PA_MASK)
654cec56a73SJames Hogan #define CP0SC_1GMASK    (CP0SC_C_MASK | CP0SC_EU_MASK | CP0SC_AM_MASK | \
655cec56a73SJames Hogan                          CP0SC_PA_1GMASK)
656cec56a73SJames Hogan #define CP0SC0_MASK     (CP0SC_MASK | (CP0SC_MASK << 16))
657cec56a73SJames Hogan #define CP0SC1_XAM      59
658cec56a73SJames Hogan #define CP0SC1_XAM_MASK (0x7ULL << CP0SC1_XAM)
659cec56a73SJames Hogan #define CP0SC1_MASK     (CP0SC_MASK | (CP0SC_MASK << 16) | CP0SC1_XAM_MASK)
660cec56a73SJames Hogan #define CP0SC2_XR       56
661cec56a73SJames Hogan #define CP0SC2_XR_MASK  (0xFFULL << CP0SC2_XR)
662cec56a73SJames Hogan #define CP0SC2_MASK     (CP0SC_1GMASK | (CP0SC_1GMASK << 16) | CP0SC2_XR_MASK)
6635e31fdd5SYongbok Kim     target_ulong CP0_PWBase;
664fa75ad14SYongbok Kim     target_ulong CP0_PWField;
665fa75ad14SYongbok Kim #if defined(TARGET_MIPS64)
666fa75ad14SYongbok Kim #define CP0PF_BDI  32    /* 37..32 */
667fa75ad14SYongbok Kim #define CP0PF_GDI  24    /* 29..24 */
668fa75ad14SYongbok Kim #define CP0PF_UDI  18    /* 23..18 */
669fa75ad14SYongbok Kim #define CP0PF_MDI  12    /* 17..12 */
670fa75ad14SYongbok Kim #define CP0PF_PTI  6     /* 11..6  */
671fa75ad14SYongbok Kim #define CP0PF_PTEI 0     /*  5..0  */
672fa75ad14SYongbok Kim #else
673fa75ad14SYongbok Kim #define CP0PF_GDW  24    /* 29..24 */
674fa75ad14SYongbok Kim #define CP0PF_UDW  18    /* 23..18 */
675fa75ad14SYongbok Kim #define CP0PF_MDW  12    /* 17..12 */
676fa75ad14SYongbok Kim #define CP0PF_PTW  6     /* 11..6  */
677fa75ad14SYongbok Kim #define CP0PF_PTEW 0     /*  5..0  */
678fa75ad14SYongbok Kim #endif
67920b28ebcSYongbok Kim     target_ulong CP0_PWSize;
68020b28ebcSYongbok Kim #if defined(TARGET_MIPS64)
68120b28ebcSYongbok Kim #define CP0PS_BDW  32    /* 37..32 */
68220b28ebcSYongbok Kim #endif
68320b28ebcSYongbok Kim #define CP0PS_PS   30
68420b28ebcSYongbok Kim #define CP0PS_GDW  24    /* 29..24 */
68520b28ebcSYongbok Kim #define CP0PS_UDW  18    /* 23..18 */
68620b28ebcSYongbok Kim #define CP0PS_MDW  12    /* 17..12 */
68720b28ebcSYongbok Kim #define CP0PS_PTW  6     /* 11..6  */
68820b28ebcSYongbok Kim #define CP0PS_PTEW 0     /*  5..0  */
68950e7edc5SAleksandar Markovic /*
69050e7edc5SAleksandar Markovic  * CP0 Register 6
69150e7edc5SAleksandar Markovic  */
6929c2149c8Sths     int32_t CP0_Wired;
693103be64cSYongbok Kim     int32_t CP0_PWCtl;
694103be64cSYongbok Kim #define CP0PC_PWEN      31
695103be64cSYongbok Kim #if defined(TARGET_MIPS64)
696103be64cSYongbok Kim #define CP0PC_PWDIREXT  30
697103be64cSYongbok Kim #define CP0PC_XK        28
698103be64cSYongbok Kim #define CP0PC_XS        27
699103be64cSYongbok Kim #define CP0PC_XU        26
700103be64cSYongbok Kim #endif
701103be64cSYongbok Kim #define CP0PC_DPH       7
702103be64cSYongbok Kim #define CP0PC_HUGEPG    6
703103be64cSYongbok Kim #define CP0PC_PSN       0     /*  5..0  */
704ead9360eSths     int32_t CP0_SRSConf0_rw_bitmask;
705ead9360eSths     int32_t CP0_SRSConf0;
706ead9360eSths #define CP0SRSC0_M      31
707ead9360eSths #define CP0SRSC0_SRS3   20
708ead9360eSths #define CP0SRSC0_SRS2   10
709ead9360eSths #define CP0SRSC0_SRS1   0
710ead9360eSths     int32_t CP0_SRSConf1_rw_bitmask;
711ead9360eSths     int32_t CP0_SRSConf1;
712ead9360eSths #define CP0SRSC1_M      31
713ead9360eSths #define CP0SRSC1_SRS6   20
714ead9360eSths #define CP0SRSC1_SRS5   10
715ead9360eSths #define CP0SRSC1_SRS4   0
716ead9360eSths     int32_t CP0_SRSConf2_rw_bitmask;
717ead9360eSths     int32_t CP0_SRSConf2;
718ead9360eSths #define CP0SRSC2_M      31
719ead9360eSths #define CP0SRSC2_SRS9   20
720ead9360eSths #define CP0SRSC2_SRS8   10
721ead9360eSths #define CP0SRSC2_SRS7   0
722ead9360eSths     int32_t CP0_SRSConf3_rw_bitmask;
723ead9360eSths     int32_t CP0_SRSConf3;
724ead9360eSths #define CP0SRSC3_M      31
725ead9360eSths #define CP0SRSC3_SRS12  20
726ead9360eSths #define CP0SRSC3_SRS11  10
727ead9360eSths #define CP0SRSC3_SRS10  0
728ead9360eSths     int32_t CP0_SRSConf4_rw_bitmask;
729ead9360eSths     int32_t CP0_SRSConf4;
730ead9360eSths #define CP0SRSC4_SRS15  20
731ead9360eSths #define CP0SRSC4_SRS14  10
732ead9360eSths #define CP0SRSC4_SRS13  0
73350e7edc5SAleksandar Markovic /*
73450e7edc5SAleksandar Markovic  * CP0 Register 7
73550e7edc5SAleksandar Markovic  */
7369c2149c8Sths     int32_t CP0_HWREna;
73750e7edc5SAleksandar Markovic /*
73850e7edc5SAleksandar Markovic  * CP0 Register 8
73950e7edc5SAleksandar Markovic  */
740c570fd16Sths     target_ulong CP0_BadVAddr;
741aea14095SLeon Alrae     uint32_t CP0_BadInstr;
742aea14095SLeon Alrae     uint32_t CP0_BadInstrP;
74325beba9bSStefan Markovic     uint32_t CP0_BadInstrX;
74450e7edc5SAleksandar Markovic /*
74550e7edc5SAleksandar Markovic  * CP0 Register 9
74650e7edc5SAleksandar Markovic  */
7479c2149c8Sths     int32_t CP0_Count;
748167db30eSYongbok Kim     uint32_t CP0_SAARI;
749167db30eSYongbok Kim #define CP0SAARI_TARGET 0    /*  5..0  */
750167db30eSYongbok Kim     uint64_t CP0_SAAR[2];
751167db30eSYongbok Kim #define CP0SAAR_BASE    12   /* 43..12 */
752167db30eSYongbok Kim #define CP0SAAR_SIZE    1    /*  5..1  */
753167db30eSYongbok Kim #define CP0SAAR_EN      0
75450e7edc5SAleksandar Markovic /*
75550e7edc5SAleksandar Markovic  * CP0 Register 10
75650e7edc5SAleksandar Markovic  */
7579c2149c8Sths     target_ulong CP0_EntryHi;
7589456c2fbSLeon Alrae #define CP0EnHi_EHINV 10
7596ec98bd7SPaul Burton     target_ulong CP0_EntryHi_ASID_mask;
76050e7edc5SAleksandar Markovic /*
76150e7edc5SAleksandar Markovic  * CP0 Register 11
76250e7edc5SAleksandar Markovic  */
7639c2149c8Sths     int32_t CP0_Compare;
76450e7edc5SAleksandar Markovic /*
76550e7edc5SAleksandar Markovic  * CP0 Register 12
76650e7edc5SAleksandar Markovic  */
7679c2149c8Sths     int32_t CP0_Status;
7686af0bf9cSbellard #define CP0St_CU3   31
7696af0bf9cSbellard #define CP0St_CU2   30
7706af0bf9cSbellard #define CP0St_CU1   29
7716af0bf9cSbellard #define CP0St_CU0   28
7726af0bf9cSbellard #define CP0St_RP    27
7736ea83fedSbellard #define CP0St_FR    26
7746af0bf9cSbellard #define CP0St_RE    25
7757a387fffSths #define CP0St_MX    24
7767a387fffSths #define CP0St_PX    23
7776af0bf9cSbellard #define CP0St_BEV   22
7786af0bf9cSbellard #define CP0St_TS    21
7796af0bf9cSbellard #define CP0St_SR    20
7806af0bf9cSbellard #define CP0St_NMI   19
7816af0bf9cSbellard #define CP0St_IM    8
7827a387fffSths #define CP0St_KX    7
7837a387fffSths #define CP0St_SX    6
7847a387fffSths #define CP0St_UX    5
785623a930eSths #define CP0St_KSU   3
7866af0bf9cSbellard #define CP0St_ERL   2
7876af0bf9cSbellard #define CP0St_EXL   1
7886af0bf9cSbellard #define CP0St_IE    0
7899c2149c8Sths     int32_t CP0_IntCtl;
790ead9360eSths #define CP0IntCtl_IPTI 29
79188991299SDongxue Zhang #define CP0IntCtl_IPPCI 26
792ead9360eSths #define CP0IntCtl_VS 5
7939c2149c8Sths     int32_t CP0_SRSCtl;
794ead9360eSths #define CP0SRSCtl_HSS 26
795ead9360eSths #define CP0SRSCtl_EICSS 18
796ead9360eSths #define CP0SRSCtl_ESS 12
797ead9360eSths #define CP0SRSCtl_PSS 6
798ead9360eSths #define CP0SRSCtl_CSS 0
7999c2149c8Sths     int32_t CP0_SRSMap;
800ead9360eSths #define CP0SRSMap_SSV7 28
801ead9360eSths #define CP0SRSMap_SSV6 24
802ead9360eSths #define CP0SRSMap_SSV5 20
803ead9360eSths #define CP0SRSMap_SSV4 16
804ead9360eSths #define CP0SRSMap_SSV3 12
805ead9360eSths #define CP0SRSMap_SSV2 8
806ead9360eSths #define CP0SRSMap_SSV1 4
807ead9360eSths #define CP0SRSMap_SSV0 0
80850e7edc5SAleksandar Markovic /*
80950e7edc5SAleksandar Markovic  * CP0 Register 13
81050e7edc5SAleksandar Markovic  */
8119c2149c8Sths     int32_t CP0_Cause;
8127a387fffSths #define CP0Ca_BD   31
8137a387fffSths #define CP0Ca_TI   30
8147a387fffSths #define CP0Ca_CE   28
8157a387fffSths #define CP0Ca_DC   27
8167a387fffSths #define CP0Ca_PCI  26
8176af0bf9cSbellard #define CP0Ca_IV   23
8187a387fffSths #define CP0Ca_WP   22
8197a387fffSths #define CP0Ca_IP    8
8204de9b249Sths #define CP0Ca_IP_mask 0x0000FF00
8217a387fffSths #define CP0Ca_EC    2
82250e7edc5SAleksandar Markovic /*
82350e7edc5SAleksandar Markovic  * CP0 Register 14
82450e7edc5SAleksandar Markovic  */
825c570fd16Sths     target_ulong CP0_EPC;
82650e7edc5SAleksandar Markovic /*
82750e7edc5SAleksandar Markovic  * CP0 Register 15
82850e7edc5SAleksandar Markovic  */
8299c2149c8Sths     int32_t CP0_PRid;
83074dbf824SJames Hogan     target_ulong CP0_EBase;
83174dbf824SJames Hogan     target_ulong CP0_EBaseWG_rw_bitmask;
83274dbf824SJames Hogan #define CP0EBase_WG 11
833c870e3f5SYongbok Kim     target_ulong CP0_CMGCRBase;
83450e7edc5SAleksandar Markovic /*
8358cd0b410SPhilippe Mathieu-Daudé  * CP0 Register 16 (after Release 1)
83650e7edc5SAleksandar Markovic  */
8379c2149c8Sths     int32_t CP0_Config0;
8386af0bf9cSbellard #define CP0C0_M    31
8390413d7a5SAleksandar Markovic #define CP0C0_K23  28    /* 30..28 */
8400413d7a5SAleksandar Markovic #define CP0C0_KU   25    /* 27..25 */
8416af0bf9cSbellard #define CP0C0_MDU  20
842aff2bc6dSYongbok Kim #define CP0C0_MM   18
8436af0bf9cSbellard #define CP0C0_BM   16
8440413d7a5SAleksandar Markovic #define CP0C0_Impl 16    /* 24..16 */
8456af0bf9cSbellard #define CP0C0_BE   15
8460413d7a5SAleksandar Markovic #define CP0C0_AT   13    /* 14..13 */
8470413d7a5SAleksandar Markovic #define CP0C0_AR   10    /* 12..10 */
8480413d7a5SAleksandar Markovic #define CP0C0_MT   7     /*  9..7  */
8497a387fffSths #define CP0C0_VI   3
8500413d7a5SAleksandar Markovic #define CP0C0_K0   0     /*  2..0  */
851ce543844SPhilippe Mathieu-Daudé #define CP0C0_AR_LENGTH 3
8528cd0b410SPhilippe Mathieu-Daudé /*
8538cd0b410SPhilippe Mathieu-Daudé  * CP0 Register 16 (before Release 1)
8548cd0b410SPhilippe Mathieu-Daudé  */
8558cd0b410SPhilippe Mathieu-Daudé #define CP0C0_Impl 16    /* 24..16 */
8568cd0b410SPhilippe Mathieu-Daudé #define CP0C0_IC   9     /* 11..9 */
8578cd0b410SPhilippe Mathieu-Daudé #define CP0C0_DC   6     /*  8..6 */
8588cd0b410SPhilippe Mathieu-Daudé #define CP0C0_IB   5
8598cd0b410SPhilippe Mathieu-Daudé #define CP0C0_DB   4
8609c2149c8Sths     int32_t CP0_Config1;
8617a387fffSths #define CP0C1_M    31
8620413d7a5SAleksandar Markovic #define CP0C1_MMU  25    /* 30..25 */
8630413d7a5SAleksandar Markovic #define CP0C1_IS   22    /* 24..22 */
8640413d7a5SAleksandar Markovic #define CP0C1_IL   19    /* 21..19 */
8650413d7a5SAleksandar Markovic #define CP0C1_IA   16    /* 18..16 */
8660413d7a5SAleksandar Markovic #define CP0C1_DS   13    /* 15..13 */
8670413d7a5SAleksandar Markovic #define CP0C1_DL   10    /* 12..10 */
8680413d7a5SAleksandar Markovic #define CP0C1_DA   7     /*  9..7  */
8697a387fffSths #define CP0C1_C2   6
8707a387fffSths #define CP0C1_MD   5
8716af0bf9cSbellard #define CP0C1_PC   4
8726af0bf9cSbellard #define CP0C1_WR   3
8736af0bf9cSbellard #define CP0C1_CA   2
8746af0bf9cSbellard #define CP0C1_EP   1
8756af0bf9cSbellard #define CP0C1_FP   0
8769c2149c8Sths     int32_t CP0_Config2;
8777a387fffSths #define CP0C2_M    31
8780413d7a5SAleksandar Markovic #define CP0C2_TU   28    /* 30..28 */
8790413d7a5SAleksandar Markovic #define CP0C2_TS   24    /* 27..24 */
8800413d7a5SAleksandar Markovic #define CP0C2_TL   20    /* 23..20 */
8810413d7a5SAleksandar Markovic #define CP0C2_TA   16    /* 19..16 */
8820413d7a5SAleksandar Markovic #define CP0C2_SU   12    /* 15..12 */
8830413d7a5SAleksandar Markovic #define CP0C2_SS   8     /* 11..8  */
8840413d7a5SAleksandar Markovic #define CP0C2_SL   4     /*  7..4  */
8850413d7a5SAleksandar Markovic #define CP0C2_SA   0     /*  3..0  */
8869c2149c8Sths     int32_t CP0_Config3;
8877a387fffSths #define CP0C3_M            31
88870409e67SMaciej W. Rozycki #define CP0C3_BPG          30
889c870e3f5SYongbok Kim #define CP0C3_CMGCR        29
890e97a391dSYongbok Kim #define CP0C3_MSAP         28
891aea14095SLeon Alrae #define CP0C3_BP           27
892aea14095SLeon Alrae #define CP0C3_BI           26
89374dbf824SJames Hogan #define CP0C3_SC           25
8940413d7a5SAleksandar Markovic #define CP0C3_PW           24
8950413d7a5SAleksandar Markovic #define CP0C3_VZ           23
8960413d7a5SAleksandar Markovic #define CP0C3_IPLV         21    /* 22..21 */
8970413d7a5SAleksandar Markovic #define CP0C3_MMAR         18    /* 20..18 */
89870409e67SMaciej W. Rozycki #define CP0C3_MCU          17
899bbfa8f72SNathan Froyd #define CP0C3_ISA_ON_EXC   16
9000413d7a5SAleksandar Markovic #define CP0C3_ISA          14    /* 15..14 */
901d279279eSPetar Jovanovic #define CP0C3_ULRI         13
9027207c7f9SLeon Alrae #define CP0C3_RXI          12
90370409e67SMaciej W. Rozycki #define CP0C3_DSP2P        11
9047a387fffSths #define CP0C3_DSPP         10
9050413d7a5SAleksandar Markovic #define CP0C3_CTXTC        9
9060413d7a5SAleksandar Markovic #define CP0C3_ITL          8
9077a387fffSths #define CP0C3_LPA          7
9087a387fffSths #define CP0C3_VEIC         6
9097a387fffSths #define CP0C3_VInt         5
9107a387fffSths #define CP0C3_SP           4
91170409e67SMaciej W. Rozycki #define CP0C3_CDMM         3
9127a387fffSths #define CP0C3_MT           2
9137a387fffSths #define CP0C3_SM           1
9147a387fffSths #define CP0C3_TL           0
9158280b12cSMaciej W. Rozycki     int32_t CP0_Config4;
9168280b12cSMaciej W. Rozycki     int32_t CP0_Config4_rw_bitmask;
917b4160af1SPetar Jovanovic #define CP0C4_M            31
9180413d7a5SAleksandar Markovic #define CP0C4_IE           29    /* 30..29 */
919a0c80608SPaul Burton #define CP0C4_AE           28
9200413d7a5SAleksandar Markovic #define CP0C4_VTLBSizeExt  24    /* 27..24 */
921e98c0d17SLeon Alrae #define CP0C4_KScrExist    16
92270409e67SMaciej W. Rozycki #define CP0C4_MMUExtDef    14
9230413d7a5SAleksandar Markovic #define CP0C4_FTLBPageSize 8     /* 12..8  */
9240413d7a5SAleksandar Markovic /* bit layout if MMUExtDef=1 */
9250413d7a5SAleksandar Markovic #define CP0C4_MMUSizeExt   0     /*  7..0  */
9260413d7a5SAleksandar Markovic /* bit layout if MMUExtDef=2 */
9270413d7a5SAleksandar Markovic #define CP0C4_FTLBWays     4     /*  7..4  */
9280413d7a5SAleksandar Markovic #define CP0C4_FTLBSets     0     /*  3..0  */
9298280b12cSMaciej W. Rozycki     int32_t CP0_Config5;
9308280b12cSMaciej W. Rozycki     int32_t CP0_Config5_rw_bitmask;
931b4dd99a3SPetar Jovanovic #define CP0C5_M            31
932b4dd99a3SPetar Jovanovic #define CP0C5_K            30
933b4dd99a3SPetar Jovanovic #define CP0C5_CV           29
934b4dd99a3SPetar Jovanovic #define CP0C5_EVA          28
935b4dd99a3SPetar Jovanovic #define CP0C5_MSAEn        27
9360413d7a5SAleksandar Markovic #define CP0C5_PMJ          23    /* 25..23 */
9370413d7a5SAleksandar Markovic #define CP0C5_WR2          22
9380413d7a5SAleksandar Markovic #define CP0C5_NMS          21
9390413d7a5SAleksandar Markovic #define CP0C5_ULS          20
9400413d7a5SAleksandar Markovic #define CP0C5_XPA          19
9410413d7a5SAleksandar Markovic #define CP0C5_CRCP         18
9420413d7a5SAleksandar Markovic #define CP0C5_MI           17
9430413d7a5SAleksandar Markovic #define CP0C5_GI           15    /* 16..15 */
9440413d7a5SAleksandar Markovic #define CP0C5_CA2          14
945b00c7218SYongbok Kim #define CP0C5_XNP          13
9460413d7a5SAleksandar Markovic #define CP0C5_DEC          11
9470413d7a5SAleksandar Markovic #define CP0C5_L2C          10
9487c979afdSLeon Alrae #define CP0C5_UFE          9
9497c979afdSLeon Alrae #define CP0C5_FRE          8
95001bc435bSYongbok Kim #define CP0C5_VP           7
951faf1f68bSLeon Alrae #define CP0C5_SBRI         6
9525204ea79SLeon Alrae #define CP0C5_MVH          5
953ce9782f4SLeon Alrae #define CP0C5_LLB          4
954f6d4dd81SYongbok Kim #define CP0C5_MRP          3
955b4dd99a3SPetar Jovanovic #define CP0C5_UFR          2
956b4dd99a3SPetar Jovanovic #define CP0C5_NFExists     0
957e397ee33Sths     int32_t CP0_Config6;
958af868995SHuacai Chen     int32_t CP0_Config6_rw_bitmask;
959af868995SHuacai Chen #define CP0C6_BPPASS          31
960af868995SHuacai Chen #define CP0C6_KPOS            24
961af868995SHuacai Chen #define CP0C6_KE              23
962af868995SHuacai Chen #define CP0C6_VTLBONLY        22
963af868995SHuacai Chen #define CP0C6_LASX            21
964af868995SHuacai Chen #define CP0C6_SSEN            20
965af868995SHuacai Chen #define CP0C6_DISDRTIME       19
966af868995SHuacai Chen #define CP0C6_PIXNUEN         18
967af868995SHuacai Chen #define CP0C6_SCRAND          17
968af868995SHuacai Chen #define CP0C6_LLEXCEN         16
969af868995SHuacai Chen #define CP0C6_DISVC           15
970af868995SHuacai Chen #define CP0C6_VCLRU           14
971af868995SHuacai Chen #define CP0C6_DCLRU           13
972af868995SHuacai Chen #define CP0C6_PIXUEN          12
973af868995SHuacai Chen #define CP0C6_DISBLKLYEN      11
974af868995SHuacai Chen #define CP0C6_UMEMUALEN       10
975af868995SHuacai Chen #define CP0C6_SFBEN           8
976af868995SHuacai Chen #define CP0C6_FLTINT          7
977af868995SHuacai Chen #define CP0C6_VLTINT          6
978af868995SHuacai Chen #define CP0C6_DISBTB          5
979af868995SHuacai Chen #define CP0C6_STPREFCTL       2
980af868995SHuacai Chen #define CP0C6_INSTPREF        1
981af868995SHuacai Chen #define CP0C6_DATAPREF        0
982e397ee33Sths     int32_t CP0_Config7;
983af868995SHuacai Chen     int64_t CP0_Config7_rw_bitmask;
984af868995SHuacai Chen #define CP0C7_NAPCGEN       2
985af868995SHuacai Chen #define CP0C7_UNIMUEN       1
986af868995SHuacai Chen #define CP0C7_VFPUCGEN      0
987c7c7e1e9SLeon Alrae     uint64_t CP0_LLAddr;
988f6d4dd81SYongbok Kim     uint64_t CP0_MAAR[MIPS_MAAR_MAX];
989f6d4dd81SYongbok Kim     int32_t CP0_MAARI;
990ead9360eSths     /* XXX: Maybe make LLAddr per-TC? */
99150e7edc5SAleksandar Markovic /*
99250e7edc5SAleksandar Markovic  * CP0 Register 17
99350e7edc5SAleksandar Markovic  */
994c7c7e1e9SLeon Alrae     target_ulong lladdr; /* LL virtual address compared against SC */
995590bc601SPaul Brook     target_ulong llval;
9960b16dcd1SAleksandar Rikalo     uint64_t llval_wp;
9970b16dcd1SAleksandar Rikalo     uint32_t llnewval_wp;
998284b731aSLeon Alrae     uint64_t CP0_LLAddr_rw_bitmask;
9992a6e32ddSAurelien Jarno     int CP0_LLAddr_shift;
100050e7edc5SAleksandar Markovic /*
100150e7edc5SAleksandar Markovic  * CP0 Register 18
100250e7edc5SAleksandar Markovic  */
1003fd88b6abSths     target_ulong CP0_WatchLo[8];
100450e7edc5SAleksandar Markovic /*
100550e7edc5SAleksandar Markovic  * CP0 Register 19
100650e7edc5SAleksandar Markovic  */
1007feafe82cSYongbok Kim     uint64_t CP0_WatchHi[8];
10086ec98bd7SPaul Burton #define CP0WH_ASID 16
100950e7edc5SAleksandar Markovic /*
101050e7edc5SAleksandar Markovic  * CP0 Register 20
101150e7edc5SAleksandar Markovic  */
10129c2149c8Sths     target_ulong CP0_XContext;
10139c2149c8Sths     int32_t CP0_Framemask;
101450e7edc5SAleksandar Markovic /*
101550e7edc5SAleksandar Markovic  * CP0 Register 23
101650e7edc5SAleksandar Markovic  */
10179c2149c8Sths     int32_t CP0_Debug;
1018ead9360eSths #define CP0DB_DBD  31
10196af0bf9cSbellard #define CP0DB_DM   30
10206af0bf9cSbellard #define CP0DB_LSNM 28
10216af0bf9cSbellard #define CP0DB_Doze 27
10226af0bf9cSbellard #define CP0DB_Halt 26
10236af0bf9cSbellard #define CP0DB_CNT  25
10246af0bf9cSbellard #define CP0DB_IBEP 24
10256af0bf9cSbellard #define CP0DB_DBEP 21
10266af0bf9cSbellard #define CP0DB_IEXI 20
10276af0bf9cSbellard #define CP0DB_VER  15
10286af0bf9cSbellard #define CP0DB_DEC  10
10296af0bf9cSbellard #define CP0DB_SSt  8
10306af0bf9cSbellard #define CP0DB_DINT 5
10316af0bf9cSbellard #define CP0DB_DIB  4
10326af0bf9cSbellard #define CP0DB_DDBS 3
10336af0bf9cSbellard #define CP0DB_DDBL 2
10346af0bf9cSbellard #define CP0DB_DBp  1
10356af0bf9cSbellard #define CP0DB_DSS  0
103650e7edc5SAleksandar Markovic /*
103750e7edc5SAleksandar Markovic  * CP0 Register 24
103850e7edc5SAleksandar Markovic  */
1039c570fd16Sths     target_ulong CP0_DEPC;
104050e7edc5SAleksandar Markovic /*
104150e7edc5SAleksandar Markovic  * CP0 Register 25
104250e7edc5SAleksandar Markovic  */
10439c2149c8Sths     int32_t CP0_Performance0;
104450e7edc5SAleksandar Markovic /*
104550e7edc5SAleksandar Markovic  * CP0 Register 26
104650e7edc5SAleksandar Markovic  */
10470d74a222SLeon Alrae     int32_t CP0_ErrCtl;
10480d74a222SLeon Alrae #define CP0EC_WST 29
10490d74a222SLeon Alrae #define CP0EC_SPR 28
10500d74a222SLeon Alrae #define CP0EC_ITC 26
105150e7edc5SAleksandar Markovic /*
105250e7edc5SAleksandar Markovic  * CP0 Register 28
105350e7edc5SAleksandar Markovic  */
1054284b731aSLeon Alrae     uint64_t CP0_TagLo;
10559c2149c8Sths     int32_t CP0_DataLo;
105650e7edc5SAleksandar Markovic /*
105750e7edc5SAleksandar Markovic  * CP0 Register 29
105850e7edc5SAleksandar Markovic  */
10599c2149c8Sths     int32_t CP0_TagHi;
10609c2149c8Sths     int32_t CP0_DataHi;
106150e7edc5SAleksandar Markovic /*
106250e7edc5SAleksandar Markovic  * CP0 Register 30
106350e7edc5SAleksandar Markovic  */
1064c570fd16Sths     target_ulong CP0_ErrorEPC;
106550e7edc5SAleksandar Markovic /*
106650e7edc5SAleksandar Markovic  * CP0 Register 31
106750e7edc5SAleksandar Markovic  */
10689c2149c8Sths     int32_t CP0_DESAVE;
106914d92efdSAleksandar Markovic     target_ulong CP0_KScratch[MIPS_KSCRATCH_NUM];
107050e7edc5SAleksandar Markovic 
1071b5dc7732Sths     /* We waste some space so we can handle shadow registers like TCs. */
1072b5dc7732Sths     TCState tcs[MIPS_SHADOW_SET_MAX];
1073f01be154Sths     CPUMIPSFPUContext fpus[MIPS_FPU_MAX];
10745cbdb3a3SStefan Weil     /* QEMU */
10756af0bf9cSbellard     int error_code;
1076aea14095SLeon Alrae #define EXCP_TLB_NOMATCH   0x1
1077aea14095SLeon Alrae #define EXCP_INST_NOTAVAIL 0x2 /* No valid instruction word for BadInstr */
10786af0bf9cSbellard     uint32_t hflags;    /* CPU State */
10796af0bf9cSbellard     /* TMASK defines different execution modes */
108042c86612SJames Hogan #define MIPS_HFLAG_TMASK  0x1F5807FF
108179ef2c4cSNathan Froyd #define MIPS_HFLAG_MODE   0x00007 /* execution modes                    */
10829e72f33dSJules Irenge     /*
10839e72f33dSJules Irenge      * The KSU flags must be the lowest bits in hflags. The flag order
10849e72f33dSJules Irenge      * must be the same as defined for CP0 Status. This allows to use
10859e72f33dSJules Irenge      * the bits as the value of mmu_idx.
10869e72f33dSJules Irenge      */
108779ef2c4cSNathan Froyd #define MIPS_HFLAG_KSU    0x00003 /* kernel/supervisor/user mode mask   */
108879ef2c4cSNathan Froyd #define MIPS_HFLAG_UM     0x00002 /* user mode flag                     */
108979ef2c4cSNathan Froyd #define MIPS_HFLAG_SM     0x00001 /* supervisor mode flag               */
109079ef2c4cSNathan Froyd #define MIPS_HFLAG_KM     0x00000 /* kernel mode flag                   */
109179ef2c4cSNathan Froyd #define MIPS_HFLAG_DM     0x00004 /* Debug mode                         */
109279ef2c4cSNathan Froyd #define MIPS_HFLAG_64     0x00008 /* 64-bit instructions enabled        */
109379ef2c4cSNathan Froyd #define MIPS_HFLAG_CP0    0x00010 /* CP0 enabled                        */
109479ef2c4cSNathan Froyd #define MIPS_HFLAG_FPU    0x00020 /* FPU enabled                        */
109579ef2c4cSNathan Froyd #define MIPS_HFLAG_F64    0x00040 /* 64-bit FPU enabled                 */
10969e72f33dSJules Irenge     /*
10979e72f33dSJules Irenge      * True if the MIPS IV COP1X instructions can be used.  This also
10989e72f33dSJules Irenge      * controls the non-COP1X instructions RECIP.S, RECIP.D, RSQRT.S
10999e72f33dSJules Irenge      * and RSQRT.D.
11009e72f33dSJules Irenge      */
110179ef2c4cSNathan Froyd #define MIPS_HFLAG_COP1X  0x00080 /* COP1X instructions enabled         */
110279ef2c4cSNathan Froyd #define MIPS_HFLAG_RE     0x00100 /* Reversed endianness                */
110301f72885SLeon Alrae #define MIPS_HFLAG_AWRAP  0x00200 /* 32-bit compatibility address wrapping */
110479ef2c4cSNathan Froyd #define MIPS_HFLAG_M16    0x00400 /* MIPS16 mode flag                   */
110579ef2c4cSNathan Froyd #define MIPS_HFLAG_M16_SHIFT 10
11069e72f33dSJules Irenge     /*
11079e72f33dSJules Irenge      * If translation is interrupted between the branch instruction and
11084ad40f36Sbellard      * the delay slot, record what type of branch it is so that we can
11094ad40f36Sbellard      * resume translation properly.  It might be possible to reduce
11109e72f33dSJules Irenge      * this from three bits to two.
11119e72f33dSJules Irenge      */
1112339cd2a8SLeon Alrae #define MIPS_HFLAG_BMASK_BASE  0x803800
111379ef2c4cSNathan Froyd #define MIPS_HFLAG_B      0x00800 /* Unconditional branch               */
111479ef2c4cSNathan Froyd #define MIPS_HFLAG_BC     0x01000 /* Conditional branch                 */
111579ef2c4cSNathan Froyd #define MIPS_HFLAG_BL     0x01800 /* Likely branch                      */
111679ef2c4cSNathan Froyd #define MIPS_HFLAG_BR     0x02000 /* branch to register (can't link TB) */
111779ef2c4cSNathan Froyd     /* Extra flags about the current pending branch.  */
1118b231c103SYongbok Kim #define MIPS_HFLAG_BMASK_EXT 0x7C000
111979ef2c4cSNathan Froyd #define MIPS_HFLAG_B16    0x04000 /* branch instruction was 16 bits     */
112079ef2c4cSNathan Froyd #define MIPS_HFLAG_BDS16  0x08000 /* branch requires 16-bit delay slot  */
112179ef2c4cSNathan Froyd #define MIPS_HFLAG_BDS32  0x10000 /* branch requires 32-bit delay slot  */
1122b231c103SYongbok Kim #define MIPS_HFLAG_BDS_STRICT  0x20000 /* Strict delay slot size */
1123b231c103SYongbok Kim #define MIPS_HFLAG_BX     0x40000 /* branch exchanges execution mode    */
112479ef2c4cSNathan Froyd #define MIPS_HFLAG_BMASK  (MIPS_HFLAG_BMASK_BASE | MIPS_HFLAG_BMASK_EXT)
1125853c3240SJia Liu     /* MIPS DSP resources access. */
1126908f6be1SStefan Markovic #define MIPS_HFLAG_DSP    0x080000   /* Enable access to DSP resources.    */
1127908f6be1SStefan Markovic #define MIPS_HFLAG_DSP_R2 0x100000   /* Enable access to DSP R2 resources. */
1128908f6be1SStefan Markovic #define MIPS_HFLAG_DSP_R3 0x20000000 /* Enable access to DSP R3 resources. */
1129d279279eSPetar Jovanovic     /* Extra flag about HWREna register. */
1130b231c103SYongbok Kim #define MIPS_HFLAG_HWRENA_ULR 0x200000 /* ULR bit from HWREna is set. */
1131faf1f68bSLeon Alrae #define MIPS_HFLAG_SBRI  0x400000 /* R6 SDBBP causes RI excpt. in user mode */
1132339cd2a8SLeon Alrae #define MIPS_HFLAG_FBNSLOT 0x800000 /* Forbidden slot                   */
1133e97a391dSYongbok Kim #define MIPS_HFLAG_MSA   0x1000000
11347c979afdSLeon Alrae #define MIPS_HFLAG_FRE   0x2000000 /* FRE enabled */
1135e117f526SLeon Alrae #define MIPS_HFLAG_ELPA  0x4000000
11360d74a222SLeon Alrae #define MIPS_HFLAG_ITC_CACHE  0x8000000 /* CACHE instr. operates on ITC tag */
113742c86612SJames Hogan #define MIPS_HFLAG_ERL   0x10000000 /* error level flag */
11386af0bf9cSbellard     target_ulong btarget;        /* Jump / branch target               */
11391ba74fb8Saurel32     target_ulong bcond;          /* Branch condition (if needed)       */
1140a316d335Sbellard 
11417a387fffSths     int SYNCI_Step; /* Address step size for SYNCI */
11427a387fffSths     int CCRes; /* Cycle count resolution/divisor */
1143ead9360eSths     uint32_t CP0_Status_rw_bitmask; /* Read/write bits in CP0_Status */
1144ead9360eSths     uint32_t CP0_TCStatus_rw_bitmask; /* Read/write bits in CP0_TCStatus */
1145f9c9cd63SPhilippe Mathieu-Daudé     uint64_t insn_flags; /* Supported instruction set */
11465fb2dcd1SYongbok Kim     int saarp;
11477a387fffSths 
11481f5c00cfSAlex Bennée     /* Fields up to this point are cleared by a CPU reset */
11491f5c00cfSAlex Bennée     struct {} end_reset_fields;
11501f5c00cfSAlex Bennée 
1151f0c3c505SAndreas Färber     /* Fields from here on are preserved across CPU reset. */
115251cc2e78SBlue Swirl     CPUMIPSMVPContext *mvp;
11533c7b48b7SPaul Brook #if !defined(CONFIG_USER_ONLY)
115451cc2e78SBlue Swirl     CPUMIPSTLBContext *tlb;
11553c7b48b7SPaul Brook #endif
115651cc2e78SBlue Swirl 
1157c227f099SAnthony Liguori     const mips_def_t *cpu_model;
115833ac7f16Sths     void *irq[8];
11591246b259SStefan Weil     QEMUTimer *timer; /* Internal timer */
1160043715d1SYongbok Kim     struct MIPSITUState *itu;
116134fa7e83SLeon Alrae     MemoryRegion *itc_tag; /* ITC Configuration Tags */
116289777fd1SLeon Alrae     target_ulong exception_base; /* ExceptionBase input to the core */
1163d225b512SPhilippe Mathieu-Daudé     uint64_t cp0_count_ns; /* CP0_Count clock period (in nanoseconds) */
11646af0bf9cSbellard };
11656af0bf9cSbellard 
1166416bf936SPaolo Bonzini /**
1167416bf936SPaolo Bonzini  * MIPSCPU:
1168416bf936SPaolo Bonzini  * @env: #CPUMIPSState
1169a0713e85SPhilippe Mathieu-Daudé  * @clock: this CPU input clock (may be connected
1170a0713e85SPhilippe Mathieu-Daudé  *         to an output clock from another device).
1171d0bec217SPhilippe Mathieu-Daudé  * @cp0_count_rate: rate at which the coprocessor 0 counter increments
1172416bf936SPaolo Bonzini  *
1173416bf936SPaolo Bonzini  * A MIPS CPU.
1174416bf936SPaolo Bonzini  */
1175416bf936SPaolo Bonzini struct MIPSCPU {
1176416bf936SPaolo Bonzini     /*< private >*/
1177416bf936SPaolo Bonzini     CPUState parent_obj;
1178416bf936SPaolo Bonzini     /*< public >*/
1179416bf936SPaolo Bonzini 
1180a0713e85SPhilippe Mathieu-Daudé     Clock *clock;
11815b146dc7SRichard Henderson     CPUNegativeOffsetState neg;
1182416bf936SPaolo Bonzini     CPUMIPSState env;
1183d0bec217SPhilippe Mathieu-Daudé     /*
1184d0bec217SPhilippe Mathieu-Daudé      * The Count register acts as a timer, incrementing at a constant rate,
1185d0bec217SPhilippe Mathieu-Daudé      * whether or not an instruction is executed, retired, or any forward
1186d0bec217SPhilippe Mathieu-Daudé      * progress is made through the pipeline. The rate at which the counter
1187d0bec217SPhilippe Mathieu-Daudé      * increments is implementation dependent, and is a function of the
1188d0bec217SPhilippe Mathieu-Daudé      * pipeline clock of the processor, not the issue width of the processor.
1189d0bec217SPhilippe Mathieu-Daudé      */
1190d0bec217SPhilippe Mathieu-Daudé     unsigned cp0_count_rate;
1191416bf936SPaolo Bonzini };
1192416bf936SPaolo Bonzini 
1193416bf936SPaolo Bonzini 
11940442428aSMarkus Armbruster void mips_cpu_list(void);
1195647de6caSths 
11969467d44cSths #define cpu_signal_handler cpu_mips_signal_handler
1197c732abe2Sj_mayer #define cpu_list mips_cpu_list
11989467d44cSths 
1199084d0497SRichard Henderson extern void cpu_wrdsp(uint32_t rs, uint32_t mask_num, CPUMIPSState *env);
1200084d0497SRichard Henderson extern uint32_t cpu_rddsp(uint32_t mask_num, CPUMIPSState *env);
1201084d0497SRichard Henderson 
12029e72f33dSJules Irenge /*
12039e72f33dSJules Irenge  * MMU modes definitions. We carefully match the indices with our
12049e72f33dSJules Irenge  * hflags layout.
12059e72f33dSJules Irenge  */
1206623a930eSths #define MMU_USER_IDX 2
1207b0fc6003SJames Hogan 
1208b0fc6003SJames Hogan static inline int hflags_mmu_index(uint32_t hflags)
1209b0fc6003SJames Hogan {
121042c86612SJames Hogan     if (hflags & MIPS_HFLAG_ERL) {
121142c86612SJames Hogan         return 3; /* ERL */
121242c86612SJames Hogan     } else {
1213b0fc6003SJames Hogan         return hflags & MIPS_HFLAG_KSU;
1214b0fc6003SJames Hogan     }
121542c86612SJames Hogan }
1216b0fc6003SJames Hogan 
121797ed5ccdSBenjamin Herrenschmidt static inline int cpu_mmu_index(CPUMIPSState *env, bool ifetch)
12186ebbf390Sj_mayer {
1219b0fc6003SJames Hogan     return hflags_mmu_index(env->hflags);
12206ebbf390Sj_mayer }
12216ebbf390Sj_mayer 
12224f7c64b3SRichard Henderson typedef CPUMIPSState CPUArchState;
12232161a612SRichard Henderson typedef MIPSCPU ArchCPU;
12244f7c64b3SRichard Henderson 
1225022c62cbSPaolo Bonzini #include "exec/cpu-all.h"
12266af0bf9cSbellard 
12276af0bf9cSbellard /* Exceptions */
12286af0bf9cSbellard enum {
12296af0bf9cSbellard     EXCP_NONE          = -1,
12306af0bf9cSbellard     EXCP_RESET         = 0,
12316af0bf9cSbellard     EXCP_SRESET,
12326af0bf9cSbellard     EXCP_DSS,
12336af0bf9cSbellard     EXCP_DINT,
123414e51cc7Sths     EXCP_DDBL,
123514e51cc7Sths     EXCP_DDBS,
12366af0bf9cSbellard     EXCP_NMI,
12376af0bf9cSbellard     EXCP_MCHECK,
123814e51cc7Sths     EXCP_EXT_INTERRUPT, /* 8 */
12396af0bf9cSbellard     EXCP_DFWATCH,
124014e51cc7Sths     EXCP_DIB,
12416af0bf9cSbellard     EXCP_IWATCH,
12426af0bf9cSbellard     EXCP_AdEL,
12436af0bf9cSbellard     EXCP_AdES,
12446af0bf9cSbellard     EXCP_TLBF,
12456af0bf9cSbellard     EXCP_IBE,
124614e51cc7Sths     EXCP_DBp, /* 16 */
12476af0bf9cSbellard     EXCP_SYSCALL,
124814e51cc7Sths     EXCP_BREAK,
12494ad40f36Sbellard     EXCP_CpU,
12506af0bf9cSbellard     EXCP_RI,
12516af0bf9cSbellard     EXCP_OVERFLOW,
12526af0bf9cSbellard     EXCP_TRAP,
12535a5012ecSths     EXCP_FPE,
125414e51cc7Sths     EXCP_DWATCH, /* 24 */
12556af0bf9cSbellard     EXCP_LTLBL,
12566af0bf9cSbellard     EXCP_TLBL,
12576af0bf9cSbellard     EXCP_TLBS,
12586af0bf9cSbellard     EXCP_DBE,
1259ead9360eSths     EXCP_THREAD,
126014e51cc7Sths     EXCP_MDMX,
126114e51cc7Sths     EXCP_C2E,
126214e51cc7Sths     EXCP_CACHE, /* 32 */
1263853c3240SJia Liu     EXCP_DSPDIS,
1264e97a391dSYongbok Kim     EXCP_MSADIS,
1265e97a391dSYongbok Kim     EXCP_MSAFPE,
126692ceb440SLeon Alrae     EXCP_TLBXI,
126792ceb440SLeon Alrae     EXCP_TLBRI,
126814e51cc7Sths 
126992ceb440SLeon Alrae     EXCP_LAST = EXCP_TLBRI,
12706af0bf9cSbellard };
12716af0bf9cSbellard 
1272f249412cSEdgar E. Iglesias /*
127326aa3d9aSPhilippe Mathieu-Daudé  * This is an internally generated WAKE request line.
1274f249412cSEdgar E. Iglesias  * It is driven by the CPU itself. Raised when the MT
1275f249412cSEdgar E. Iglesias  * block wants to wake a VPE from an inactive state and
1276f249412cSEdgar E. Iglesias  * cleared when VPE goes from active to inactive.
1277f249412cSEdgar E. Iglesias  */
1278f249412cSEdgar E. Iglesias #define CPU_INTERRUPT_WAKE CPU_INTERRUPT_TGT_INT_0
1279f249412cSEdgar E. Iglesias 
1280388bb21aSths int cpu_mips_signal_handler(int host_signum, void *pinfo, void *puc);
12816af0bf9cSbellard 
1282a7519f2bSIgor Mammedov #define MIPS_CPU_TYPE_SUFFIX "-" TYPE_MIPS_CPU
1283a7519f2bSIgor Mammedov #define MIPS_CPU_TYPE_NAME(model) model MIPS_CPU_TYPE_SUFFIX
12840dacec87SIgor Mammedov #define CPU_RESOLVING_TYPE TYPE_MIPS_CPU
1285a7519f2bSIgor Mammedov 
1286ac70f976SPhilippe Mathieu-Daudé bool cpu_type_supports_cps_smp(const char *cpu_type);
1287df6adb68SPhilippe Mathieu-Daudé bool cpu_supports_isa(const CPUMIPSState *env, uint64_t isa_mask);
1288ac70f976SPhilippe Mathieu-Daudé bool cpu_type_supports_isa(const char *cpu_type, uint64_t isa);
128917c2c320SPhilippe Mathieu-Daudé 
129025a13628SPhilippe Mathieu-Daudé /* Check presence of MSA implementation */
129125a13628SPhilippe Mathieu-Daudé static inline bool ase_msa_available(CPUMIPSState *env)
129225a13628SPhilippe Mathieu-Daudé {
129325a13628SPhilippe Mathieu-Daudé     return env->CP0_Config3 & (1 << CP0C3_MSAP);
129425a13628SPhilippe Mathieu-Daudé }
129525a13628SPhilippe Mathieu-Daudé 
129617c2c320SPhilippe Mathieu-Daudé /* Check presence of multi-threading ASE implementation */
129717c2c320SPhilippe Mathieu-Daudé static inline bool ase_mt_available(CPUMIPSState *env)
129817c2c320SPhilippe Mathieu-Daudé {
129917c2c320SPhilippe Mathieu-Daudé     return env->CP0_Config3 & (1 << CP0C3_MT);
130017c2c320SPhilippe Mathieu-Daudé }
130117c2c320SPhilippe Mathieu-Daudé 
1302b0586b38SPhilippe Mathieu-Daudé static inline bool cpu_type_is_64bit(const char *cpu_type)
1303b0586b38SPhilippe Mathieu-Daudé {
1304b0586b38SPhilippe Mathieu-Daudé     return cpu_type_supports_isa(cpu_type, CPU_MIPS64);
1305b0586b38SPhilippe Mathieu-Daudé }
1306b0586b38SPhilippe Mathieu-Daudé 
130789777fd1SLeon Alrae void cpu_set_exception_base(int vp_index, target_ulong address);
130830bf942dSAndreas Färber 
13092fd9c5adSPhilippe Mathieu-Daudé /* addr.c */
13102fd9c5adSPhilippe Mathieu-Daudé uint64_t cpu_mips_kseg0_to_phys(void *opaque, uint64_t addr);
13112fd9c5adSPhilippe Mathieu-Daudé uint64_t cpu_mips_phys_to_kseg0(void *opaque, uint64_t addr);
13122fd9c5adSPhilippe Mathieu-Daudé 
13132fd9c5adSPhilippe Mathieu-Daudé uint64_t cpu_mips_kvm_um_phys_to_kseg0(void *opaque, uint64_t addr);
131407ae8ccdSJiaxun Yang uint64_t cpu_mips_kseg1_to_phys(void *opaque, uint64_t addr);
131507ae8ccdSJiaxun Yang uint64_t cpu_mips_phys_to_kseg1(void *opaque, uint64_t addr);
13162fd9c5adSPhilippe Mathieu-Daudé bool mips_um_ksegs_enabled(void);
13172fd9c5adSPhilippe Mathieu-Daudé void mips_um_ksegs_enable(void);
13182fd9c5adSPhilippe Mathieu-Daudé 
13195dc5d9f0SAurelien Jarno /* mips_int.c */
13207db13faeSAndreas Färber void cpu_mips_soft_irq(CPUMIPSState *env, int irq, int level);
13215dc5d9f0SAurelien Jarno 
1322043715d1SYongbok Kim /* mips_itu.c */
1323043715d1SYongbok Kim void itc_reconfigure(struct MIPSITUState *tag);
1324043715d1SYongbok Kim 
1325f9480ffcSths /* helper.c */
13261239b472SKwok Cheung Yeung target_ulong exception_resume_pc(CPUMIPSState *env);
1327f9480ffcSths 
13287db13faeSAndreas Färber static inline void cpu_get_tb_cpu_state(CPUMIPSState *env, target_ulong *pc,
132989fee74aSEmilio G. Cota                                         target_ulong *cs_base, uint32_t *flags)
13306b917547Saliguori {
13316b917547Saliguori     *pc = env->active_tc.PC;
13326b917547Saliguori     *cs_base = 0;
1333d279279eSPetar Jovanovic     *flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK |
1334d279279eSPetar Jovanovic                             MIPS_HFLAG_HWRENA_ULR);
13356b917547Saliguori }
13366b917547Saliguori 
13377aaab96aSPhilippe Mathieu-Daudé /**
13387aaab96aSPhilippe Mathieu-Daudé  * mips_cpu_create_with_clock:
13397aaab96aSPhilippe Mathieu-Daudé  * @typename: a MIPS CPU type.
13407aaab96aSPhilippe Mathieu-Daudé  * @cpu_refclk: this cpu input clock (an output clock of another device)
13417aaab96aSPhilippe Mathieu-Daudé  *
13427aaab96aSPhilippe Mathieu-Daudé  * Instantiates a MIPS CPU, set the input clock of the CPU to @cpu_refclk,
13437aaab96aSPhilippe Mathieu-Daudé  * then realizes the CPU.
13447aaab96aSPhilippe Mathieu-Daudé  *
13457aaab96aSPhilippe Mathieu-Daudé  * Returns: A #CPUState or %NULL if an error occurred.
13467aaab96aSPhilippe Mathieu-Daudé  */
13477aaab96aSPhilippe Mathieu-Daudé MIPSCPU *mips_cpu_create_with_clock(const char *cpu_type, Clock *cpu_refclk);
13487aaab96aSPhilippe Mathieu-Daudé 
134907f5a258SMarkus Armbruster #endif /* MIPS_CPU_H */
1350