107f5a258SMarkus Armbruster #ifndef MIPS_CPU_H 207f5a258SMarkus Armbruster #define MIPS_CPU_H 36af0bf9cSbellard 4d94f0a8eSPaolo Bonzini #define ALIGNED_ONLY 54ad40f36Sbellard 69349b4f9SAndreas Färber #define CPUArchState struct CPUMIPSState 7c2764719Spbrook 89a78eeadSStefan Weil #include "qemu-common.h" 9416bf936SPaolo Bonzini #include "cpu-qom.h" 106af0bf9cSbellard #include "mips-defs.h" 11022c62cbSPaolo Bonzini #include "exec/cpu-defs.h" 126b4c305cSPaolo Bonzini #include "fpu/softfloat.h" 136af0bf9cSbellard 14ead9360eSths struct CPUMIPSState; 156af0bf9cSbellard 16ead9360eSths typedef struct CPUMIPSTLBContext CPUMIPSTLBContext; 1751b2772fSths 18e97a391dSYongbok Kim /* MSA Context */ 19e97a391dSYongbok Kim #define MSA_WRLEN (128) 20e97a391dSYongbok Kim 21e97a391dSYongbok Kim typedef union wr_t wr_t; 22e97a391dSYongbok Kim union wr_t { 23e97a391dSYongbok Kim int8_t b[MSA_WRLEN/8]; 24e97a391dSYongbok Kim int16_t h[MSA_WRLEN/16]; 25e97a391dSYongbok Kim int32_t w[MSA_WRLEN/32]; 26e97a391dSYongbok Kim int64_t d[MSA_WRLEN/64]; 27e97a391dSYongbok Kim }; 28e97a391dSYongbok Kim 29c227f099SAnthony Liguori typedef union fpr_t fpr_t; 30c227f099SAnthony Liguori union fpr_t { 31ead9360eSths float64 fd; /* ieee double precision */ 32ead9360eSths float32 fs[2];/* ieee single precision */ 33ead9360eSths uint64_t d; /* binary double fixed-point */ 34ead9360eSths uint32_t w[2]; /* binary single fixed-point */ 35e97a391dSYongbok Kim /* FPU/MSA register mapping is not tested on big-endian hosts. */ 36e97a391dSYongbok Kim wr_t wr; /* vector data */ 37ead9360eSths }; 38ead9360eSths /* define FP_ENDIAN_IDX to access the same location 394ff9786cSStefan Weil * in the fpr_t union regardless of the host endianness 40ead9360eSths */ 41e2542fe2SJuan Quintela #if defined(HOST_WORDS_BIGENDIAN) 42ead9360eSths # define FP_ENDIAN_IDX 1 43ead9360eSths #else 44ead9360eSths # define FP_ENDIAN_IDX 0 45c570fd16Sths #endif 46ead9360eSths 47ead9360eSths typedef struct CPUMIPSFPUContext CPUMIPSFPUContext; 48ead9360eSths struct CPUMIPSFPUContext { 496af0bf9cSbellard /* Floating point registers */ 50c227f099SAnthony Liguori fpr_t fpr[32]; 516ea83fedSbellard float_status fp_status; 525a5012ecSths /* fpu implementation/revision register (fir) */ 536af0bf9cSbellard uint32_t fcr0; 547c979afdSLeon Alrae #define FCR0_FREP 29 55b4dd99a3SPetar Jovanovic #define FCR0_UFRP 28 56ba5c79f2SLeon Alrae #define FCR0_HAS2008 23 575a5012ecSths #define FCR0_F64 22 585a5012ecSths #define FCR0_L 21 595a5012ecSths #define FCR0_W 20 605a5012ecSths #define FCR0_3D 19 615a5012ecSths #define FCR0_PS 18 625a5012ecSths #define FCR0_D 17 635a5012ecSths #define FCR0_S 16 645a5012ecSths #define FCR0_PRID 8 655a5012ecSths #define FCR0_REV 0 666ea83fedSbellard /* fcsr */ 67599bc5e8SAleksandar Markovic uint32_t fcr31_rw_bitmask; 686ea83fedSbellard uint32_t fcr31; 6977be4199SAleksandar Markovic #define FCR31_FS 24 70ba5c79f2SLeon Alrae #define FCR31_ABS2008 19 71ba5c79f2SLeon Alrae #define FCR31_NAN2008 18 72f01be154Sths #define SET_FP_COND(num,env) do { ((env).fcr31) |= ((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0) 73f01be154Sths #define CLEAR_FP_COND(num,env) do { ((env).fcr31) &= ~((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0) 74f01be154Sths #define GET_FP_COND(env) ((((env).fcr31 >> 24) & 0xfe) | (((env).fcr31 >> 23) & 0x1)) 756ea83fedSbellard #define GET_FP_CAUSE(reg) (((reg) >> 12) & 0x3f) 766ea83fedSbellard #define GET_FP_ENABLE(reg) (((reg) >> 7) & 0x1f) 776ea83fedSbellard #define GET_FP_FLAGS(reg) (((reg) >> 2) & 0x1f) 785a5012ecSths #define SET_FP_CAUSE(reg,v) do { (reg) = ((reg) & ~(0x3f << 12)) | ((v & 0x3f) << 12); } while(0) 795a5012ecSths #define SET_FP_ENABLE(reg,v) do { (reg) = ((reg) & ~(0x1f << 7)) | ((v & 0x1f) << 7); } while(0) 805a5012ecSths #define SET_FP_FLAGS(reg,v) do { (reg) = ((reg) & ~(0x1f << 2)) | ((v & 0x1f) << 2); } while(0) 815a5012ecSths #define UPDATE_FP_FLAGS(reg,v) do { (reg) |= ((v & 0x1f) << 2); } while(0) 826ea83fedSbellard #define FP_INEXACT 1 836ea83fedSbellard #define FP_UNDERFLOW 2 846ea83fedSbellard #define FP_OVERFLOW 4 856ea83fedSbellard #define FP_DIV0 8 866ea83fedSbellard #define FP_INVALID 16 876ea83fedSbellard #define FP_UNIMPLEMENTED 32 88ead9360eSths }; 896ea83fedSbellard 9042c86612SJames Hogan #define NB_MMU_MODES 4 91c20d594eSRichard Henderson #define TARGET_INSN_START_EXTRA_WORDS 2 926ebbf390Sj_mayer 93ead9360eSths typedef struct CPUMIPSMVPContext CPUMIPSMVPContext; 94ead9360eSths struct CPUMIPSMVPContext { 95ead9360eSths int32_t CP0_MVPControl; 96ead9360eSths #define CP0MVPCo_CPA 3 97ead9360eSths #define CP0MVPCo_STLB 2 98ead9360eSths #define CP0MVPCo_VPC 1 99ead9360eSths #define CP0MVPCo_EVP 0 100ead9360eSths int32_t CP0_MVPConf0; 101ead9360eSths #define CP0MVPC0_M 31 102ead9360eSths #define CP0MVPC0_TLBS 29 103ead9360eSths #define CP0MVPC0_GS 28 104ead9360eSths #define CP0MVPC0_PCP 27 105ead9360eSths #define CP0MVPC0_PTLBE 16 106ead9360eSths #define CP0MVPC0_TCA 15 107ead9360eSths #define CP0MVPC0_PVPE 10 108ead9360eSths #define CP0MVPC0_PTC 0 109ead9360eSths int32_t CP0_MVPConf1; 110ead9360eSths #define CP0MVPC1_CIM 31 111ead9360eSths #define CP0MVPC1_CIF 30 112ead9360eSths #define CP0MVPC1_PCX 20 113ead9360eSths #define CP0MVPC1_PCP2 10 114ead9360eSths #define CP0MVPC1_PCP1 0 115ead9360eSths }; 116ead9360eSths 117c227f099SAnthony Liguori typedef struct mips_def_t mips_def_t; 118ead9360eSths 119ead9360eSths #define MIPS_SHADOW_SET_MAX 16 120ead9360eSths #define MIPS_TC_MAX 5 121f01be154Sths #define MIPS_FPU_MAX 1 122ead9360eSths #define MIPS_DSP_ACC 4 123e98c0d17SLeon Alrae #define MIPS_KSCRATCH_NUM 6 124f6d4dd81SYongbok Kim #define MIPS_MAAR_MAX 16 /* Must be an even number. */ 125ead9360eSths 126b5dc7732Sths typedef struct TCState TCState; 127b5dc7732Sths struct TCState { 128b5dc7732Sths target_ulong gpr[32]; 129b5dc7732Sths target_ulong PC; 130b5dc7732Sths target_ulong HI[MIPS_DSP_ACC]; 131b5dc7732Sths target_ulong LO[MIPS_DSP_ACC]; 132b5dc7732Sths target_ulong ACX[MIPS_DSP_ACC]; 133b5dc7732Sths target_ulong DSPControl; 134b5dc7732Sths int32_t CP0_TCStatus; 135b5dc7732Sths #define CP0TCSt_TCU3 31 136b5dc7732Sths #define CP0TCSt_TCU2 30 137b5dc7732Sths #define CP0TCSt_TCU1 29 138b5dc7732Sths #define CP0TCSt_TCU0 28 139b5dc7732Sths #define CP0TCSt_TMX 27 140b5dc7732Sths #define CP0TCSt_RNST 23 141b5dc7732Sths #define CP0TCSt_TDS 21 142b5dc7732Sths #define CP0TCSt_DT 20 143b5dc7732Sths #define CP0TCSt_DA 15 144b5dc7732Sths #define CP0TCSt_A 13 145b5dc7732Sths #define CP0TCSt_TKSU 11 146b5dc7732Sths #define CP0TCSt_IXMT 10 147b5dc7732Sths #define CP0TCSt_TASID 0 148b5dc7732Sths int32_t CP0_TCBind; 149b5dc7732Sths #define CP0TCBd_CurTC 21 150b5dc7732Sths #define CP0TCBd_TBE 17 151b5dc7732Sths #define CP0TCBd_CurVPE 0 152b5dc7732Sths target_ulong CP0_TCHalt; 153b5dc7732Sths target_ulong CP0_TCContext; 154b5dc7732Sths target_ulong CP0_TCSchedule; 155b5dc7732Sths target_ulong CP0_TCScheFBack; 156b5dc7732Sths int32_t CP0_Debug_tcstatus; 157d279279eSPetar Jovanovic target_ulong CP0_UserLocal; 158e97a391dSYongbok Kim 159e97a391dSYongbok Kim int32_t msacsr; 160e97a391dSYongbok Kim 161e97a391dSYongbok Kim #define MSACSR_FS 24 162e97a391dSYongbok Kim #define MSACSR_FS_MASK (1 << MSACSR_FS) 163e97a391dSYongbok Kim #define MSACSR_NX 18 164e97a391dSYongbok Kim #define MSACSR_NX_MASK (1 << MSACSR_NX) 165e97a391dSYongbok Kim #define MSACSR_CEF 2 166e97a391dSYongbok Kim #define MSACSR_CEF_MASK (0xffff << MSACSR_CEF) 167e97a391dSYongbok Kim #define MSACSR_RM 0 168e97a391dSYongbok Kim #define MSACSR_RM_MASK (0x3 << MSACSR_RM) 169e97a391dSYongbok Kim #define MSACSR_MASK (MSACSR_RM_MASK | MSACSR_CEF_MASK | MSACSR_NX_MASK | \ 170e97a391dSYongbok Kim MSACSR_FS_MASK) 171e97a391dSYongbok Kim 172e97a391dSYongbok Kim float_status msa_fp_status; 173b5dc7732Sths }; 174b5dc7732Sths 175ead9360eSths typedef struct CPUMIPSState CPUMIPSState; 176ead9360eSths struct CPUMIPSState { 177b5dc7732Sths TCState active_tc; 178f01be154Sths CPUMIPSFPUContext active_fpu; 179b5dc7732Sths 180ead9360eSths uint32_t current_tc; 181f01be154Sths uint32_t current_fpu; 182ead9360eSths 183e034e2c3Sths uint32_t SEGBITS; 1846d35524cSths uint32_t PABITS; 185e117f526SLeon Alrae #if defined(TARGET_MIPS64) 186e117f526SLeon Alrae # define PABITS_BASE 36 187e117f526SLeon Alrae #else 188e117f526SLeon Alrae # define PABITS_BASE 32 189e117f526SLeon Alrae #endif 190b6d96bedSths target_ulong SEGMask; 191284b731aSLeon Alrae uint64_t PAMask; 192e117f526SLeon Alrae #define PAMASK_BASE ((1ULL << PABITS_BASE) - 1) 19329929e34Sths 194e97a391dSYongbok Kim int32_t msair; 195e97a391dSYongbok Kim #define MSAIR_ProcID 8 196e97a391dSYongbok Kim #define MSAIR_Rev 0 197e97a391dSYongbok Kim 198*a86d421eSAleksandar Markovic /* 199*a86d421eSAleksandar Markovic * Summary of CP0 registers 200*a86d421eSAleksandar Markovic * ======================== 201*a86d421eSAleksandar Markovic * 202*a86d421eSAleksandar Markovic * 203*a86d421eSAleksandar Markovic * Register 0 Register 1 Register 2 Register 3 204*a86d421eSAleksandar Markovic * ---------- ---------- ---------- ---------- 205*a86d421eSAleksandar Markovic * 206*a86d421eSAleksandar Markovic * 0 Index Random EntryLo0 EntryLo1 207*a86d421eSAleksandar Markovic * 1 MVPControl VPEControl TCStatus GlobalNumber 208*a86d421eSAleksandar Markovic * 2 MVPConf0 VPEConf0 TCBind 209*a86d421eSAleksandar Markovic * 3 MVPConf1 VPEConf1 TCRestart 210*a86d421eSAleksandar Markovic * 4 VPControl YQMask TCHalt 211*a86d421eSAleksandar Markovic * 5 VPESchedule TCContext 212*a86d421eSAleksandar Markovic * 6 VPEScheFBack TCSchedule 213*a86d421eSAleksandar Markovic * 7 VPEOpt TCScheFBack TCOpt 214*a86d421eSAleksandar Markovic * 215*a86d421eSAleksandar Markovic * 216*a86d421eSAleksandar Markovic * Register 4 Register 5 Register 6 Register 7 217*a86d421eSAleksandar Markovic * ---------- ---------- ---------- ---------- 218*a86d421eSAleksandar Markovic * 219*a86d421eSAleksandar Markovic * 0 Context PageMask Wired HWREna 220*a86d421eSAleksandar Markovic * 1 ContextConfig PageGrain SRSConf0 221*a86d421eSAleksandar Markovic * 2 UserLocal SegCtl0 SRSConf1 222*a86d421eSAleksandar Markovic * 3 XContextConfig SegCtl1 SRSConf2 223*a86d421eSAleksandar Markovic * 4 DebugContextID SegCtl2 SRSConf3 224*a86d421eSAleksandar Markovic * 5 MemoryMapID PWBase SRSConf4 225*a86d421eSAleksandar Markovic * 6 PWField PWCtl 226*a86d421eSAleksandar Markovic * 7 PWSize 227*a86d421eSAleksandar Markovic * 228*a86d421eSAleksandar Markovic * 229*a86d421eSAleksandar Markovic * Register 8 Register 9 Register 10 Register 11 230*a86d421eSAleksandar Markovic * ---------- ---------- ----------- ----------- 231*a86d421eSAleksandar Markovic * 232*a86d421eSAleksandar Markovic * 0 BadVAddr Count EntryHi Compare 233*a86d421eSAleksandar Markovic * 1 BadInstr 234*a86d421eSAleksandar Markovic * 2 BadInstrP 235*a86d421eSAleksandar Markovic * 3 BadInstrX 236*a86d421eSAleksandar Markovic * 4 GuestCtl1 GuestCtl0Ext 237*a86d421eSAleksandar Markovic * 5 GuestCtl2 238*a86d421eSAleksandar Markovic * 6 GuestCtl3 239*a86d421eSAleksandar Markovic * 7 240*a86d421eSAleksandar Markovic * 241*a86d421eSAleksandar Markovic * 242*a86d421eSAleksandar Markovic * Register 12 Register 13 Register 14 Register 15 243*a86d421eSAleksandar Markovic * ----------- ----------- ----------- ----------- 244*a86d421eSAleksandar Markovic * 245*a86d421eSAleksandar Markovic * 0 Status Cause EPC PRId 246*a86d421eSAleksandar Markovic * 1 IntCtl EBase 247*a86d421eSAleksandar Markovic * 2 SRSCtl NestedEPC CDMMBase 248*a86d421eSAleksandar Markovic * 3 SRSMap CMGCRBase 249*a86d421eSAleksandar Markovic * 4 View_IPL View_RIPL BEVVA 250*a86d421eSAleksandar Markovic * 5 SRSMap2 NestedExc 251*a86d421eSAleksandar Markovic * 6 GuestCtl0 252*a86d421eSAleksandar Markovic * 7 GTOffset 253*a86d421eSAleksandar Markovic * 254*a86d421eSAleksandar Markovic * 255*a86d421eSAleksandar Markovic * Register 16 Register 17 Register 18 Register 19 256*a86d421eSAleksandar Markovic * ----------- ----------- ----------- ----------- 257*a86d421eSAleksandar Markovic * 258*a86d421eSAleksandar Markovic * 0 Config LLAddr WatchLo WatchHi 259*a86d421eSAleksandar Markovic * 1 Config1 MAAR WatchLo WatchHi 260*a86d421eSAleksandar Markovic * 2 Config2 MAARI WatchLo WatchHi 261*a86d421eSAleksandar Markovic * 3 Config3 WatchLo WatchHi 262*a86d421eSAleksandar Markovic * 4 Config4 WatchLo WatchHi 263*a86d421eSAleksandar Markovic * 5 Config5 WatchLo WatchHi 264*a86d421eSAleksandar Markovic * 6 WatchLo WatchHi 265*a86d421eSAleksandar Markovic * 7 WatchLo WatchHi 266*a86d421eSAleksandar Markovic * 267*a86d421eSAleksandar Markovic * 268*a86d421eSAleksandar Markovic * Register 20 Register 21 Register 22 Register 23 269*a86d421eSAleksandar Markovic * ----------- ----------- ----------- ----------- 270*a86d421eSAleksandar Markovic * 271*a86d421eSAleksandar Markovic * 0 XContext Debug 272*a86d421eSAleksandar Markovic * 1 TraceControl 273*a86d421eSAleksandar Markovic * 2 TraceControl2 274*a86d421eSAleksandar Markovic * 3 UserTraceData1 275*a86d421eSAleksandar Markovic * 4 TraceIBPC 276*a86d421eSAleksandar Markovic * 5 TraceDBPC 277*a86d421eSAleksandar Markovic * 6 Debug2 278*a86d421eSAleksandar Markovic * 7 279*a86d421eSAleksandar Markovic * 280*a86d421eSAleksandar Markovic * 281*a86d421eSAleksandar Markovic * Register 24 Register 25 Register 26 Register 27 282*a86d421eSAleksandar Markovic * ----------- ----------- ----------- ----------- 283*a86d421eSAleksandar Markovic * 284*a86d421eSAleksandar Markovic * 0 DEPC PerfCnt ErrCtl CacheErr 285*a86d421eSAleksandar Markovic * 1 PerfCnt 286*a86d421eSAleksandar Markovic * 2 TraceControl3 PerfCnt 287*a86d421eSAleksandar Markovic * 3 UserTraceData2 PerfCnt 288*a86d421eSAleksandar Markovic * 4 PerfCnt 289*a86d421eSAleksandar Markovic * 5 PerfCnt 290*a86d421eSAleksandar Markovic * 6 PerfCnt 291*a86d421eSAleksandar Markovic * 7 PerfCnt 292*a86d421eSAleksandar Markovic * 293*a86d421eSAleksandar Markovic * 294*a86d421eSAleksandar Markovic * Register 28 Register 29 Register 30 Register 31 295*a86d421eSAleksandar Markovic * ----------- ----------- ----------- ----------- 296*a86d421eSAleksandar Markovic * 297*a86d421eSAleksandar Markovic * 0 DataLo DataHi ErrorEPC DESAVE 298*a86d421eSAleksandar Markovic * 1 TagLo TagHi 299*a86d421eSAleksandar Markovic * 2 DataLo DataHi KScratch<n> 300*a86d421eSAleksandar Markovic * 3 TagLo TagHi KScratch<n> 301*a86d421eSAleksandar Markovic * 4 DataLo DataHi KScratch<n> 302*a86d421eSAleksandar Markovic * 5 TagLo TagHi KScratch<n> 303*a86d421eSAleksandar Markovic * 6 DataLo DataHi KScratch<n> 304*a86d421eSAleksandar Markovic * 7 TagLo TagHi KScratch<n> 305*a86d421eSAleksandar Markovic * 306*a86d421eSAleksandar Markovic */ 3079c2149c8Sths int32_t CP0_Index; 308ead9360eSths /* CP0_MVP* are per MVP registers. */ 30901bc435bSYongbok Kim int32_t CP0_VPControl; 31001bc435bSYongbok Kim #define CP0VPCtl_DIS 0 3119c2149c8Sths int32_t CP0_Random; 312ead9360eSths int32_t CP0_VPEControl; 313ead9360eSths #define CP0VPECo_YSI 21 314ead9360eSths #define CP0VPECo_GSI 20 315ead9360eSths #define CP0VPECo_EXCPT 16 316ead9360eSths #define CP0VPECo_TE 15 317ead9360eSths #define CP0VPECo_TargTC 0 318ead9360eSths int32_t CP0_VPEConf0; 319ead9360eSths #define CP0VPEC0_M 31 320ead9360eSths #define CP0VPEC0_XTC 21 321ead9360eSths #define CP0VPEC0_TCS 19 322ead9360eSths #define CP0VPEC0_SCS 18 323ead9360eSths #define CP0VPEC0_DSC 17 324ead9360eSths #define CP0VPEC0_ICS 16 325ead9360eSths #define CP0VPEC0_MVP 1 326ead9360eSths #define CP0VPEC0_VPA 0 327ead9360eSths int32_t CP0_VPEConf1; 328ead9360eSths #define CP0VPEC1_NCX 20 329ead9360eSths #define CP0VPEC1_NCP2 10 330ead9360eSths #define CP0VPEC1_NCP1 0 331ead9360eSths target_ulong CP0_YQMask; 332ead9360eSths target_ulong CP0_VPESchedule; 333ead9360eSths target_ulong CP0_VPEScheFBack; 334ead9360eSths int32_t CP0_VPEOpt; 335ead9360eSths #define CP0VPEOpt_IWX7 15 336ead9360eSths #define CP0VPEOpt_IWX6 14 337ead9360eSths #define CP0VPEOpt_IWX5 13 338ead9360eSths #define CP0VPEOpt_IWX4 12 339ead9360eSths #define CP0VPEOpt_IWX3 11 340ead9360eSths #define CP0VPEOpt_IWX2 10 341ead9360eSths #define CP0VPEOpt_IWX1 9 342ead9360eSths #define CP0VPEOpt_IWX0 8 343ead9360eSths #define CP0VPEOpt_DWX7 7 344ead9360eSths #define CP0VPEOpt_DWX6 6 345ead9360eSths #define CP0VPEOpt_DWX5 5 346ead9360eSths #define CP0VPEOpt_DWX4 4 347ead9360eSths #define CP0VPEOpt_DWX3 3 348ead9360eSths #define CP0VPEOpt_DWX2 2 349ead9360eSths #define CP0VPEOpt_DWX1 1 350ead9360eSths #define CP0VPEOpt_DWX0 0 351284b731aSLeon Alrae uint64_t CP0_EntryLo0; 352284b731aSLeon Alrae uint64_t CP0_EntryLo1; 3532fb58b73SLeon Alrae #if defined(TARGET_MIPS64) 3542fb58b73SLeon Alrae # define CP0EnLo_RI 63 3552fb58b73SLeon Alrae # define CP0EnLo_XI 62 3562fb58b73SLeon Alrae #else 3572fb58b73SLeon Alrae # define CP0EnLo_RI 31 3582fb58b73SLeon Alrae # define CP0EnLo_XI 30 3592fb58b73SLeon Alrae #endif 36001bc435bSYongbok Kim int32_t CP0_GlobalNumber; 36101bc435bSYongbok Kim #define CP0GN_VPId 0 3629c2149c8Sths target_ulong CP0_Context; 363e98c0d17SLeon Alrae target_ulong CP0_KScratch[MIPS_KSCRATCH_NUM]; 3649c2149c8Sths int32_t CP0_PageMask; 3657207c7f9SLeon Alrae int32_t CP0_PageGrain_rw_bitmask; 3669c2149c8Sths int32_t CP0_PageGrain; 3677207c7f9SLeon Alrae #define CP0PG_RIE 31 3687207c7f9SLeon Alrae #define CP0PG_XIE 30 369e117f526SLeon Alrae #define CP0PG_ELPA 29 37092ceb440SLeon Alrae #define CP0PG_IEC 27 371cec56a73SJames Hogan target_ulong CP0_SegCtl0; 372cec56a73SJames Hogan target_ulong CP0_SegCtl1; 373cec56a73SJames Hogan target_ulong CP0_SegCtl2; 374cec56a73SJames Hogan #define CP0SC_PA 9 375cec56a73SJames Hogan #define CP0SC_PA_MASK (0x7FULL << CP0SC_PA) 376cec56a73SJames Hogan #define CP0SC_PA_1GMASK (0x7EULL << CP0SC_PA) 377cec56a73SJames Hogan #define CP0SC_AM 4 378cec56a73SJames Hogan #define CP0SC_AM_MASK (0x7ULL << CP0SC_AM) 379cec56a73SJames Hogan #define CP0SC_AM_UK 0ULL 380cec56a73SJames Hogan #define CP0SC_AM_MK 1ULL 381cec56a73SJames Hogan #define CP0SC_AM_MSK 2ULL 382cec56a73SJames Hogan #define CP0SC_AM_MUSK 3ULL 383cec56a73SJames Hogan #define CP0SC_AM_MUSUK 4ULL 384cec56a73SJames Hogan #define CP0SC_AM_USK 5ULL 385cec56a73SJames Hogan #define CP0SC_AM_UUSK 7ULL 386cec56a73SJames Hogan #define CP0SC_EU 3 387cec56a73SJames Hogan #define CP0SC_EU_MASK (1ULL << CP0SC_EU) 388cec56a73SJames Hogan #define CP0SC_C 0 389cec56a73SJames Hogan #define CP0SC_C_MASK (0x7ULL << CP0SC_C) 390cec56a73SJames Hogan #define CP0SC_MASK (CP0SC_C_MASK | CP0SC_EU_MASK | CP0SC_AM_MASK | \ 391cec56a73SJames Hogan CP0SC_PA_MASK) 392cec56a73SJames Hogan #define CP0SC_1GMASK (CP0SC_C_MASK | CP0SC_EU_MASK | CP0SC_AM_MASK | \ 393cec56a73SJames Hogan CP0SC_PA_1GMASK) 394cec56a73SJames Hogan #define CP0SC0_MASK (CP0SC_MASK | (CP0SC_MASK << 16)) 395cec56a73SJames Hogan #define CP0SC1_XAM 59 396cec56a73SJames Hogan #define CP0SC1_XAM_MASK (0x7ULL << CP0SC1_XAM) 397cec56a73SJames Hogan #define CP0SC1_MASK (CP0SC_MASK | (CP0SC_MASK << 16) | CP0SC1_XAM_MASK) 398cec56a73SJames Hogan #define CP0SC2_XR 56 399cec56a73SJames Hogan #define CP0SC2_XR_MASK (0xFFULL << CP0SC2_XR) 400cec56a73SJames Hogan #define CP0SC2_MASK (CP0SC_1GMASK | (CP0SC_1GMASK << 16) | CP0SC2_XR_MASK) 4019c2149c8Sths int32_t CP0_Wired; 402ead9360eSths int32_t CP0_SRSConf0_rw_bitmask; 403ead9360eSths int32_t CP0_SRSConf0; 404ead9360eSths #define CP0SRSC0_M 31 405ead9360eSths #define CP0SRSC0_SRS3 20 406ead9360eSths #define CP0SRSC0_SRS2 10 407ead9360eSths #define CP0SRSC0_SRS1 0 408ead9360eSths int32_t CP0_SRSConf1_rw_bitmask; 409ead9360eSths int32_t CP0_SRSConf1; 410ead9360eSths #define CP0SRSC1_M 31 411ead9360eSths #define CP0SRSC1_SRS6 20 412ead9360eSths #define CP0SRSC1_SRS5 10 413ead9360eSths #define CP0SRSC1_SRS4 0 414ead9360eSths int32_t CP0_SRSConf2_rw_bitmask; 415ead9360eSths int32_t CP0_SRSConf2; 416ead9360eSths #define CP0SRSC2_M 31 417ead9360eSths #define CP0SRSC2_SRS9 20 418ead9360eSths #define CP0SRSC2_SRS8 10 419ead9360eSths #define CP0SRSC2_SRS7 0 420ead9360eSths int32_t CP0_SRSConf3_rw_bitmask; 421ead9360eSths int32_t CP0_SRSConf3; 422ead9360eSths #define CP0SRSC3_M 31 423ead9360eSths #define CP0SRSC3_SRS12 20 424ead9360eSths #define CP0SRSC3_SRS11 10 425ead9360eSths #define CP0SRSC3_SRS10 0 426ead9360eSths int32_t CP0_SRSConf4_rw_bitmask; 427ead9360eSths int32_t CP0_SRSConf4; 428ead9360eSths #define CP0SRSC4_SRS15 20 429ead9360eSths #define CP0SRSC4_SRS14 10 430ead9360eSths #define CP0SRSC4_SRS13 0 4319c2149c8Sths int32_t CP0_HWREna; 432c570fd16Sths target_ulong CP0_BadVAddr; 433aea14095SLeon Alrae uint32_t CP0_BadInstr; 434aea14095SLeon Alrae uint32_t CP0_BadInstrP; 43525beba9bSStefan Markovic uint32_t CP0_BadInstrX; 4369c2149c8Sths int32_t CP0_Count; 4379c2149c8Sths target_ulong CP0_EntryHi; 4389456c2fbSLeon Alrae #define CP0EnHi_EHINV 10 4396ec98bd7SPaul Burton target_ulong CP0_EntryHi_ASID_mask; 4409c2149c8Sths int32_t CP0_Compare; 4419c2149c8Sths int32_t CP0_Status; 4426af0bf9cSbellard #define CP0St_CU3 31 4436af0bf9cSbellard #define CP0St_CU2 30 4446af0bf9cSbellard #define CP0St_CU1 29 4456af0bf9cSbellard #define CP0St_CU0 28 4466af0bf9cSbellard #define CP0St_RP 27 4476ea83fedSbellard #define CP0St_FR 26 4486af0bf9cSbellard #define CP0St_RE 25 4497a387fffSths #define CP0St_MX 24 4507a387fffSths #define CP0St_PX 23 4516af0bf9cSbellard #define CP0St_BEV 22 4526af0bf9cSbellard #define CP0St_TS 21 4536af0bf9cSbellard #define CP0St_SR 20 4546af0bf9cSbellard #define CP0St_NMI 19 4556af0bf9cSbellard #define CP0St_IM 8 4567a387fffSths #define CP0St_KX 7 4577a387fffSths #define CP0St_SX 6 4587a387fffSths #define CP0St_UX 5 459623a930eSths #define CP0St_KSU 3 4606af0bf9cSbellard #define CP0St_ERL 2 4616af0bf9cSbellard #define CP0St_EXL 1 4626af0bf9cSbellard #define CP0St_IE 0 4639c2149c8Sths int32_t CP0_IntCtl; 464ead9360eSths #define CP0IntCtl_IPTI 29 46588991299SDongxue Zhang #define CP0IntCtl_IPPCI 26 466ead9360eSths #define CP0IntCtl_VS 5 4679c2149c8Sths int32_t CP0_SRSCtl; 468ead9360eSths #define CP0SRSCtl_HSS 26 469ead9360eSths #define CP0SRSCtl_EICSS 18 470ead9360eSths #define CP0SRSCtl_ESS 12 471ead9360eSths #define CP0SRSCtl_PSS 6 472ead9360eSths #define CP0SRSCtl_CSS 0 4739c2149c8Sths int32_t CP0_SRSMap; 474ead9360eSths #define CP0SRSMap_SSV7 28 475ead9360eSths #define CP0SRSMap_SSV6 24 476ead9360eSths #define CP0SRSMap_SSV5 20 477ead9360eSths #define CP0SRSMap_SSV4 16 478ead9360eSths #define CP0SRSMap_SSV3 12 479ead9360eSths #define CP0SRSMap_SSV2 8 480ead9360eSths #define CP0SRSMap_SSV1 4 481ead9360eSths #define CP0SRSMap_SSV0 0 4829c2149c8Sths int32_t CP0_Cause; 4837a387fffSths #define CP0Ca_BD 31 4847a387fffSths #define CP0Ca_TI 30 4857a387fffSths #define CP0Ca_CE 28 4867a387fffSths #define CP0Ca_DC 27 4877a387fffSths #define CP0Ca_PCI 26 4886af0bf9cSbellard #define CP0Ca_IV 23 4897a387fffSths #define CP0Ca_WP 22 4907a387fffSths #define CP0Ca_IP 8 4914de9b249Sths #define CP0Ca_IP_mask 0x0000FF00 4927a387fffSths #define CP0Ca_EC 2 493c570fd16Sths target_ulong CP0_EPC; 4949c2149c8Sths int32_t CP0_PRid; 49574dbf824SJames Hogan target_ulong CP0_EBase; 49674dbf824SJames Hogan target_ulong CP0_EBaseWG_rw_bitmask; 49774dbf824SJames Hogan #define CP0EBase_WG 11 498c870e3f5SYongbok Kim target_ulong CP0_CMGCRBase; 4999c2149c8Sths int32_t CP0_Config0; 5006af0bf9cSbellard #define CP0C0_M 31 5010413d7a5SAleksandar Markovic #define CP0C0_K23 28 /* 30..28 */ 5020413d7a5SAleksandar Markovic #define CP0C0_KU 25 /* 27..25 */ 5036af0bf9cSbellard #define CP0C0_MDU 20 504aff2bc6dSYongbok Kim #define CP0C0_MM 18 5056af0bf9cSbellard #define CP0C0_BM 16 5060413d7a5SAleksandar Markovic #define CP0C0_Impl 16 /* 24..16 */ 5076af0bf9cSbellard #define CP0C0_BE 15 5080413d7a5SAleksandar Markovic #define CP0C0_AT 13 /* 14..13 */ 5090413d7a5SAleksandar Markovic #define CP0C0_AR 10 /* 12..10 */ 5100413d7a5SAleksandar Markovic #define CP0C0_MT 7 /* 9..7 */ 5117a387fffSths #define CP0C0_VI 3 5120413d7a5SAleksandar Markovic #define CP0C0_K0 0 /* 2..0 */ 5139c2149c8Sths int32_t CP0_Config1; 5147a387fffSths #define CP0C1_M 31 5150413d7a5SAleksandar Markovic #define CP0C1_MMU 25 /* 30..25 */ 5160413d7a5SAleksandar Markovic #define CP0C1_IS 22 /* 24..22 */ 5170413d7a5SAleksandar Markovic #define CP0C1_IL 19 /* 21..19 */ 5180413d7a5SAleksandar Markovic #define CP0C1_IA 16 /* 18..16 */ 5190413d7a5SAleksandar Markovic #define CP0C1_DS 13 /* 15..13 */ 5200413d7a5SAleksandar Markovic #define CP0C1_DL 10 /* 12..10 */ 5210413d7a5SAleksandar Markovic #define CP0C1_DA 7 /* 9..7 */ 5227a387fffSths #define CP0C1_C2 6 5237a387fffSths #define CP0C1_MD 5 5246af0bf9cSbellard #define CP0C1_PC 4 5256af0bf9cSbellard #define CP0C1_WR 3 5266af0bf9cSbellard #define CP0C1_CA 2 5276af0bf9cSbellard #define CP0C1_EP 1 5286af0bf9cSbellard #define CP0C1_FP 0 5299c2149c8Sths int32_t CP0_Config2; 5307a387fffSths #define CP0C2_M 31 5310413d7a5SAleksandar Markovic #define CP0C2_TU 28 /* 30..28 */ 5320413d7a5SAleksandar Markovic #define CP0C2_TS 24 /* 27..24 */ 5330413d7a5SAleksandar Markovic #define CP0C2_TL 20 /* 23..20 */ 5340413d7a5SAleksandar Markovic #define CP0C2_TA 16 /* 19..16 */ 5350413d7a5SAleksandar Markovic #define CP0C2_SU 12 /* 15..12 */ 5360413d7a5SAleksandar Markovic #define CP0C2_SS 8 /* 11..8 */ 5370413d7a5SAleksandar Markovic #define CP0C2_SL 4 /* 7..4 */ 5380413d7a5SAleksandar Markovic #define CP0C2_SA 0 /* 3..0 */ 5399c2149c8Sths int32_t CP0_Config3; 5407a387fffSths #define CP0C3_M 31 54170409e67SMaciej W. Rozycki #define CP0C3_BPG 30 542c870e3f5SYongbok Kim #define CP0C3_CMGCR 29 543e97a391dSYongbok Kim #define CP0C3_MSAP 28 544aea14095SLeon Alrae #define CP0C3_BP 27 545aea14095SLeon Alrae #define CP0C3_BI 26 54674dbf824SJames Hogan #define CP0C3_SC 25 5470413d7a5SAleksandar Markovic #define CP0C3_PW 24 5480413d7a5SAleksandar Markovic #define CP0C3_VZ 23 5490413d7a5SAleksandar Markovic #define CP0C3_IPLV 21 /* 22..21 */ 5500413d7a5SAleksandar Markovic #define CP0C3_MMAR 18 /* 20..18 */ 55170409e67SMaciej W. Rozycki #define CP0C3_MCU 17 552bbfa8f72SNathan Froyd #define CP0C3_ISA_ON_EXC 16 5530413d7a5SAleksandar Markovic #define CP0C3_ISA 14 /* 15..14 */ 554d279279eSPetar Jovanovic #define CP0C3_ULRI 13 5557207c7f9SLeon Alrae #define CP0C3_RXI 12 55670409e67SMaciej W. Rozycki #define CP0C3_DSP2P 11 5577a387fffSths #define CP0C3_DSPP 10 5580413d7a5SAleksandar Markovic #define CP0C3_CTXTC 9 5590413d7a5SAleksandar Markovic #define CP0C3_ITL 8 5607a387fffSths #define CP0C3_LPA 7 5617a387fffSths #define CP0C3_VEIC 6 5627a387fffSths #define CP0C3_VInt 5 5637a387fffSths #define CP0C3_SP 4 56470409e67SMaciej W. Rozycki #define CP0C3_CDMM 3 5657a387fffSths #define CP0C3_MT 2 5667a387fffSths #define CP0C3_SM 1 5677a387fffSths #define CP0C3_TL 0 5688280b12cSMaciej W. Rozycki int32_t CP0_Config4; 5698280b12cSMaciej W. Rozycki int32_t CP0_Config4_rw_bitmask; 570b4160af1SPetar Jovanovic #define CP0C4_M 31 5710413d7a5SAleksandar Markovic #define CP0C4_IE 29 /* 30..29 */ 572a0c80608SPaul Burton #define CP0C4_AE 28 5730413d7a5SAleksandar Markovic #define CP0C4_VTLBSizeExt 24 /* 27..24 */ 574e98c0d17SLeon Alrae #define CP0C4_KScrExist 16 57570409e67SMaciej W. Rozycki #define CP0C4_MMUExtDef 14 5760413d7a5SAleksandar Markovic #define CP0C4_FTLBPageSize 8 /* 12..8 */ 5770413d7a5SAleksandar Markovic /* bit layout if MMUExtDef=1 */ 5780413d7a5SAleksandar Markovic #define CP0C4_MMUSizeExt 0 /* 7..0 */ 5790413d7a5SAleksandar Markovic /* bit layout if MMUExtDef=2 */ 5800413d7a5SAleksandar Markovic #define CP0C4_FTLBWays 4 /* 7..4 */ 5810413d7a5SAleksandar Markovic #define CP0C4_FTLBSets 0 /* 3..0 */ 5828280b12cSMaciej W. Rozycki int32_t CP0_Config5; 5838280b12cSMaciej W. Rozycki int32_t CP0_Config5_rw_bitmask; 584b4dd99a3SPetar Jovanovic #define CP0C5_M 31 585b4dd99a3SPetar Jovanovic #define CP0C5_K 30 586b4dd99a3SPetar Jovanovic #define CP0C5_CV 29 587b4dd99a3SPetar Jovanovic #define CP0C5_EVA 28 588b4dd99a3SPetar Jovanovic #define CP0C5_MSAEn 27 5890413d7a5SAleksandar Markovic #define CP0C5_PMJ 23 /* 25..23 */ 5900413d7a5SAleksandar Markovic #define CP0C5_WR2 22 5910413d7a5SAleksandar Markovic #define CP0C5_NMS 21 5920413d7a5SAleksandar Markovic #define CP0C5_ULS 20 5930413d7a5SAleksandar Markovic #define CP0C5_XPA 19 5940413d7a5SAleksandar Markovic #define CP0C5_CRCP 18 5950413d7a5SAleksandar Markovic #define CP0C5_MI 17 5960413d7a5SAleksandar Markovic #define CP0C5_GI 15 /* 16..15 */ 5970413d7a5SAleksandar Markovic #define CP0C5_CA2 14 598b00c7218SYongbok Kim #define CP0C5_XNP 13 5990413d7a5SAleksandar Markovic #define CP0C5_DEC 11 6000413d7a5SAleksandar Markovic #define CP0C5_L2C 10 6017c979afdSLeon Alrae #define CP0C5_UFE 9 6027c979afdSLeon Alrae #define CP0C5_FRE 8 60301bc435bSYongbok Kim #define CP0C5_VP 7 604faf1f68bSLeon Alrae #define CP0C5_SBRI 6 6055204ea79SLeon Alrae #define CP0C5_MVH 5 606ce9782f4SLeon Alrae #define CP0C5_LLB 4 607f6d4dd81SYongbok Kim #define CP0C5_MRP 3 608b4dd99a3SPetar Jovanovic #define CP0C5_UFR 2 609b4dd99a3SPetar Jovanovic #define CP0C5_NFExists 0 610e397ee33Sths int32_t CP0_Config6; 611e397ee33Sths int32_t CP0_Config7; 612f6d4dd81SYongbok Kim uint64_t CP0_MAAR[MIPS_MAAR_MAX]; 613f6d4dd81SYongbok Kim int32_t CP0_MAARI; 614ead9360eSths /* XXX: Maybe make LLAddr per-TC? */ 615284b731aSLeon Alrae uint64_t lladdr; 616590bc601SPaul Brook target_ulong llval; 617590bc601SPaul Brook target_ulong llnewval; 6180b16dcd1SAleksandar Rikalo uint64_t llval_wp; 6190b16dcd1SAleksandar Rikalo uint32_t llnewval_wp; 620590bc601SPaul Brook target_ulong llreg; 621284b731aSLeon Alrae uint64_t CP0_LLAddr_rw_bitmask; 6222a6e32ddSAurelien Jarno int CP0_LLAddr_shift; 623fd88b6abSths target_ulong CP0_WatchLo[8]; 624fd88b6abSths int32_t CP0_WatchHi[8]; 6256ec98bd7SPaul Burton #define CP0WH_ASID 16 6269c2149c8Sths target_ulong CP0_XContext; 6279c2149c8Sths int32_t CP0_Framemask; 6289c2149c8Sths int32_t CP0_Debug; 629ead9360eSths #define CP0DB_DBD 31 6306af0bf9cSbellard #define CP0DB_DM 30 6316af0bf9cSbellard #define CP0DB_LSNM 28 6326af0bf9cSbellard #define CP0DB_Doze 27 6336af0bf9cSbellard #define CP0DB_Halt 26 6346af0bf9cSbellard #define CP0DB_CNT 25 6356af0bf9cSbellard #define CP0DB_IBEP 24 6366af0bf9cSbellard #define CP0DB_DBEP 21 6376af0bf9cSbellard #define CP0DB_IEXI 20 6386af0bf9cSbellard #define CP0DB_VER 15 6396af0bf9cSbellard #define CP0DB_DEC 10 6406af0bf9cSbellard #define CP0DB_SSt 8 6416af0bf9cSbellard #define CP0DB_DINT 5 6426af0bf9cSbellard #define CP0DB_DIB 4 6436af0bf9cSbellard #define CP0DB_DDBS 3 6446af0bf9cSbellard #define CP0DB_DDBL 2 6456af0bf9cSbellard #define CP0DB_DBp 1 6466af0bf9cSbellard #define CP0DB_DSS 0 647c570fd16Sths target_ulong CP0_DEPC; 6489c2149c8Sths int32_t CP0_Performance0; 6490d74a222SLeon Alrae int32_t CP0_ErrCtl; 6500d74a222SLeon Alrae #define CP0EC_WST 29 6510d74a222SLeon Alrae #define CP0EC_SPR 28 6520d74a222SLeon Alrae #define CP0EC_ITC 26 653284b731aSLeon Alrae uint64_t CP0_TagLo; 6549c2149c8Sths int32_t CP0_DataLo; 6559c2149c8Sths int32_t CP0_TagHi; 6569c2149c8Sths int32_t CP0_DataHi; 657c570fd16Sths target_ulong CP0_ErrorEPC; 6589c2149c8Sths int32_t CP0_DESAVE; 659b5dc7732Sths /* We waste some space so we can handle shadow registers like TCs. */ 660b5dc7732Sths TCState tcs[MIPS_SHADOW_SET_MAX]; 661f01be154Sths CPUMIPSFPUContext fpus[MIPS_FPU_MAX]; 6625cbdb3a3SStefan Weil /* QEMU */ 6636af0bf9cSbellard int error_code; 664aea14095SLeon Alrae #define EXCP_TLB_NOMATCH 0x1 665aea14095SLeon Alrae #define EXCP_INST_NOTAVAIL 0x2 /* No valid instruction word for BadInstr */ 6666af0bf9cSbellard uint32_t hflags; /* CPU State */ 6676af0bf9cSbellard /* TMASK defines different execution modes */ 66842c86612SJames Hogan #define MIPS_HFLAG_TMASK 0x1F5807FF 66979ef2c4cSNathan Froyd #define MIPS_HFLAG_MODE 0x00007 /* execution modes */ 670623a930eSths /* The KSU flags must be the lowest bits in hflags. The flag order 671623a930eSths must be the same as defined for CP0 Status. This allows to use 672623a930eSths the bits as the value of mmu_idx. */ 67379ef2c4cSNathan Froyd #define MIPS_HFLAG_KSU 0x00003 /* kernel/supervisor/user mode mask */ 67479ef2c4cSNathan Froyd #define MIPS_HFLAG_UM 0x00002 /* user mode flag */ 67579ef2c4cSNathan Froyd #define MIPS_HFLAG_SM 0x00001 /* supervisor mode flag */ 67679ef2c4cSNathan Froyd #define MIPS_HFLAG_KM 0x00000 /* kernel mode flag */ 67779ef2c4cSNathan Froyd #define MIPS_HFLAG_DM 0x00004 /* Debug mode */ 67879ef2c4cSNathan Froyd #define MIPS_HFLAG_64 0x00008 /* 64-bit instructions enabled */ 67979ef2c4cSNathan Froyd #define MIPS_HFLAG_CP0 0x00010 /* CP0 enabled */ 68079ef2c4cSNathan Froyd #define MIPS_HFLAG_FPU 0x00020 /* FPU enabled */ 68179ef2c4cSNathan Froyd #define MIPS_HFLAG_F64 0x00040 /* 64-bit FPU enabled */ 682b8aa4598Sths /* True if the MIPS IV COP1X instructions can be used. This also 683b8aa4598Sths controls the non-COP1X instructions RECIP.S, RECIP.D, RSQRT.S 684b8aa4598Sths and RSQRT.D. */ 68579ef2c4cSNathan Froyd #define MIPS_HFLAG_COP1X 0x00080 /* COP1X instructions enabled */ 68679ef2c4cSNathan Froyd #define MIPS_HFLAG_RE 0x00100 /* Reversed endianness */ 68701f72885SLeon Alrae #define MIPS_HFLAG_AWRAP 0x00200 /* 32-bit compatibility address wrapping */ 68879ef2c4cSNathan Froyd #define MIPS_HFLAG_M16 0x00400 /* MIPS16 mode flag */ 68979ef2c4cSNathan Froyd #define MIPS_HFLAG_M16_SHIFT 10 6904ad40f36Sbellard /* If translation is interrupted between the branch instruction and 6914ad40f36Sbellard * the delay slot, record what type of branch it is so that we can 6924ad40f36Sbellard * resume translation properly. It might be possible to reduce 6934ad40f36Sbellard * this from three bits to two. */ 694339cd2a8SLeon Alrae #define MIPS_HFLAG_BMASK_BASE 0x803800 69579ef2c4cSNathan Froyd #define MIPS_HFLAG_B 0x00800 /* Unconditional branch */ 69679ef2c4cSNathan Froyd #define MIPS_HFLAG_BC 0x01000 /* Conditional branch */ 69779ef2c4cSNathan Froyd #define MIPS_HFLAG_BL 0x01800 /* Likely branch */ 69879ef2c4cSNathan Froyd #define MIPS_HFLAG_BR 0x02000 /* branch to register (can't link TB) */ 69979ef2c4cSNathan Froyd /* Extra flags about the current pending branch. */ 700b231c103SYongbok Kim #define MIPS_HFLAG_BMASK_EXT 0x7C000 70179ef2c4cSNathan Froyd #define MIPS_HFLAG_B16 0x04000 /* branch instruction was 16 bits */ 70279ef2c4cSNathan Froyd #define MIPS_HFLAG_BDS16 0x08000 /* branch requires 16-bit delay slot */ 70379ef2c4cSNathan Froyd #define MIPS_HFLAG_BDS32 0x10000 /* branch requires 32-bit delay slot */ 704b231c103SYongbok Kim #define MIPS_HFLAG_BDS_STRICT 0x20000 /* Strict delay slot size */ 705b231c103SYongbok Kim #define MIPS_HFLAG_BX 0x40000 /* branch exchanges execution mode */ 70679ef2c4cSNathan Froyd #define MIPS_HFLAG_BMASK (MIPS_HFLAG_BMASK_BASE | MIPS_HFLAG_BMASK_EXT) 707853c3240SJia Liu /* MIPS DSP resources access. */ 708b231c103SYongbok Kim #define MIPS_HFLAG_DSP 0x080000 /* Enable access to MIPS DSP resources. */ 709b231c103SYongbok Kim #define MIPS_HFLAG_DSPR2 0x100000 /* Enable access to MIPS DSPR2 resources. */ 710d279279eSPetar Jovanovic /* Extra flag about HWREna register. */ 711b231c103SYongbok Kim #define MIPS_HFLAG_HWRENA_ULR 0x200000 /* ULR bit from HWREna is set. */ 712faf1f68bSLeon Alrae #define MIPS_HFLAG_SBRI 0x400000 /* R6 SDBBP causes RI excpt. in user mode */ 713339cd2a8SLeon Alrae #define MIPS_HFLAG_FBNSLOT 0x800000 /* Forbidden slot */ 714e97a391dSYongbok Kim #define MIPS_HFLAG_MSA 0x1000000 7157c979afdSLeon Alrae #define MIPS_HFLAG_FRE 0x2000000 /* FRE enabled */ 716e117f526SLeon Alrae #define MIPS_HFLAG_ELPA 0x4000000 7170d74a222SLeon Alrae #define MIPS_HFLAG_ITC_CACHE 0x8000000 /* CACHE instr. operates on ITC tag */ 71842c86612SJames Hogan #define MIPS_HFLAG_ERL 0x10000000 /* error level flag */ 7196af0bf9cSbellard target_ulong btarget; /* Jump / branch target */ 7201ba74fb8Saurel32 target_ulong bcond; /* Branch condition (if needed) */ 721a316d335Sbellard 7227a387fffSths int SYNCI_Step; /* Address step size for SYNCI */ 7237a387fffSths int CCRes; /* Cycle count resolution/divisor */ 724ead9360eSths uint32_t CP0_Status_rw_bitmask; /* Read/write bits in CP0_Status */ 725ead9360eSths uint32_t CP0_TCStatus_rw_bitmask; /* Read/write bits in CP0_TCStatus */ 726e189e748Sths int insn_flags; /* Supported instruction set */ 7277a387fffSths 7281f5c00cfSAlex Bennée /* Fields up to this point are cleared by a CPU reset */ 7291f5c00cfSAlex Bennée struct {} end_reset_fields; 7301f5c00cfSAlex Bennée 731a316d335Sbellard CPU_COMMON 7326ae81775Sths 733f0c3c505SAndreas Färber /* Fields from here on are preserved across CPU reset. */ 73451cc2e78SBlue Swirl CPUMIPSMVPContext *mvp; 7353c7b48b7SPaul Brook #if !defined(CONFIG_USER_ONLY) 73651cc2e78SBlue Swirl CPUMIPSTLBContext *tlb; 7373c7b48b7SPaul Brook #endif 73851cc2e78SBlue Swirl 739c227f099SAnthony Liguori const mips_def_t *cpu_model; 74033ac7f16Sths void *irq[8]; 7411246b259SStefan Weil QEMUTimer *timer; /* Internal timer */ 74234fa7e83SLeon Alrae MemoryRegion *itc_tag; /* ITC Configuration Tags */ 74389777fd1SLeon Alrae target_ulong exception_base; /* ExceptionBase input to the core */ 7446af0bf9cSbellard }; 7456af0bf9cSbellard 746416bf936SPaolo Bonzini /** 747416bf936SPaolo Bonzini * MIPSCPU: 748416bf936SPaolo Bonzini * @env: #CPUMIPSState 749416bf936SPaolo Bonzini * 750416bf936SPaolo Bonzini * A MIPS CPU. 751416bf936SPaolo Bonzini */ 752416bf936SPaolo Bonzini struct MIPSCPU { 753416bf936SPaolo Bonzini /*< private >*/ 754416bf936SPaolo Bonzini CPUState parent_obj; 755416bf936SPaolo Bonzini /*< public >*/ 756416bf936SPaolo Bonzini 757416bf936SPaolo Bonzini CPUMIPSState env; 758416bf936SPaolo Bonzini }; 759416bf936SPaolo Bonzini 760416bf936SPaolo Bonzini static inline MIPSCPU *mips_env_get_cpu(CPUMIPSState *env) 761416bf936SPaolo Bonzini { 762416bf936SPaolo Bonzini return container_of(env, MIPSCPU, env); 763416bf936SPaolo Bonzini } 764416bf936SPaolo Bonzini 765416bf936SPaolo Bonzini #define ENV_GET_CPU(e) CPU(mips_env_get_cpu(e)) 766416bf936SPaolo Bonzini 767416bf936SPaolo Bonzini #define ENV_OFFSET offsetof(MIPSCPU, env) 768416bf936SPaolo Bonzini 7699a78eeadSStefan Weil void mips_cpu_list (FILE *f, fprintf_function cpu_fprintf); 770647de6caSths 7719467d44cSths #define cpu_signal_handler cpu_mips_signal_handler 772c732abe2Sj_mayer #define cpu_list mips_cpu_list 7739467d44cSths 774084d0497SRichard Henderson extern void cpu_wrdsp(uint32_t rs, uint32_t mask_num, CPUMIPSState *env); 775084d0497SRichard Henderson extern uint32_t cpu_rddsp(uint32_t mask_num, CPUMIPSState *env); 776084d0497SRichard Henderson 777623a930eSths /* MMU modes definitions. We carefully match the indices with our 778623a930eSths hflags layout. */ 7796ebbf390Sj_mayer #define MMU_MODE0_SUFFIX _kernel 780623a930eSths #define MMU_MODE1_SUFFIX _super 781623a930eSths #define MMU_MODE2_SUFFIX _user 78242c86612SJames Hogan #define MMU_MODE3_SUFFIX _error 783623a930eSths #define MMU_USER_IDX 2 784b0fc6003SJames Hogan 785b0fc6003SJames Hogan static inline int hflags_mmu_index(uint32_t hflags) 786b0fc6003SJames Hogan { 78742c86612SJames Hogan if (hflags & MIPS_HFLAG_ERL) { 78842c86612SJames Hogan return 3; /* ERL */ 78942c86612SJames Hogan } else { 790b0fc6003SJames Hogan return hflags & MIPS_HFLAG_KSU; 791b0fc6003SJames Hogan } 79242c86612SJames Hogan } 793b0fc6003SJames Hogan 79497ed5ccdSBenjamin Herrenschmidt static inline int cpu_mmu_index (CPUMIPSState *env, bool ifetch) 7956ebbf390Sj_mayer { 796b0fc6003SJames Hogan return hflags_mmu_index(env->hflags); 7976ebbf390Sj_mayer } 7986ebbf390Sj_mayer 799022c62cbSPaolo Bonzini #include "exec/cpu-all.h" 8006af0bf9cSbellard 8016af0bf9cSbellard /* Memory access type : 8026af0bf9cSbellard * may be needed for precise access rights control and precise exceptions. 8036af0bf9cSbellard */ 8046af0bf9cSbellard enum { 8056af0bf9cSbellard /* 1 bit to define user level / supervisor access */ 8066af0bf9cSbellard ACCESS_USER = 0x00, 8076af0bf9cSbellard ACCESS_SUPER = 0x01, 8086af0bf9cSbellard /* 1 bit to indicate direction */ 8096af0bf9cSbellard ACCESS_STORE = 0x02, 8106af0bf9cSbellard /* Type of instruction that generated the access */ 8116af0bf9cSbellard ACCESS_CODE = 0x10, /* Code fetch access */ 8126af0bf9cSbellard ACCESS_INT = 0x20, /* Integer load/store access */ 8136af0bf9cSbellard ACCESS_FLOAT = 0x30, /* floating point load/store access */ 8146af0bf9cSbellard }; 8156af0bf9cSbellard 8166af0bf9cSbellard /* Exceptions */ 8176af0bf9cSbellard enum { 8186af0bf9cSbellard EXCP_NONE = -1, 8196af0bf9cSbellard EXCP_RESET = 0, 8206af0bf9cSbellard EXCP_SRESET, 8216af0bf9cSbellard EXCP_DSS, 8226af0bf9cSbellard EXCP_DINT, 82314e51cc7Sths EXCP_DDBL, 82414e51cc7Sths EXCP_DDBS, 8256af0bf9cSbellard EXCP_NMI, 8266af0bf9cSbellard EXCP_MCHECK, 82714e51cc7Sths EXCP_EXT_INTERRUPT, /* 8 */ 8286af0bf9cSbellard EXCP_DFWATCH, 82914e51cc7Sths EXCP_DIB, 8306af0bf9cSbellard EXCP_IWATCH, 8316af0bf9cSbellard EXCP_AdEL, 8326af0bf9cSbellard EXCP_AdES, 8336af0bf9cSbellard EXCP_TLBF, 8346af0bf9cSbellard EXCP_IBE, 83514e51cc7Sths EXCP_DBp, /* 16 */ 8366af0bf9cSbellard EXCP_SYSCALL, 83714e51cc7Sths EXCP_BREAK, 8384ad40f36Sbellard EXCP_CpU, 8396af0bf9cSbellard EXCP_RI, 8406af0bf9cSbellard EXCP_OVERFLOW, 8416af0bf9cSbellard EXCP_TRAP, 8425a5012ecSths EXCP_FPE, 84314e51cc7Sths EXCP_DWATCH, /* 24 */ 8446af0bf9cSbellard EXCP_LTLBL, 8456af0bf9cSbellard EXCP_TLBL, 8466af0bf9cSbellard EXCP_TLBS, 8476af0bf9cSbellard EXCP_DBE, 848ead9360eSths EXCP_THREAD, 84914e51cc7Sths EXCP_MDMX, 85014e51cc7Sths EXCP_C2E, 85114e51cc7Sths EXCP_CACHE, /* 32 */ 852853c3240SJia Liu EXCP_DSPDIS, 853e97a391dSYongbok Kim EXCP_MSADIS, 854e97a391dSYongbok Kim EXCP_MSAFPE, 85592ceb440SLeon Alrae EXCP_TLBXI, 85692ceb440SLeon Alrae EXCP_TLBRI, 85714e51cc7Sths 85892ceb440SLeon Alrae EXCP_LAST = EXCP_TLBRI, 8596af0bf9cSbellard }; 860590bc601SPaul Brook /* Dummy exception for conditional stores. */ 861590bc601SPaul Brook #define EXCP_SC 0x100 8626af0bf9cSbellard 863f249412cSEdgar E. Iglesias /* 86426aa3d9aSPhilippe Mathieu-Daudé * This is an internally generated WAKE request line. 865f249412cSEdgar E. Iglesias * It is driven by the CPU itself. Raised when the MT 866f249412cSEdgar E. Iglesias * block wants to wake a VPE from an inactive state and 867f249412cSEdgar E. Iglesias * cleared when VPE goes from active to inactive. 868f249412cSEdgar E. Iglesias */ 869f249412cSEdgar E. Iglesias #define CPU_INTERRUPT_WAKE CPU_INTERRUPT_TGT_INT_0 870f249412cSEdgar E. Iglesias 871388bb21aSths int cpu_mips_signal_handler(int host_signum, void *pinfo, void *puc); 8726af0bf9cSbellard 873a7519f2bSIgor Mammedov #define MIPS_CPU_TYPE_SUFFIX "-" TYPE_MIPS_CPU 874a7519f2bSIgor Mammedov #define MIPS_CPU_TYPE_NAME(model) model MIPS_CPU_TYPE_SUFFIX 8750dacec87SIgor Mammedov #define CPU_RESOLVING_TYPE TYPE_MIPS_CPU 876a7519f2bSIgor Mammedov 877a7519f2bSIgor Mammedov bool cpu_supports_cps_smp(const char *cpu_type); 878a7519f2bSIgor Mammedov bool cpu_supports_isa(const char *cpu_type, unsigned int isa); 87989777fd1SLeon Alrae void cpu_set_exception_base(int vp_index, target_ulong address); 88030bf942dSAndreas Färber 8815dc5d9f0SAurelien Jarno /* mips_int.c */ 8827db13faeSAndreas Färber void cpu_mips_soft_irq(CPUMIPSState *env, int irq, int level); 8835dc5d9f0SAurelien Jarno 884f9480ffcSths /* helper.c */ 8851239b472SKwok Cheung Yeung target_ulong exception_resume_pc (CPUMIPSState *env); 886f9480ffcSths 887599bc5e8SAleksandar Markovic static inline void restore_snan_bit_mode(CPUMIPSState *env) 888599bc5e8SAleksandar Markovic { 889599bc5e8SAleksandar Markovic set_snan_bit_is_one((env->active_fpu.fcr31 & (1 << FCR31_NAN2008)) == 0, 890599bc5e8SAleksandar Markovic &env->active_fpu.fp_status); 891599bc5e8SAleksandar Markovic } 892599bc5e8SAleksandar Markovic 8937db13faeSAndreas Färber static inline void cpu_get_tb_cpu_state(CPUMIPSState *env, target_ulong *pc, 89489fee74aSEmilio G. Cota target_ulong *cs_base, uint32_t *flags) 8956b917547Saliguori { 8966b917547Saliguori *pc = env->active_tc.PC; 8976b917547Saliguori *cs_base = 0; 898d279279eSPetar Jovanovic *flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK | 899d279279eSPetar Jovanovic MIPS_HFLAG_HWRENA_ULR); 9006b917547Saliguori } 9016b917547Saliguori 90207f5a258SMarkus Armbruster #endif /* MIPS_CPU_H */ 903