xref: /qemu/target/mips/cpu.h (revision a1e76353e389f93e63bf1175c8422e5e7759662e)
107f5a258SMarkus Armbruster #ifndef MIPS_CPU_H
207f5a258SMarkus Armbruster #define MIPS_CPU_H
36af0bf9cSbellard 
4416bf936SPaolo Bonzini #include "cpu-qom.h"
5022c62cbSPaolo Bonzini #include "exec/cpu-defs.h"
6502700d0SAlex Bennée #include "fpu/softfloat-types.h"
774433bf0SRichard Henderson #include "mips-defs.h"
86af0bf9cSbellard 
90454728cSAleksandar Markovic #define TCG_GUEST_DEFAULT_MO (0)
100454728cSAleksandar Markovic 
11ead9360eSths typedef struct CPUMIPSTLBContext CPUMIPSTLBContext;
1251b2772fSths 
13e97a391dSYongbok Kim /* MSA Context */
14e97a391dSYongbok Kim #define MSA_WRLEN (128)
15e97a391dSYongbok Kim 
16e97a391dSYongbok Kim typedef union wr_t wr_t;
17e97a391dSYongbok Kim union wr_t {
18e97a391dSYongbok Kim     int8_t  b[MSA_WRLEN / 8];
19e97a391dSYongbok Kim     int16_t h[MSA_WRLEN / 16];
20e97a391dSYongbok Kim     int32_t w[MSA_WRLEN / 32];
21e97a391dSYongbok Kim     int64_t d[MSA_WRLEN / 64];
22e97a391dSYongbok Kim };
23e97a391dSYongbok Kim 
24c227f099SAnthony Liguori typedef union fpr_t fpr_t;
25c227f099SAnthony Liguori union fpr_t {
26ead9360eSths     float64  fd;   /* ieee double precision */
27ead9360eSths     float32  fs[2];/* ieee single precision */
28ead9360eSths     uint64_t d;    /* binary double fixed-point */
29ead9360eSths     uint32_t w[2]; /* binary single fixed-point */
30e97a391dSYongbok Kim /* FPU/MSA register mapping is not tested on big-endian hosts. */
31e97a391dSYongbok Kim     wr_t     wr;   /* vector data */
32ead9360eSths };
339e72f33dSJules Irenge /*
349e72f33dSJules Irenge  *define FP_ENDIAN_IDX to access the same location
354ff9786cSStefan Weil  * in the fpr_t union regardless of the host endianness
36ead9360eSths  */
37e2542fe2SJuan Quintela #if defined(HOST_WORDS_BIGENDIAN)
38ead9360eSths #  define FP_ENDIAN_IDX 1
39ead9360eSths #else
40ead9360eSths #  define FP_ENDIAN_IDX 0
41c570fd16Sths #endif
42ead9360eSths 
43ead9360eSths typedef struct CPUMIPSFPUContext CPUMIPSFPUContext;
44ead9360eSths struct CPUMIPSFPUContext {
456af0bf9cSbellard     /* Floating point registers */
46c227f099SAnthony Liguori     fpr_t fpr[32];
476ea83fedSbellard     float_status fp_status;
485a5012ecSths     /* fpu implementation/revision register (fir) */
496af0bf9cSbellard     uint32_t fcr0;
507c979afdSLeon Alrae #define FCR0_FREP 29
51b4dd99a3SPetar Jovanovic #define FCR0_UFRP 28
52ba5c79f2SLeon Alrae #define FCR0_HAS2008 23
535a5012ecSths #define FCR0_F64 22
545a5012ecSths #define FCR0_L 21
555a5012ecSths #define FCR0_W 20
565a5012ecSths #define FCR0_3D 19
575a5012ecSths #define FCR0_PS 18
585a5012ecSths #define FCR0_D 17
595a5012ecSths #define FCR0_S 16
605a5012ecSths #define FCR0_PRID 8
615a5012ecSths #define FCR0_REV 0
626ea83fedSbellard     /* fcsr */
63599bc5e8SAleksandar Markovic     uint32_t fcr31_rw_bitmask;
646ea83fedSbellard     uint32_t fcr31;
6577be4199SAleksandar Markovic #define FCR31_FS 24
66ba5c79f2SLeon Alrae #define FCR31_ABS2008 19
67ba5c79f2SLeon Alrae #define FCR31_NAN2008 18
688ebf2e1aSJules Irenge #define SET_FP_COND(num, env)     do { ((env).fcr31) |=                 \
698ebf2e1aSJules Irenge                                        ((num) ? (1 << ((num) + 24)) :   \
708ebf2e1aSJules Irenge                                                 (1 << 23));             \
718ebf2e1aSJules Irenge                                      } while (0)
728ebf2e1aSJules Irenge #define CLEAR_FP_COND(num, env)   do { ((env).fcr31) &=                 \
738ebf2e1aSJules Irenge                                        ~((num) ? (1 << ((num) + 24)) :  \
748ebf2e1aSJules Irenge                                                  (1 << 23));            \
758ebf2e1aSJules Irenge                                      } while (0)
768ebf2e1aSJules Irenge #define GET_FP_COND(env)         ((((env).fcr31 >> 24) & 0xfe) |        \
778ebf2e1aSJules Irenge                                  (((env).fcr31 >> 23) & 0x1))
786ea83fedSbellard #define GET_FP_CAUSE(reg)        (((reg) >> 12) & 0x3f)
796ea83fedSbellard #define GET_FP_ENABLE(reg)       (((reg) >>  7) & 0x1f)
806ea83fedSbellard #define GET_FP_FLAGS(reg)        (((reg) >>  2) & 0x1f)
818ebf2e1aSJules Irenge #define SET_FP_CAUSE(reg, v)      do { (reg) = ((reg) & ~(0x3f << 12)) | \
828ebf2e1aSJules Irenge                                                ((v & 0x3f) << 12);       \
838ebf2e1aSJules Irenge                                      } while (0)
848ebf2e1aSJules Irenge #define SET_FP_ENABLE(reg, v)     do { (reg) = ((reg) & ~(0x1f <<  7)) | \
858ebf2e1aSJules Irenge                                                ((v & 0x1f) << 7);        \
868ebf2e1aSJules Irenge                                      } while (0)
878ebf2e1aSJules Irenge #define SET_FP_FLAGS(reg, v)      do { (reg) = ((reg) & ~(0x1f <<  2)) | \
888ebf2e1aSJules Irenge                                                ((v & 0x1f) << 2);        \
898ebf2e1aSJules Irenge                                      } while (0)
905a5012ecSths #define UPDATE_FP_FLAGS(reg, v)   do { (reg) |= ((v & 0x1f) << 2); } while (0)
916ea83fedSbellard #define FP_INEXACT        1
926ea83fedSbellard #define FP_UNDERFLOW      2
936ea83fedSbellard #define FP_OVERFLOW       4
946ea83fedSbellard #define FP_DIV0           8
956ea83fedSbellard #define FP_INVALID        16
966ea83fedSbellard #define FP_UNIMPLEMENTED  32
97ead9360eSths };
986ea83fedSbellard 
99c20d594eSRichard Henderson #define TARGET_INSN_START_EXTRA_WORDS 2
1006ebbf390Sj_mayer 
101ead9360eSths typedef struct CPUMIPSMVPContext CPUMIPSMVPContext;
102ead9360eSths struct CPUMIPSMVPContext {
103ead9360eSths     int32_t CP0_MVPControl;
104ead9360eSths #define CP0MVPCo_CPA    3
105ead9360eSths #define CP0MVPCo_STLB   2
106ead9360eSths #define CP0MVPCo_VPC    1
107ead9360eSths #define CP0MVPCo_EVP    0
108ead9360eSths     int32_t CP0_MVPConf0;
109ead9360eSths #define CP0MVPC0_M      31
110ead9360eSths #define CP0MVPC0_TLBS   29
111ead9360eSths #define CP0MVPC0_GS     28
112ead9360eSths #define CP0MVPC0_PCP    27
113ead9360eSths #define CP0MVPC0_PTLBE  16
114ead9360eSths #define CP0MVPC0_TCA    15
115ead9360eSths #define CP0MVPC0_PVPE   10
116ead9360eSths #define CP0MVPC0_PTC    0
117ead9360eSths     int32_t CP0_MVPConf1;
118ead9360eSths #define CP0MVPC1_CIM    31
119ead9360eSths #define CP0MVPC1_CIF    30
120ead9360eSths #define CP0MVPC1_PCX    20
121ead9360eSths #define CP0MVPC1_PCP2   10
122ead9360eSths #define CP0MVPC1_PCP1   0
123ead9360eSths };
124ead9360eSths 
125c227f099SAnthony Liguori typedef struct mips_def_t mips_def_t;
126ead9360eSths 
127ead9360eSths #define MIPS_SHADOW_SET_MAX 16
128ead9360eSths #define MIPS_TC_MAX 5
129f01be154Sths #define MIPS_FPU_MAX 1
130ead9360eSths #define MIPS_DSP_ACC 4
131e98c0d17SLeon Alrae #define MIPS_KSCRATCH_NUM 6
132f6d4dd81SYongbok Kim #define MIPS_MAAR_MAX 16 /* Must be an even number. */
133ead9360eSths 
134e97a391dSYongbok Kim 
135a86d421eSAleksandar Markovic /*
136a86d421eSAleksandar Markovic  *     Summary of CP0 registers
137a86d421eSAleksandar Markovic  *     ========================
138a86d421eSAleksandar Markovic  *
139a86d421eSAleksandar Markovic  *
140a86d421eSAleksandar Markovic  *     Register 0        Register 1        Register 2        Register 3
141a86d421eSAleksandar Markovic  *     ----------        ----------        ----------        ----------
142a86d421eSAleksandar Markovic  *
143a86d421eSAleksandar Markovic  * 0   Index             Random            EntryLo0          EntryLo1
144a86d421eSAleksandar Markovic  * 1   MVPControl        VPEControl        TCStatus          GlobalNumber
145a86d421eSAleksandar Markovic  * 2   MVPConf0          VPEConf0          TCBind
146a86d421eSAleksandar Markovic  * 3   MVPConf1          VPEConf1          TCRestart
147a86d421eSAleksandar Markovic  * 4   VPControl         YQMask            TCHalt
148a86d421eSAleksandar Markovic  * 5                     VPESchedule       TCContext
149a86d421eSAleksandar Markovic  * 6                     VPEScheFBack      TCSchedule
150a86d421eSAleksandar Markovic  * 7                     VPEOpt            TCScheFBack       TCOpt
151a86d421eSAleksandar Markovic  *
152a86d421eSAleksandar Markovic  *
153a86d421eSAleksandar Markovic  *     Register 4        Register 5        Register 6        Register 7
154a86d421eSAleksandar Markovic  *     ----------        ----------        ----------        ----------
155a86d421eSAleksandar Markovic  *
156a86d421eSAleksandar Markovic  * 0   Context           PageMask          Wired             HWREna
157a86d421eSAleksandar Markovic  * 1   ContextConfig     PageGrain         SRSConf0
158a86d421eSAleksandar Markovic  * 2   UserLocal         SegCtl0           SRSConf1
159a86d421eSAleksandar Markovic  * 3   XContextConfig    SegCtl1           SRSConf2
160a86d421eSAleksandar Markovic  * 4   DebugContextID    SegCtl2           SRSConf3
161a86d421eSAleksandar Markovic  * 5   MemoryMapID       PWBase            SRSConf4
162a86d421eSAleksandar Markovic  * 6                     PWField           PWCtl
163a86d421eSAleksandar Markovic  * 7                     PWSize
164a86d421eSAleksandar Markovic  *
165a86d421eSAleksandar Markovic  *
166a86d421eSAleksandar Markovic  *     Register 8        Register 9        Register 10       Register 11
167a86d421eSAleksandar Markovic  *     ----------        ----------        -----------       -----------
168a86d421eSAleksandar Markovic  *
169a86d421eSAleksandar Markovic  * 0   BadVAddr          Count             EntryHi           Compare
170a86d421eSAleksandar Markovic  * 1   BadInstr
171a86d421eSAleksandar Markovic  * 2   BadInstrP
172a86d421eSAleksandar Markovic  * 3   BadInstrX
173a86d421eSAleksandar Markovic  * 4                                       GuestCtl1         GuestCtl0Ext
174a86d421eSAleksandar Markovic  * 5                                       GuestCtl2
175167db30eSYongbok Kim  * 6                     SAARI             GuestCtl3
176167db30eSYongbok Kim  * 7                     SAAR
177a86d421eSAleksandar Markovic  *
178a86d421eSAleksandar Markovic  *
179a86d421eSAleksandar Markovic  *     Register 12       Register 13       Register 14       Register 15
180a86d421eSAleksandar Markovic  *     -----------       -----------       -----------       -----------
181a86d421eSAleksandar Markovic  *
182a86d421eSAleksandar Markovic  * 0   Status            Cause             EPC               PRId
183a86d421eSAleksandar Markovic  * 1   IntCtl                                                EBase
184a86d421eSAleksandar Markovic  * 2   SRSCtl                              NestedEPC         CDMMBase
185a86d421eSAleksandar Markovic  * 3   SRSMap                                                CMGCRBase
186a86d421eSAleksandar Markovic  * 4   View_IPL          View_RIPL                           BEVVA
187a86d421eSAleksandar Markovic  * 5   SRSMap2           NestedExc
188a86d421eSAleksandar Markovic  * 6   GuestCtl0
189a86d421eSAleksandar Markovic  * 7   GTOffset
190a86d421eSAleksandar Markovic  *
191a86d421eSAleksandar Markovic  *
192a86d421eSAleksandar Markovic  *     Register 16       Register 17       Register 18       Register 19
193a86d421eSAleksandar Markovic  *     -----------       -----------       -----------       -----------
194a86d421eSAleksandar Markovic  *
195a86d421eSAleksandar Markovic  * 0   Config            LLAddr            WatchLo           WatchHi
196a86d421eSAleksandar Markovic  * 1   Config1           MAAR              WatchLo           WatchHi
197a86d421eSAleksandar Markovic  * 2   Config2           MAARI             WatchLo           WatchHi
198a86d421eSAleksandar Markovic  * 3   Config3                             WatchLo           WatchHi
199a86d421eSAleksandar Markovic  * 4   Config4                             WatchLo           WatchHi
200a86d421eSAleksandar Markovic  * 5   Config5                             WatchLo           WatchHi
201a86d421eSAleksandar Markovic  * 6                                       WatchLo           WatchHi
202a86d421eSAleksandar Markovic  * 7                                       WatchLo           WatchHi
203a86d421eSAleksandar Markovic  *
204a86d421eSAleksandar Markovic  *
205a86d421eSAleksandar Markovic  *     Register 20       Register 21       Register 22       Register 23
206a86d421eSAleksandar Markovic  *     -----------       -----------       -----------       -----------
207a86d421eSAleksandar Markovic  *
208a86d421eSAleksandar Markovic  * 0   XContext                                              Debug
209a86d421eSAleksandar Markovic  * 1                                                         TraceControl
210a86d421eSAleksandar Markovic  * 2                                                         TraceControl2
211a86d421eSAleksandar Markovic  * 3                                                         UserTraceData1
212a86d421eSAleksandar Markovic  * 4                                                         TraceIBPC
213a86d421eSAleksandar Markovic  * 5                                                         TraceDBPC
214a86d421eSAleksandar Markovic  * 6                                                         Debug2
215a86d421eSAleksandar Markovic  * 7
216a86d421eSAleksandar Markovic  *
217a86d421eSAleksandar Markovic  *
218a86d421eSAleksandar Markovic  *     Register 24       Register 25       Register 26       Register 27
219a86d421eSAleksandar Markovic  *     -----------       -----------       -----------       -----------
220a86d421eSAleksandar Markovic  *
221a86d421eSAleksandar Markovic  * 0   DEPC              PerfCnt            ErrCtl          CacheErr
222a86d421eSAleksandar Markovic  * 1                     PerfCnt
223a86d421eSAleksandar Markovic  * 2   TraceControl3     PerfCnt
224a86d421eSAleksandar Markovic  * 3   UserTraceData2    PerfCnt
225a86d421eSAleksandar Markovic  * 4                     PerfCnt
226a86d421eSAleksandar Markovic  * 5                     PerfCnt
227a86d421eSAleksandar Markovic  * 6                     PerfCnt
228a86d421eSAleksandar Markovic  * 7                     PerfCnt
229a86d421eSAleksandar Markovic  *
230a86d421eSAleksandar Markovic  *
231a86d421eSAleksandar Markovic  *     Register 28       Register 29       Register 30       Register 31
232a86d421eSAleksandar Markovic  *     -----------       -----------       -----------       -----------
233a86d421eSAleksandar Markovic  *
234a86d421eSAleksandar Markovic  * 0   DataLo            DataHi            ErrorEPC          DESAVE
235a86d421eSAleksandar Markovic  * 1   TagLo             TagHi
236a86d421eSAleksandar Markovic  * 2   DataLo            DataHi                              KScratch<n>
237a86d421eSAleksandar Markovic  * 3   TagLo             TagHi                               KScratch<n>
238a86d421eSAleksandar Markovic  * 4   DataLo            DataHi                              KScratch<n>
239a86d421eSAleksandar Markovic  * 5   TagLo             TagHi                               KScratch<n>
240a86d421eSAleksandar Markovic  * 6   DataLo            DataHi                              KScratch<n>
241a86d421eSAleksandar Markovic  * 7   TagLo             TagHi                               KScratch<n>
242a86d421eSAleksandar Markovic  *
243a86d421eSAleksandar Markovic  */
24404992c8cSAleksandar Markovic #define CP0_REGISTER_00     0
24504992c8cSAleksandar Markovic #define CP0_REGISTER_01     1
24604992c8cSAleksandar Markovic #define CP0_REGISTER_02     2
24704992c8cSAleksandar Markovic #define CP0_REGISTER_03     3
24804992c8cSAleksandar Markovic #define CP0_REGISTER_04     4
24904992c8cSAleksandar Markovic #define CP0_REGISTER_05     5
25004992c8cSAleksandar Markovic #define CP0_REGISTER_06     6
25104992c8cSAleksandar Markovic #define CP0_REGISTER_07     7
25204992c8cSAleksandar Markovic #define CP0_REGISTER_08     8
25304992c8cSAleksandar Markovic #define CP0_REGISTER_09     9
25404992c8cSAleksandar Markovic #define CP0_REGISTER_10    10
25504992c8cSAleksandar Markovic #define CP0_REGISTER_11    11
25604992c8cSAleksandar Markovic #define CP0_REGISTER_12    12
25704992c8cSAleksandar Markovic #define CP0_REGISTER_13    13
25804992c8cSAleksandar Markovic #define CP0_REGISTER_14    14
25904992c8cSAleksandar Markovic #define CP0_REGISTER_15    15
26004992c8cSAleksandar Markovic #define CP0_REGISTER_16    16
26104992c8cSAleksandar Markovic #define CP0_REGISTER_17    17
26204992c8cSAleksandar Markovic #define CP0_REGISTER_18    18
26304992c8cSAleksandar Markovic #define CP0_REGISTER_19    19
26404992c8cSAleksandar Markovic #define CP0_REGISTER_20    20
26504992c8cSAleksandar Markovic #define CP0_REGISTER_21    21
26604992c8cSAleksandar Markovic #define CP0_REGISTER_22    22
26704992c8cSAleksandar Markovic #define CP0_REGISTER_23    23
26804992c8cSAleksandar Markovic #define CP0_REGISTER_24    24
26904992c8cSAleksandar Markovic #define CP0_REGISTER_25    25
27004992c8cSAleksandar Markovic #define CP0_REGISTER_26    26
27104992c8cSAleksandar Markovic #define CP0_REGISTER_27    27
27204992c8cSAleksandar Markovic #define CP0_REGISTER_28    28
27304992c8cSAleksandar Markovic #define CP0_REGISTER_29    29
27404992c8cSAleksandar Markovic #define CP0_REGISTER_30    30
27504992c8cSAleksandar Markovic #define CP0_REGISTER_31    31
27604992c8cSAleksandar Markovic 
27704992c8cSAleksandar Markovic 
27804992c8cSAleksandar Markovic /* CP0 Register 00 */
27904992c8cSAleksandar Markovic #define CP0_REG00__INDEX           0
2801b142da5SAleksandar Markovic #define CP0_REG00__MVPCONTROL      1
2811b142da5SAleksandar Markovic #define CP0_REG00__MVPCONF0        2
2821b142da5SAleksandar Markovic #define CP0_REG00__MVPCONF1        3
28304992c8cSAleksandar Markovic #define CP0_REG00__VPCONTROL       4
28404992c8cSAleksandar Markovic /* CP0 Register 01 */
28530deb460SAleksandar Markovic #define CP0_REG01__RANDOM          0
28630deb460SAleksandar Markovic #define CP0_REG01__VPECONTROL      1
28730deb460SAleksandar Markovic #define CP0_REG01__VPECONF0        2
28830deb460SAleksandar Markovic #define CP0_REG01__VPECONF1        3
28930deb460SAleksandar Markovic #define CP0_REG01__YQMASK          4
29030deb460SAleksandar Markovic #define CP0_REG01__VPESCHEDULE     5
29130deb460SAleksandar Markovic #define CP0_REG01__VPESCHEFBACK    6
29230deb460SAleksandar Markovic #define CP0_REG01__VPEOPT          7
29304992c8cSAleksandar Markovic /* CP0 Register 02 */
29404992c8cSAleksandar Markovic #define CP0_REG02__ENTRYLO0        0
2956d27d5bdSAleksandar Markovic #define CP0_REG02__TCSTATUS        1
2966d27d5bdSAleksandar Markovic #define CP0_REG02__TCBIND          2
2976d27d5bdSAleksandar Markovic #define CP0_REG02__TCRESTART       3
2986d27d5bdSAleksandar Markovic #define CP0_REG02__TCHALT          4
2996d27d5bdSAleksandar Markovic #define CP0_REG02__TCCONTEXT       5
3006d27d5bdSAleksandar Markovic #define CP0_REG02__TCSCHEDULE      6
3016d27d5bdSAleksandar Markovic #define CP0_REG02__TCSCHEFBACK     7
30204992c8cSAleksandar Markovic /* CP0 Register 03 */
30304992c8cSAleksandar Markovic #define CP0_REG03__ENTRYLO1        0
30404992c8cSAleksandar Markovic #define CP0_REG03__GLOBALNUM       1
305acd37316SAleksandar Markovic #define CP0_REG03__TCOPT           7
30604992c8cSAleksandar Markovic /* CP0 Register 04 */
30704992c8cSAleksandar Markovic #define CP0_REG04__CONTEXT         0
308020fe379SAleksandar Markovic #define CP0_REG04__CONTEXTCONFIG   1
30904992c8cSAleksandar Markovic #define CP0_REG04__USERLOCAL       2
310020fe379SAleksandar Markovic #define CP0_REG04__XCONTEXTCONFIG  3
31104992c8cSAleksandar Markovic #define CP0_REG04__DBGCONTEXTID    4
31204992c8cSAleksandar Markovic #define CP0_REG00__MMID            5
31304992c8cSAleksandar Markovic /* CP0 Register 05 */
31404992c8cSAleksandar Markovic #define CP0_REG05__PAGEMASK        0
31504992c8cSAleksandar Markovic #define CP0_REG05__PAGEGRAIN       1
316*a1e76353SAleksandar Markovic #define CP0_REG05__SEGCTL0         2
317*a1e76353SAleksandar Markovic #define CP0_REG05__SEGCTL1         3
318*a1e76353SAleksandar Markovic #define CP0_REG05__SEGCTL2         4
319*a1e76353SAleksandar Markovic #define CP0_REG05__PWBASE          5
320*a1e76353SAleksandar Markovic #define CP0_REG05__PWFIELD         6
321*a1e76353SAleksandar Markovic #define CP0_REG05__PWSIZE          7
32204992c8cSAleksandar Markovic /* CP0 Register 06 */
32304992c8cSAleksandar Markovic #define CP0_REG06__WIRED           0
32404992c8cSAleksandar Markovic /* CP0 Register 07 */
32504992c8cSAleksandar Markovic #define CP0_REG07__HWRENA          0
32604992c8cSAleksandar Markovic /* CP0 Register 08 */
32704992c8cSAleksandar Markovic #define CP0_REG08__BADVADDR        0
32804992c8cSAleksandar Markovic #define CP0_REG08__BADINSTR        1
32904992c8cSAleksandar Markovic #define CP0_REG08__BADINSTRP       2
33004992c8cSAleksandar Markovic /* CP0 Register 09 */
33104992c8cSAleksandar Markovic #define CP0_REG09__COUNT           0
33204992c8cSAleksandar Markovic #define CP0_REG09__SAARI           6
33304992c8cSAleksandar Markovic #define CP0_REG09__SAAR            7
33404992c8cSAleksandar Markovic /* CP0 Register 10 */
33504992c8cSAleksandar Markovic #define CP0_REG10__ENTRYHI         0
33604992c8cSAleksandar Markovic #define CP0_REG10__GUESTCTL1       4
33704992c8cSAleksandar Markovic #define CP0_REG10__GUESTCTL2       5
33804992c8cSAleksandar Markovic /* CP0 Register 11 */
33904992c8cSAleksandar Markovic #define CP0_REG11__COMPARE         0
34004992c8cSAleksandar Markovic #define CP0_REG11__GUESTCTL0EXT    4
34104992c8cSAleksandar Markovic /* CP0 Register 12 */
34204992c8cSAleksandar Markovic #define CP0_REG12__STATUS          0
34304992c8cSAleksandar Markovic #define CP0_REG12__INTCTL          1
34404992c8cSAleksandar Markovic #define CP0_REG12__SRSCTL          2
34504992c8cSAleksandar Markovic #define CP0_REG12__GUESTCTL0       6
34604992c8cSAleksandar Markovic #define CP0_REG12__GTOFFSET        7
34704992c8cSAleksandar Markovic /* CP0 Register 13 */
34804992c8cSAleksandar Markovic #define CP0_REG13__CAUSE           0
34904992c8cSAleksandar Markovic /* CP0 Register 14 */
35004992c8cSAleksandar Markovic #define CP0_REG14__EPC             0
35104992c8cSAleksandar Markovic /* CP0 Register 15 */
35204992c8cSAleksandar Markovic #define CP0_REG15__PRID            0
35304992c8cSAleksandar Markovic #define CP0_REG15__EBASE           1
35404992c8cSAleksandar Markovic #define CP0_REG15__CDMMBASE        2
35504992c8cSAleksandar Markovic #define CP0_REG15__CMGCRBASE       3
35604992c8cSAleksandar Markovic /* CP0 Register 16 */
35704992c8cSAleksandar Markovic #define CP0_REG16__CONFIG          0
35804992c8cSAleksandar Markovic #define CP0_REG16__CONFIG1         1
35904992c8cSAleksandar Markovic #define CP0_REG16__CONFIG2         2
36004992c8cSAleksandar Markovic #define CP0_REG16__CONFIG3         3
36104992c8cSAleksandar Markovic #define CP0_REG16__CONFIG4         4
36204992c8cSAleksandar Markovic #define CP0_REG16__CONFIG5         5
36304992c8cSAleksandar Markovic #define CP0_REG00__CONFIG7         7
36404992c8cSAleksandar Markovic /* CP0 Register 17 */
36504992c8cSAleksandar Markovic #define CP0_REG17__LLADDR          0
36604992c8cSAleksandar Markovic #define CP0_REG17__MAAR            1
36704992c8cSAleksandar Markovic #define CP0_REG17__MAARI           2
36804992c8cSAleksandar Markovic /* CP0 Register 18 */
36904992c8cSAleksandar Markovic #define CP0_REG18__WATCHLO0        0
37004992c8cSAleksandar Markovic #define CP0_REG18__WATCHLO1        1
37104992c8cSAleksandar Markovic #define CP0_REG18__WATCHLO2        2
37204992c8cSAleksandar Markovic #define CP0_REG18__WATCHLO3        3
37304992c8cSAleksandar Markovic /* CP0 Register 19 */
37404992c8cSAleksandar Markovic #define CP0_REG19__WATCHHI0        0
37504992c8cSAleksandar Markovic #define CP0_REG19__WATCHHI1        1
37604992c8cSAleksandar Markovic #define CP0_REG19__WATCHHI2        2
37704992c8cSAleksandar Markovic #define CP0_REG19__WATCHHI3        3
37804992c8cSAleksandar Markovic /* CP0 Register 20 */
37904992c8cSAleksandar Markovic #define CP0_REG20__XCONTEXT        0
38004992c8cSAleksandar Markovic /* CP0 Register 21 */
38104992c8cSAleksandar Markovic /* CP0 Register 22 */
38204992c8cSAleksandar Markovic /* CP0 Register 23 */
38304992c8cSAleksandar Markovic #define CP0_REG23__DEBUG           0
38404992c8cSAleksandar Markovic /* CP0 Register 24 */
38504992c8cSAleksandar Markovic #define CP0_REG24__DEPC            0
38604992c8cSAleksandar Markovic /* CP0 Register 25 */
38704992c8cSAleksandar Markovic #define CP0_REG25__PERFCTL0        0
38804992c8cSAleksandar Markovic #define CP0_REG25__PERFCNT0        1
38904992c8cSAleksandar Markovic #define CP0_REG25__PERFCTL1        2
39004992c8cSAleksandar Markovic #define CP0_REG25__PERFCNT1        3
39104992c8cSAleksandar Markovic #define CP0_REG25__PERFCTL2        4
39204992c8cSAleksandar Markovic #define CP0_REG25__PERFCNT2        5
39304992c8cSAleksandar Markovic #define CP0_REG25__PERFCTL3        6
39404992c8cSAleksandar Markovic #define CP0_REG25__PERFCNT3        7
39504992c8cSAleksandar Markovic /* CP0 Register 26 */
39604992c8cSAleksandar Markovic #define CP0_REG00__ERRCTL          0
39704992c8cSAleksandar Markovic /* CP0 Register 27 */
39804992c8cSAleksandar Markovic #define CP0_REG27__CACHERR         0
39904992c8cSAleksandar Markovic /* CP0 Register 28 */
40004992c8cSAleksandar Markovic #define CP0_REG28__ITAGLO          0
40104992c8cSAleksandar Markovic #define CP0_REG28__IDATALO         1
40204992c8cSAleksandar Markovic #define CP0_REG28__DTAGLO          2
40304992c8cSAleksandar Markovic #define CP0_REG28__DDATALO         3
40404992c8cSAleksandar Markovic /* CP0 Register 29 */
40504992c8cSAleksandar Markovic #define CP0_REG29__IDATAHI         1
40604992c8cSAleksandar Markovic #define CP0_REG29__DDATAHI         3
40704992c8cSAleksandar Markovic /* CP0 Register 30 */
40804992c8cSAleksandar Markovic #define CP0_REG30__ERROREPC        0
40904992c8cSAleksandar Markovic /* CP0 Register 31 */
41004992c8cSAleksandar Markovic #define CP0_REG31__DESAVE          0
41104992c8cSAleksandar Markovic #define CP0_REG31__KSCRATCH1       2
41204992c8cSAleksandar Markovic #define CP0_REG31__KSCRATCH2       3
41304992c8cSAleksandar Markovic #define CP0_REG31__KSCRATCH3       4
41404992c8cSAleksandar Markovic #define CP0_REG31__KSCRATCH4       5
41504992c8cSAleksandar Markovic #define CP0_REG31__KSCRATCH5       6
41604992c8cSAleksandar Markovic #define CP0_REG31__KSCRATCH6       7
417ea9c5e83SAleksandar Markovic 
418ea9c5e83SAleksandar Markovic 
419ea9c5e83SAleksandar Markovic typedef struct TCState TCState;
420ea9c5e83SAleksandar Markovic struct TCState {
421ea9c5e83SAleksandar Markovic     target_ulong gpr[32];
422ea9c5e83SAleksandar Markovic     target_ulong PC;
423ea9c5e83SAleksandar Markovic     target_ulong HI[MIPS_DSP_ACC];
424ea9c5e83SAleksandar Markovic     target_ulong LO[MIPS_DSP_ACC];
425ea9c5e83SAleksandar Markovic     target_ulong ACX[MIPS_DSP_ACC];
426ea9c5e83SAleksandar Markovic     target_ulong DSPControl;
427ea9c5e83SAleksandar Markovic     int32_t CP0_TCStatus;
428ea9c5e83SAleksandar Markovic #define CP0TCSt_TCU3    31
429ea9c5e83SAleksandar Markovic #define CP0TCSt_TCU2    30
430ea9c5e83SAleksandar Markovic #define CP0TCSt_TCU1    29
431ea9c5e83SAleksandar Markovic #define CP0TCSt_TCU0    28
432ea9c5e83SAleksandar Markovic #define CP0TCSt_TMX     27
433ea9c5e83SAleksandar Markovic #define CP0TCSt_RNST    23
434ea9c5e83SAleksandar Markovic #define CP0TCSt_TDS     21
435ea9c5e83SAleksandar Markovic #define CP0TCSt_DT      20
436ea9c5e83SAleksandar Markovic #define CP0TCSt_DA      15
437ea9c5e83SAleksandar Markovic #define CP0TCSt_A       13
438ea9c5e83SAleksandar Markovic #define CP0TCSt_TKSU    11
439ea9c5e83SAleksandar Markovic #define CP0TCSt_IXMT    10
440ea9c5e83SAleksandar Markovic #define CP0TCSt_TASID   0
441ea9c5e83SAleksandar Markovic     int32_t CP0_TCBind;
442ea9c5e83SAleksandar Markovic #define CP0TCBd_CurTC   21
443ea9c5e83SAleksandar Markovic #define CP0TCBd_TBE     17
444ea9c5e83SAleksandar Markovic #define CP0TCBd_CurVPE  0
445ea9c5e83SAleksandar Markovic     target_ulong CP0_TCHalt;
446ea9c5e83SAleksandar Markovic     target_ulong CP0_TCContext;
447ea9c5e83SAleksandar Markovic     target_ulong CP0_TCSchedule;
448ea9c5e83SAleksandar Markovic     target_ulong CP0_TCScheFBack;
449ea9c5e83SAleksandar Markovic     int32_t CP0_Debug_tcstatus;
450ea9c5e83SAleksandar Markovic     target_ulong CP0_UserLocal;
451ea9c5e83SAleksandar Markovic 
452ea9c5e83SAleksandar Markovic     int32_t msacsr;
453ea9c5e83SAleksandar Markovic 
454ea9c5e83SAleksandar Markovic #define MSACSR_FS       24
455ea9c5e83SAleksandar Markovic #define MSACSR_FS_MASK  (1 << MSACSR_FS)
456ea9c5e83SAleksandar Markovic #define MSACSR_NX       18
457ea9c5e83SAleksandar Markovic #define MSACSR_NX_MASK  (1 << MSACSR_NX)
458ea9c5e83SAleksandar Markovic #define MSACSR_CEF      2
459ea9c5e83SAleksandar Markovic #define MSACSR_CEF_MASK (0xffff << MSACSR_CEF)
460ea9c5e83SAleksandar Markovic #define MSACSR_RM       0
461ea9c5e83SAleksandar Markovic #define MSACSR_RM_MASK  (0x3 << MSACSR_RM)
462ea9c5e83SAleksandar Markovic #define MSACSR_MASK     (MSACSR_RM_MASK | MSACSR_CEF_MASK | MSACSR_NX_MASK | \
463ea9c5e83SAleksandar Markovic         MSACSR_FS_MASK)
464ea9c5e83SAleksandar Markovic 
465ea9c5e83SAleksandar Markovic     float_status msa_fp_status;
466ea9c5e83SAleksandar Markovic 
467a168a796SFredrik Noring     /* Upper 64-bit MMRs (multimedia registers); the lower 64-bit are GPRs */
468a168a796SFredrik Noring     uint64_t mmr[32];
469a168a796SFredrik Noring 
470ea9c5e83SAleksandar Markovic #define NUMBER_OF_MXU_REGISTERS 16
471ea9c5e83SAleksandar Markovic     target_ulong mxu_gpr[NUMBER_OF_MXU_REGISTERS - 1];
472ea9c5e83SAleksandar Markovic     target_ulong mxu_cr;
473ea9c5e83SAleksandar Markovic #define MXU_CR_LC       31
474ea9c5e83SAleksandar Markovic #define MXU_CR_RC       30
475ea9c5e83SAleksandar Markovic #define MXU_CR_BIAS     2
476ea9c5e83SAleksandar Markovic #define MXU_CR_RD_EN    1
477ea9c5e83SAleksandar Markovic #define MXU_CR_MXU_EN   0
478ea9c5e83SAleksandar Markovic 
479ea9c5e83SAleksandar Markovic };
480ea9c5e83SAleksandar Markovic 
481043715d1SYongbok Kim struct MIPSITUState;
482ea9c5e83SAleksandar Markovic typedef struct CPUMIPSState CPUMIPSState;
483ea9c5e83SAleksandar Markovic struct CPUMIPSState {
484ea9c5e83SAleksandar Markovic     TCState active_tc;
485ea9c5e83SAleksandar Markovic     CPUMIPSFPUContext active_fpu;
486ea9c5e83SAleksandar Markovic 
487ea9c5e83SAleksandar Markovic     uint32_t current_tc;
488ea9c5e83SAleksandar Markovic     uint32_t current_fpu;
489ea9c5e83SAleksandar Markovic 
490ea9c5e83SAleksandar Markovic     uint32_t SEGBITS;
491ea9c5e83SAleksandar Markovic     uint32_t PABITS;
492ea9c5e83SAleksandar Markovic #if defined(TARGET_MIPS64)
493ea9c5e83SAleksandar Markovic # define PABITS_BASE 36
494ea9c5e83SAleksandar Markovic #else
495ea9c5e83SAleksandar Markovic # define PABITS_BASE 32
496ea9c5e83SAleksandar Markovic #endif
497ea9c5e83SAleksandar Markovic     target_ulong SEGMask;
498ea9c5e83SAleksandar Markovic     uint64_t PAMask;
499ea9c5e83SAleksandar Markovic #define PAMASK_BASE ((1ULL << PABITS_BASE) - 1)
500ea9c5e83SAleksandar Markovic 
501ea9c5e83SAleksandar Markovic     int32_t msair;
502ea9c5e83SAleksandar Markovic #define MSAIR_ProcID    8
503ea9c5e83SAleksandar Markovic #define MSAIR_Rev       0
504ea9c5e83SAleksandar Markovic 
50550e7edc5SAleksandar Markovic /*
50650e7edc5SAleksandar Markovic  * CP0 Register 0
50750e7edc5SAleksandar Markovic  */
5089c2149c8Sths     int32_t CP0_Index;
509ead9360eSths     /* CP0_MVP* are per MVP registers. */
51001bc435bSYongbok Kim     int32_t CP0_VPControl;
51101bc435bSYongbok Kim #define CP0VPCtl_DIS    0
51250e7edc5SAleksandar Markovic /*
51350e7edc5SAleksandar Markovic  * CP0 Register 1
51450e7edc5SAleksandar Markovic  */
5159c2149c8Sths     int32_t CP0_Random;
516ead9360eSths     int32_t CP0_VPEControl;
517ead9360eSths #define CP0VPECo_YSI    21
518ead9360eSths #define CP0VPECo_GSI    20
519ead9360eSths #define CP0VPECo_EXCPT  16
520ead9360eSths #define CP0VPECo_TE     15
521ead9360eSths #define CP0VPECo_TargTC 0
522ead9360eSths     int32_t CP0_VPEConf0;
523ead9360eSths #define CP0VPEC0_M      31
524ead9360eSths #define CP0VPEC0_XTC    21
525ead9360eSths #define CP0VPEC0_TCS    19
526ead9360eSths #define CP0VPEC0_SCS    18
527ead9360eSths #define CP0VPEC0_DSC    17
528ead9360eSths #define CP0VPEC0_ICS    16
529ead9360eSths #define CP0VPEC0_MVP    1
530ead9360eSths #define CP0VPEC0_VPA    0
531ead9360eSths     int32_t CP0_VPEConf1;
532ead9360eSths #define CP0VPEC1_NCX    20
533ead9360eSths #define CP0VPEC1_NCP2   10
534ead9360eSths #define CP0VPEC1_NCP1   0
535ead9360eSths     target_ulong CP0_YQMask;
536ead9360eSths     target_ulong CP0_VPESchedule;
537ead9360eSths     target_ulong CP0_VPEScheFBack;
538ead9360eSths     int32_t CP0_VPEOpt;
539ead9360eSths #define CP0VPEOpt_IWX7  15
540ead9360eSths #define CP0VPEOpt_IWX6  14
541ead9360eSths #define CP0VPEOpt_IWX5  13
542ead9360eSths #define CP0VPEOpt_IWX4  12
543ead9360eSths #define CP0VPEOpt_IWX3  11
544ead9360eSths #define CP0VPEOpt_IWX2  10
545ead9360eSths #define CP0VPEOpt_IWX1  9
546ead9360eSths #define CP0VPEOpt_IWX0  8
547ead9360eSths #define CP0VPEOpt_DWX7  7
548ead9360eSths #define CP0VPEOpt_DWX6  6
549ead9360eSths #define CP0VPEOpt_DWX5  5
550ead9360eSths #define CP0VPEOpt_DWX4  4
551ead9360eSths #define CP0VPEOpt_DWX3  3
552ead9360eSths #define CP0VPEOpt_DWX2  2
553ead9360eSths #define CP0VPEOpt_DWX1  1
554ead9360eSths #define CP0VPEOpt_DWX0  0
55550e7edc5SAleksandar Markovic /*
55650e7edc5SAleksandar Markovic  * CP0 Register 2
55750e7edc5SAleksandar Markovic  */
558284b731aSLeon Alrae     uint64_t CP0_EntryLo0;
55950e7edc5SAleksandar Markovic /*
56050e7edc5SAleksandar Markovic  * CP0 Register 3
56150e7edc5SAleksandar Markovic  */
562284b731aSLeon Alrae     uint64_t CP0_EntryLo1;
5632fb58b73SLeon Alrae #if defined(TARGET_MIPS64)
5642fb58b73SLeon Alrae # define CP0EnLo_RI 63
5652fb58b73SLeon Alrae # define CP0EnLo_XI 62
5662fb58b73SLeon Alrae #else
5672fb58b73SLeon Alrae # define CP0EnLo_RI 31
5682fb58b73SLeon Alrae # define CP0EnLo_XI 30
5692fb58b73SLeon Alrae #endif
57001bc435bSYongbok Kim     int32_t CP0_GlobalNumber;
57101bc435bSYongbok Kim #define CP0GN_VPId 0
57250e7edc5SAleksandar Markovic /*
57350e7edc5SAleksandar Markovic  * CP0 Register 4
57450e7edc5SAleksandar Markovic  */
5759c2149c8Sths     target_ulong CP0_Context;
576e98c0d17SLeon Alrae     target_ulong CP0_KScratch[MIPS_KSCRATCH_NUM];
5773ef521eeSAleksandar Markovic     int32_t CP0_MemoryMapID;
57850e7edc5SAleksandar Markovic /*
57950e7edc5SAleksandar Markovic  * CP0 Register 5
58050e7edc5SAleksandar Markovic  */
5819c2149c8Sths     int32_t CP0_PageMask;
5827207c7f9SLeon Alrae     int32_t CP0_PageGrain_rw_bitmask;
5839c2149c8Sths     int32_t CP0_PageGrain;
5847207c7f9SLeon Alrae #define CP0PG_RIE 31
5857207c7f9SLeon Alrae #define CP0PG_XIE 30
586e117f526SLeon Alrae #define CP0PG_ELPA 29
58792ceb440SLeon Alrae #define CP0PG_IEC 27
588cec56a73SJames Hogan     target_ulong CP0_SegCtl0;
589cec56a73SJames Hogan     target_ulong CP0_SegCtl1;
590cec56a73SJames Hogan     target_ulong CP0_SegCtl2;
591cec56a73SJames Hogan #define CP0SC_PA        9
592cec56a73SJames Hogan #define CP0SC_PA_MASK   (0x7FULL << CP0SC_PA)
593cec56a73SJames Hogan #define CP0SC_PA_1GMASK (0x7EULL << CP0SC_PA)
594cec56a73SJames Hogan #define CP0SC_AM        4
595cec56a73SJames Hogan #define CP0SC_AM_MASK   (0x7ULL << CP0SC_AM)
596cec56a73SJames Hogan #define CP0SC_AM_UK     0ULL
597cec56a73SJames Hogan #define CP0SC_AM_MK     1ULL
598cec56a73SJames Hogan #define CP0SC_AM_MSK    2ULL
599cec56a73SJames Hogan #define CP0SC_AM_MUSK   3ULL
600cec56a73SJames Hogan #define CP0SC_AM_MUSUK  4ULL
601cec56a73SJames Hogan #define CP0SC_AM_USK    5ULL
602cec56a73SJames Hogan #define CP0SC_AM_UUSK   7ULL
603cec56a73SJames Hogan #define CP0SC_EU        3
604cec56a73SJames Hogan #define CP0SC_EU_MASK   (1ULL << CP0SC_EU)
605cec56a73SJames Hogan #define CP0SC_C         0
606cec56a73SJames Hogan #define CP0SC_C_MASK    (0x7ULL << CP0SC_C)
607cec56a73SJames Hogan #define CP0SC_MASK      (CP0SC_C_MASK | CP0SC_EU_MASK | CP0SC_AM_MASK | \
608cec56a73SJames Hogan                          CP0SC_PA_MASK)
609cec56a73SJames Hogan #define CP0SC_1GMASK    (CP0SC_C_MASK | CP0SC_EU_MASK | CP0SC_AM_MASK | \
610cec56a73SJames Hogan                          CP0SC_PA_1GMASK)
611cec56a73SJames Hogan #define CP0SC0_MASK     (CP0SC_MASK | (CP0SC_MASK << 16))
612cec56a73SJames Hogan #define CP0SC1_XAM      59
613cec56a73SJames Hogan #define CP0SC1_XAM_MASK (0x7ULL << CP0SC1_XAM)
614cec56a73SJames Hogan #define CP0SC1_MASK     (CP0SC_MASK | (CP0SC_MASK << 16) | CP0SC1_XAM_MASK)
615cec56a73SJames Hogan #define CP0SC2_XR       56
616cec56a73SJames Hogan #define CP0SC2_XR_MASK  (0xFFULL << CP0SC2_XR)
617cec56a73SJames Hogan #define CP0SC2_MASK     (CP0SC_1GMASK | (CP0SC_1GMASK << 16) | CP0SC2_XR_MASK)
6185e31fdd5SYongbok Kim     target_ulong CP0_PWBase;
619fa75ad14SYongbok Kim     target_ulong CP0_PWField;
620fa75ad14SYongbok Kim #if defined(TARGET_MIPS64)
621fa75ad14SYongbok Kim #define CP0PF_BDI  32    /* 37..32 */
622fa75ad14SYongbok Kim #define CP0PF_GDI  24    /* 29..24 */
623fa75ad14SYongbok Kim #define CP0PF_UDI  18    /* 23..18 */
624fa75ad14SYongbok Kim #define CP0PF_MDI  12    /* 17..12 */
625fa75ad14SYongbok Kim #define CP0PF_PTI  6     /* 11..6  */
626fa75ad14SYongbok Kim #define CP0PF_PTEI 0     /*  5..0  */
627fa75ad14SYongbok Kim #else
628fa75ad14SYongbok Kim #define CP0PF_GDW  24    /* 29..24 */
629fa75ad14SYongbok Kim #define CP0PF_UDW  18    /* 23..18 */
630fa75ad14SYongbok Kim #define CP0PF_MDW  12    /* 17..12 */
631fa75ad14SYongbok Kim #define CP0PF_PTW  6     /* 11..6  */
632fa75ad14SYongbok Kim #define CP0PF_PTEW 0     /*  5..0  */
633fa75ad14SYongbok Kim #endif
63420b28ebcSYongbok Kim     target_ulong CP0_PWSize;
63520b28ebcSYongbok Kim #if defined(TARGET_MIPS64)
63620b28ebcSYongbok Kim #define CP0PS_BDW  32    /* 37..32 */
63720b28ebcSYongbok Kim #endif
63820b28ebcSYongbok Kim #define CP0PS_PS   30
63920b28ebcSYongbok Kim #define CP0PS_GDW  24    /* 29..24 */
64020b28ebcSYongbok Kim #define CP0PS_UDW  18    /* 23..18 */
64120b28ebcSYongbok Kim #define CP0PS_MDW  12    /* 17..12 */
64220b28ebcSYongbok Kim #define CP0PS_PTW  6     /* 11..6  */
64320b28ebcSYongbok Kim #define CP0PS_PTEW 0     /*  5..0  */
64450e7edc5SAleksandar Markovic /*
64550e7edc5SAleksandar Markovic  * CP0 Register 6
64650e7edc5SAleksandar Markovic  */
6479c2149c8Sths     int32_t CP0_Wired;
648103be64cSYongbok Kim     int32_t CP0_PWCtl;
649103be64cSYongbok Kim #define CP0PC_PWEN      31
650103be64cSYongbok Kim #if defined(TARGET_MIPS64)
651103be64cSYongbok Kim #define CP0PC_PWDIREXT  30
652103be64cSYongbok Kim #define CP0PC_XK        28
653103be64cSYongbok Kim #define CP0PC_XS        27
654103be64cSYongbok Kim #define CP0PC_XU        26
655103be64cSYongbok Kim #endif
656103be64cSYongbok Kim #define CP0PC_DPH       7
657103be64cSYongbok Kim #define CP0PC_HUGEPG    6
658103be64cSYongbok Kim #define CP0PC_PSN       0     /*  5..0  */
659ead9360eSths     int32_t CP0_SRSConf0_rw_bitmask;
660ead9360eSths     int32_t CP0_SRSConf0;
661ead9360eSths #define CP0SRSC0_M      31
662ead9360eSths #define CP0SRSC0_SRS3   20
663ead9360eSths #define CP0SRSC0_SRS2   10
664ead9360eSths #define CP0SRSC0_SRS1   0
665ead9360eSths     int32_t CP0_SRSConf1_rw_bitmask;
666ead9360eSths     int32_t CP0_SRSConf1;
667ead9360eSths #define CP0SRSC1_M      31
668ead9360eSths #define CP0SRSC1_SRS6   20
669ead9360eSths #define CP0SRSC1_SRS5   10
670ead9360eSths #define CP0SRSC1_SRS4   0
671ead9360eSths     int32_t CP0_SRSConf2_rw_bitmask;
672ead9360eSths     int32_t CP0_SRSConf2;
673ead9360eSths #define CP0SRSC2_M      31
674ead9360eSths #define CP0SRSC2_SRS9   20
675ead9360eSths #define CP0SRSC2_SRS8   10
676ead9360eSths #define CP0SRSC2_SRS7   0
677ead9360eSths     int32_t CP0_SRSConf3_rw_bitmask;
678ead9360eSths     int32_t CP0_SRSConf3;
679ead9360eSths #define CP0SRSC3_M      31
680ead9360eSths #define CP0SRSC3_SRS12  20
681ead9360eSths #define CP0SRSC3_SRS11  10
682ead9360eSths #define CP0SRSC3_SRS10  0
683ead9360eSths     int32_t CP0_SRSConf4_rw_bitmask;
684ead9360eSths     int32_t CP0_SRSConf4;
685ead9360eSths #define CP0SRSC4_SRS15  20
686ead9360eSths #define CP0SRSC4_SRS14  10
687ead9360eSths #define CP0SRSC4_SRS13  0
68850e7edc5SAleksandar Markovic /*
68950e7edc5SAleksandar Markovic  * CP0 Register 7
69050e7edc5SAleksandar Markovic  */
6919c2149c8Sths     int32_t CP0_HWREna;
69250e7edc5SAleksandar Markovic /*
69350e7edc5SAleksandar Markovic  * CP0 Register 8
69450e7edc5SAleksandar Markovic  */
695c570fd16Sths     target_ulong CP0_BadVAddr;
696aea14095SLeon Alrae     uint32_t CP0_BadInstr;
697aea14095SLeon Alrae     uint32_t CP0_BadInstrP;
69825beba9bSStefan Markovic     uint32_t CP0_BadInstrX;
69950e7edc5SAleksandar Markovic /*
70050e7edc5SAleksandar Markovic  * CP0 Register 9
70150e7edc5SAleksandar Markovic  */
7029c2149c8Sths     int32_t CP0_Count;
703167db30eSYongbok Kim     uint32_t CP0_SAARI;
704167db30eSYongbok Kim #define CP0SAARI_TARGET 0    /*  5..0  */
705167db30eSYongbok Kim     uint64_t CP0_SAAR[2];
706167db30eSYongbok Kim #define CP0SAAR_BASE    12   /* 43..12 */
707167db30eSYongbok Kim #define CP0SAAR_SIZE    1    /*  5..1  */
708167db30eSYongbok Kim #define CP0SAAR_EN      0
70950e7edc5SAleksandar Markovic /*
71050e7edc5SAleksandar Markovic  * CP0 Register 10
71150e7edc5SAleksandar Markovic  */
7129c2149c8Sths     target_ulong CP0_EntryHi;
7139456c2fbSLeon Alrae #define CP0EnHi_EHINV 10
7146ec98bd7SPaul Burton     target_ulong CP0_EntryHi_ASID_mask;
71550e7edc5SAleksandar Markovic /*
71650e7edc5SAleksandar Markovic  * CP0 Register 11
71750e7edc5SAleksandar Markovic  */
7189c2149c8Sths     int32_t CP0_Compare;
71950e7edc5SAleksandar Markovic /*
72050e7edc5SAleksandar Markovic  * CP0 Register 12
72150e7edc5SAleksandar Markovic  */
7229c2149c8Sths     int32_t CP0_Status;
7236af0bf9cSbellard #define CP0St_CU3   31
7246af0bf9cSbellard #define CP0St_CU2   30
7256af0bf9cSbellard #define CP0St_CU1   29
7266af0bf9cSbellard #define CP0St_CU0   28
7276af0bf9cSbellard #define CP0St_RP    27
7286ea83fedSbellard #define CP0St_FR    26
7296af0bf9cSbellard #define CP0St_RE    25
7307a387fffSths #define CP0St_MX    24
7317a387fffSths #define CP0St_PX    23
7326af0bf9cSbellard #define CP0St_BEV   22
7336af0bf9cSbellard #define CP0St_TS    21
7346af0bf9cSbellard #define CP0St_SR    20
7356af0bf9cSbellard #define CP0St_NMI   19
7366af0bf9cSbellard #define CP0St_IM    8
7377a387fffSths #define CP0St_KX    7
7387a387fffSths #define CP0St_SX    6
7397a387fffSths #define CP0St_UX    5
740623a930eSths #define CP0St_KSU   3
7416af0bf9cSbellard #define CP0St_ERL   2
7426af0bf9cSbellard #define CP0St_EXL   1
7436af0bf9cSbellard #define CP0St_IE    0
7449c2149c8Sths     int32_t CP0_IntCtl;
745ead9360eSths #define CP0IntCtl_IPTI 29
74688991299SDongxue Zhang #define CP0IntCtl_IPPCI 26
747ead9360eSths #define CP0IntCtl_VS 5
7489c2149c8Sths     int32_t CP0_SRSCtl;
749ead9360eSths #define CP0SRSCtl_HSS 26
750ead9360eSths #define CP0SRSCtl_EICSS 18
751ead9360eSths #define CP0SRSCtl_ESS 12
752ead9360eSths #define CP0SRSCtl_PSS 6
753ead9360eSths #define CP0SRSCtl_CSS 0
7549c2149c8Sths     int32_t CP0_SRSMap;
755ead9360eSths #define CP0SRSMap_SSV7 28
756ead9360eSths #define CP0SRSMap_SSV6 24
757ead9360eSths #define CP0SRSMap_SSV5 20
758ead9360eSths #define CP0SRSMap_SSV4 16
759ead9360eSths #define CP0SRSMap_SSV3 12
760ead9360eSths #define CP0SRSMap_SSV2 8
761ead9360eSths #define CP0SRSMap_SSV1 4
762ead9360eSths #define CP0SRSMap_SSV0 0
76350e7edc5SAleksandar Markovic /*
76450e7edc5SAleksandar Markovic  * CP0 Register 13
76550e7edc5SAleksandar Markovic  */
7669c2149c8Sths     int32_t CP0_Cause;
7677a387fffSths #define CP0Ca_BD   31
7687a387fffSths #define CP0Ca_TI   30
7697a387fffSths #define CP0Ca_CE   28
7707a387fffSths #define CP0Ca_DC   27
7717a387fffSths #define CP0Ca_PCI  26
7726af0bf9cSbellard #define CP0Ca_IV   23
7737a387fffSths #define CP0Ca_WP   22
7747a387fffSths #define CP0Ca_IP    8
7754de9b249Sths #define CP0Ca_IP_mask 0x0000FF00
7767a387fffSths #define CP0Ca_EC    2
77750e7edc5SAleksandar Markovic /*
77850e7edc5SAleksandar Markovic  * CP0 Register 14
77950e7edc5SAleksandar Markovic  */
780c570fd16Sths     target_ulong CP0_EPC;
78150e7edc5SAleksandar Markovic /*
78250e7edc5SAleksandar Markovic  * CP0 Register 15
78350e7edc5SAleksandar Markovic  */
7849c2149c8Sths     int32_t CP0_PRid;
78574dbf824SJames Hogan     target_ulong CP0_EBase;
78674dbf824SJames Hogan     target_ulong CP0_EBaseWG_rw_bitmask;
78774dbf824SJames Hogan #define CP0EBase_WG 11
788c870e3f5SYongbok Kim     target_ulong CP0_CMGCRBase;
78950e7edc5SAleksandar Markovic /*
79050e7edc5SAleksandar Markovic  * CP0 Register 16
79150e7edc5SAleksandar Markovic  */
7929c2149c8Sths     int32_t CP0_Config0;
7936af0bf9cSbellard #define CP0C0_M    31
7940413d7a5SAleksandar Markovic #define CP0C0_K23  28    /* 30..28 */
7950413d7a5SAleksandar Markovic #define CP0C0_KU   25    /* 27..25 */
7966af0bf9cSbellard #define CP0C0_MDU  20
797aff2bc6dSYongbok Kim #define CP0C0_MM   18
7986af0bf9cSbellard #define CP0C0_BM   16
7990413d7a5SAleksandar Markovic #define CP0C0_Impl 16    /* 24..16 */
8006af0bf9cSbellard #define CP0C0_BE   15
8010413d7a5SAleksandar Markovic #define CP0C0_AT   13    /* 14..13 */
8020413d7a5SAleksandar Markovic #define CP0C0_AR   10    /* 12..10 */
8030413d7a5SAleksandar Markovic #define CP0C0_MT   7     /*  9..7  */
8047a387fffSths #define CP0C0_VI   3
8050413d7a5SAleksandar Markovic #define CP0C0_K0   0     /*  2..0  */
8069c2149c8Sths     int32_t CP0_Config1;
8077a387fffSths #define CP0C1_M    31
8080413d7a5SAleksandar Markovic #define CP0C1_MMU  25    /* 30..25 */
8090413d7a5SAleksandar Markovic #define CP0C1_IS   22    /* 24..22 */
8100413d7a5SAleksandar Markovic #define CP0C1_IL   19    /* 21..19 */
8110413d7a5SAleksandar Markovic #define CP0C1_IA   16    /* 18..16 */
8120413d7a5SAleksandar Markovic #define CP0C1_DS   13    /* 15..13 */
8130413d7a5SAleksandar Markovic #define CP0C1_DL   10    /* 12..10 */
8140413d7a5SAleksandar Markovic #define CP0C1_DA   7     /*  9..7  */
8157a387fffSths #define CP0C1_C2   6
8167a387fffSths #define CP0C1_MD   5
8176af0bf9cSbellard #define CP0C1_PC   4
8186af0bf9cSbellard #define CP0C1_WR   3
8196af0bf9cSbellard #define CP0C1_CA   2
8206af0bf9cSbellard #define CP0C1_EP   1
8216af0bf9cSbellard #define CP0C1_FP   0
8229c2149c8Sths     int32_t CP0_Config2;
8237a387fffSths #define CP0C2_M    31
8240413d7a5SAleksandar Markovic #define CP0C2_TU   28    /* 30..28 */
8250413d7a5SAleksandar Markovic #define CP0C2_TS   24    /* 27..24 */
8260413d7a5SAleksandar Markovic #define CP0C2_TL   20    /* 23..20 */
8270413d7a5SAleksandar Markovic #define CP0C2_TA   16    /* 19..16 */
8280413d7a5SAleksandar Markovic #define CP0C2_SU   12    /* 15..12 */
8290413d7a5SAleksandar Markovic #define CP0C2_SS   8     /* 11..8  */
8300413d7a5SAleksandar Markovic #define CP0C2_SL   4     /*  7..4  */
8310413d7a5SAleksandar Markovic #define CP0C2_SA   0     /*  3..0  */
8329c2149c8Sths     int32_t CP0_Config3;
8337a387fffSths #define CP0C3_M            31
83470409e67SMaciej W. Rozycki #define CP0C3_BPG          30
835c870e3f5SYongbok Kim #define CP0C3_CMGCR        29
836e97a391dSYongbok Kim #define CP0C3_MSAP         28
837aea14095SLeon Alrae #define CP0C3_BP           27
838aea14095SLeon Alrae #define CP0C3_BI           26
83974dbf824SJames Hogan #define CP0C3_SC           25
8400413d7a5SAleksandar Markovic #define CP0C3_PW           24
8410413d7a5SAleksandar Markovic #define CP0C3_VZ           23
8420413d7a5SAleksandar Markovic #define CP0C3_IPLV         21    /* 22..21 */
8430413d7a5SAleksandar Markovic #define CP0C3_MMAR         18    /* 20..18 */
84470409e67SMaciej W. Rozycki #define CP0C3_MCU          17
845bbfa8f72SNathan Froyd #define CP0C3_ISA_ON_EXC   16
8460413d7a5SAleksandar Markovic #define CP0C3_ISA          14    /* 15..14 */
847d279279eSPetar Jovanovic #define CP0C3_ULRI         13
8487207c7f9SLeon Alrae #define CP0C3_RXI          12
84970409e67SMaciej W. Rozycki #define CP0C3_DSP2P        11
8507a387fffSths #define CP0C3_DSPP         10
8510413d7a5SAleksandar Markovic #define CP0C3_CTXTC        9
8520413d7a5SAleksandar Markovic #define CP0C3_ITL          8
8537a387fffSths #define CP0C3_LPA          7
8547a387fffSths #define CP0C3_VEIC         6
8557a387fffSths #define CP0C3_VInt         5
8567a387fffSths #define CP0C3_SP           4
85770409e67SMaciej W. Rozycki #define CP0C3_CDMM         3
8587a387fffSths #define CP0C3_MT           2
8597a387fffSths #define CP0C3_SM           1
8607a387fffSths #define CP0C3_TL           0
8618280b12cSMaciej W. Rozycki     int32_t CP0_Config4;
8628280b12cSMaciej W. Rozycki     int32_t CP0_Config4_rw_bitmask;
863b4160af1SPetar Jovanovic #define CP0C4_M            31
8640413d7a5SAleksandar Markovic #define CP0C4_IE           29    /* 30..29 */
865a0c80608SPaul Burton #define CP0C4_AE           28
8660413d7a5SAleksandar Markovic #define CP0C4_VTLBSizeExt  24    /* 27..24 */
867e98c0d17SLeon Alrae #define CP0C4_KScrExist    16
86870409e67SMaciej W. Rozycki #define CP0C4_MMUExtDef    14
8690413d7a5SAleksandar Markovic #define CP0C4_FTLBPageSize 8     /* 12..8  */
8700413d7a5SAleksandar Markovic /* bit layout if MMUExtDef=1 */
8710413d7a5SAleksandar Markovic #define CP0C4_MMUSizeExt   0     /*  7..0  */
8720413d7a5SAleksandar Markovic /* bit layout if MMUExtDef=2 */
8730413d7a5SAleksandar Markovic #define CP0C4_FTLBWays     4     /*  7..4  */
8740413d7a5SAleksandar Markovic #define CP0C4_FTLBSets     0     /*  3..0  */
8758280b12cSMaciej W. Rozycki     int32_t CP0_Config5;
8768280b12cSMaciej W. Rozycki     int32_t CP0_Config5_rw_bitmask;
877b4dd99a3SPetar Jovanovic #define CP0C5_M            31
878b4dd99a3SPetar Jovanovic #define CP0C5_K            30
879b4dd99a3SPetar Jovanovic #define CP0C5_CV           29
880b4dd99a3SPetar Jovanovic #define CP0C5_EVA          28
881b4dd99a3SPetar Jovanovic #define CP0C5_MSAEn        27
8820413d7a5SAleksandar Markovic #define CP0C5_PMJ          23    /* 25..23 */
8830413d7a5SAleksandar Markovic #define CP0C5_WR2          22
8840413d7a5SAleksandar Markovic #define CP0C5_NMS          21
8850413d7a5SAleksandar Markovic #define CP0C5_ULS          20
8860413d7a5SAleksandar Markovic #define CP0C5_XPA          19
8870413d7a5SAleksandar Markovic #define CP0C5_CRCP         18
8880413d7a5SAleksandar Markovic #define CP0C5_MI           17
8890413d7a5SAleksandar Markovic #define CP0C5_GI           15    /* 16..15 */
8900413d7a5SAleksandar Markovic #define CP0C5_CA2          14
891b00c7218SYongbok Kim #define CP0C5_XNP          13
8920413d7a5SAleksandar Markovic #define CP0C5_DEC          11
8930413d7a5SAleksandar Markovic #define CP0C5_L2C          10
8947c979afdSLeon Alrae #define CP0C5_UFE          9
8957c979afdSLeon Alrae #define CP0C5_FRE          8
89601bc435bSYongbok Kim #define CP0C5_VP           7
897faf1f68bSLeon Alrae #define CP0C5_SBRI         6
8985204ea79SLeon Alrae #define CP0C5_MVH          5
899ce9782f4SLeon Alrae #define CP0C5_LLB          4
900f6d4dd81SYongbok Kim #define CP0C5_MRP          3
901b4dd99a3SPetar Jovanovic #define CP0C5_UFR          2
902b4dd99a3SPetar Jovanovic #define CP0C5_NFExists     0
903e397ee33Sths     int32_t CP0_Config6;
904e397ee33Sths     int32_t CP0_Config7;
905c7c7e1e9SLeon Alrae     uint64_t CP0_LLAddr;
906f6d4dd81SYongbok Kim     uint64_t CP0_MAAR[MIPS_MAAR_MAX];
907f6d4dd81SYongbok Kim     int32_t CP0_MAARI;
908ead9360eSths     /* XXX: Maybe make LLAddr per-TC? */
90950e7edc5SAleksandar Markovic /*
91050e7edc5SAleksandar Markovic  * CP0 Register 17
91150e7edc5SAleksandar Markovic  */
912c7c7e1e9SLeon Alrae     target_ulong lladdr; /* LL virtual address compared against SC */
913590bc601SPaul Brook     target_ulong llval;
9140b16dcd1SAleksandar Rikalo     uint64_t llval_wp;
9150b16dcd1SAleksandar Rikalo     uint32_t llnewval_wp;
916284b731aSLeon Alrae     uint64_t CP0_LLAddr_rw_bitmask;
9172a6e32ddSAurelien Jarno     int CP0_LLAddr_shift;
91850e7edc5SAleksandar Markovic /*
91950e7edc5SAleksandar Markovic  * CP0 Register 18
92050e7edc5SAleksandar Markovic  */
921fd88b6abSths     target_ulong CP0_WatchLo[8];
92250e7edc5SAleksandar Markovic /*
92350e7edc5SAleksandar Markovic  * CP0 Register 19
92450e7edc5SAleksandar Markovic  */
925fd88b6abSths     int32_t CP0_WatchHi[8];
9266ec98bd7SPaul Burton #define CP0WH_ASID 16
92750e7edc5SAleksandar Markovic /*
92850e7edc5SAleksandar Markovic  * CP0 Register 20
92950e7edc5SAleksandar Markovic  */
9309c2149c8Sths     target_ulong CP0_XContext;
9319c2149c8Sths     int32_t CP0_Framemask;
93250e7edc5SAleksandar Markovic /*
93350e7edc5SAleksandar Markovic  * CP0 Register 23
93450e7edc5SAleksandar Markovic  */
9359c2149c8Sths     int32_t CP0_Debug;
936ead9360eSths #define CP0DB_DBD  31
9376af0bf9cSbellard #define CP0DB_DM   30
9386af0bf9cSbellard #define CP0DB_LSNM 28
9396af0bf9cSbellard #define CP0DB_Doze 27
9406af0bf9cSbellard #define CP0DB_Halt 26
9416af0bf9cSbellard #define CP0DB_CNT  25
9426af0bf9cSbellard #define CP0DB_IBEP 24
9436af0bf9cSbellard #define CP0DB_DBEP 21
9446af0bf9cSbellard #define CP0DB_IEXI 20
9456af0bf9cSbellard #define CP0DB_VER  15
9466af0bf9cSbellard #define CP0DB_DEC  10
9476af0bf9cSbellard #define CP0DB_SSt  8
9486af0bf9cSbellard #define CP0DB_DINT 5
9496af0bf9cSbellard #define CP0DB_DIB  4
9506af0bf9cSbellard #define CP0DB_DDBS 3
9516af0bf9cSbellard #define CP0DB_DDBL 2
9526af0bf9cSbellard #define CP0DB_DBp  1
9536af0bf9cSbellard #define CP0DB_DSS  0
95450e7edc5SAleksandar Markovic /*
95550e7edc5SAleksandar Markovic  * CP0 Register 24
95650e7edc5SAleksandar Markovic  */
957c570fd16Sths     target_ulong CP0_DEPC;
95850e7edc5SAleksandar Markovic /*
95950e7edc5SAleksandar Markovic  * CP0 Register 25
96050e7edc5SAleksandar Markovic  */
9619c2149c8Sths     int32_t CP0_Performance0;
96250e7edc5SAleksandar Markovic /*
96350e7edc5SAleksandar Markovic  * CP0 Register 26
96450e7edc5SAleksandar Markovic  */
9650d74a222SLeon Alrae     int32_t CP0_ErrCtl;
9660d74a222SLeon Alrae #define CP0EC_WST 29
9670d74a222SLeon Alrae #define CP0EC_SPR 28
9680d74a222SLeon Alrae #define CP0EC_ITC 26
96950e7edc5SAleksandar Markovic /*
97050e7edc5SAleksandar Markovic  * CP0 Register 28
97150e7edc5SAleksandar Markovic  */
972284b731aSLeon Alrae     uint64_t CP0_TagLo;
9739c2149c8Sths     int32_t CP0_DataLo;
97450e7edc5SAleksandar Markovic /*
97550e7edc5SAleksandar Markovic  * CP0 Register 29
97650e7edc5SAleksandar Markovic  */
9779c2149c8Sths     int32_t CP0_TagHi;
9789c2149c8Sths     int32_t CP0_DataHi;
97950e7edc5SAleksandar Markovic /*
98050e7edc5SAleksandar Markovic  * CP0 Register 30
98150e7edc5SAleksandar Markovic  */
982c570fd16Sths     target_ulong CP0_ErrorEPC;
98350e7edc5SAleksandar Markovic /*
98450e7edc5SAleksandar Markovic  * CP0 Register 31
98550e7edc5SAleksandar Markovic  */
9869c2149c8Sths     int32_t CP0_DESAVE;
98750e7edc5SAleksandar Markovic 
988b5dc7732Sths     /* We waste some space so we can handle shadow registers like TCs. */
989b5dc7732Sths     TCState tcs[MIPS_SHADOW_SET_MAX];
990f01be154Sths     CPUMIPSFPUContext fpus[MIPS_FPU_MAX];
9915cbdb3a3SStefan Weil     /* QEMU */
9926af0bf9cSbellard     int error_code;
993aea14095SLeon Alrae #define EXCP_TLB_NOMATCH   0x1
994aea14095SLeon Alrae #define EXCP_INST_NOTAVAIL 0x2 /* No valid instruction word for BadInstr */
9956af0bf9cSbellard     uint32_t hflags;    /* CPU State */
9966af0bf9cSbellard     /* TMASK defines different execution modes */
99742c86612SJames Hogan #define MIPS_HFLAG_TMASK  0x1F5807FF
99879ef2c4cSNathan Froyd #define MIPS_HFLAG_MODE   0x00007 /* execution modes                    */
9999e72f33dSJules Irenge     /*
10009e72f33dSJules Irenge      * The KSU flags must be the lowest bits in hflags. The flag order
10019e72f33dSJules Irenge      * must be the same as defined for CP0 Status. This allows to use
10029e72f33dSJules Irenge      * the bits as the value of mmu_idx.
10039e72f33dSJules Irenge      */
100479ef2c4cSNathan Froyd #define MIPS_HFLAG_KSU    0x00003 /* kernel/supervisor/user mode mask   */
100579ef2c4cSNathan Froyd #define MIPS_HFLAG_UM     0x00002 /* user mode flag                     */
100679ef2c4cSNathan Froyd #define MIPS_HFLAG_SM     0x00001 /* supervisor mode flag               */
100779ef2c4cSNathan Froyd #define MIPS_HFLAG_KM     0x00000 /* kernel mode flag                   */
100879ef2c4cSNathan Froyd #define MIPS_HFLAG_DM     0x00004 /* Debug mode                         */
100979ef2c4cSNathan Froyd #define MIPS_HFLAG_64     0x00008 /* 64-bit instructions enabled        */
101079ef2c4cSNathan Froyd #define MIPS_HFLAG_CP0    0x00010 /* CP0 enabled                        */
101179ef2c4cSNathan Froyd #define MIPS_HFLAG_FPU    0x00020 /* FPU enabled                        */
101279ef2c4cSNathan Froyd #define MIPS_HFLAG_F64    0x00040 /* 64-bit FPU enabled                 */
10139e72f33dSJules Irenge     /*
10149e72f33dSJules Irenge      * True if the MIPS IV COP1X instructions can be used.  This also
10159e72f33dSJules Irenge      * controls the non-COP1X instructions RECIP.S, RECIP.D, RSQRT.S
10169e72f33dSJules Irenge      * and RSQRT.D.
10179e72f33dSJules Irenge      */
101879ef2c4cSNathan Froyd #define MIPS_HFLAG_COP1X  0x00080 /* COP1X instructions enabled         */
101979ef2c4cSNathan Froyd #define MIPS_HFLAG_RE     0x00100 /* Reversed endianness                */
102001f72885SLeon Alrae #define MIPS_HFLAG_AWRAP  0x00200 /* 32-bit compatibility address wrapping */
102179ef2c4cSNathan Froyd #define MIPS_HFLAG_M16    0x00400 /* MIPS16 mode flag                   */
102279ef2c4cSNathan Froyd #define MIPS_HFLAG_M16_SHIFT 10
10239e72f33dSJules Irenge     /*
10249e72f33dSJules Irenge      * If translation is interrupted between the branch instruction and
10254ad40f36Sbellard      * the delay slot, record what type of branch it is so that we can
10264ad40f36Sbellard      * resume translation properly.  It might be possible to reduce
10279e72f33dSJules Irenge      * this from three bits to two.
10289e72f33dSJules Irenge      */
1029339cd2a8SLeon Alrae #define MIPS_HFLAG_BMASK_BASE  0x803800
103079ef2c4cSNathan Froyd #define MIPS_HFLAG_B      0x00800 /* Unconditional branch               */
103179ef2c4cSNathan Froyd #define MIPS_HFLAG_BC     0x01000 /* Conditional branch                 */
103279ef2c4cSNathan Froyd #define MIPS_HFLAG_BL     0x01800 /* Likely branch                      */
103379ef2c4cSNathan Froyd #define MIPS_HFLAG_BR     0x02000 /* branch to register (can't link TB) */
103479ef2c4cSNathan Froyd     /* Extra flags about the current pending branch.  */
1035b231c103SYongbok Kim #define MIPS_HFLAG_BMASK_EXT 0x7C000
103679ef2c4cSNathan Froyd #define MIPS_HFLAG_B16    0x04000 /* branch instruction was 16 bits     */
103779ef2c4cSNathan Froyd #define MIPS_HFLAG_BDS16  0x08000 /* branch requires 16-bit delay slot  */
103879ef2c4cSNathan Froyd #define MIPS_HFLAG_BDS32  0x10000 /* branch requires 32-bit delay slot  */
1039b231c103SYongbok Kim #define MIPS_HFLAG_BDS_STRICT  0x20000 /* Strict delay slot size */
1040b231c103SYongbok Kim #define MIPS_HFLAG_BX     0x40000 /* branch exchanges execution mode    */
104179ef2c4cSNathan Froyd #define MIPS_HFLAG_BMASK  (MIPS_HFLAG_BMASK_BASE | MIPS_HFLAG_BMASK_EXT)
1042853c3240SJia Liu     /* MIPS DSP resources access. */
1043908f6be1SStefan Markovic #define MIPS_HFLAG_DSP    0x080000   /* Enable access to DSP resources.    */
1044908f6be1SStefan Markovic #define MIPS_HFLAG_DSP_R2 0x100000   /* Enable access to DSP R2 resources. */
1045908f6be1SStefan Markovic #define MIPS_HFLAG_DSP_R3 0x20000000 /* Enable access to DSP R3 resources. */
1046d279279eSPetar Jovanovic     /* Extra flag about HWREna register. */
1047b231c103SYongbok Kim #define MIPS_HFLAG_HWRENA_ULR 0x200000 /* ULR bit from HWREna is set. */
1048faf1f68bSLeon Alrae #define MIPS_HFLAG_SBRI  0x400000 /* R6 SDBBP causes RI excpt. in user mode */
1049339cd2a8SLeon Alrae #define MIPS_HFLAG_FBNSLOT 0x800000 /* Forbidden slot                   */
1050e97a391dSYongbok Kim #define MIPS_HFLAG_MSA   0x1000000
10517c979afdSLeon Alrae #define MIPS_HFLAG_FRE   0x2000000 /* FRE enabled */
1052e117f526SLeon Alrae #define MIPS_HFLAG_ELPA  0x4000000
10530d74a222SLeon Alrae #define MIPS_HFLAG_ITC_CACHE  0x8000000 /* CACHE instr. operates on ITC tag */
105442c86612SJames Hogan #define MIPS_HFLAG_ERL   0x10000000 /* error level flag */
10556af0bf9cSbellard     target_ulong btarget;        /* Jump / branch target               */
10561ba74fb8Saurel32     target_ulong bcond;          /* Branch condition (if needed)       */
1057a316d335Sbellard 
10587a387fffSths     int SYNCI_Step; /* Address step size for SYNCI */
10597a387fffSths     int CCRes; /* Cycle count resolution/divisor */
1060ead9360eSths     uint32_t CP0_Status_rw_bitmask; /* Read/write bits in CP0_Status */
1061ead9360eSths     uint32_t CP0_TCStatus_rw_bitmask; /* Read/write bits in CP0_TCStatus */
1062f9c9cd63SPhilippe Mathieu-Daudé     uint64_t insn_flags; /* Supported instruction set */
10635fb2dcd1SYongbok Kim     int saarp;
10647a387fffSths 
10651f5c00cfSAlex Bennée     /* Fields up to this point are cleared by a CPU reset */
10661f5c00cfSAlex Bennée     struct {} end_reset_fields;
10671f5c00cfSAlex Bennée 
1068f0c3c505SAndreas Färber     /* Fields from here on are preserved across CPU reset. */
106951cc2e78SBlue Swirl     CPUMIPSMVPContext *mvp;
10703c7b48b7SPaul Brook #if !defined(CONFIG_USER_ONLY)
107151cc2e78SBlue Swirl     CPUMIPSTLBContext *tlb;
10723c7b48b7SPaul Brook #endif
107351cc2e78SBlue Swirl 
1074c227f099SAnthony Liguori     const mips_def_t *cpu_model;
107533ac7f16Sths     void *irq[8];
10761246b259SStefan Weil     QEMUTimer *timer; /* Internal timer */
1077043715d1SYongbok Kim     struct MIPSITUState *itu;
107834fa7e83SLeon Alrae     MemoryRegion *itc_tag; /* ITC Configuration Tags */
107989777fd1SLeon Alrae     target_ulong exception_base; /* ExceptionBase input to the core */
10806af0bf9cSbellard };
10816af0bf9cSbellard 
1082416bf936SPaolo Bonzini /**
1083416bf936SPaolo Bonzini  * MIPSCPU:
1084416bf936SPaolo Bonzini  * @env: #CPUMIPSState
1085416bf936SPaolo Bonzini  *
1086416bf936SPaolo Bonzini  * A MIPS CPU.
1087416bf936SPaolo Bonzini  */
1088416bf936SPaolo Bonzini struct MIPSCPU {
1089416bf936SPaolo Bonzini     /*< private >*/
1090416bf936SPaolo Bonzini     CPUState parent_obj;
1091416bf936SPaolo Bonzini     /*< public >*/
1092416bf936SPaolo Bonzini 
10935b146dc7SRichard Henderson     CPUNegativeOffsetState neg;
1094416bf936SPaolo Bonzini     CPUMIPSState env;
1095416bf936SPaolo Bonzini };
1096416bf936SPaolo Bonzini 
1097416bf936SPaolo Bonzini 
10980442428aSMarkus Armbruster void mips_cpu_list(void);
1099647de6caSths 
11009467d44cSths #define cpu_signal_handler cpu_mips_signal_handler
1101c732abe2Sj_mayer #define cpu_list mips_cpu_list
11029467d44cSths 
1103084d0497SRichard Henderson extern void cpu_wrdsp(uint32_t rs, uint32_t mask_num, CPUMIPSState *env);
1104084d0497SRichard Henderson extern uint32_t cpu_rddsp(uint32_t mask_num, CPUMIPSState *env);
1105084d0497SRichard Henderson 
11069e72f33dSJules Irenge /*
11079e72f33dSJules Irenge  * MMU modes definitions. We carefully match the indices with our
11089e72f33dSJules Irenge  * hflags layout.
11099e72f33dSJules Irenge  */
11106ebbf390Sj_mayer #define MMU_MODE0_SUFFIX _kernel
1111623a930eSths #define MMU_MODE1_SUFFIX _super
1112623a930eSths #define MMU_MODE2_SUFFIX _user
111342c86612SJames Hogan #define MMU_MODE3_SUFFIX _error
1114623a930eSths #define MMU_USER_IDX 2
1115b0fc6003SJames Hogan 
1116b0fc6003SJames Hogan static inline int hflags_mmu_index(uint32_t hflags)
1117b0fc6003SJames Hogan {
111842c86612SJames Hogan     if (hflags & MIPS_HFLAG_ERL) {
111942c86612SJames Hogan         return 3; /* ERL */
112042c86612SJames Hogan     } else {
1121b0fc6003SJames Hogan         return hflags & MIPS_HFLAG_KSU;
1122b0fc6003SJames Hogan     }
112342c86612SJames Hogan }
1124b0fc6003SJames Hogan 
112597ed5ccdSBenjamin Herrenschmidt static inline int cpu_mmu_index(CPUMIPSState *env, bool ifetch)
11266ebbf390Sj_mayer {
1127b0fc6003SJames Hogan     return hflags_mmu_index(env->hflags);
11286ebbf390Sj_mayer }
11296ebbf390Sj_mayer 
11304f7c64b3SRichard Henderson typedef CPUMIPSState CPUArchState;
11312161a612SRichard Henderson typedef MIPSCPU ArchCPU;
11324f7c64b3SRichard Henderson 
1133022c62cbSPaolo Bonzini #include "exec/cpu-all.h"
11346af0bf9cSbellard 
11359e72f33dSJules Irenge /*
11369e72f33dSJules Irenge  * Memory access type :
11376af0bf9cSbellard  * may be needed for precise access rights control and precise exceptions.
11386af0bf9cSbellard  */
11396af0bf9cSbellard enum {
11406af0bf9cSbellard     /* 1 bit to define user level / supervisor access */
11416af0bf9cSbellard     ACCESS_USER  = 0x00,
11426af0bf9cSbellard     ACCESS_SUPER = 0x01,
11436af0bf9cSbellard     /* 1 bit to indicate direction */
11446af0bf9cSbellard     ACCESS_STORE = 0x02,
11456af0bf9cSbellard     /* Type of instruction that generated the access */
11466af0bf9cSbellard     ACCESS_CODE  = 0x10, /* Code fetch access                */
11476af0bf9cSbellard     ACCESS_INT   = 0x20, /* Integer load/store access        */
11486af0bf9cSbellard     ACCESS_FLOAT = 0x30, /* floating point load/store access */
11496af0bf9cSbellard };
11506af0bf9cSbellard 
11516af0bf9cSbellard /* Exceptions */
11526af0bf9cSbellard enum {
11536af0bf9cSbellard     EXCP_NONE          = -1,
11546af0bf9cSbellard     EXCP_RESET         = 0,
11556af0bf9cSbellard     EXCP_SRESET,
11566af0bf9cSbellard     EXCP_DSS,
11576af0bf9cSbellard     EXCP_DINT,
115814e51cc7Sths     EXCP_DDBL,
115914e51cc7Sths     EXCP_DDBS,
11606af0bf9cSbellard     EXCP_NMI,
11616af0bf9cSbellard     EXCP_MCHECK,
116214e51cc7Sths     EXCP_EXT_INTERRUPT, /* 8 */
11636af0bf9cSbellard     EXCP_DFWATCH,
116414e51cc7Sths     EXCP_DIB,
11656af0bf9cSbellard     EXCP_IWATCH,
11666af0bf9cSbellard     EXCP_AdEL,
11676af0bf9cSbellard     EXCP_AdES,
11686af0bf9cSbellard     EXCP_TLBF,
11696af0bf9cSbellard     EXCP_IBE,
117014e51cc7Sths     EXCP_DBp, /* 16 */
11716af0bf9cSbellard     EXCP_SYSCALL,
117214e51cc7Sths     EXCP_BREAK,
11734ad40f36Sbellard     EXCP_CpU,
11746af0bf9cSbellard     EXCP_RI,
11756af0bf9cSbellard     EXCP_OVERFLOW,
11766af0bf9cSbellard     EXCP_TRAP,
11775a5012ecSths     EXCP_FPE,
117814e51cc7Sths     EXCP_DWATCH, /* 24 */
11796af0bf9cSbellard     EXCP_LTLBL,
11806af0bf9cSbellard     EXCP_TLBL,
11816af0bf9cSbellard     EXCP_TLBS,
11826af0bf9cSbellard     EXCP_DBE,
1183ead9360eSths     EXCP_THREAD,
118414e51cc7Sths     EXCP_MDMX,
118514e51cc7Sths     EXCP_C2E,
118614e51cc7Sths     EXCP_CACHE, /* 32 */
1187853c3240SJia Liu     EXCP_DSPDIS,
1188e97a391dSYongbok Kim     EXCP_MSADIS,
1189e97a391dSYongbok Kim     EXCP_MSAFPE,
119092ceb440SLeon Alrae     EXCP_TLBXI,
119192ceb440SLeon Alrae     EXCP_TLBRI,
119214e51cc7Sths 
119392ceb440SLeon Alrae     EXCP_LAST = EXCP_TLBRI,
11946af0bf9cSbellard };
11956af0bf9cSbellard 
1196f249412cSEdgar E. Iglesias /*
119726aa3d9aSPhilippe Mathieu-Daudé  * This is an internally generated WAKE request line.
1198f249412cSEdgar E. Iglesias  * It is driven by the CPU itself. Raised when the MT
1199f249412cSEdgar E. Iglesias  * block wants to wake a VPE from an inactive state and
1200f249412cSEdgar E. Iglesias  * cleared when VPE goes from active to inactive.
1201f249412cSEdgar E. Iglesias  */
1202f249412cSEdgar E. Iglesias #define CPU_INTERRUPT_WAKE CPU_INTERRUPT_TGT_INT_0
1203f249412cSEdgar E. Iglesias 
1204388bb21aSths int cpu_mips_signal_handler(int host_signum, void *pinfo, void *puc);
12056af0bf9cSbellard 
1206a7519f2bSIgor Mammedov #define MIPS_CPU_TYPE_SUFFIX "-" TYPE_MIPS_CPU
1207a7519f2bSIgor Mammedov #define MIPS_CPU_TYPE_NAME(model) model MIPS_CPU_TYPE_SUFFIX
12080dacec87SIgor Mammedov #define CPU_RESOLVING_TYPE TYPE_MIPS_CPU
1209a7519f2bSIgor Mammedov 
1210a7519f2bSIgor Mammedov bool cpu_supports_cps_smp(const char *cpu_type);
12115b1e0981SAleksandar Markovic bool cpu_supports_isa(const char *cpu_type, uint64_t isa);
121289777fd1SLeon Alrae void cpu_set_exception_base(int vp_index, target_ulong address);
121330bf942dSAndreas Färber 
12145dc5d9f0SAurelien Jarno /* mips_int.c */
12157db13faeSAndreas Färber void cpu_mips_soft_irq(CPUMIPSState *env, int irq, int level);
12165dc5d9f0SAurelien Jarno 
1217043715d1SYongbok Kim /* mips_itu.c */
1218043715d1SYongbok Kim void itc_reconfigure(struct MIPSITUState *tag);
1219043715d1SYongbok Kim 
1220f9480ffcSths /* helper.c */
12211239b472SKwok Cheung Yeung target_ulong exception_resume_pc(CPUMIPSState *env);
1222f9480ffcSths 
12237db13faeSAndreas Färber static inline void cpu_get_tb_cpu_state(CPUMIPSState *env, target_ulong *pc,
122489fee74aSEmilio G. Cota                                         target_ulong *cs_base, uint32_t *flags)
12256b917547Saliguori {
12266b917547Saliguori     *pc = env->active_tc.PC;
12276b917547Saliguori     *cs_base = 0;
1228d279279eSPetar Jovanovic     *flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK |
1229d279279eSPetar Jovanovic                             MIPS_HFLAG_HWRENA_ULR);
12306b917547Saliguori }
12316b917547Saliguori 
123207f5a258SMarkus Armbruster #endif /* MIPS_CPU_H */
1233