107f5a258SMarkus Armbruster #ifndef MIPS_CPU_H 207f5a258SMarkus Armbruster #define MIPS_CPU_H 36af0bf9cSbellard 4d94f0a8eSPaolo Bonzini #define ALIGNED_ONLY 54ad40f36Sbellard 69349b4f9SAndreas Färber #define CPUArchState struct CPUMIPSState 7c2764719Spbrook 89a78eeadSStefan Weil #include "qemu-common.h" 9416bf936SPaolo Bonzini #include "cpu-qom.h" 106af0bf9cSbellard #include "mips-defs.h" 11022c62cbSPaolo Bonzini #include "exec/cpu-defs.h" 126b4c305cSPaolo Bonzini #include "fpu/softfloat.h" 136af0bf9cSbellard 14ead9360eSths struct CPUMIPSState; 156af0bf9cSbellard 16ead9360eSths typedef struct CPUMIPSTLBContext CPUMIPSTLBContext; 1751b2772fSths 18e97a391dSYongbok Kim /* MSA Context */ 19e97a391dSYongbok Kim #define MSA_WRLEN (128) 20e97a391dSYongbok Kim 21e97a391dSYongbok Kim typedef union wr_t wr_t; 22e97a391dSYongbok Kim union wr_t { 23e97a391dSYongbok Kim int8_t b[MSA_WRLEN/8]; 24e97a391dSYongbok Kim int16_t h[MSA_WRLEN/16]; 25e97a391dSYongbok Kim int32_t w[MSA_WRLEN/32]; 26e97a391dSYongbok Kim int64_t d[MSA_WRLEN/64]; 27e97a391dSYongbok Kim }; 28e97a391dSYongbok Kim 29c227f099SAnthony Liguori typedef union fpr_t fpr_t; 30c227f099SAnthony Liguori union fpr_t { 31ead9360eSths float64 fd; /* ieee double precision */ 32ead9360eSths float32 fs[2];/* ieee single precision */ 33ead9360eSths uint64_t d; /* binary double fixed-point */ 34ead9360eSths uint32_t w[2]; /* binary single fixed-point */ 35e97a391dSYongbok Kim /* FPU/MSA register mapping is not tested on big-endian hosts. */ 36e97a391dSYongbok Kim wr_t wr; /* vector data */ 37ead9360eSths }; 38ead9360eSths /* define FP_ENDIAN_IDX to access the same location 394ff9786cSStefan Weil * in the fpr_t union regardless of the host endianness 40ead9360eSths */ 41e2542fe2SJuan Quintela #if defined(HOST_WORDS_BIGENDIAN) 42ead9360eSths # define FP_ENDIAN_IDX 1 43ead9360eSths #else 44ead9360eSths # define FP_ENDIAN_IDX 0 45c570fd16Sths #endif 46ead9360eSths 47ead9360eSths typedef struct CPUMIPSFPUContext CPUMIPSFPUContext; 48ead9360eSths struct CPUMIPSFPUContext { 496af0bf9cSbellard /* Floating point registers */ 50c227f099SAnthony Liguori fpr_t fpr[32]; 516ea83fedSbellard float_status fp_status; 525a5012ecSths /* fpu implementation/revision register (fir) */ 536af0bf9cSbellard uint32_t fcr0; 547c979afdSLeon Alrae #define FCR0_FREP 29 55b4dd99a3SPetar Jovanovic #define FCR0_UFRP 28 56ba5c79f2SLeon Alrae #define FCR0_HAS2008 23 575a5012ecSths #define FCR0_F64 22 585a5012ecSths #define FCR0_L 21 595a5012ecSths #define FCR0_W 20 605a5012ecSths #define FCR0_3D 19 615a5012ecSths #define FCR0_PS 18 625a5012ecSths #define FCR0_D 17 635a5012ecSths #define FCR0_S 16 645a5012ecSths #define FCR0_PRID 8 655a5012ecSths #define FCR0_REV 0 666ea83fedSbellard /* fcsr */ 67599bc5e8SAleksandar Markovic uint32_t fcr31_rw_bitmask; 686ea83fedSbellard uint32_t fcr31; 6977be4199SAleksandar Markovic #define FCR31_FS 24 70ba5c79f2SLeon Alrae #define FCR31_ABS2008 19 71ba5c79f2SLeon Alrae #define FCR31_NAN2008 18 72f01be154Sths #define SET_FP_COND(num,env) do { ((env).fcr31) |= ((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0) 73f01be154Sths #define CLEAR_FP_COND(num,env) do { ((env).fcr31) &= ~((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0) 74f01be154Sths #define GET_FP_COND(env) ((((env).fcr31 >> 24) & 0xfe) | (((env).fcr31 >> 23) & 0x1)) 756ea83fedSbellard #define GET_FP_CAUSE(reg) (((reg) >> 12) & 0x3f) 766ea83fedSbellard #define GET_FP_ENABLE(reg) (((reg) >> 7) & 0x1f) 776ea83fedSbellard #define GET_FP_FLAGS(reg) (((reg) >> 2) & 0x1f) 785a5012ecSths #define SET_FP_CAUSE(reg,v) do { (reg) = ((reg) & ~(0x3f << 12)) | ((v & 0x3f) << 12); } while(0) 795a5012ecSths #define SET_FP_ENABLE(reg,v) do { (reg) = ((reg) & ~(0x1f << 7)) | ((v & 0x1f) << 7); } while(0) 805a5012ecSths #define SET_FP_FLAGS(reg,v) do { (reg) = ((reg) & ~(0x1f << 2)) | ((v & 0x1f) << 2); } while(0) 815a5012ecSths #define UPDATE_FP_FLAGS(reg,v) do { (reg) |= ((v & 0x1f) << 2); } while(0) 826ea83fedSbellard #define FP_INEXACT 1 836ea83fedSbellard #define FP_UNDERFLOW 2 846ea83fedSbellard #define FP_OVERFLOW 4 856ea83fedSbellard #define FP_DIV0 8 866ea83fedSbellard #define FP_INVALID 16 876ea83fedSbellard #define FP_UNIMPLEMENTED 32 88ead9360eSths }; 896ea83fedSbellard 9042c86612SJames Hogan #define NB_MMU_MODES 4 91c20d594eSRichard Henderson #define TARGET_INSN_START_EXTRA_WORDS 2 926ebbf390Sj_mayer 93ead9360eSths typedef struct CPUMIPSMVPContext CPUMIPSMVPContext; 94ead9360eSths struct CPUMIPSMVPContext { 95ead9360eSths int32_t CP0_MVPControl; 96ead9360eSths #define CP0MVPCo_CPA 3 97ead9360eSths #define CP0MVPCo_STLB 2 98ead9360eSths #define CP0MVPCo_VPC 1 99ead9360eSths #define CP0MVPCo_EVP 0 100ead9360eSths int32_t CP0_MVPConf0; 101ead9360eSths #define CP0MVPC0_M 31 102ead9360eSths #define CP0MVPC0_TLBS 29 103ead9360eSths #define CP0MVPC0_GS 28 104ead9360eSths #define CP0MVPC0_PCP 27 105ead9360eSths #define CP0MVPC0_PTLBE 16 106ead9360eSths #define CP0MVPC0_TCA 15 107ead9360eSths #define CP0MVPC0_PVPE 10 108ead9360eSths #define CP0MVPC0_PTC 0 109ead9360eSths int32_t CP0_MVPConf1; 110ead9360eSths #define CP0MVPC1_CIM 31 111ead9360eSths #define CP0MVPC1_CIF 30 112ead9360eSths #define CP0MVPC1_PCX 20 113ead9360eSths #define CP0MVPC1_PCP2 10 114ead9360eSths #define CP0MVPC1_PCP1 0 115ead9360eSths }; 116ead9360eSths 117c227f099SAnthony Liguori typedef struct mips_def_t mips_def_t; 118ead9360eSths 119ead9360eSths #define MIPS_SHADOW_SET_MAX 16 120ead9360eSths #define MIPS_TC_MAX 5 121f01be154Sths #define MIPS_FPU_MAX 1 122ead9360eSths #define MIPS_DSP_ACC 4 123e98c0d17SLeon Alrae #define MIPS_KSCRATCH_NUM 6 124f6d4dd81SYongbok Kim #define MIPS_MAAR_MAX 16 /* Must be an even number. */ 125ead9360eSths 126e97a391dSYongbok Kim 127a86d421eSAleksandar Markovic /* 128a86d421eSAleksandar Markovic * Summary of CP0 registers 129a86d421eSAleksandar Markovic * ======================== 130a86d421eSAleksandar Markovic * 131a86d421eSAleksandar Markovic * 132a86d421eSAleksandar Markovic * Register 0 Register 1 Register 2 Register 3 133a86d421eSAleksandar Markovic * ---------- ---------- ---------- ---------- 134a86d421eSAleksandar Markovic * 135a86d421eSAleksandar Markovic * 0 Index Random EntryLo0 EntryLo1 136a86d421eSAleksandar Markovic * 1 MVPControl VPEControl TCStatus GlobalNumber 137a86d421eSAleksandar Markovic * 2 MVPConf0 VPEConf0 TCBind 138a86d421eSAleksandar Markovic * 3 MVPConf1 VPEConf1 TCRestart 139a86d421eSAleksandar Markovic * 4 VPControl YQMask TCHalt 140a86d421eSAleksandar Markovic * 5 VPESchedule TCContext 141a86d421eSAleksandar Markovic * 6 VPEScheFBack TCSchedule 142a86d421eSAleksandar Markovic * 7 VPEOpt TCScheFBack TCOpt 143a86d421eSAleksandar Markovic * 144a86d421eSAleksandar Markovic * 145a86d421eSAleksandar Markovic * Register 4 Register 5 Register 6 Register 7 146a86d421eSAleksandar Markovic * ---------- ---------- ---------- ---------- 147a86d421eSAleksandar Markovic * 148a86d421eSAleksandar Markovic * 0 Context PageMask Wired HWREna 149a86d421eSAleksandar Markovic * 1 ContextConfig PageGrain SRSConf0 150a86d421eSAleksandar Markovic * 2 UserLocal SegCtl0 SRSConf1 151a86d421eSAleksandar Markovic * 3 XContextConfig SegCtl1 SRSConf2 152a86d421eSAleksandar Markovic * 4 DebugContextID SegCtl2 SRSConf3 153a86d421eSAleksandar Markovic * 5 MemoryMapID PWBase SRSConf4 154a86d421eSAleksandar Markovic * 6 PWField PWCtl 155a86d421eSAleksandar Markovic * 7 PWSize 156a86d421eSAleksandar Markovic * 157a86d421eSAleksandar Markovic * 158a86d421eSAleksandar Markovic * Register 8 Register 9 Register 10 Register 11 159a86d421eSAleksandar Markovic * ---------- ---------- ----------- ----------- 160a86d421eSAleksandar Markovic * 161a86d421eSAleksandar Markovic * 0 BadVAddr Count EntryHi Compare 162a86d421eSAleksandar Markovic * 1 BadInstr 163a86d421eSAleksandar Markovic * 2 BadInstrP 164a86d421eSAleksandar Markovic * 3 BadInstrX 165a86d421eSAleksandar Markovic * 4 GuestCtl1 GuestCtl0Ext 166a86d421eSAleksandar Markovic * 5 GuestCtl2 167167db30eSYongbok Kim * 6 SAARI GuestCtl3 168167db30eSYongbok Kim * 7 SAAR 169a86d421eSAleksandar Markovic * 170a86d421eSAleksandar Markovic * 171a86d421eSAleksandar Markovic * Register 12 Register 13 Register 14 Register 15 172a86d421eSAleksandar Markovic * ----------- ----------- ----------- ----------- 173a86d421eSAleksandar Markovic * 174a86d421eSAleksandar Markovic * 0 Status Cause EPC PRId 175a86d421eSAleksandar Markovic * 1 IntCtl EBase 176a86d421eSAleksandar Markovic * 2 SRSCtl NestedEPC CDMMBase 177a86d421eSAleksandar Markovic * 3 SRSMap CMGCRBase 178a86d421eSAleksandar Markovic * 4 View_IPL View_RIPL BEVVA 179a86d421eSAleksandar Markovic * 5 SRSMap2 NestedExc 180a86d421eSAleksandar Markovic * 6 GuestCtl0 181a86d421eSAleksandar Markovic * 7 GTOffset 182a86d421eSAleksandar Markovic * 183a86d421eSAleksandar Markovic * 184a86d421eSAleksandar Markovic * Register 16 Register 17 Register 18 Register 19 185a86d421eSAleksandar Markovic * ----------- ----------- ----------- ----------- 186a86d421eSAleksandar Markovic * 187a86d421eSAleksandar Markovic * 0 Config LLAddr WatchLo WatchHi 188a86d421eSAleksandar Markovic * 1 Config1 MAAR WatchLo WatchHi 189a86d421eSAleksandar Markovic * 2 Config2 MAARI WatchLo WatchHi 190a86d421eSAleksandar Markovic * 3 Config3 WatchLo WatchHi 191a86d421eSAleksandar Markovic * 4 Config4 WatchLo WatchHi 192a86d421eSAleksandar Markovic * 5 Config5 WatchLo WatchHi 193a86d421eSAleksandar Markovic * 6 WatchLo WatchHi 194a86d421eSAleksandar Markovic * 7 WatchLo WatchHi 195a86d421eSAleksandar Markovic * 196a86d421eSAleksandar Markovic * 197a86d421eSAleksandar Markovic * Register 20 Register 21 Register 22 Register 23 198a86d421eSAleksandar Markovic * ----------- ----------- ----------- ----------- 199a86d421eSAleksandar Markovic * 200a86d421eSAleksandar Markovic * 0 XContext Debug 201a86d421eSAleksandar Markovic * 1 TraceControl 202a86d421eSAleksandar Markovic * 2 TraceControl2 203a86d421eSAleksandar Markovic * 3 UserTraceData1 204a86d421eSAleksandar Markovic * 4 TraceIBPC 205a86d421eSAleksandar Markovic * 5 TraceDBPC 206a86d421eSAleksandar Markovic * 6 Debug2 207a86d421eSAleksandar Markovic * 7 208a86d421eSAleksandar Markovic * 209a86d421eSAleksandar Markovic * 210a86d421eSAleksandar Markovic * Register 24 Register 25 Register 26 Register 27 211a86d421eSAleksandar Markovic * ----------- ----------- ----------- ----------- 212a86d421eSAleksandar Markovic * 213a86d421eSAleksandar Markovic * 0 DEPC PerfCnt ErrCtl CacheErr 214a86d421eSAleksandar Markovic * 1 PerfCnt 215a86d421eSAleksandar Markovic * 2 TraceControl3 PerfCnt 216a86d421eSAleksandar Markovic * 3 UserTraceData2 PerfCnt 217a86d421eSAleksandar Markovic * 4 PerfCnt 218a86d421eSAleksandar Markovic * 5 PerfCnt 219a86d421eSAleksandar Markovic * 6 PerfCnt 220a86d421eSAleksandar Markovic * 7 PerfCnt 221a86d421eSAleksandar Markovic * 222a86d421eSAleksandar Markovic * 223a86d421eSAleksandar Markovic * Register 28 Register 29 Register 30 Register 31 224a86d421eSAleksandar Markovic * ----------- ----------- ----------- ----------- 225a86d421eSAleksandar Markovic * 226a86d421eSAleksandar Markovic * 0 DataLo DataHi ErrorEPC DESAVE 227a86d421eSAleksandar Markovic * 1 TagLo TagHi 228a86d421eSAleksandar Markovic * 2 DataLo DataHi KScratch<n> 229a86d421eSAleksandar Markovic * 3 TagLo TagHi KScratch<n> 230a86d421eSAleksandar Markovic * 4 DataLo DataHi KScratch<n> 231a86d421eSAleksandar Markovic * 5 TagLo TagHi KScratch<n> 232a86d421eSAleksandar Markovic * 6 DataLo DataHi KScratch<n> 233a86d421eSAleksandar Markovic * 7 TagLo TagHi KScratch<n> 234a86d421eSAleksandar Markovic * 235a86d421eSAleksandar Markovic */ 23604992c8cSAleksandar Markovic #define CP0_REGISTER_00 0 23704992c8cSAleksandar Markovic #define CP0_REGISTER_01 1 23804992c8cSAleksandar Markovic #define CP0_REGISTER_02 2 23904992c8cSAleksandar Markovic #define CP0_REGISTER_03 3 24004992c8cSAleksandar Markovic #define CP0_REGISTER_04 4 24104992c8cSAleksandar Markovic #define CP0_REGISTER_05 5 24204992c8cSAleksandar Markovic #define CP0_REGISTER_06 6 24304992c8cSAleksandar Markovic #define CP0_REGISTER_07 7 24404992c8cSAleksandar Markovic #define CP0_REGISTER_08 8 24504992c8cSAleksandar Markovic #define CP0_REGISTER_09 9 24604992c8cSAleksandar Markovic #define CP0_REGISTER_10 10 24704992c8cSAleksandar Markovic #define CP0_REGISTER_11 11 24804992c8cSAleksandar Markovic #define CP0_REGISTER_12 12 24904992c8cSAleksandar Markovic #define CP0_REGISTER_13 13 25004992c8cSAleksandar Markovic #define CP0_REGISTER_14 14 25104992c8cSAleksandar Markovic #define CP0_REGISTER_15 15 25204992c8cSAleksandar Markovic #define CP0_REGISTER_16 16 25304992c8cSAleksandar Markovic #define CP0_REGISTER_17 17 25404992c8cSAleksandar Markovic #define CP0_REGISTER_18 18 25504992c8cSAleksandar Markovic #define CP0_REGISTER_19 19 25604992c8cSAleksandar Markovic #define CP0_REGISTER_20 20 25704992c8cSAleksandar Markovic #define CP0_REGISTER_21 21 25804992c8cSAleksandar Markovic #define CP0_REGISTER_22 22 25904992c8cSAleksandar Markovic #define CP0_REGISTER_23 23 26004992c8cSAleksandar Markovic #define CP0_REGISTER_24 24 26104992c8cSAleksandar Markovic #define CP0_REGISTER_25 25 26204992c8cSAleksandar Markovic #define CP0_REGISTER_26 26 26304992c8cSAleksandar Markovic #define CP0_REGISTER_27 27 26404992c8cSAleksandar Markovic #define CP0_REGISTER_28 28 26504992c8cSAleksandar Markovic #define CP0_REGISTER_29 29 26604992c8cSAleksandar Markovic #define CP0_REGISTER_30 30 26704992c8cSAleksandar Markovic #define CP0_REGISTER_31 31 26804992c8cSAleksandar Markovic 26904992c8cSAleksandar Markovic 27004992c8cSAleksandar Markovic /* CP0 Register 00 */ 27104992c8cSAleksandar Markovic #define CP0_REG00__INDEX 0 27204992c8cSAleksandar Markovic #define CP0_REG00__VPCONTROL 4 27304992c8cSAleksandar Markovic /* CP0 Register 01 */ 27404992c8cSAleksandar Markovic /* CP0 Register 02 */ 27504992c8cSAleksandar Markovic #define CP0_REG02__ENTRYLO0 0 27604992c8cSAleksandar Markovic /* CP0 Register 03 */ 27704992c8cSAleksandar Markovic #define CP0_REG03__ENTRYLO1 0 27804992c8cSAleksandar Markovic #define CP0_REG03__GLOBALNUM 1 27904992c8cSAleksandar Markovic /* CP0 Register 04 */ 28004992c8cSAleksandar Markovic #define CP0_REG04__CONTEXT 0 28104992c8cSAleksandar Markovic #define CP0_REG04__USERLOCAL 2 28204992c8cSAleksandar Markovic #define CP0_REG04__DBGCONTEXTID 4 28304992c8cSAleksandar Markovic #define CP0_REG00__MMID 5 28404992c8cSAleksandar Markovic /* CP0 Register 05 */ 28504992c8cSAleksandar Markovic #define CP0_REG05__PAGEMASK 0 28604992c8cSAleksandar Markovic #define CP0_REG05__PAGEGRAIN 1 28704992c8cSAleksandar Markovic /* CP0 Register 06 */ 28804992c8cSAleksandar Markovic #define CP0_REG06__WIRED 0 28904992c8cSAleksandar Markovic /* CP0 Register 07 */ 29004992c8cSAleksandar Markovic #define CP0_REG07__HWRENA 0 29104992c8cSAleksandar Markovic /* CP0 Register 08 */ 29204992c8cSAleksandar Markovic #define CP0_REG08__BADVADDR 0 29304992c8cSAleksandar Markovic #define CP0_REG08__BADINSTR 1 29404992c8cSAleksandar Markovic #define CP0_REG08__BADINSTRP 2 29504992c8cSAleksandar Markovic /* CP0 Register 09 */ 29604992c8cSAleksandar Markovic #define CP0_REG09__COUNT 0 29704992c8cSAleksandar Markovic #define CP0_REG09__SAARI 6 29804992c8cSAleksandar Markovic #define CP0_REG09__SAAR 7 29904992c8cSAleksandar Markovic /* CP0 Register 10 */ 30004992c8cSAleksandar Markovic #define CP0_REG10__ENTRYHI 0 30104992c8cSAleksandar Markovic #define CP0_REG10__GUESTCTL1 4 30204992c8cSAleksandar Markovic #define CP0_REG10__GUESTCTL2 5 30304992c8cSAleksandar Markovic /* CP0 Register 11 */ 30404992c8cSAleksandar Markovic #define CP0_REG11__COMPARE 0 30504992c8cSAleksandar Markovic #define CP0_REG11__GUESTCTL0EXT 4 30604992c8cSAleksandar Markovic /* CP0 Register 12 */ 30704992c8cSAleksandar Markovic #define CP0_REG12__STATUS 0 30804992c8cSAleksandar Markovic #define CP0_REG12__INTCTL 1 30904992c8cSAleksandar Markovic #define CP0_REG12__SRSCTL 2 31004992c8cSAleksandar Markovic #define CP0_REG12__GUESTCTL0 6 31104992c8cSAleksandar Markovic #define CP0_REG12__GTOFFSET 7 31204992c8cSAleksandar Markovic /* CP0 Register 13 */ 31304992c8cSAleksandar Markovic #define CP0_REG13__CAUSE 0 31404992c8cSAleksandar Markovic /* CP0 Register 14 */ 31504992c8cSAleksandar Markovic #define CP0_REG14__EPC 0 31604992c8cSAleksandar Markovic /* CP0 Register 15 */ 31704992c8cSAleksandar Markovic #define CP0_REG15__PRID 0 31804992c8cSAleksandar Markovic #define CP0_REG15__EBASE 1 31904992c8cSAleksandar Markovic #define CP0_REG15__CDMMBASE 2 32004992c8cSAleksandar Markovic #define CP0_REG15__CMGCRBASE 3 32104992c8cSAleksandar Markovic /* CP0 Register 16 */ 32204992c8cSAleksandar Markovic #define CP0_REG16__CONFIG 0 32304992c8cSAleksandar Markovic #define CP0_REG16__CONFIG1 1 32404992c8cSAleksandar Markovic #define CP0_REG16__CONFIG2 2 32504992c8cSAleksandar Markovic #define CP0_REG16__CONFIG3 3 32604992c8cSAleksandar Markovic #define CP0_REG16__CONFIG4 4 32704992c8cSAleksandar Markovic #define CP0_REG16__CONFIG5 5 32804992c8cSAleksandar Markovic #define CP0_REG00__CONFIG7 7 32904992c8cSAleksandar Markovic /* CP0 Register 17 */ 33004992c8cSAleksandar Markovic #define CP0_REG17__LLADDR 0 33104992c8cSAleksandar Markovic #define CP0_REG17__MAAR 1 33204992c8cSAleksandar Markovic #define CP0_REG17__MAARI 2 33304992c8cSAleksandar Markovic /* CP0 Register 18 */ 33404992c8cSAleksandar Markovic #define CP0_REG18__WATCHLO0 0 33504992c8cSAleksandar Markovic #define CP0_REG18__WATCHLO1 1 33604992c8cSAleksandar Markovic #define CP0_REG18__WATCHLO2 2 33704992c8cSAleksandar Markovic #define CP0_REG18__WATCHLO3 3 33804992c8cSAleksandar Markovic /* CP0 Register 19 */ 33904992c8cSAleksandar Markovic #define CP0_REG19__WATCHHI0 0 34004992c8cSAleksandar Markovic #define CP0_REG19__WATCHHI1 1 34104992c8cSAleksandar Markovic #define CP0_REG19__WATCHHI2 2 34204992c8cSAleksandar Markovic #define CP0_REG19__WATCHHI3 3 34304992c8cSAleksandar Markovic /* CP0 Register 20 */ 34404992c8cSAleksandar Markovic #define CP0_REG20__XCONTEXT 0 34504992c8cSAleksandar Markovic /* CP0 Register 21 */ 34604992c8cSAleksandar Markovic /* CP0 Register 22 */ 34704992c8cSAleksandar Markovic /* CP0 Register 23 */ 34804992c8cSAleksandar Markovic #define CP0_REG23__DEBUG 0 34904992c8cSAleksandar Markovic /* CP0 Register 24 */ 35004992c8cSAleksandar Markovic #define CP0_REG24__DEPC 0 35104992c8cSAleksandar Markovic /* CP0 Register 25 */ 35204992c8cSAleksandar Markovic #define CP0_REG25__PERFCTL0 0 35304992c8cSAleksandar Markovic #define CP0_REG25__PERFCNT0 1 35404992c8cSAleksandar Markovic #define CP0_REG25__PERFCTL1 2 35504992c8cSAleksandar Markovic #define CP0_REG25__PERFCNT1 3 35604992c8cSAleksandar Markovic #define CP0_REG25__PERFCTL2 4 35704992c8cSAleksandar Markovic #define CP0_REG25__PERFCNT2 5 35804992c8cSAleksandar Markovic #define CP0_REG25__PERFCTL3 6 35904992c8cSAleksandar Markovic #define CP0_REG25__PERFCNT3 7 36004992c8cSAleksandar Markovic /* CP0 Register 26 */ 36104992c8cSAleksandar Markovic #define CP0_REG00__ERRCTL 0 36204992c8cSAleksandar Markovic /* CP0 Register 27 */ 36304992c8cSAleksandar Markovic #define CP0_REG27__CACHERR 0 36404992c8cSAleksandar Markovic /* CP0 Register 28 */ 36504992c8cSAleksandar Markovic #define CP0_REG28__ITAGLO 0 36604992c8cSAleksandar Markovic #define CP0_REG28__IDATALO 1 36704992c8cSAleksandar Markovic #define CP0_REG28__DTAGLO 2 36804992c8cSAleksandar Markovic #define CP0_REG28__DDATALO 3 36904992c8cSAleksandar Markovic /* CP0 Register 29 */ 37004992c8cSAleksandar Markovic #define CP0_REG29__IDATAHI 1 37104992c8cSAleksandar Markovic #define CP0_REG29__DDATAHI 3 37204992c8cSAleksandar Markovic /* CP0 Register 30 */ 37304992c8cSAleksandar Markovic #define CP0_REG30__ERROREPC 0 37404992c8cSAleksandar Markovic /* CP0 Register 31 */ 37504992c8cSAleksandar Markovic #define CP0_REG31__DESAVE 0 37604992c8cSAleksandar Markovic #define CP0_REG31__KSCRATCH1 2 37704992c8cSAleksandar Markovic #define CP0_REG31__KSCRATCH2 3 37804992c8cSAleksandar Markovic #define CP0_REG31__KSCRATCH3 4 37904992c8cSAleksandar Markovic #define CP0_REG31__KSCRATCH4 5 38004992c8cSAleksandar Markovic #define CP0_REG31__KSCRATCH5 6 38104992c8cSAleksandar Markovic #define CP0_REG31__KSCRATCH6 7 382ea9c5e83SAleksandar Markovic 383ea9c5e83SAleksandar Markovic 384ea9c5e83SAleksandar Markovic typedef struct TCState TCState; 385ea9c5e83SAleksandar Markovic struct TCState { 386ea9c5e83SAleksandar Markovic target_ulong gpr[32]; 387ea9c5e83SAleksandar Markovic target_ulong PC; 388ea9c5e83SAleksandar Markovic target_ulong HI[MIPS_DSP_ACC]; 389ea9c5e83SAleksandar Markovic target_ulong LO[MIPS_DSP_ACC]; 390ea9c5e83SAleksandar Markovic target_ulong ACX[MIPS_DSP_ACC]; 391ea9c5e83SAleksandar Markovic target_ulong DSPControl; 392ea9c5e83SAleksandar Markovic int32_t CP0_TCStatus; 393ea9c5e83SAleksandar Markovic #define CP0TCSt_TCU3 31 394ea9c5e83SAleksandar Markovic #define CP0TCSt_TCU2 30 395ea9c5e83SAleksandar Markovic #define CP0TCSt_TCU1 29 396ea9c5e83SAleksandar Markovic #define CP0TCSt_TCU0 28 397ea9c5e83SAleksandar Markovic #define CP0TCSt_TMX 27 398ea9c5e83SAleksandar Markovic #define CP0TCSt_RNST 23 399ea9c5e83SAleksandar Markovic #define CP0TCSt_TDS 21 400ea9c5e83SAleksandar Markovic #define CP0TCSt_DT 20 401ea9c5e83SAleksandar Markovic #define CP0TCSt_DA 15 402ea9c5e83SAleksandar Markovic #define CP0TCSt_A 13 403ea9c5e83SAleksandar Markovic #define CP0TCSt_TKSU 11 404ea9c5e83SAleksandar Markovic #define CP0TCSt_IXMT 10 405ea9c5e83SAleksandar Markovic #define CP0TCSt_TASID 0 406ea9c5e83SAleksandar Markovic int32_t CP0_TCBind; 407ea9c5e83SAleksandar Markovic #define CP0TCBd_CurTC 21 408ea9c5e83SAleksandar Markovic #define CP0TCBd_TBE 17 409ea9c5e83SAleksandar Markovic #define CP0TCBd_CurVPE 0 410ea9c5e83SAleksandar Markovic target_ulong CP0_TCHalt; 411ea9c5e83SAleksandar Markovic target_ulong CP0_TCContext; 412ea9c5e83SAleksandar Markovic target_ulong CP0_TCSchedule; 413ea9c5e83SAleksandar Markovic target_ulong CP0_TCScheFBack; 414ea9c5e83SAleksandar Markovic int32_t CP0_Debug_tcstatus; 415ea9c5e83SAleksandar Markovic target_ulong CP0_UserLocal; 416ea9c5e83SAleksandar Markovic 417ea9c5e83SAleksandar Markovic int32_t msacsr; 418ea9c5e83SAleksandar Markovic 419ea9c5e83SAleksandar Markovic #define MSACSR_FS 24 420ea9c5e83SAleksandar Markovic #define MSACSR_FS_MASK (1 << MSACSR_FS) 421ea9c5e83SAleksandar Markovic #define MSACSR_NX 18 422ea9c5e83SAleksandar Markovic #define MSACSR_NX_MASK (1 << MSACSR_NX) 423ea9c5e83SAleksandar Markovic #define MSACSR_CEF 2 424ea9c5e83SAleksandar Markovic #define MSACSR_CEF_MASK (0xffff << MSACSR_CEF) 425ea9c5e83SAleksandar Markovic #define MSACSR_RM 0 426ea9c5e83SAleksandar Markovic #define MSACSR_RM_MASK (0x3 << MSACSR_RM) 427ea9c5e83SAleksandar Markovic #define MSACSR_MASK (MSACSR_RM_MASK | MSACSR_CEF_MASK | MSACSR_NX_MASK | \ 428ea9c5e83SAleksandar Markovic MSACSR_FS_MASK) 429ea9c5e83SAleksandar Markovic 430ea9c5e83SAleksandar Markovic float_status msa_fp_status; 431ea9c5e83SAleksandar Markovic 432*a168a796SFredrik Noring /* Upper 64-bit MMRs (multimedia registers); the lower 64-bit are GPRs */ 433*a168a796SFredrik Noring uint64_t mmr[32]; 434*a168a796SFredrik Noring 435ea9c5e83SAleksandar Markovic #define NUMBER_OF_MXU_REGISTERS 16 436ea9c5e83SAleksandar Markovic target_ulong mxu_gpr[NUMBER_OF_MXU_REGISTERS - 1]; 437ea9c5e83SAleksandar Markovic target_ulong mxu_cr; 438ea9c5e83SAleksandar Markovic #define MXU_CR_LC 31 439ea9c5e83SAleksandar Markovic #define MXU_CR_RC 30 440ea9c5e83SAleksandar Markovic #define MXU_CR_BIAS 2 441ea9c5e83SAleksandar Markovic #define MXU_CR_RD_EN 1 442ea9c5e83SAleksandar Markovic #define MXU_CR_MXU_EN 0 443ea9c5e83SAleksandar Markovic 444ea9c5e83SAleksandar Markovic }; 445ea9c5e83SAleksandar Markovic 446043715d1SYongbok Kim struct MIPSITUState; 447ea9c5e83SAleksandar Markovic typedef struct CPUMIPSState CPUMIPSState; 448ea9c5e83SAleksandar Markovic struct CPUMIPSState { 449ea9c5e83SAleksandar Markovic TCState active_tc; 450ea9c5e83SAleksandar Markovic CPUMIPSFPUContext active_fpu; 451ea9c5e83SAleksandar Markovic 452ea9c5e83SAleksandar Markovic uint32_t current_tc; 453ea9c5e83SAleksandar Markovic uint32_t current_fpu; 454ea9c5e83SAleksandar Markovic 455ea9c5e83SAleksandar Markovic uint32_t SEGBITS; 456ea9c5e83SAleksandar Markovic uint32_t PABITS; 457ea9c5e83SAleksandar Markovic #if defined(TARGET_MIPS64) 458ea9c5e83SAleksandar Markovic # define PABITS_BASE 36 459ea9c5e83SAleksandar Markovic #else 460ea9c5e83SAleksandar Markovic # define PABITS_BASE 32 461ea9c5e83SAleksandar Markovic #endif 462ea9c5e83SAleksandar Markovic target_ulong SEGMask; 463ea9c5e83SAleksandar Markovic uint64_t PAMask; 464ea9c5e83SAleksandar Markovic #define PAMASK_BASE ((1ULL << PABITS_BASE) - 1) 465ea9c5e83SAleksandar Markovic 466ea9c5e83SAleksandar Markovic int32_t msair; 467ea9c5e83SAleksandar Markovic #define MSAIR_ProcID 8 468ea9c5e83SAleksandar Markovic #define MSAIR_Rev 0 469ea9c5e83SAleksandar Markovic 47050e7edc5SAleksandar Markovic /* 47150e7edc5SAleksandar Markovic * CP0 Register 0 47250e7edc5SAleksandar Markovic */ 4739c2149c8Sths int32_t CP0_Index; 474ead9360eSths /* CP0_MVP* are per MVP registers. */ 47501bc435bSYongbok Kim int32_t CP0_VPControl; 47601bc435bSYongbok Kim #define CP0VPCtl_DIS 0 47750e7edc5SAleksandar Markovic /* 47850e7edc5SAleksandar Markovic * CP0 Register 1 47950e7edc5SAleksandar Markovic */ 4809c2149c8Sths int32_t CP0_Random; 481ead9360eSths int32_t CP0_VPEControl; 482ead9360eSths #define CP0VPECo_YSI 21 483ead9360eSths #define CP0VPECo_GSI 20 484ead9360eSths #define CP0VPECo_EXCPT 16 485ead9360eSths #define CP0VPECo_TE 15 486ead9360eSths #define CP0VPECo_TargTC 0 487ead9360eSths int32_t CP0_VPEConf0; 488ead9360eSths #define CP0VPEC0_M 31 489ead9360eSths #define CP0VPEC0_XTC 21 490ead9360eSths #define CP0VPEC0_TCS 19 491ead9360eSths #define CP0VPEC0_SCS 18 492ead9360eSths #define CP0VPEC0_DSC 17 493ead9360eSths #define CP0VPEC0_ICS 16 494ead9360eSths #define CP0VPEC0_MVP 1 495ead9360eSths #define CP0VPEC0_VPA 0 496ead9360eSths int32_t CP0_VPEConf1; 497ead9360eSths #define CP0VPEC1_NCX 20 498ead9360eSths #define CP0VPEC1_NCP2 10 499ead9360eSths #define CP0VPEC1_NCP1 0 500ead9360eSths target_ulong CP0_YQMask; 501ead9360eSths target_ulong CP0_VPESchedule; 502ead9360eSths target_ulong CP0_VPEScheFBack; 503ead9360eSths int32_t CP0_VPEOpt; 504ead9360eSths #define CP0VPEOpt_IWX7 15 505ead9360eSths #define CP0VPEOpt_IWX6 14 506ead9360eSths #define CP0VPEOpt_IWX5 13 507ead9360eSths #define CP0VPEOpt_IWX4 12 508ead9360eSths #define CP0VPEOpt_IWX3 11 509ead9360eSths #define CP0VPEOpt_IWX2 10 510ead9360eSths #define CP0VPEOpt_IWX1 9 511ead9360eSths #define CP0VPEOpt_IWX0 8 512ead9360eSths #define CP0VPEOpt_DWX7 7 513ead9360eSths #define CP0VPEOpt_DWX6 6 514ead9360eSths #define CP0VPEOpt_DWX5 5 515ead9360eSths #define CP0VPEOpt_DWX4 4 516ead9360eSths #define CP0VPEOpt_DWX3 3 517ead9360eSths #define CP0VPEOpt_DWX2 2 518ead9360eSths #define CP0VPEOpt_DWX1 1 519ead9360eSths #define CP0VPEOpt_DWX0 0 52050e7edc5SAleksandar Markovic /* 52150e7edc5SAleksandar Markovic * CP0 Register 2 52250e7edc5SAleksandar Markovic */ 523284b731aSLeon Alrae uint64_t CP0_EntryLo0; 52450e7edc5SAleksandar Markovic /* 52550e7edc5SAleksandar Markovic * CP0 Register 3 52650e7edc5SAleksandar Markovic */ 527284b731aSLeon Alrae uint64_t CP0_EntryLo1; 5282fb58b73SLeon Alrae #if defined(TARGET_MIPS64) 5292fb58b73SLeon Alrae # define CP0EnLo_RI 63 5302fb58b73SLeon Alrae # define CP0EnLo_XI 62 5312fb58b73SLeon Alrae #else 5322fb58b73SLeon Alrae # define CP0EnLo_RI 31 5332fb58b73SLeon Alrae # define CP0EnLo_XI 30 5342fb58b73SLeon Alrae #endif 53501bc435bSYongbok Kim int32_t CP0_GlobalNumber; 53601bc435bSYongbok Kim #define CP0GN_VPId 0 53750e7edc5SAleksandar Markovic /* 53850e7edc5SAleksandar Markovic * CP0 Register 4 53950e7edc5SAleksandar Markovic */ 5409c2149c8Sths target_ulong CP0_Context; 541e98c0d17SLeon Alrae target_ulong CP0_KScratch[MIPS_KSCRATCH_NUM]; 5423ef521eeSAleksandar Markovic int32_t CP0_MemoryMapID; 54350e7edc5SAleksandar Markovic /* 54450e7edc5SAleksandar Markovic * CP0 Register 5 54550e7edc5SAleksandar Markovic */ 5469c2149c8Sths int32_t CP0_PageMask; 5477207c7f9SLeon Alrae int32_t CP0_PageGrain_rw_bitmask; 5489c2149c8Sths int32_t CP0_PageGrain; 5497207c7f9SLeon Alrae #define CP0PG_RIE 31 5507207c7f9SLeon Alrae #define CP0PG_XIE 30 551e117f526SLeon Alrae #define CP0PG_ELPA 29 55292ceb440SLeon Alrae #define CP0PG_IEC 27 553cec56a73SJames Hogan target_ulong CP0_SegCtl0; 554cec56a73SJames Hogan target_ulong CP0_SegCtl1; 555cec56a73SJames Hogan target_ulong CP0_SegCtl2; 556cec56a73SJames Hogan #define CP0SC_PA 9 557cec56a73SJames Hogan #define CP0SC_PA_MASK (0x7FULL << CP0SC_PA) 558cec56a73SJames Hogan #define CP0SC_PA_1GMASK (0x7EULL << CP0SC_PA) 559cec56a73SJames Hogan #define CP0SC_AM 4 560cec56a73SJames Hogan #define CP0SC_AM_MASK (0x7ULL << CP0SC_AM) 561cec56a73SJames Hogan #define CP0SC_AM_UK 0ULL 562cec56a73SJames Hogan #define CP0SC_AM_MK 1ULL 563cec56a73SJames Hogan #define CP0SC_AM_MSK 2ULL 564cec56a73SJames Hogan #define CP0SC_AM_MUSK 3ULL 565cec56a73SJames Hogan #define CP0SC_AM_MUSUK 4ULL 566cec56a73SJames Hogan #define CP0SC_AM_USK 5ULL 567cec56a73SJames Hogan #define CP0SC_AM_UUSK 7ULL 568cec56a73SJames Hogan #define CP0SC_EU 3 569cec56a73SJames Hogan #define CP0SC_EU_MASK (1ULL << CP0SC_EU) 570cec56a73SJames Hogan #define CP0SC_C 0 571cec56a73SJames Hogan #define CP0SC_C_MASK (0x7ULL << CP0SC_C) 572cec56a73SJames Hogan #define CP0SC_MASK (CP0SC_C_MASK | CP0SC_EU_MASK | CP0SC_AM_MASK | \ 573cec56a73SJames Hogan CP0SC_PA_MASK) 574cec56a73SJames Hogan #define CP0SC_1GMASK (CP0SC_C_MASK | CP0SC_EU_MASK | CP0SC_AM_MASK | \ 575cec56a73SJames Hogan CP0SC_PA_1GMASK) 576cec56a73SJames Hogan #define CP0SC0_MASK (CP0SC_MASK | (CP0SC_MASK << 16)) 577cec56a73SJames Hogan #define CP0SC1_XAM 59 578cec56a73SJames Hogan #define CP0SC1_XAM_MASK (0x7ULL << CP0SC1_XAM) 579cec56a73SJames Hogan #define CP0SC1_MASK (CP0SC_MASK | (CP0SC_MASK << 16) | CP0SC1_XAM_MASK) 580cec56a73SJames Hogan #define CP0SC2_XR 56 581cec56a73SJames Hogan #define CP0SC2_XR_MASK (0xFFULL << CP0SC2_XR) 582cec56a73SJames Hogan #define CP0SC2_MASK (CP0SC_1GMASK | (CP0SC_1GMASK << 16) | CP0SC2_XR_MASK) 5835e31fdd5SYongbok Kim target_ulong CP0_PWBase; 584fa75ad14SYongbok Kim target_ulong CP0_PWField; 585fa75ad14SYongbok Kim #if defined(TARGET_MIPS64) 586fa75ad14SYongbok Kim #define CP0PF_BDI 32 /* 37..32 */ 587fa75ad14SYongbok Kim #define CP0PF_GDI 24 /* 29..24 */ 588fa75ad14SYongbok Kim #define CP0PF_UDI 18 /* 23..18 */ 589fa75ad14SYongbok Kim #define CP0PF_MDI 12 /* 17..12 */ 590fa75ad14SYongbok Kim #define CP0PF_PTI 6 /* 11..6 */ 591fa75ad14SYongbok Kim #define CP0PF_PTEI 0 /* 5..0 */ 592fa75ad14SYongbok Kim #else 593fa75ad14SYongbok Kim #define CP0PF_GDW 24 /* 29..24 */ 594fa75ad14SYongbok Kim #define CP0PF_UDW 18 /* 23..18 */ 595fa75ad14SYongbok Kim #define CP0PF_MDW 12 /* 17..12 */ 596fa75ad14SYongbok Kim #define CP0PF_PTW 6 /* 11..6 */ 597fa75ad14SYongbok Kim #define CP0PF_PTEW 0 /* 5..0 */ 598fa75ad14SYongbok Kim #endif 59920b28ebcSYongbok Kim target_ulong CP0_PWSize; 60020b28ebcSYongbok Kim #if defined(TARGET_MIPS64) 60120b28ebcSYongbok Kim #define CP0PS_BDW 32 /* 37..32 */ 60220b28ebcSYongbok Kim #endif 60320b28ebcSYongbok Kim #define CP0PS_PS 30 60420b28ebcSYongbok Kim #define CP0PS_GDW 24 /* 29..24 */ 60520b28ebcSYongbok Kim #define CP0PS_UDW 18 /* 23..18 */ 60620b28ebcSYongbok Kim #define CP0PS_MDW 12 /* 17..12 */ 60720b28ebcSYongbok Kim #define CP0PS_PTW 6 /* 11..6 */ 60820b28ebcSYongbok Kim #define CP0PS_PTEW 0 /* 5..0 */ 60950e7edc5SAleksandar Markovic /* 61050e7edc5SAleksandar Markovic * CP0 Register 6 61150e7edc5SAleksandar Markovic */ 6129c2149c8Sths int32_t CP0_Wired; 613103be64cSYongbok Kim int32_t CP0_PWCtl; 614103be64cSYongbok Kim #define CP0PC_PWEN 31 615103be64cSYongbok Kim #if defined(TARGET_MIPS64) 616103be64cSYongbok Kim #define CP0PC_PWDIREXT 30 617103be64cSYongbok Kim #define CP0PC_XK 28 618103be64cSYongbok Kim #define CP0PC_XS 27 619103be64cSYongbok Kim #define CP0PC_XU 26 620103be64cSYongbok Kim #endif 621103be64cSYongbok Kim #define CP0PC_DPH 7 622103be64cSYongbok Kim #define CP0PC_HUGEPG 6 623103be64cSYongbok Kim #define CP0PC_PSN 0 /* 5..0 */ 624ead9360eSths int32_t CP0_SRSConf0_rw_bitmask; 625ead9360eSths int32_t CP0_SRSConf0; 626ead9360eSths #define CP0SRSC0_M 31 627ead9360eSths #define CP0SRSC0_SRS3 20 628ead9360eSths #define CP0SRSC0_SRS2 10 629ead9360eSths #define CP0SRSC0_SRS1 0 630ead9360eSths int32_t CP0_SRSConf1_rw_bitmask; 631ead9360eSths int32_t CP0_SRSConf1; 632ead9360eSths #define CP0SRSC1_M 31 633ead9360eSths #define CP0SRSC1_SRS6 20 634ead9360eSths #define CP0SRSC1_SRS5 10 635ead9360eSths #define CP0SRSC1_SRS4 0 636ead9360eSths int32_t CP0_SRSConf2_rw_bitmask; 637ead9360eSths int32_t CP0_SRSConf2; 638ead9360eSths #define CP0SRSC2_M 31 639ead9360eSths #define CP0SRSC2_SRS9 20 640ead9360eSths #define CP0SRSC2_SRS8 10 641ead9360eSths #define CP0SRSC2_SRS7 0 642ead9360eSths int32_t CP0_SRSConf3_rw_bitmask; 643ead9360eSths int32_t CP0_SRSConf3; 644ead9360eSths #define CP0SRSC3_M 31 645ead9360eSths #define CP0SRSC3_SRS12 20 646ead9360eSths #define CP0SRSC3_SRS11 10 647ead9360eSths #define CP0SRSC3_SRS10 0 648ead9360eSths int32_t CP0_SRSConf4_rw_bitmask; 649ead9360eSths int32_t CP0_SRSConf4; 650ead9360eSths #define CP0SRSC4_SRS15 20 651ead9360eSths #define CP0SRSC4_SRS14 10 652ead9360eSths #define CP0SRSC4_SRS13 0 65350e7edc5SAleksandar Markovic /* 65450e7edc5SAleksandar Markovic * CP0 Register 7 65550e7edc5SAleksandar Markovic */ 6569c2149c8Sths int32_t CP0_HWREna; 65750e7edc5SAleksandar Markovic /* 65850e7edc5SAleksandar Markovic * CP0 Register 8 65950e7edc5SAleksandar Markovic */ 660c570fd16Sths target_ulong CP0_BadVAddr; 661aea14095SLeon Alrae uint32_t CP0_BadInstr; 662aea14095SLeon Alrae uint32_t CP0_BadInstrP; 66325beba9bSStefan Markovic uint32_t CP0_BadInstrX; 66450e7edc5SAleksandar Markovic /* 66550e7edc5SAleksandar Markovic * CP0 Register 9 66650e7edc5SAleksandar Markovic */ 6679c2149c8Sths int32_t CP0_Count; 668167db30eSYongbok Kim uint32_t CP0_SAARI; 669167db30eSYongbok Kim #define CP0SAARI_TARGET 0 /* 5..0 */ 670167db30eSYongbok Kim uint64_t CP0_SAAR[2]; 671167db30eSYongbok Kim #define CP0SAAR_BASE 12 /* 43..12 */ 672167db30eSYongbok Kim #define CP0SAAR_SIZE 1 /* 5..1 */ 673167db30eSYongbok Kim #define CP0SAAR_EN 0 67450e7edc5SAleksandar Markovic /* 67550e7edc5SAleksandar Markovic * CP0 Register 10 67650e7edc5SAleksandar Markovic */ 6779c2149c8Sths target_ulong CP0_EntryHi; 6789456c2fbSLeon Alrae #define CP0EnHi_EHINV 10 6796ec98bd7SPaul Burton target_ulong CP0_EntryHi_ASID_mask; 68050e7edc5SAleksandar Markovic /* 68150e7edc5SAleksandar Markovic * CP0 Register 11 68250e7edc5SAleksandar Markovic */ 6839c2149c8Sths int32_t CP0_Compare; 68450e7edc5SAleksandar Markovic /* 68550e7edc5SAleksandar Markovic * CP0 Register 12 68650e7edc5SAleksandar Markovic */ 6879c2149c8Sths int32_t CP0_Status; 6886af0bf9cSbellard #define CP0St_CU3 31 6896af0bf9cSbellard #define CP0St_CU2 30 6906af0bf9cSbellard #define CP0St_CU1 29 6916af0bf9cSbellard #define CP0St_CU0 28 6926af0bf9cSbellard #define CP0St_RP 27 6936ea83fedSbellard #define CP0St_FR 26 6946af0bf9cSbellard #define CP0St_RE 25 6957a387fffSths #define CP0St_MX 24 6967a387fffSths #define CP0St_PX 23 6976af0bf9cSbellard #define CP0St_BEV 22 6986af0bf9cSbellard #define CP0St_TS 21 6996af0bf9cSbellard #define CP0St_SR 20 7006af0bf9cSbellard #define CP0St_NMI 19 7016af0bf9cSbellard #define CP0St_IM 8 7027a387fffSths #define CP0St_KX 7 7037a387fffSths #define CP0St_SX 6 7047a387fffSths #define CP0St_UX 5 705623a930eSths #define CP0St_KSU 3 7066af0bf9cSbellard #define CP0St_ERL 2 7076af0bf9cSbellard #define CP0St_EXL 1 7086af0bf9cSbellard #define CP0St_IE 0 7099c2149c8Sths int32_t CP0_IntCtl; 710ead9360eSths #define CP0IntCtl_IPTI 29 71188991299SDongxue Zhang #define CP0IntCtl_IPPCI 26 712ead9360eSths #define CP0IntCtl_VS 5 7139c2149c8Sths int32_t CP0_SRSCtl; 714ead9360eSths #define CP0SRSCtl_HSS 26 715ead9360eSths #define CP0SRSCtl_EICSS 18 716ead9360eSths #define CP0SRSCtl_ESS 12 717ead9360eSths #define CP0SRSCtl_PSS 6 718ead9360eSths #define CP0SRSCtl_CSS 0 7199c2149c8Sths int32_t CP0_SRSMap; 720ead9360eSths #define CP0SRSMap_SSV7 28 721ead9360eSths #define CP0SRSMap_SSV6 24 722ead9360eSths #define CP0SRSMap_SSV5 20 723ead9360eSths #define CP0SRSMap_SSV4 16 724ead9360eSths #define CP0SRSMap_SSV3 12 725ead9360eSths #define CP0SRSMap_SSV2 8 726ead9360eSths #define CP0SRSMap_SSV1 4 727ead9360eSths #define CP0SRSMap_SSV0 0 72850e7edc5SAleksandar Markovic /* 72950e7edc5SAleksandar Markovic * CP0 Register 13 73050e7edc5SAleksandar Markovic */ 7319c2149c8Sths int32_t CP0_Cause; 7327a387fffSths #define CP0Ca_BD 31 7337a387fffSths #define CP0Ca_TI 30 7347a387fffSths #define CP0Ca_CE 28 7357a387fffSths #define CP0Ca_DC 27 7367a387fffSths #define CP0Ca_PCI 26 7376af0bf9cSbellard #define CP0Ca_IV 23 7387a387fffSths #define CP0Ca_WP 22 7397a387fffSths #define CP0Ca_IP 8 7404de9b249Sths #define CP0Ca_IP_mask 0x0000FF00 7417a387fffSths #define CP0Ca_EC 2 74250e7edc5SAleksandar Markovic /* 74350e7edc5SAleksandar Markovic * CP0 Register 14 74450e7edc5SAleksandar Markovic */ 745c570fd16Sths target_ulong CP0_EPC; 74650e7edc5SAleksandar Markovic /* 74750e7edc5SAleksandar Markovic * CP0 Register 15 74850e7edc5SAleksandar Markovic */ 7499c2149c8Sths int32_t CP0_PRid; 75074dbf824SJames Hogan target_ulong CP0_EBase; 75174dbf824SJames Hogan target_ulong CP0_EBaseWG_rw_bitmask; 75274dbf824SJames Hogan #define CP0EBase_WG 11 753c870e3f5SYongbok Kim target_ulong CP0_CMGCRBase; 75450e7edc5SAleksandar Markovic /* 75550e7edc5SAleksandar Markovic * CP0 Register 16 75650e7edc5SAleksandar Markovic */ 7579c2149c8Sths int32_t CP0_Config0; 7586af0bf9cSbellard #define CP0C0_M 31 7590413d7a5SAleksandar Markovic #define CP0C0_K23 28 /* 30..28 */ 7600413d7a5SAleksandar Markovic #define CP0C0_KU 25 /* 27..25 */ 7616af0bf9cSbellard #define CP0C0_MDU 20 762aff2bc6dSYongbok Kim #define CP0C0_MM 18 7636af0bf9cSbellard #define CP0C0_BM 16 7640413d7a5SAleksandar Markovic #define CP0C0_Impl 16 /* 24..16 */ 7656af0bf9cSbellard #define CP0C0_BE 15 7660413d7a5SAleksandar Markovic #define CP0C0_AT 13 /* 14..13 */ 7670413d7a5SAleksandar Markovic #define CP0C0_AR 10 /* 12..10 */ 7680413d7a5SAleksandar Markovic #define CP0C0_MT 7 /* 9..7 */ 7697a387fffSths #define CP0C0_VI 3 7700413d7a5SAleksandar Markovic #define CP0C0_K0 0 /* 2..0 */ 7719c2149c8Sths int32_t CP0_Config1; 7727a387fffSths #define CP0C1_M 31 7730413d7a5SAleksandar Markovic #define CP0C1_MMU 25 /* 30..25 */ 7740413d7a5SAleksandar Markovic #define CP0C1_IS 22 /* 24..22 */ 7750413d7a5SAleksandar Markovic #define CP0C1_IL 19 /* 21..19 */ 7760413d7a5SAleksandar Markovic #define CP0C1_IA 16 /* 18..16 */ 7770413d7a5SAleksandar Markovic #define CP0C1_DS 13 /* 15..13 */ 7780413d7a5SAleksandar Markovic #define CP0C1_DL 10 /* 12..10 */ 7790413d7a5SAleksandar Markovic #define CP0C1_DA 7 /* 9..7 */ 7807a387fffSths #define CP0C1_C2 6 7817a387fffSths #define CP0C1_MD 5 7826af0bf9cSbellard #define CP0C1_PC 4 7836af0bf9cSbellard #define CP0C1_WR 3 7846af0bf9cSbellard #define CP0C1_CA 2 7856af0bf9cSbellard #define CP0C1_EP 1 7866af0bf9cSbellard #define CP0C1_FP 0 7879c2149c8Sths int32_t CP0_Config2; 7887a387fffSths #define CP0C2_M 31 7890413d7a5SAleksandar Markovic #define CP0C2_TU 28 /* 30..28 */ 7900413d7a5SAleksandar Markovic #define CP0C2_TS 24 /* 27..24 */ 7910413d7a5SAleksandar Markovic #define CP0C2_TL 20 /* 23..20 */ 7920413d7a5SAleksandar Markovic #define CP0C2_TA 16 /* 19..16 */ 7930413d7a5SAleksandar Markovic #define CP0C2_SU 12 /* 15..12 */ 7940413d7a5SAleksandar Markovic #define CP0C2_SS 8 /* 11..8 */ 7950413d7a5SAleksandar Markovic #define CP0C2_SL 4 /* 7..4 */ 7960413d7a5SAleksandar Markovic #define CP0C2_SA 0 /* 3..0 */ 7979c2149c8Sths int32_t CP0_Config3; 7987a387fffSths #define CP0C3_M 31 79970409e67SMaciej W. Rozycki #define CP0C3_BPG 30 800c870e3f5SYongbok Kim #define CP0C3_CMGCR 29 801e97a391dSYongbok Kim #define CP0C3_MSAP 28 802aea14095SLeon Alrae #define CP0C3_BP 27 803aea14095SLeon Alrae #define CP0C3_BI 26 80474dbf824SJames Hogan #define CP0C3_SC 25 8050413d7a5SAleksandar Markovic #define CP0C3_PW 24 8060413d7a5SAleksandar Markovic #define CP0C3_VZ 23 8070413d7a5SAleksandar Markovic #define CP0C3_IPLV 21 /* 22..21 */ 8080413d7a5SAleksandar Markovic #define CP0C3_MMAR 18 /* 20..18 */ 80970409e67SMaciej W. Rozycki #define CP0C3_MCU 17 810bbfa8f72SNathan Froyd #define CP0C3_ISA_ON_EXC 16 8110413d7a5SAleksandar Markovic #define CP0C3_ISA 14 /* 15..14 */ 812d279279eSPetar Jovanovic #define CP0C3_ULRI 13 8137207c7f9SLeon Alrae #define CP0C3_RXI 12 81470409e67SMaciej W. Rozycki #define CP0C3_DSP2P 11 8157a387fffSths #define CP0C3_DSPP 10 8160413d7a5SAleksandar Markovic #define CP0C3_CTXTC 9 8170413d7a5SAleksandar Markovic #define CP0C3_ITL 8 8187a387fffSths #define CP0C3_LPA 7 8197a387fffSths #define CP0C3_VEIC 6 8207a387fffSths #define CP0C3_VInt 5 8217a387fffSths #define CP0C3_SP 4 82270409e67SMaciej W. Rozycki #define CP0C3_CDMM 3 8237a387fffSths #define CP0C3_MT 2 8247a387fffSths #define CP0C3_SM 1 8257a387fffSths #define CP0C3_TL 0 8268280b12cSMaciej W. Rozycki int32_t CP0_Config4; 8278280b12cSMaciej W. Rozycki int32_t CP0_Config4_rw_bitmask; 828b4160af1SPetar Jovanovic #define CP0C4_M 31 8290413d7a5SAleksandar Markovic #define CP0C4_IE 29 /* 30..29 */ 830a0c80608SPaul Burton #define CP0C4_AE 28 8310413d7a5SAleksandar Markovic #define CP0C4_VTLBSizeExt 24 /* 27..24 */ 832e98c0d17SLeon Alrae #define CP0C4_KScrExist 16 83370409e67SMaciej W. Rozycki #define CP0C4_MMUExtDef 14 8340413d7a5SAleksandar Markovic #define CP0C4_FTLBPageSize 8 /* 12..8 */ 8350413d7a5SAleksandar Markovic /* bit layout if MMUExtDef=1 */ 8360413d7a5SAleksandar Markovic #define CP0C4_MMUSizeExt 0 /* 7..0 */ 8370413d7a5SAleksandar Markovic /* bit layout if MMUExtDef=2 */ 8380413d7a5SAleksandar Markovic #define CP0C4_FTLBWays 4 /* 7..4 */ 8390413d7a5SAleksandar Markovic #define CP0C4_FTLBSets 0 /* 3..0 */ 8408280b12cSMaciej W. Rozycki int32_t CP0_Config5; 8418280b12cSMaciej W. Rozycki int32_t CP0_Config5_rw_bitmask; 842b4dd99a3SPetar Jovanovic #define CP0C5_M 31 843b4dd99a3SPetar Jovanovic #define CP0C5_K 30 844b4dd99a3SPetar Jovanovic #define CP0C5_CV 29 845b4dd99a3SPetar Jovanovic #define CP0C5_EVA 28 846b4dd99a3SPetar Jovanovic #define CP0C5_MSAEn 27 8470413d7a5SAleksandar Markovic #define CP0C5_PMJ 23 /* 25..23 */ 8480413d7a5SAleksandar Markovic #define CP0C5_WR2 22 8490413d7a5SAleksandar Markovic #define CP0C5_NMS 21 8500413d7a5SAleksandar Markovic #define CP0C5_ULS 20 8510413d7a5SAleksandar Markovic #define CP0C5_XPA 19 8520413d7a5SAleksandar Markovic #define CP0C5_CRCP 18 8530413d7a5SAleksandar Markovic #define CP0C5_MI 17 8540413d7a5SAleksandar Markovic #define CP0C5_GI 15 /* 16..15 */ 8550413d7a5SAleksandar Markovic #define CP0C5_CA2 14 856b00c7218SYongbok Kim #define CP0C5_XNP 13 8570413d7a5SAleksandar Markovic #define CP0C5_DEC 11 8580413d7a5SAleksandar Markovic #define CP0C5_L2C 10 8597c979afdSLeon Alrae #define CP0C5_UFE 9 8607c979afdSLeon Alrae #define CP0C5_FRE 8 86101bc435bSYongbok Kim #define CP0C5_VP 7 862faf1f68bSLeon Alrae #define CP0C5_SBRI 6 8635204ea79SLeon Alrae #define CP0C5_MVH 5 864ce9782f4SLeon Alrae #define CP0C5_LLB 4 865f6d4dd81SYongbok Kim #define CP0C5_MRP 3 866b4dd99a3SPetar Jovanovic #define CP0C5_UFR 2 867b4dd99a3SPetar Jovanovic #define CP0C5_NFExists 0 868e397ee33Sths int32_t CP0_Config6; 869e397ee33Sths int32_t CP0_Config7; 870f6d4dd81SYongbok Kim uint64_t CP0_MAAR[MIPS_MAAR_MAX]; 871f6d4dd81SYongbok Kim int32_t CP0_MAARI; 872ead9360eSths /* XXX: Maybe make LLAddr per-TC? */ 87350e7edc5SAleksandar Markovic /* 87450e7edc5SAleksandar Markovic * CP0 Register 17 87550e7edc5SAleksandar Markovic */ 876284b731aSLeon Alrae uint64_t lladdr; 877590bc601SPaul Brook target_ulong llval; 878590bc601SPaul Brook target_ulong llnewval; 8790b16dcd1SAleksandar Rikalo uint64_t llval_wp; 8800b16dcd1SAleksandar Rikalo uint32_t llnewval_wp; 881590bc601SPaul Brook target_ulong llreg; 882284b731aSLeon Alrae uint64_t CP0_LLAddr_rw_bitmask; 8832a6e32ddSAurelien Jarno int CP0_LLAddr_shift; 88450e7edc5SAleksandar Markovic /* 88550e7edc5SAleksandar Markovic * CP0 Register 18 88650e7edc5SAleksandar Markovic */ 887fd88b6abSths target_ulong CP0_WatchLo[8]; 88850e7edc5SAleksandar Markovic /* 88950e7edc5SAleksandar Markovic * CP0 Register 19 89050e7edc5SAleksandar Markovic */ 891fd88b6abSths int32_t CP0_WatchHi[8]; 8926ec98bd7SPaul Burton #define CP0WH_ASID 16 89350e7edc5SAleksandar Markovic /* 89450e7edc5SAleksandar Markovic * CP0 Register 20 89550e7edc5SAleksandar Markovic */ 8969c2149c8Sths target_ulong CP0_XContext; 8979c2149c8Sths int32_t CP0_Framemask; 89850e7edc5SAleksandar Markovic /* 89950e7edc5SAleksandar Markovic * CP0 Register 23 90050e7edc5SAleksandar Markovic */ 9019c2149c8Sths int32_t CP0_Debug; 902ead9360eSths #define CP0DB_DBD 31 9036af0bf9cSbellard #define CP0DB_DM 30 9046af0bf9cSbellard #define CP0DB_LSNM 28 9056af0bf9cSbellard #define CP0DB_Doze 27 9066af0bf9cSbellard #define CP0DB_Halt 26 9076af0bf9cSbellard #define CP0DB_CNT 25 9086af0bf9cSbellard #define CP0DB_IBEP 24 9096af0bf9cSbellard #define CP0DB_DBEP 21 9106af0bf9cSbellard #define CP0DB_IEXI 20 9116af0bf9cSbellard #define CP0DB_VER 15 9126af0bf9cSbellard #define CP0DB_DEC 10 9136af0bf9cSbellard #define CP0DB_SSt 8 9146af0bf9cSbellard #define CP0DB_DINT 5 9156af0bf9cSbellard #define CP0DB_DIB 4 9166af0bf9cSbellard #define CP0DB_DDBS 3 9176af0bf9cSbellard #define CP0DB_DDBL 2 9186af0bf9cSbellard #define CP0DB_DBp 1 9196af0bf9cSbellard #define CP0DB_DSS 0 92050e7edc5SAleksandar Markovic /* 92150e7edc5SAleksandar Markovic * CP0 Register 24 92250e7edc5SAleksandar Markovic */ 923c570fd16Sths target_ulong CP0_DEPC; 92450e7edc5SAleksandar Markovic /* 92550e7edc5SAleksandar Markovic * CP0 Register 25 92650e7edc5SAleksandar Markovic */ 9279c2149c8Sths int32_t CP0_Performance0; 92850e7edc5SAleksandar Markovic /* 92950e7edc5SAleksandar Markovic * CP0 Register 26 93050e7edc5SAleksandar Markovic */ 9310d74a222SLeon Alrae int32_t CP0_ErrCtl; 9320d74a222SLeon Alrae #define CP0EC_WST 29 9330d74a222SLeon Alrae #define CP0EC_SPR 28 9340d74a222SLeon Alrae #define CP0EC_ITC 26 93550e7edc5SAleksandar Markovic /* 93650e7edc5SAleksandar Markovic * CP0 Register 28 93750e7edc5SAleksandar Markovic */ 938284b731aSLeon Alrae uint64_t CP0_TagLo; 9399c2149c8Sths int32_t CP0_DataLo; 94050e7edc5SAleksandar Markovic /* 94150e7edc5SAleksandar Markovic * CP0 Register 29 94250e7edc5SAleksandar Markovic */ 9439c2149c8Sths int32_t CP0_TagHi; 9449c2149c8Sths int32_t CP0_DataHi; 94550e7edc5SAleksandar Markovic /* 94650e7edc5SAleksandar Markovic * CP0 Register 30 94750e7edc5SAleksandar Markovic */ 948c570fd16Sths target_ulong CP0_ErrorEPC; 94950e7edc5SAleksandar Markovic /* 95050e7edc5SAleksandar Markovic * CP0 Register 31 95150e7edc5SAleksandar Markovic */ 9529c2149c8Sths int32_t CP0_DESAVE; 95350e7edc5SAleksandar Markovic 954b5dc7732Sths /* We waste some space so we can handle shadow registers like TCs. */ 955b5dc7732Sths TCState tcs[MIPS_SHADOW_SET_MAX]; 956f01be154Sths CPUMIPSFPUContext fpus[MIPS_FPU_MAX]; 9575cbdb3a3SStefan Weil /* QEMU */ 9586af0bf9cSbellard int error_code; 959aea14095SLeon Alrae #define EXCP_TLB_NOMATCH 0x1 960aea14095SLeon Alrae #define EXCP_INST_NOTAVAIL 0x2 /* No valid instruction word for BadInstr */ 9616af0bf9cSbellard uint32_t hflags; /* CPU State */ 9626af0bf9cSbellard /* TMASK defines different execution modes */ 96342c86612SJames Hogan #define MIPS_HFLAG_TMASK 0x1F5807FF 96479ef2c4cSNathan Froyd #define MIPS_HFLAG_MODE 0x00007 /* execution modes */ 965623a930eSths /* The KSU flags must be the lowest bits in hflags. The flag order 966623a930eSths must be the same as defined for CP0 Status. This allows to use 967623a930eSths the bits as the value of mmu_idx. */ 96879ef2c4cSNathan Froyd #define MIPS_HFLAG_KSU 0x00003 /* kernel/supervisor/user mode mask */ 96979ef2c4cSNathan Froyd #define MIPS_HFLAG_UM 0x00002 /* user mode flag */ 97079ef2c4cSNathan Froyd #define MIPS_HFLAG_SM 0x00001 /* supervisor mode flag */ 97179ef2c4cSNathan Froyd #define MIPS_HFLAG_KM 0x00000 /* kernel mode flag */ 97279ef2c4cSNathan Froyd #define MIPS_HFLAG_DM 0x00004 /* Debug mode */ 97379ef2c4cSNathan Froyd #define MIPS_HFLAG_64 0x00008 /* 64-bit instructions enabled */ 97479ef2c4cSNathan Froyd #define MIPS_HFLAG_CP0 0x00010 /* CP0 enabled */ 97579ef2c4cSNathan Froyd #define MIPS_HFLAG_FPU 0x00020 /* FPU enabled */ 97679ef2c4cSNathan Froyd #define MIPS_HFLAG_F64 0x00040 /* 64-bit FPU enabled */ 977b8aa4598Sths /* True if the MIPS IV COP1X instructions can be used. This also 978b8aa4598Sths controls the non-COP1X instructions RECIP.S, RECIP.D, RSQRT.S 979b8aa4598Sths and RSQRT.D. */ 98079ef2c4cSNathan Froyd #define MIPS_HFLAG_COP1X 0x00080 /* COP1X instructions enabled */ 98179ef2c4cSNathan Froyd #define MIPS_HFLAG_RE 0x00100 /* Reversed endianness */ 98201f72885SLeon Alrae #define MIPS_HFLAG_AWRAP 0x00200 /* 32-bit compatibility address wrapping */ 98379ef2c4cSNathan Froyd #define MIPS_HFLAG_M16 0x00400 /* MIPS16 mode flag */ 98479ef2c4cSNathan Froyd #define MIPS_HFLAG_M16_SHIFT 10 9854ad40f36Sbellard /* If translation is interrupted between the branch instruction and 9864ad40f36Sbellard * the delay slot, record what type of branch it is so that we can 9874ad40f36Sbellard * resume translation properly. It might be possible to reduce 9884ad40f36Sbellard * this from three bits to two. */ 989339cd2a8SLeon Alrae #define MIPS_HFLAG_BMASK_BASE 0x803800 99079ef2c4cSNathan Froyd #define MIPS_HFLAG_B 0x00800 /* Unconditional branch */ 99179ef2c4cSNathan Froyd #define MIPS_HFLAG_BC 0x01000 /* Conditional branch */ 99279ef2c4cSNathan Froyd #define MIPS_HFLAG_BL 0x01800 /* Likely branch */ 99379ef2c4cSNathan Froyd #define MIPS_HFLAG_BR 0x02000 /* branch to register (can't link TB) */ 99479ef2c4cSNathan Froyd /* Extra flags about the current pending branch. */ 995b231c103SYongbok Kim #define MIPS_HFLAG_BMASK_EXT 0x7C000 99679ef2c4cSNathan Froyd #define MIPS_HFLAG_B16 0x04000 /* branch instruction was 16 bits */ 99779ef2c4cSNathan Froyd #define MIPS_HFLAG_BDS16 0x08000 /* branch requires 16-bit delay slot */ 99879ef2c4cSNathan Froyd #define MIPS_HFLAG_BDS32 0x10000 /* branch requires 32-bit delay slot */ 999b231c103SYongbok Kim #define MIPS_HFLAG_BDS_STRICT 0x20000 /* Strict delay slot size */ 1000b231c103SYongbok Kim #define MIPS_HFLAG_BX 0x40000 /* branch exchanges execution mode */ 100179ef2c4cSNathan Froyd #define MIPS_HFLAG_BMASK (MIPS_HFLAG_BMASK_BASE | MIPS_HFLAG_BMASK_EXT) 1002853c3240SJia Liu /* MIPS DSP resources access. */ 1003908f6be1SStefan Markovic #define MIPS_HFLAG_DSP 0x080000 /* Enable access to DSP resources. */ 1004908f6be1SStefan Markovic #define MIPS_HFLAG_DSP_R2 0x100000 /* Enable access to DSP R2 resources. */ 1005908f6be1SStefan Markovic #define MIPS_HFLAG_DSP_R3 0x20000000 /* Enable access to DSP R3 resources. */ 1006d279279eSPetar Jovanovic /* Extra flag about HWREna register. */ 1007b231c103SYongbok Kim #define MIPS_HFLAG_HWRENA_ULR 0x200000 /* ULR bit from HWREna is set. */ 1008faf1f68bSLeon Alrae #define MIPS_HFLAG_SBRI 0x400000 /* R6 SDBBP causes RI excpt. in user mode */ 1009339cd2a8SLeon Alrae #define MIPS_HFLAG_FBNSLOT 0x800000 /* Forbidden slot */ 1010e97a391dSYongbok Kim #define MIPS_HFLAG_MSA 0x1000000 10117c979afdSLeon Alrae #define MIPS_HFLAG_FRE 0x2000000 /* FRE enabled */ 1012e117f526SLeon Alrae #define MIPS_HFLAG_ELPA 0x4000000 10130d74a222SLeon Alrae #define MIPS_HFLAG_ITC_CACHE 0x8000000 /* CACHE instr. operates on ITC tag */ 101442c86612SJames Hogan #define MIPS_HFLAG_ERL 0x10000000 /* error level flag */ 10156af0bf9cSbellard target_ulong btarget; /* Jump / branch target */ 10161ba74fb8Saurel32 target_ulong bcond; /* Branch condition (if needed) */ 1017a316d335Sbellard 10187a387fffSths int SYNCI_Step; /* Address step size for SYNCI */ 10197a387fffSths int CCRes; /* Cycle count resolution/divisor */ 1020ead9360eSths uint32_t CP0_Status_rw_bitmask; /* Read/write bits in CP0_Status */ 1021ead9360eSths uint32_t CP0_TCStatus_rw_bitmask; /* Read/write bits in CP0_TCStatus */ 1022f9c9cd63SPhilippe Mathieu-Daudé uint64_t insn_flags; /* Supported instruction set */ 10235fb2dcd1SYongbok Kim int saarp; 10247a387fffSths 10251f5c00cfSAlex Bennée /* Fields up to this point are cleared by a CPU reset */ 10261f5c00cfSAlex Bennée struct {} end_reset_fields; 10271f5c00cfSAlex Bennée 1028a316d335Sbellard CPU_COMMON 10296ae81775Sths 1030f0c3c505SAndreas Färber /* Fields from here on are preserved across CPU reset. */ 103151cc2e78SBlue Swirl CPUMIPSMVPContext *mvp; 10323c7b48b7SPaul Brook #if !defined(CONFIG_USER_ONLY) 103351cc2e78SBlue Swirl CPUMIPSTLBContext *tlb; 10343c7b48b7SPaul Brook #endif 103551cc2e78SBlue Swirl 1036c227f099SAnthony Liguori const mips_def_t *cpu_model; 103733ac7f16Sths void *irq[8]; 10381246b259SStefan Weil QEMUTimer *timer; /* Internal timer */ 1039043715d1SYongbok Kim struct MIPSITUState *itu; 104034fa7e83SLeon Alrae MemoryRegion *itc_tag; /* ITC Configuration Tags */ 104189777fd1SLeon Alrae target_ulong exception_base; /* ExceptionBase input to the core */ 10426af0bf9cSbellard }; 10436af0bf9cSbellard 1044416bf936SPaolo Bonzini /** 1045416bf936SPaolo Bonzini * MIPSCPU: 1046416bf936SPaolo Bonzini * @env: #CPUMIPSState 1047416bf936SPaolo Bonzini * 1048416bf936SPaolo Bonzini * A MIPS CPU. 1049416bf936SPaolo Bonzini */ 1050416bf936SPaolo Bonzini struct MIPSCPU { 1051416bf936SPaolo Bonzini /*< private >*/ 1052416bf936SPaolo Bonzini CPUState parent_obj; 1053416bf936SPaolo Bonzini /*< public >*/ 1054416bf936SPaolo Bonzini 1055416bf936SPaolo Bonzini CPUMIPSState env; 1056416bf936SPaolo Bonzini }; 1057416bf936SPaolo Bonzini 1058416bf936SPaolo Bonzini static inline MIPSCPU *mips_env_get_cpu(CPUMIPSState *env) 1059416bf936SPaolo Bonzini { 1060416bf936SPaolo Bonzini return container_of(env, MIPSCPU, env); 1061416bf936SPaolo Bonzini } 1062416bf936SPaolo Bonzini 1063416bf936SPaolo Bonzini #define ENV_GET_CPU(e) CPU(mips_env_get_cpu(e)) 1064416bf936SPaolo Bonzini 1065416bf936SPaolo Bonzini #define ENV_OFFSET offsetof(MIPSCPU, env) 1066416bf936SPaolo Bonzini 10679a78eeadSStefan Weil void mips_cpu_list (FILE *f, fprintf_function cpu_fprintf); 1068647de6caSths 10699467d44cSths #define cpu_signal_handler cpu_mips_signal_handler 1070c732abe2Sj_mayer #define cpu_list mips_cpu_list 10719467d44cSths 1072084d0497SRichard Henderson extern void cpu_wrdsp(uint32_t rs, uint32_t mask_num, CPUMIPSState *env); 1073084d0497SRichard Henderson extern uint32_t cpu_rddsp(uint32_t mask_num, CPUMIPSState *env); 1074084d0497SRichard Henderson 1075623a930eSths /* MMU modes definitions. We carefully match the indices with our 1076623a930eSths hflags layout. */ 10776ebbf390Sj_mayer #define MMU_MODE0_SUFFIX _kernel 1078623a930eSths #define MMU_MODE1_SUFFIX _super 1079623a930eSths #define MMU_MODE2_SUFFIX _user 108042c86612SJames Hogan #define MMU_MODE3_SUFFIX _error 1081623a930eSths #define MMU_USER_IDX 2 1082b0fc6003SJames Hogan 1083b0fc6003SJames Hogan static inline int hflags_mmu_index(uint32_t hflags) 1084b0fc6003SJames Hogan { 108542c86612SJames Hogan if (hflags & MIPS_HFLAG_ERL) { 108642c86612SJames Hogan return 3; /* ERL */ 108742c86612SJames Hogan } else { 1088b0fc6003SJames Hogan return hflags & MIPS_HFLAG_KSU; 1089b0fc6003SJames Hogan } 109042c86612SJames Hogan } 1091b0fc6003SJames Hogan 109297ed5ccdSBenjamin Herrenschmidt static inline int cpu_mmu_index (CPUMIPSState *env, bool ifetch) 10936ebbf390Sj_mayer { 1094b0fc6003SJames Hogan return hflags_mmu_index(env->hflags); 10956ebbf390Sj_mayer } 10966ebbf390Sj_mayer 1097022c62cbSPaolo Bonzini #include "exec/cpu-all.h" 10986af0bf9cSbellard 10996af0bf9cSbellard /* Memory access type : 11006af0bf9cSbellard * may be needed for precise access rights control and precise exceptions. 11016af0bf9cSbellard */ 11026af0bf9cSbellard enum { 11036af0bf9cSbellard /* 1 bit to define user level / supervisor access */ 11046af0bf9cSbellard ACCESS_USER = 0x00, 11056af0bf9cSbellard ACCESS_SUPER = 0x01, 11066af0bf9cSbellard /* 1 bit to indicate direction */ 11076af0bf9cSbellard ACCESS_STORE = 0x02, 11086af0bf9cSbellard /* Type of instruction that generated the access */ 11096af0bf9cSbellard ACCESS_CODE = 0x10, /* Code fetch access */ 11106af0bf9cSbellard ACCESS_INT = 0x20, /* Integer load/store access */ 11116af0bf9cSbellard ACCESS_FLOAT = 0x30, /* floating point load/store access */ 11126af0bf9cSbellard }; 11136af0bf9cSbellard 11146af0bf9cSbellard /* Exceptions */ 11156af0bf9cSbellard enum { 11166af0bf9cSbellard EXCP_NONE = -1, 11176af0bf9cSbellard EXCP_RESET = 0, 11186af0bf9cSbellard EXCP_SRESET, 11196af0bf9cSbellard EXCP_DSS, 11206af0bf9cSbellard EXCP_DINT, 112114e51cc7Sths EXCP_DDBL, 112214e51cc7Sths EXCP_DDBS, 11236af0bf9cSbellard EXCP_NMI, 11246af0bf9cSbellard EXCP_MCHECK, 112514e51cc7Sths EXCP_EXT_INTERRUPT, /* 8 */ 11266af0bf9cSbellard EXCP_DFWATCH, 112714e51cc7Sths EXCP_DIB, 11286af0bf9cSbellard EXCP_IWATCH, 11296af0bf9cSbellard EXCP_AdEL, 11306af0bf9cSbellard EXCP_AdES, 11316af0bf9cSbellard EXCP_TLBF, 11326af0bf9cSbellard EXCP_IBE, 113314e51cc7Sths EXCP_DBp, /* 16 */ 11346af0bf9cSbellard EXCP_SYSCALL, 113514e51cc7Sths EXCP_BREAK, 11364ad40f36Sbellard EXCP_CpU, 11376af0bf9cSbellard EXCP_RI, 11386af0bf9cSbellard EXCP_OVERFLOW, 11396af0bf9cSbellard EXCP_TRAP, 11405a5012ecSths EXCP_FPE, 114114e51cc7Sths EXCP_DWATCH, /* 24 */ 11426af0bf9cSbellard EXCP_LTLBL, 11436af0bf9cSbellard EXCP_TLBL, 11446af0bf9cSbellard EXCP_TLBS, 11456af0bf9cSbellard EXCP_DBE, 1146ead9360eSths EXCP_THREAD, 114714e51cc7Sths EXCP_MDMX, 114814e51cc7Sths EXCP_C2E, 114914e51cc7Sths EXCP_CACHE, /* 32 */ 1150853c3240SJia Liu EXCP_DSPDIS, 1151e97a391dSYongbok Kim EXCP_MSADIS, 1152e97a391dSYongbok Kim EXCP_MSAFPE, 115392ceb440SLeon Alrae EXCP_TLBXI, 115492ceb440SLeon Alrae EXCP_TLBRI, 115514e51cc7Sths 115692ceb440SLeon Alrae EXCP_LAST = EXCP_TLBRI, 11576af0bf9cSbellard }; 1158590bc601SPaul Brook /* Dummy exception for conditional stores. */ 1159590bc601SPaul Brook #define EXCP_SC 0x100 11606af0bf9cSbellard 1161f249412cSEdgar E. Iglesias /* 116226aa3d9aSPhilippe Mathieu-Daudé * This is an internally generated WAKE request line. 1163f249412cSEdgar E. Iglesias * It is driven by the CPU itself. Raised when the MT 1164f249412cSEdgar E. Iglesias * block wants to wake a VPE from an inactive state and 1165f249412cSEdgar E. Iglesias * cleared when VPE goes from active to inactive. 1166f249412cSEdgar E. Iglesias */ 1167f249412cSEdgar E. Iglesias #define CPU_INTERRUPT_WAKE CPU_INTERRUPT_TGT_INT_0 1168f249412cSEdgar E. Iglesias 1169388bb21aSths int cpu_mips_signal_handler(int host_signum, void *pinfo, void *puc); 11706af0bf9cSbellard 1171a7519f2bSIgor Mammedov #define MIPS_CPU_TYPE_SUFFIX "-" TYPE_MIPS_CPU 1172a7519f2bSIgor Mammedov #define MIPS_CPU_TYPE_NAME(model) model MIPS_CPU_TYPE_SUFFIX 11730dacec87SIgor Mammedov #define CPU_RESOLVING_TYPE TYPE_MIPS_CPU 1174a7519f2bSIgor Mammedov 1175a7519f2bSIgor Mammedov bool cpu_supports_cps_smp(const char *cpu_type); 1176a7519f2bSIgor Mammedov bool cpu_supports_isa(const char *cpu_type, unsigned int isa); 117789777fd1SLeon Alrae void cpu_set_exception_base(int vp_index, target_ulong address); 117830bf942dSAndreas Färber 11795dc5d9f0SAurelien Jarno /* mips_int.c */ 11807db13faeSAndreas Färber void cpu_mips_soft_irq(CPUMIPSState *env, int irq, int level); 11815dc5d9f0SAurelien Jarno 1182043715d1SYongbok Kim /* mips_itu.c */ 1183043715d1SYongbok Kim void itc_reconfigure(struct MIPSITUState *tag); 1184043715d1SYongbok Kim 1185f9480ffcSths /* helper.c */ 11861239b472SKwok Cheung Yeung target_ulong exception_resume_pc (CPUMIPSState *env); 1187f9480ffcSths 1188599bc5e8SAleksandar Markovic static inline void restore_snan_bit_mode(CPUMIPSState *env) 1189599bc5e8SAleksandar Markovic { 1190599bc5e8SAleksandar Markovic set_snan_bit_is_one((env->active_fpu.fcr31 & (1 << FCR31_NAN2008)) == 0, 1191599bc5e8SAleksandar Markovic &env->active_fpu.fp_status); 1192599bc5e8SAleksandar Markovic } 1193599bc5e8SAleksandar Markovic 11947db13faeSAndreas Färber static inline void cpu_get_tb_cpu_state(CPUMIPSState *env, target_ulong *pc, 119589fee74aSEmilio G. Cota target_ulong *cs_base, uint32_t *flags) 11966b917547Saliguori { 11976b917547Saliguori *pc = env->active_tc.PC; 11986b917547Saliguori *cs_base = 0; 1199d279279eSPetar Jovanovic *flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK | 1200d279279eSPetar Jovanovic MIPS_HFLAG_HWRENA_ULR); 12016b917547Saliguori } 12026b917547Saliguori 120307f5a258SMarkus Armbruster #endif /* MIPS_CPU_H */ 1204