xref: /qemu/target/mips/cpu.h (revision 5fb2dcd17921be71b55fb62d59a12992707d2d3e)
107f5a258SMarkus Armbruster #ifndef MIPS_CPU_H
207f5a258SMarkus Armbruster #define MIPS_CPU_H
36af0bf9cSbellard 
4d94f0a8eSPaolo Bonzini #define ALIGNED_ONLY
54ad40f36Sbellard 
69349b4f9SAndreas Färber #define CPUArchState struct CPUMIPSState
7c2764719Spbrook 
89a78eeadSStefan Weil #include "qemu-common.h"
9416bf936SPaolo Bonzini #include "cpu-qom.h"
106af0bf9cSbellard #include "mips-defs.h"
11022c62cbSPaolo Bonzini #include "exec/cpu-defs.h"
126b4c305cSPaolo Bonzini #include "fpu/softfloat.h"
136af0bf9cSbellard 
14ead9360eSths struct CPUMIPSState;
156af0bf9cSbellard 
16ead9360eSths typedef struct CPUMIPSTLBContext CPUMIPSTLBContext;
1751b2772fSths 
18e97a391dSYongbok Kim /* MSA Context */
19e97a391dSYongbok Kim #define MSA_WRLEN (128)
20e97a391dSYongbok Kim 
21e97a391dSYongbok Kim typedef union wr_t wr_t;
22e97a391dSYongbok Kim union wr_t {
23e97a391dSYongbok Kim     int8_t  b[MSA_WRLEN/8];
24e97a391dSYongbok Kim     int16_t h[MSA_WRLEN/16];
25e97a391dSYongbok Kim     int32_t w[MSA_WRLEN/32];
26e97a391dSYongbok Kim     int64_t d[MSA_WRLEN/64];
27e97a391dSYongbok Kim };
28e97a391dSYongbok Kim 
29c227f099SAnthony Liguori typedef union fpr_t fpr_t;
30c227f099SAnthony Liguori union fpr_t {
31ead9360eSths     float64  fd;   /* ieee double precision */
32ead9360eSths     float32  fs[2];/* ieee single precision */
33ead9360eSths     uint64_t d;    /* binary double fixed-point */
34ead9360eSths     uint32_t w[2]; /* binary single fixed-point */
35e97a391dSYongbok Kim /* FPU/MSA register mapping is not tested on big-endian hosts. */
36e97a391dSYongbok Kim     wr_t     wr;   /* vector data */
37ead9360eSths };
38ead9360eSths /* define FP_ENDIAN_IDX to access the same location
394ff9786cSStefan Weil  * in the fpr_t union regardless of the host endianness
40ead9360eSths  */
41e2542fe2SJuan Quintela #if defined(HOST_WORDS_BIGENDIAN)
42ead9360eSths #  define FP_ENDIAN_IDX 1
43ead9360eSths #else
44ead9360eSths #  define FP_ENDIAN_IDX 0
45c570fd16Sths #endif
46ead9360eSths 
47ead9360eSths typedef struct CPUMIPSFPUContext CPUMIPSFPUContext;
48ead9360eSths struct CPUMIPSFPUContext {
496af0bf9cSbellard     /* Floating point registers */
50c227f099SAnthony Liguori     fpr_t fpr[32];
516ea83fedSbellard     float_status fp_status;
525a5012ecSths     /* fpu implementation/revision register (fir) */
536af0bf9cSbellard     uint32_t fcr0;
547c979afdSLeon Alrae #define FCR0_FREP 29
55b4dd99a3SPetar Jovanovic #define FCR0_UFRP 28
56ba5c79f2SLeon Alrae #define FCR0_HAS2008 23
575a5012ecSths #define FCR0_F64 22
585a5012ecSths #define FCR0_L 21
595a5012ecSths #define FCR0_W 20
605a5012ecSths #define FCR0_3D 19
615a5012ecSths #define FCR0_PS 18
625a5012ecSths #define FCR0_D 17
635a5012ecSths #define FCR0_S 16
645a5012ecSths #define FCR0_PRID 8
655a5012ecSths #define FCR0_REV 0
666ea83fedSbellard     /* fcsr */
67599bc5e8SAleksandar Markovic     uint32_t fcr31_rw_bitmask;
686ea83fedSbellard     uint32_t fcr31;
6977be4199SAleksandar Markovic #define FCR31_FS 24
70ba5c79f2SLeon Alrae #define FCR31_ABS2008 19
71ba5c79f2SLeon Alrae #define FCR31_NAN2008 18
72f01be154Sths #define SET_FP_COND(num,env)     do { ((env).fcr31) |= ((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0)
73f01be154Sths #define CLEAR_FP_COND(num,env)   do { ((env).fcr31) &= ~((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0)
74f01be154Sths #define GET_FP_COND(env)         ((((env).fcr31 >> 24) & 0xfe) | (((env).fcr31 >> 23) & 0x1))
756ea83fedSbellard #define GET_FP_CAUSE(reg)        (((reg) >> 12) & 0x3f)
766ea83fedSbellard #define GET_FP_ENABLE(reg)       (((reg) >>  7) & 0x1f)
776ea83fedSbellard #define GET_FP_FLAGS(reg)        (((reg) >>  2) & 0x1f)
785a5012ecSths #define SET_FP_CAUSE(reg,v)      do { (reg) = ((reg) & ~(0x3f << 12)) | ((v & 0x3f) << 12); } while(0)
795a5012ecSths #define SET_FP_ENABLE(reg,v)     do { (reg) = ((reg) & ~(0x1f <<  7)) | ((v & 0x1f) << 7); } while(0)
805a5012ecSths #define SET_FP_FLAGS(reg,v)      do { (reg) = ((reg) & ~(0x1f <<  2)) | ((v & 0x1f) << 2); } while(0)
815a5012ecSths #define UPDATE_FP_FLAGS(reg,v)   do { (reg) |= ((v & 0x1f) << 2); } while(0)
826ea83fedSbellard #define FP_INEXACT        1
836ea83fedSbellard #define FP_UNDERFLOW      2
846ea83fedSbellard #define FP_OVERFLOW       4
856ea83fedSbellard #define FP_DIV0           8
866ea83fedSbellard #define FP_INVALID        16
876ea83fedSbellard #define FP_UNIMPLEMENTED  32
88ead9360eSths };
896ea83fedSbellard 
9042c86612SJames Hogan #define NB_MMU_MODES 4
91c20d594eSRichard Henderson #define TARGET_INSN_START_EXTRA_WORDS 2
926ebbf390Sj_mayer 
93ead9360eSths typedef struct CPUMIPSMVPContext CPUMIPSMVPContext;
94ead9360eSths struct CPUMIPSMVPContext {
95ead9360eSths     int32_t CP0_MVPControl;
96ead9360eSths #define CP0MVPCo_CPA	3
97ead9360eSths #define CP0MVPCo_STLB	2
98ead9360eSths #define CP0MVPCo_VPC	1
99ead9360eSths #define CP0MVPCo_EVP	0
100ead9360eSths     int32_t CP0_MVPConf0;
101ead9360eSths #define CP0MVPC0_M	31
102ead9360eSths #define CP0MVPC0_TLBS	29
103ead9360eSths #define CP0MVPC0_GS	28
104ead9360eSths #define CP0MVPC0_PCP	27
105ead9360eSths #define CP0MVPC0_PTLBE	16
106ead9360eSths #define CP0MVPC0_TCA	15
107ead9360eSths #define CP0MVPC0_PVPE	10
108ead9360eSths #define CP0MVPC0_PTC	0
109ead9360eSths     int32_t CP0_MVPConf1;
110ead9360eSths #define CP0MVPC1_CIM	31
111ead9360eSths #define CP0MVPC1_CIF	30
112ead9360eSths #define CP0MVPC1_PCX	20
113ead9360eSths #define CP0MVPC1_PCP2	10
114ead9360eSths #define CP0MVPC1_PCP1	0
115ead9360eSths };
116ead9360eSths 
117c227f099SAnthony Liguori typedef struct mips_def_t mips_def_t;
118ead9360eSths 
119ead9360eSths #define MIPS_SHADOW_SET_MAX 16
120ead9360eSths #define MIPS_TC_MAX 5
121f01be154Sths #define MIPS_FPU_MAX 1
122ead9360eSths #define MIPS_DSP_ACC 4
123e98c0d17SLeon Alrae #define MIPS_KSCRATCH_NUM 6
124f6d4dd81SYongbok Kim #define MIPS_MAAR_MAX 16 /* Must be an even number. */
125ead9360eSths 
126e97a391dSYongbok Kim 
127a86d421eSAleksandar Markovic /*
128a86d421eSAleksandar Markovic  *     Summary of CP0 registers
129a86d421eSAleksandar Markovic  *     ========================
130a86d421eSAleksandar Markovic  *
131a86d421eSAleksandar Markovic  *
132a86d421eSAleksandar Markovic  *     Register 0        Register 1        Register 2        Register 3
133a86d421eSAleksandar Markovic  *     ----------        ----------        ----------        ----------
134a86d421eSAleksandar Markovic  *
135a86d421eSAleksandar Markovic  * 0   Index             Random            EntryLo0          EntryLo1
136a86d421eSAleksandar Markovic  * 1   MVPControl        VPEControl        TCStatus          GlobalNumber
137a86d421eSAleksandar Markovic  * 2   MVPConf0          VPEConf0          TCBind
138a86d421eSAleksandar Markovic  * 3   MVPConf1          VPEConf1          TCRestart
139a86d421eSAleksandar Markovic  * 4   VPControl         YQMask            TCHalt
140a86d421eSAleksandar Markovic  * 5                     VPESchedule       TCContext
141a86d421eSAleksandar Markovic  * 6                     VPEScheFBack      TCSchedule
142a86d421eSAleksandar Markovic  * 7                     VPEOpt            TCScheFBack       TCOpt
143a86d421eSAleksandar Markovic  *
144a86d421eSAleksandar Markovic  *
145a86d421eSAleksandar Markovic  *     Register 4        Register 5        Register 6        Register 7
146a86d421eSAleksandar Markovic  *     ----------        ----------        ----------        ----------
147a86d421eSAleksandar Markovic  *
148a86d421eSAleksandar Markovic  * 0   Context           PageMask          Wired             HWREna
149a86d421eSAleksandar Markovic  * 1   ContextConfig     PageGrain         SRSConf0
150a86d421eSAleksandar Markovic  * 2   UserLocal         SegCtl0           SRSConf1
151a86d421eSAleksandar Markovic  * 3   XContextConfig    SegCtl1           SRSConf2
152a86d421eSAleksandar Markovic  * 4   DebugContextID    SegCtl2           SRSConf3
153a86d421eSAleksandar Markovic  * 5   MemoryMapID       PWBase            SRSConf4
154a86d421eSAleksandar Markovic  * 6                     PWField           PWCtl
155a86d421eSAleksandar Markovic  * 7                     PWSize
156a86d421eSAleksandar Markovic  *
157a86d421eSAleksandar Markovic  *
158a86d421eSAleksandar Markovic  *     Register 8        Register 9        Register 10       Register 11
159a86d421eSAleksandar Markovic  *     ----------        ----------        -----------       -----------
160a86d421eSAleksandar Markovic  *
161a86d421eSAleksandar Markovic  * 0   BadVAddr          Count             EntryHi           Compare
162a86d421eSAleksandar Markovic  * 1   BadInstr
163a86d421eSAleksandar Markovic  * 2   BadInstrP
164a86d421eSAleksandar Markovic  * 3   BadInstrX
165a86d421eSAleksandar Markovic  * 4                                       GuestCtl1         GuestCtl0Ext
166a86d421eSAleksandar Markovic  * 5                                       GuestCtl2
167167db30eSYongbok Kim  * 6                     SAARI             GuestCtl3
168167db30eSYongbok Kim  * 7                     SAAR
169a86d421eSAleksandar Markovic  *
170a86d421eSAleksandar Markovic  *
171a86d421eSAleksandar Markovic  *     Register 12       Register 13       Register 14       Register 15
172a86d421eSAleksandar Markovic  *     -----------       -----------       -----------       -----------
173a86d421eSAleksandar Markovic  *
174a86d421eSAleksandar Markovic  * 0   Status            Cause             EPC               PRId
175a86d421eSAleksandar Markovic  * 1   IntCtl                                                EBase
176a86d421eSAleksandar Markovic  * 2   SRSCtl                              NestedEPC         CDMMBase
177a86d421eSAleksandar Markovic  * 3   SRSMap                                                CMGCRBase
178a86d421eSAleksandar Markovic  * 4   View_IPL          View_RIPL                           BEVVA
179a86d421eSAleksandar Markovic  * 5   SRSMap2           NestedExc
180a86d421eSAleksandar Markovic  * 6   GuestCtl0
181a86d421eSAleksandar Markovic  * 7   GTOffset
182a86d421eSAleksandar Markovic  *
183a86d421eSAleksandar Markovic  *
184a86d421eSAleksandar Markovic  *     Register 16       Register 17       Register 18       Register 19
185a86d421eSAleksandar Markovic  *     -----------       -----------       -----------       -----------
186a86d421eSAleksandar Markovic  *
187a86d421eSAleksandar Markovic  * 0   Config            LLAddr            WatchLo           WatchHi
188a86d421eSAleksandar Markovic  * 1   Config1           MAAR              WatchLo           WatchHi
189a86d421eSAleksandar Markovic  * 2   Config2           MAARI             WatchLo           WatchHi
190a86d421eSAleksandar Markovic  * 3   Config3                             WatchLo           WatchHi
191a86d421eSAleksandar Markovic  * 4   Config4                             WatchLo           WatchHi
192a86d421eSAleksandar Markovic  * 5   Config5                             WatchLo           WatchHi
193a86d421eSAleksandar Markovic  * 6                                       WatchLo           WatchHi
194a86d421eSAleksandar Markovic  * 7                                       WatchLo           WatchHi
195a86d421eSAleksandar Markovic  *
196a86d421eSAleksandar Markovic  *
197a86d421eSAleksandar Markovic  *     Register 20       Register 21       Register 22       Register 23
198a86d421eSAleksandar Markovic  *     -----------       -----------       -----------       -----------
199a86d421eSAleksandar Markovic  *
200a86d421eSAleksandar Markovic  * 0   XContext                                              Debug
201a86d421eSAleksandar Markovic  * 1                                                         TraceControl
202a86d421eSAleksandar Markovic  * 2                                                         TraceControl2
203a86d421eSAleksandar Markovic  * 3                                                         UserTraceData1
204a86d421eSAleksandar Markovic  * 4                                                         TraceIBPC
205a86d421eSAleksandar Markovic  * 5                                                         TraceDBPC
206a86d421eSAleksandar Markovic  * 6                                                         Debug2
207a86d421eSAleksandar Markovic  * 7
208a86d421eSAleksandar Markovic  *
209a86d421eSAleksandar Markovic  *
210a86d421eSAleksandar Markovic  *     Register 24       Register 25       Register 26       Register 27
211a86d421eSAleksandar Markovic  *     -----------       -----------       -----------       -----------
212a86d421eSAleksandar Markovic  *
213a86d421eSAleksandar Markovic  * 0   DEPC              PerfCnt            ErrCtl          CacheErr
214a86d421eSAleksandar Markovic  * 1                     PerfCnt
215a86d421eSAleksandar Markovic  * 2   TraceControl3     PerfCnt
216a86d421eSAleksandar Markovic  * 3   UserTraceData2    PerfCnt
217a86d421eSAleksandar Markovic  * 4                     PerfCnt
218a86d421eSAleksandar Markovic  * 5                     PerfCnt
219a86d421eSAleksandar Markovic  * 6                     PerfCnt
220a86d421eSAleksandar Markovic  * 7                     PerfCnt
221a86d421eSAleksandar Markovic  *
222a86d421eSAleksandar Markovic  *
223a86d421eSAleksandar Markovic  *     Register 28       Register 29       Register 30       Register 31
224a86d421eSAleksandar Markovic  *     -----------       -----------       -----------       -----------
225a86d421eSAleksandar Markovic  *
226a86d421eSAleksandar Markovic  * 0   DataLo            DataHi            ErrorEPC          DESAVE
227a86d421eSAleksandar Markovic  * 1   TagLo             TagHi
228a86d421eSAleksandar Markovic  * 2   DataLo            DataHi                              KScratch<n>
229a86d421eSAleksandar Markovic  * 3   TagLo             TagHi                               KScratch<n>
230a86d421eSAleksandar Markovic  * 4   DataLo            DataHi                              KScratch<n>
231a86d421eSAleksandar Markovic  * 5   TagLo             TagHi                               KScratch<n>
232a86d421eSAleksandar Markovic  * 6   DataLo            DataHi                              KScratch<n>
233a86d421eSAleksandar Markovic  * 7   TagLo             TagHi                               KScratch<n>
234a86d421eSAleksandar Markovic  *
235a86d421eSAleksandar Markovic  */
236efd27d3fSAleksandar Markovic #define CPO_REGISTER_00     0
237efd27d3fSAleksandar Markovic #define CPO_REGISTER_01     1
238efd27d3fSAleksandar Markovic #define CPO_REGISTER_02     2
239efd27d3fSAleksandar Markovic #define CPO_REGISTER_03     3
240efd27d3fSAleksandar Markovic #define CPO_REGISTER_04     4
241efd27d3fSAleksandar Markovic #define CPO_REGISTER_05     5
242efd27d3fSAleksandar Markovic #define CPO_REGISTER_06     6
243efd27d3fSAleksandar Markovic #define CPO_REGISTER_07     7
244efd27d3fSAleksandar Markovic #define CPO_REGISTER_08     8
245efd27d3fSAleksandar Markovic #define CPO_REGISTER_09     9
246efd27d3fSAleksandar Markovic #define CPO_REGISTER_10    10
247efd27d3fSAleksandar Markovic #define CPO_REGISTER_11    11
248efd27d3fSAleksandar Markovic #define CPO_REGISTER_12    12
249efd27d3fSAleksandar Markovic #define CPO_REGISTER_13    13
250efd27d3fSAleksandar Markovic #define CPO_REGISTER_14    14
251efd27d3fSAleksandar Markovic #define CPO_REGISTER_15    15
252efd27d3fSAleksandar Markovic #define CPO_REGISTER_16    16
253efd27d3fSAleksandar Markovic #define CPO_REGISTER_17    17
254efd27d3fSAleksandar Markovic #define CPO_REGISTER_18    18
255efd27d3fSAleksandar Markovic #define CPO_REGISTER_19    19
256efd27d3fSAleksandar Markovic #define CPO_REGISTER_20    20
257efd27d3fSAleksandar Markovic #define CPO_REGISTER_21    21
258efd27d3fSAleksandar Markovic #define CPO_REGISTER_22    22
259efd27d3fSAleksandar Markovic #define CPO_REGISTER_23    23
260efd27d3fSAleksandar Markovic #define CPO_REGISTER_24    24
261efd27d3fSAleksandar Markovic #define CPO_REGISTER_25    25
262efd27d3fSAleksandar Markovic #define CPO_REGISTER_26    26
263efd27d3fSAleksandar Markovic #define CPO_REGISTER_27    27
264efd27d3fSAleksandar Markovic #define CPO_REGISTER_28    28
265efd27d3fSAleksandar Markovic #define CPO_REGISTER_29    29
266efd27d3fSAleksandar Markovic #define CPO_REGISTER_30    30
267efd27d3fSAleksandar Markovic #define CPO_REGISTER_31    31
268ea9c5e83SAleksandar Markovic 
269ea9c5e83SAleksandar Markovic 
270ea9c5e83SAleksandar Markovic typedef struct TCState TCState;
271ea9c5e83SAleksandar Markovic struct TCState {
272ea9c5e83SAleksandar Markovic     target_ulong gpr[32];
273ea9c5e83SAleksandar Markovic     target_ulong PC;
274ea9c5e83SAleksandar Markovic     target_ulong HI[MIPS_DSP_ACC];
275ea9c5e83SAleksandar Markovic     target_ulong LO[MIPS_DSP_ACC];
276ea9c5e83SAleksandar Markovic     target_ulong ACX[MIPS_DSP_ACC];
277ea9c5e83SAleksandar Markovic     target_ulong DSPControl;
278ea9c5e83SAleksandar Markovic     int32_t CP0_TCStatus;
279ea9c5e83SAleksandar Markovic #define CP0TCSt_TCU3    31
280ea9c5e83SAleksandar Markovic #define CP0TCSt_TCU2    30
281ea9c5e83SAleksandar Markovic #define CP0TCSt_TCU1    29
282ea9c5e83SAleksandar Markovic #define CP0TCSt_TCU0    28
283ea9c5e83SAleksandar Markovic #define CP0TCSt_TMX     27
284ea9c5e83SAleksandar Markovic #define CP0TCSt_RNST    23
285ea9c5e83SAleksandar Markovic #define CP0TCSt_TDS     21
286ea9c5e83SAleksandar Markovic #define CP0TCSt_DT      20
287ea9c5e83SAleksandar Markovic #define CP0TCSt_DA      15
288ea9c5e83SAleksandar Markovic #define CP0TCSt_A       13
289ea9c5e83SAleksandar Markovic #define CP0TCSt_TKSU    11
290ea9c5e83SAleksandar Markovic #define CP0TCSt_IXMT    10
291ea9c5e83SAleksandar Markovic #define CP0TCSt_TASID   0
292ea9c5e83SAleksandar Markovic     int32_t CP0_TCBind;
293ea9c5e83SAleksandar Markovic #define CP0TCBd_CurTC   21
294ea9c5e83SAleksandar Markovic #define CP0TCBd_TBE     17
295ea9c5e83SAleksandar Markovic #define CP0TCBd_CurVPE  0
296ea9c5e83SAleksandar Markovic     target_ulong CP0_TCHalt;
297ea9c5e83SAleksandar Markovic     target_ulong CP0_TCContext;
298ea9c5e83SAleksandar Markovic     target_ulong CP0_TCSchedule;
299ea9c5e83SAleksandar Markovic     target_ulong CP0_TCScheFBack;
300ea9c5e83SAleksandar Markovic     int32_t CP0_Debug_tcstatus;
301ea9c5e83SAleksandar Markovic     target_ulong CP0_UserLocal;
302ea9c5e83SAleksandar Markovic 
303ea9c5e83SAleksandar Markovic     int32_t msacsr;
304ea9c5e83SAleksandar Markovic 
305ea9c5e83SAleksandar Markovic #define MSACSR_FS       24
306ea9c5e83SAleksandar Markovic #define MSACSR_FS_MASK  (1 << MSACSR_FS)
307ea9c5e83SAleksandar Markovic #define MSACSR_NX       18
308ea9c5e83SAleksandar Markovic #define MSACSR_NX_MASK  (1 << MSACSR_NX)
309ea9c5e83SAleksandar Markovic #define MSACSR_CEF      2
310ea9c5e83SAleksandar Markovic #define MSACSR_CEF_MASK (0xffff << MSACSR_CEF)
311ea9c5e83SAleksandar Markovic #define MSACSR_RM       0
312ea9c5e83SAleksandar Markovic #define MSACSR_RM_MASK  (0x3 << MSACSR_RM)
313ea9c5e83SAleksandar Markovic #define MSACSR_MASK     (MSACSR_RM_MASK | MSACSR_CEF_MASK | MSACSR_NX_MASK | \
314ea9c5e83SAleksandar Markovic         MSACSR_FS_MASK)
315ea9c5e83SAleksandar Markovic 
316ea9c5e83SAleksandar Markovic     float_status msa_fp_status;
317ea9c5e83SAleksandar Markovic 
318ea9c5e83SAleksandar Markovic #define NUMBER_OF_MXU_REGISTERS 16
319ea9c5e83SAleksandar Markovic     target_ulong mxu_gpr[NUMBER_OF_MXU_REGISTERS - 1];
320ea9c5e83SAleksandar Markovic     target_ulong mxu_cr;
321ea9c5e83SAleksandar Markovic #define MXU_CR_LC       31
322ea9c5e83SAleksandar Markovic #define MXU_CR_RC       30
323ea9c5e83SAleksandar Markovic #define MXU_CR_BIAS     2
324ea9c5e83SAleksandar Markovic #define MXU_CR_RD_EN    1
325ea9c5e83SAleksandar Markovic #define MXU_CR_MXU_EN   0
326ea9c5e83SAleksandar Markovic 
327ea9c5e83SAleksandar Markovic };
328ea9c5e83SAleksandar Markovic 
329ea9c5e83SAleksandar Markovic typedef struct CPUMIPSState CPUMIPSState;
330ea9c5e83SAleksandar Markovic struct CPUMIPSState {
331ea9c5e83SAleksandar Markovic     TCState active_tc;
332ea9c5e83SAleksandar Markovic     CPUMIPSFPUContext active_fpu;
333ea9c5e83SAleksandar Markovic 
334ea9c5e83SAleksandar Markovic     uint32_t current_tc;
335ea9c5e83SAleksandar Markovic     uint32_t current_fpu;
336ea9c5e83SAleksandar Markovic 
337ea9c5e83SAleksandar Markovic     uint32_t SEGBITS;
338ea9c5e83SAleksandar Markovic     uint32_t PABITS;
339ea9c5e83SAleksandar Markovic #if defined(TARGET_MIPS64)
340ea9c5e83SAleksandar Markovic # define PABITS_BASE 36
341ea9c5e83SAleksandar Markovic #else
342ea9c5e83SAleksandar Markovic # define PABITS_BASE 32
343ea9c5e83SAleksandar Markovic #endif
344ea9c5e83SAleksandar Markovic     target_ulong SEGMask;
345ea9c5e83SAleksandar Markovic     uint64_t PAMask;
346ea9c5e83SAleksandar Markovic #define PAMASK_BASE ((1ULL << PABITS_BASE) - 1)
347ea9c5e83SAleksandar Markovic 
348ea9c5e83SAleksandar Markovic     int32_t msair;
349ea9c5e83SAleksandar Markovic #define MSAIR_ProcID    8
350ea9c5e83SAleksandar Markovic #define MSAIR_Rev       0
351ea9c5e83SAleksandar Markovic 
35250e7edc5SAleksandar Markovic /*
35350e7edc5SAleksandar Markovic  * CP0 Register 0
35450e7edc5SAleksandar Markovic  */
3559c2149c8Sths     int32_t CP0_Index;
356ead9360eSths     /* CP0_MVP* are per MVP registers. */
35701bc435bSYongbok Kim     int32_t CP0_VPControl;
35801bc435bSYongbok Kim #define CP0VPCtl_DIS    0
35950e7edc5SAleksandar Markovic /*
36050e7edc5SAleksandar Markovic  * CP0 Register 1
36150e7edc5SAleksandar Markovic  */
3629c2149c8Sths     int32_t CP0_Random;
363ead9360eSths     int32_t CP0_VPEControl;
364ead9360eSths #define CP0VPECo_YSI	21
365ead9360eSths #define CP0VPECo_GSI	20
366ead9360eSths #define CP0VPECo_EXCPT	16
367ead9360eSths #define CP0VPECo_TE	15
368ead9360eSths #define CP0VPECo_TargTC	0
369ead9360eSths     int32_t CP0_VPEConf0;
370ead9360eSths #define CP0VPEC0_M	31
371ead9360eSths #define CP0VPEC0_XTC	21
372ead9360eSths #define CP0VPEC0_TCS	19
373ead9360eSths #define CP0VPEC0_SCS	18
374ead9360eSths #define CP0VPEC0_DSC	17
375ead9360eSths #define CP0VPEC0_ICS	16
376ead9360eSths #define CP0VPEC0_MVP	1
377ead9360eSths #define CP0VPEC0_VPA	0
378ead9360eSths     int32_t CP0_VPEConf1;
379ead9360eSths #define CP0VPEC1_NCX	20
380ead9360eSths #define CP0VPEC1_NCP2	10
381ead9360eSths #define CP0VPEC1_NCP1	0
382ead9360eSths     target_ulong CP0_YQMask;
383ead9360eSths     target_ulong CP0_VPESchedule;
384ead9360eSths     target_ulong CP0_VPEScheFBack;
385ead9360eSths     int32_t CP0_VPEOpt;
386ead9360eSths #define CP0VPEOpt_IWX7	15
387ead9360eSths #define CP0VPEOpt_IWX6	14
388ead9360eSths #define CP0VPEOpt_IWX5	13
389ead9360eSths #define CP0VPEOpt_IWX4	12
390ead9360eSths #define CP0VPEOpt_IWX3	11
391ead9360eSths #define CP0VPEOpt_IWX2	10
392ead9360eSths #define CP0VPEOpt_IWX1	9
393ead9360eSths #define CP0VPEOpt_IWX0	8
394ead9360eSths #define CP0VPEOpt_DWX7	7
395ead9360eSths #define CP0VPEOpt_DWX6	6
396ead9360eSths #define CP0VPEOpt_DWX5	5
397ead9360eSths #define CP0VPEOpt_DWX4	4
398ead9360eSths #define CP0VPEOpt_DWX3	3
399ead9360eSths #define CP0VPEOpt_DWX2	2
400ead9360eSths #define CP0VPEOpt_DWX1	1
401ead9360eSths #define CP0VPEOpt_DWX0	0
40250e7edc5SAleksandar Markovic /*
40350e7edc5SAleksandar Markovic  * CP0 Register 2
40450e7edc5SAleksandar Markovic  */
405284b731aSLeon Alrae     uint64_t CP0_EntryLo0;
40650e7edc5SAleksandar Markovic /*
40750e7edc5SAleksandar Markovic  * CP0 Register 3
40850e7edc5SAleksandar Markovic  */
409284b731aSLeon Alrae     uint64_t CP0_EntryLo1;
4102fb58b73SLeon Alrae #if defined(TARGET_MIPS64)
4112fb58b73SLeon Alrae # define CP0EnLo_RI 63
4122fb58b73SLeon Alrae # define CP0EnLo_XI 62
4132fb58b73SLeon Alrae #else
4142fb58b73SLeon Alrae # define CP0EnLo_RI 31
4152fb58b73SLeon Alrae # define CP0EnLo_XI 30
4162fb58b73SLeon Alrae #endif
41701bc435bSYongbok Kim     int32_t CP0_GlobalNumber;
41801bc435bSYongbok Kim #define CP0GN_VPId 0
41950e7edc5SAleksandar Markovic /*
42050e7edc5SAleksandar Markovic  * CP0 Register 4
42150e7edc5SAleksandar Markovic  */
4229c2149c8Sths     target_ulong CP0_Context;
423e98c0d17SLeon Alrae     target_ulong CP0_KScratch[MIPS_KSCRATCH_NUM];
42450e7edc5SAleksandar Markovic /*
42550e7edc5SAleksandar Markovic  * CP0 Register 5
42650e7edc5SAleksandar Markovic  */
4279c2149c8Sths     int32_t CP0_PageMask;
4287207c7f9SLeon Alrae     int32_t CP0_PageGrain_rw_bitmask;
4299c2149c8Sths     int32_t CP0_PageGrain;
4307207c7f9SLeon Alrae #define CP0PG_RIE 31
4317207c7f9SLeon Alrae #define CP0PG_XIE 30
432e117f526SLeon Alrae #define CP0PG_ELPA 29
43392ceb440SLeon Alrae #define CP0PG_IEC 27
434cec56a73SJames Hogan     target_ulong CP0_SegCtl0;
435cec56a73SJames Hogan     target_ulong CP0_SegCtl1;
436cec56a73SJames Hogan     target_ulong CP0_SegCtl2;
437cec56a73SJames Hogan #define CP0SC_PA        9
438cec56a73SJames Hogan #define CP0SC_PA_MASK   (0x7FULL << CP0SC_PA)
439cec56a73SJames Hogan #define CP0SC_PA_1GMASK (0x7EULL << CP0SC_PA)
440cec56a73SJames Hogan #define CP0SC_AM        4
441cec56a73SJames Hogan #define CP0SC_AM_MASK   (0x7ULL << CP0SC_AM)
442cec56a73SJames Hogan #define CP0SC_AM_UK     0ULL
443cec56a73SJames Hogan #define CP0SC_AM_MK     1ULL
444cec56a73SJames Hogan #define CP0SC_AM_MSK    2ULL
445cec56a73SJames Hogan #define CP0SC_AM_MUSK   3ULL
446cec56a73SJames Hogan #define CP0SC_AM_MUSUK  4ULL
447cec56a73SJames Hogan #define CP0SC_AM_USK    5ULL
448cec56a73SJames Hogan #define CP0SC_AM_UUSK   7ULL
449cec56a73SJames Hogan #define CP0SC_EU        3
450cec56a73SJames Hogan #define CP0SC_EU_MASK   (1ULL << CP0SC_EU)
451cec56a73SJames Hogan #define CP0SC_C         0
452cec56a73SJames Hogan #define CP0SC_C_MASK    (0x7ULL << CP0SC_C)
453cec56a73SJames Hogan #define CP0SC_MASK      (CP0SC_C_MASK | CP0SC_EU_MASK | CP0SC_AM_MASK | \
454cec56a73SJames Hogan                          CP0SC_PA_MASK)
455cec56a73SJames Hogan #define CP0SC_1GMASK    (CP0SC_C_MASK | CP0SC_EU_MASK | CP0SC_AM_MASK | \
456cec56a73SJames Hogan                          CP0SC_PA_1GMASK)
457cec56a73SJames Hogan #define CP0SC0_MASK     (CP0SC_MASK | (CP0SC_MASK << 16))
458cec56a73SJames Hogan #define CP0SC1_XAM      59
459cec56a73SJames Hogan #define CP0SC1_XAM_MASK (0x7ULL << CP0SC1_XAM)
460cec56a73SJames Hogan #define CP0SC1_MASK     (CP0SC_MASK | (CP0SC_MASK << 16) | CP0SC1_XAM_MASK)
461cec56a73SJames Hogan #define CP0SC2_XR       56
462cec56a73SJames Hogan #define CP0SC2_XR_MASK  (0xFFULL << CP0SC2_XR)
463cec56a73SJames Hogan #define CP0SC2_MASK     (CP0SC_1GMASK | (CP0SC_1GMASK << 16) | CP0SC2_XR_MASK)
4645e31fdd5SYongbok Kim     target_ulong CP0_PWBase;
465fa75ad14SYongbok Kim     target_ulong CP0_PWField;
466fa75ad14SYongbok Kim #if defined(TARGET_MIPS64)
467fa75ad14SYongbok Kim #define CP0PF_BDI  32    /* 37..32 */
468fa75ad14SYongbok Kim #define CP0PF_GDI  24    /* 29..24 */
469fa75ad14SYongbok Kim #define CP0PF_UDI  18    /* 23..18 */
470fa75ad14SYongbok Kim #define CP0PF_MDI  12    /* 17..12 */
471fa75ad14SYongbok Kim #define CP0PF_PTI  6     /* 11..6  */
472fa75ad14SYongbok Kim #define CP0PF_PTEI 0     /*  5..0  */
473fa75ad14SYongbok Kim #else
474fa75ad14SYongbok Kim #define CP0PF_GDW  24    /* 29..24 */
475fa75ad14SYongbok Kim #define CP0PF_UDW  18    /* 23..18 */
476fa75ad14SYongbok Kim #define CP0PF_MDW  12    /* 17..12 */
477fa75ad14SYongbok Kim #define CP0PF_PTW  6     /* 11..6  */
478fa75ad14SYongbok Kim #define CP0PF_PTEW 0     /*  5..0  */
479fa75ad14SYongbok Kim #endif
48020b28ebcSYongbok Kim     target_ulong CP0_PWSize;
48120b28ebcSYongbok Kim #if defined(TARGET_MIPS64)
48220b28ebcSYongbok Kim #define CP0PS_BDW  32    /* 37..32 */
48320b28ebcSYongbok Kim #endif
48420b28ebcSYongbok Kim #define CP0PS_PS   30
48520b28ebcSYongbok Kim #define CP0PS_GDW  24    /* 29..24 */
48620b28ebcSYongbok Kim #define CP0PS_UDW  18    /* 23..18 */
48720b28ebcSYongbok Kim #define CP0PS_MDW  12    /* 17..12 */
48820b28ebcSYongbok Kim #define CP0PS_PTW  6     /* 11..6  */
48920b28ebcSYongbok Kim #define CP0PS_PTEW 0     /*  5..0  */
49050e7edc5SAleksandar Markovic /*
49150e7edc5SAleksandar Markovic  * CP0 Register 6
49250e7edc5SAleksandar Markovic  */
4939c2149c8Sths     int32_t CP0_Wired;
494103be64cSYongbok Kim     int32_t CP0_PWCtl;
495103be64cSYongbok Kim #define CP0PC_PWEN      31
496103be64cSYongbok Kim #if defined(TARGET_MIPS64)
497103be64cSYongbok Kim #define CP0PC_PWDIREXT  30
498103be64cSYongbok Kim #define CP0PC_XK        28
499103be64cSYongbok Kim #define CP0PC_XS        27
500103be64cSYongbok Kim #define CP0PC_XU        26
501103be64cSYongbok Kim #endif
502103be64cSYongbok Kim #define CP0PC_DPH       7
503103be64cSYongbok Kim #define CP0PC_HUGEPG    6
504103be64cSYongbok Kim #define CP0PC_PSN       0     /*  5..0  */
505ead9360eSths     int32_t CP0_SRSConf0_rw_bitmask;
506ead9360eSths     int32_t CP0_SRSConf0;
507ead9360eSths #define CP0SRSC0_M	31
508ead9360eSths #define CP0SRSC0_SRS3	20
509ead9360eSths #define CP0SRSC0_SRS2	10
510ead9360eSths #define CP0SRSC0_SRS1	0
511ead9360eSths     int32_t CP0_SRSConf1_rw_bitmask;
512ead9360eSths     int32_t CP0_SRSConf1;
513ead9360eSths #define CP0SRSC1_M	31
514ead9360eSths #define CP0SRSC1_SRS6	20
515ead9360eSths #define CP0SRSC1_SRS5	10
516ead9360eSths #define CP0SRSC1_SRS4	0
517ead9360eSths     int32_t CP0_SRSConf2_rw_bitmask;
518ead9360eSths     int32_t CP0_SRSConf2;
519ead9360eSths #define CP0SRSC2_M	31
520ead9360eSths #define CP0SRSC2_SRS9	20
521ead9360eSths #define CP0SRSC2_SRS8	10
522ead9360eSths #define CP0SRSC2_SRS7	0
523ead9360eSths     int32_t CP0_SRSConf3_rw_bitmask;
524ead9360eSths     int32_t CP0_SRSConf3;
525ead9360eSths #define CP0SRSC3_M	31
526ead9360eSths #define CP0SRSC3_SRS12	20
527ead9360eSths #define CP0SRSC3_SRS11	10
528ead9360eSths #define CP0SRSC3_SRS10	0
529ead9360eSths     int32_t CP0_SRSConf4_rw_bitmask;
530ead9360eSths     int32_t CP0_SRSConf4;
531ead9360eSths #define CP0SRSC4_SRS15	20
532ead9360eSths #define CP0SRSC4_SRS14	10
533ead9360eSths #define CP0SRSC4_SRS13	0
53450e7edc5SAleksandar Markovic /*
53550e7edc5SAleksandar Markovic  * CP0 Register 7
53650e7edc5SAleksandar Markovic  */
5379c2149c8Sths     int32_t CP0_HWREna;
53850e7edc5SAleksandar Markovic /*
53950e7edc5SAleksandar Markovic  * CP0 Register 8
54050e7edc5SAleksandar Markovic  */
541c570fd16Sths     target_ulong CP0_BadVAddr;
542aea14095SLeon Alrae     uint32_t CP0_BadInstr;
543aea14095SLeon Alrae     uint32_t CP0_BadInstrP;
54425beba9bSStefan Markovic     uint32_t CP0_BadInstrX;
54550e7edc5SAleksandar Markovic /*
54650e7edc5SAleksandar Markovic  * CP0 Register 9
54750e7edc5SAleksandar Markovic  */
5489c2149c8Sths     int32_t CP0_Count;
549167db30eSYongbok Kim     uint32_t CP0_SAARI;
550167db30eSYongbok Kim #define CP0SAARI_TARGET 0    /*  5..0  */
551167db30eSYongbok Kim     uint64_t CP0_SAAR[2];
552167db30eSYongbok Kim #define CP0SAAR_BASE    12   /* 43..12 */
553167db30eSYongbok Kim #define CP0SAAR_SIZE    1    /*  5..1  */
554167db30eSYongbok Kim #define CP0SAAR_EN      0
55550e7edc5SAleksandar Markovic /*
55650e7edc5SAleksandar Markovic  * CP0 Register 10
55750e7edc5SAleksandar Markovic  */
5589c2149c8Sths     target_ulong CP0_EntryHi;
5599456c2fbSLeon Alrae #define CP0EnHi_EHINV 10
5606ec98bd7SPaul Burton     target_ulong CP0_EntryHi_ASID_mask;
56150e7edc5SAleksandar Markovic /*
56250e7edc5SAleksandar Markovic  * CP0 Register 11
56350e7edc5SAleksandar Markovic  */
5649c2149c8Sths     int32_t CP0_Compare;
56550e7edc5SAleksandar Markovic /*
56650e7edc5SAleksandar Markovic  * CP0 Register 12
56750e7edc5SAleksandar Markovic  */
5689c2149c8Sths     int32_t CP0_Status;
5696af0bf9cSbellard #define CP0St_CU3   31
5706af0bf9cSbellard #define CP0St_CU2   30
5716af0bf9cSbellard #define CP0St_CU1   29
5726af0bf9cSbellard #define CP0St_CU0   28
5736af0bf9cSbellard #define CP0St_RP    27
5746ea83fedSbellard #define CP0St_FR    26
5756af0bf9cSbellard #define CP0St_RE    25
5767a387fffSths #define CP0St_MX    24
5777a387fffSths #define CP0St_PX    23
5786af0bf9cSbellard #define CP0St_BEV   22
5796af0bf9cSbellard #define CP0St_TS    21
5806af0bf9cSbellard #define CP0St_SR    20
5816af0bf9cSbellard #define CP0St_NMI   19
5826af0bf9cSbellard #define CP0St_IM    8
5837a387fffSths #define CP0St_KX    7
5847a387fffSths #define CP0St_SX    6
5857a387fffSths #define CP0St_UX    5
586623a930eSths #define CP0St_KSU   3
5876af0bf9cSbellard #define CP0St_ERL   2
5886af0bf9cSbellard #define CP0St_EXL   1
5896af0bf9cSbellard #define CP0St_IE    0
5909c2149c8Sths     int32_t CP0_IntCtl;
591ead9360eSths #define CP0IntCtl_IPTI 29
59288991299SDongxue Zhang #define CP0IntCtl_IPPCI 26
593ead9360eSths #define CP0IntCtl_VS 5
5949c2149c8Sths     int32_t CP0_SRSCtl;
595ead9360eSths #define CP0SRSCtl_HSS 26
596ead9360eSths #define CP0SRSCtl_EICSS 18
597ead9360eSths #define CP0SRSCtl_ESS 12
598ead9360eSths #define CP0SRSCtl_PSS 6
599ead9360eSths #define CP0SRSCtl_CSS 0
6009c2149c8Sths     int32_t CP0_SRSMap;
601ead9360eSths #define CP0SRSMap_SSV7 28
602ead9360eSths #define CP0SRSMap_SSV6 24
603ead9360eSths #define CP0SRSMap_SSV5 20
604ead9360eSths #define CP0SRSMap_SSV4 16
605ead9360eSths #define CP0SRSMap_SSV3 12
606ead9360eSths #define CP0SRSMap_SSV2 8
607ead9360eSths #define CP0SRSMap_SSV1 4
608ead9360eSths #define CP0SRSMap_SSV0 0
60950e7edc5SAleksandar Markovic /*
61050e7edc5SAleksandar Markovic  * CP0 Register 13
61150e7edc5SAleksandar Markovic  */
6129c2149c8Sths     int32_t CP0_Cause;
6137a387fffSths #define CP0Ca_BD   31
6147a387fffSths #define CP0Ca_TI   30
6157a387fffSths #define CP0Ca_CE   28
6167a387fffSths #define CP0Ca_DC   27
6177a387fffSths #define CP0Ca_PCI  26
6186af0bf9cSbellard #define CP0Ca_IV   23
6197a387fffSths #define CP0Ca_WP   22
6207a387fffSths #define CP0Ca_IP    8
6214de9b249Sths #define CP0Ca_IP_mask 0x0000FF00
6227a387fffSths #define CP0Ca_EC    2
62350e7edc5SAleksandar Markovic /*
62450e7edc5SAleksandar Markovic  * CP0 Register 14
62550e7edc5SAleksandar Markovic  */
626c570fd16Sths     target_ulong CP0_EPC;
62750e7edc5SAleksandar Markovic /*
62850e7edc5SAleksandar Markovic  * CP0 Register 15
62950e7edc5SAleksandar Markovic  */
6309c2149c8Sths     int32_t CP0_PRid;
63174dbf824SJames Hogan     target_ulong CP0_EBase;
63274dbf824SJames Hogan     target_ulong CP0_EBaseWG_rw_bitmask;
63374dbf824SJames Hogan #define CP0EBase_WG 11
634c870e3f5SYongbok Kim     target_ulong CP0_CMGCRBase;
63550e7edc5SAleksandar Markovic /*
63650e7edc5SAleksandar Markovic  * CP0 Register 16
63750e7edc5SAleksandar Markovic  */
6389c2149c8Sths     int32_t CP0_Config0;
6396af0bf9cSbellard #define CP0C0_M    31
6400413d7a5SAleksandar Markovic #define CP0C0_K23  28    /* 30..28 */
6410413d7a5SAleksandar Markovic #define CP0C0_KU   25    /* 27..25 */
6426af0bf9cSbellard #define CP0C0_MDU  20
643aff2bc6dSYongbok Kim #define CP0C0_MM   18
6446af0bf9cSbellard #define CP0C0_BM   16
6450413d7a5SAleksandar Markovic #define CP0C0_Impl 16    /* 24..16 */
6466af0bf9cSbellard #define CP0C0_BE   15
6470413d7a5SAleksandar Markovic #define CP0C0_AT   13    /* 14..13 */
6480413d7a5SAleksandar Markovic #define CP0C0_AR   10    /* 12..10 */
6490413d7a5SAleksandar Markovic #define CP0C0_MT   7     /*  9..7  */
6507a387fffSths #define CP0C0_VI   3
6510413d7a5SAleksandar Markovic #define CP0C0_K0   0     /*  2..0  */
6529c2149c8Sths     int32_t CP0_Config1;
6537a387fffSths #define CP0C1_M    31
6540413d7a5SAleksandar Markovic #define CP0C1_MMU  25    /* 30..25 */
6550413d7a5SAleksandar Markovic #define CP0C1_IS   22    /* 24..22 */
6560413d7a5SAleksandar Markovic #define CP0C1_IL   19    /* 21..19 */
6570413d7a5SAleksandar Markovic #define CP0C1_IA   16    /* 18..16 */
6580413d7a5SAleksandar Markovic #define CP0C1_DS   13    /* 15..13 */
6590413d7a5SAleksandar Markovic #define CP0C1_DL   10    /* 12..10 */
6600413d7a5SAleksandar Markovic #define CP0C1_DA   7     /*  9..7  */
6617a387fffSths #define CP0C1_C2   6
6627a387fffSths #define CP0C1_MD   5
6636af0bf9cSbellard #define CP0C1_PC   4
6646af0bf9cSbellard #define CP0C1_WR   3
6656af0bf9cSbellard #define CP0C1_CA   2
6666af0bf9cSbellard #define CP0C1_EP   1
6676af0bf9cSbellard #define CP0C1_FP   0
6689c2149c8Sths     int32_t CP0_Config2;
6697a387fffSths #define CP0C2_M    31
6700413d7a5SAleksandar Markovic #define CP0C2_TU   28    /* 30..28 */
6710413d7a5SAleksandar Markovic #define CP0C2_TS   24    /* 27..24 */
6720413d7a5SAleksandar Markovic #define CP0C2_TL   20    /* 23..20 */
6730413d7a5SAleksandar Markovic #define CP0C2_TA   16    /* 19..16 */
6740413d7a5SAleksandar Markovic #define CP0C2_SU   12    /* 15..12 */
6750413d7a5SAleksandar Markovic #define CP0C2_SS   8     /* 11..8  */
6760413d7a5SAleksandar Markovic #define CP0C2_SL   4     /*  7..4  */
6770413d7a5SAleksandar Markovic #define CP0C2_SA   0     /*  3..0  */
6789c2149c8Sths     int32_t CP0_Config3;
6797a387fffSths #define CP0C3_M            31
68070409e67SMaciej W. Rozycki #define CP0C3_BPG          30
681c870e3f5SYongbok Kim #define CP0C3_CMGCR        29
682e97a391dSYongbok Kim #define CP0C3_MSAP         28
683aea14095SLeon Alrae #define CP0C3_BP           27
684aea14095SLeon Alrae #define CP0C3_BI           26
68574dbf824SJames Hogan #define CP0C3_SC           25
6860413d7a5SAleksandar Markovic #define CP0C3_PW           24
6870413d7a5SAleksandar Markovic #define CP0C3_VZ           23
6880413d7a5SAleksandar Markovic #define CP0C3_IPLV         21    /* 22..21 */
6890413d7a5SAleksandar Markovic #define CP0C3_MMAR         18    /* 20..18 */
69070409e67SMaciej W. Rozycki #define CP0C3_MCU          17
691bbfa8f72SNathan Froyd #define CP0C3_ISA_ON_EXC   16
6920413d7a5SAleksandar Markovic #define CP0C3_ISA          14    /* 15..14 */
693d279279eSPetar Jovanovic #define CP0C3_ULRI         13
6947207c7f9SLeon Alrae #define CP0C3_RXI          12
69570409e67SMaciej W. Rozycki #define CP0C3_DSP2P        11
6967a387fffSths #define CP0C3_DSPP         10
6970413d7a5SAleksandar Markovic #define CP0C3_CTXTC        9
6980413d7a5SAleksandar Markovic #define CP0C3_ITL          8
6997a387fffSths #define CP0C3_LPA          7
7007a387fffSths #define CP0C3_VEIC         6
7017a387fffSths #define CP0C3_VInt         5
7027a387fffSths #define CP0C3_SP           4
70370409e67SMaciej W. Rozycki #define CP0C3_CDMM         3
7047a387fffSths #define CP0C3_MT           2
7057a387fffSths #define CP0C3_SM           1
7067a387fffSths #define CP0C3_TL           0
7078280b12cSMaciej W. Rozycki     int32_t CP0_Config4;
7088280b12cSMaciej W. Rozycki     int32_t CP0_Config4_rw_bitmask;
709b4160af1SPetar Jovanovic #define CP0C4_M            31
7100413d7a5SAleksandar Markovic #define CP0C4_IE           29    /* 30..29 */
711a0c80608SPaul Burton #define CP0C4_AE           28
7120413d7a5SAleksandar Markovic #define CP0C4_VTLBSizeExt  24    /* 27..24 */
713e98c0d17SLeon Alrae #define CP0C4_KScrExist    16
71470409e67SMaciej W. Rozycki #define CP0C4_MMUExtDef    14
7150413d7a5SAleksandar Markovic #define CP0C4_FTLBPageSize 8     /* 12..8  */
7160413d7a5SAleksandar Markovic /* bit layout if MMUExtDef=1 */
7170413d7a5SAleksandar Markovic #define CP0C4_MMUSizeExt   0     /*  7..0  */
7180413d7a5SAleksandar Markovic /* bit layout if MMUExtDef=2 */
7190413d7a5SAleksandar Markovic #define CP0C4_FTLBWays     4     /*  7..4  */
7200413d7a5SAleksandar Markovic #define CP0C4_FTLBSets     0     /*  3..0  */
7218280b12cSMaciej W. Rozycki     int32_t CP0_Config5;
7228280b12cSMaciej W. Rozycki     int32_t CP0_Config5_rw_bitmask;
723b4dd99a3SPetar Jovanovic #define CP0C5_M            31
724b4dd99a3SPetar Jovanovic #define CP0C5_K            30
725b4dd99a3SPetar Jovanovic #define CP0C5_CV           29
726b4dd99a3SPetar Jovanovic #define CP0C5_EVA          28
727b4dd99a3SPetar Jovanovic #define CP0C5_MSAEn        27
7280413d7a5SAleksandar Markovic #define CP0C5_PMJ          23    /* 25..23 */
7290413d7a5SAleksandar Markovic #define CP0C5_WR2          22
7300413d7a5SAleksandar Markovic #define CP0C5_NMS          21
7310413d7a5SAleksandar Markovic #define CP0C5_ULS          20
7320413d7a5SAleksandar Markovic #define CP0C5_XPA          19
7330413d7a5SAleksandar Markovic #define CP0C5_CRCP         18
7340413d7a5SAleksandar Markovic #define CP0C5_MI           17
7350413d7a5SAleksandar Markovic #define CP0C5_GI           15    /* 16..15 */
7360413d7a5SAleksandar Markovic #define CP0C5_CA2          14
737b00c7218SYongbok Kim #define CP0C5_XNP          13
7380413d7a5SAleksandar Markovic #define CP0C5_DEC          11
7390413d7a5SAleksandar Markovic #define CP0C5_L2C          10
7407c979afdSLeon Alrae #define CP0C5_UFE          9
7417c979afdSLeon Alrae #define CP0C5_FRE          8
74201bc435bSYongbok Kim #define CP0C5_VP           7
743faf1f68bSLeon Alrae #define CP0C5_SBRI         6
7445204ea79SLeon Alrae #define CP0C5_MVH          5
745ce9782f4SLeon Alrae #define CP0C5_LLB          4
746f6d4dd81SYongbok Kim #define CP0C5_MRP          3
747b4dd99a3SPetar Jovanovic #define CP0C5_UFR          2
748b4dd99a3SPetar Jovanovic #define CP0C5_NFExists     0
749e397ee33Sths     int32_t CP0_Config6;
750e397ee33Sths     int32_t CP0_Config7;
751f6d4dd81SYongbok Kim     uint64_t CP0_MAAR[MIPS_MAAR_MAX];
752f6d4dd81SYongbok Kim     int32_t CP0_MAARI;
753ead9360eSths     /* XXX: Maybe make LLAddr per-TC? */
75450e7edc5SAleksandar Markovic /*
75550e7edc5SAleksandar Markovic  * CP0 Register 17
75650e7edc5SAleksandar Markovic  */
757284b731aSLeon Alrae     uint64_t lladdr;
758590bc601SPaul Brook     target_ulong llval;
759590bc601SPaul Brook     target_ulong llnewval;
7600b16dcd1SAleksandar Rikalo     uint64_t llval_wp;
7610b16dcd1SAleksandar Rikalo     uint32_t llnewval_wp;
762590bc601SPaul Brook     target_ulong llreg;
763284b731aSLeon Alrae     uint64_t CP0_LLAddr_rw_bitmask;
7642a6e32ddSAurelien Jarno     int CP0_LLAddr_shift;
76550e7edc5SAleksandar Markovic /*
76650e7edc5SAleksandar Markovic  * CP0 Register 18
76750e7edc5SAleksandar Markovic  */
768fd88b6abSths     target_ulong CP0_WatchLo[8];
76950e7edc5SAleksandar Markovic /*
77050e7edc5SAleksandar Markovic  * CP0 Register 19
77150e7edc5SAleksandar Markovic  */
772fd88b6abSths     int32_t CP0_WatchHi[8];
7736ec98bd7SPaul Burton #define CP0WH_ASID 16
77450e7edc5SAleksandar Markovic /*
77550e7edc5SAleksandar Markovic  * CP0 Register 20
77650e7edc5SAleksandar Markovic  */
7779c2149c8Sths     target_ulong CP0_XContext;
7789c2149c8Sths     int32_t CP0_Framemask;
77950e7edc5SAleksandar Markovic /*
78050e7edc5SAleksandar Markovic  * CP0 Register 23
78150e7edc5SAleksandar Markovic  */
7829c2149c8Sths     int32_t CP0_Debug;
783ead9360eSths #define CP0DB_DBD  31
7846af0bf9cSbellard #define CP0DB_DM   30
7856af0bf9cSbellard #define CP0DB_LSNM 28
7866af0bf9cSbellard #define CP0DB_Doze 27
7876af0bf9cSbellard #define CP0DB_Halt 26
7886af0bf9cSbellard #define CP0DB_CNT  25
7896af0bf9cSbellard #define CP0DB_IBEP 24
7906af0bf9cSbellard #define CP0DB_DBEP 21
7916af0bf9cSbellard #define CP0DB_IEXI 20
7926af0bf9cSbellard #define CP0DB_VER  15
7936af0bf9cSbellard #define CP0DB_DEC  10
7946af0bf9cSbellard #define CP0DB_SSt  8
7956af0bf9cSbellard #define CP0DB_DINT 5
7966af0bf9cSbellard #define CP0DB_DIB  4
7976af0bf9cSbellard #define CP0DB_DDBS 3
7986af0bf9cSbellard #define CP0DB_DDBL 2
7996af0bf9cSbellard #define CP0DB_DBp  1
8006af0bf9cSbellard #define CP0DB_DSS  0
80150e7edc5SAleksandar Markovic /*
80250e7edc5SAleksandar Markovic  * CP0 Register 24
80350e7edc5SAleksandar Markovic  */
804c570fd16Sths     target_ulong CP0_DEPC;
80550e7edc5SAleksandar Markovic /*
80650e7edc5SAleksandar Markovic  * CP0 Register 25
80750e7edc5SAleksandar Markovic  */
8089c2149c8Sths     int32_t CP0_Performance0;
80950e7edc5SAleksandar Markovic /*
81050e7edc5SAleksandar Markovic  * CP0 Register 26
81150e7edc5SAleksandar Markovic  */
8120d74a222SLeon Alrae     int32_t CP0_ErrCtl;
8130d74a222SLeon Alrae #define CP0EC_WST 29
8140d74a222SLeon Alrae #define CP0EC_SPR 28
8150d74a222SLeon Alrae #define CP0EC_ITC 26
81650e7edc5SAleksandar Markovic /*
81750e7edc5SAleksandar Markovic  * CP0 Register 28
81850e7edc5SAleksandar Markovic  */
819284b731aSLeon Alrae     uint64_t CP0_TagLo;
8209c2149c8Sths     int32_t CP0_DataLo;
82150e7edc5SAleksandar Markovic /*
82250e7edc5SAleksandar Markovic  * CP0 Register 29
82350e7edc5SAleksandar Markovic  */
8249c2149c8Sths     int32_t CP0_TagHi;
8259c2149c8Sths     int32_t CP0_DataHi;
82650e7edc5SAleksandar Markovic /*
82750e7edc5SAleksandar Markovic  * CP0 Register 30
82850e7edc5SAleksandar Markovic  */
829c570fd16Sths     target_ulong CP0_ErrorEPC;
83050e7edc5SAleksandar Markovic /*
83150e7edc5SAleksandar Markovic  * CP0 Register 31
83250e7edc5SAleksandar Markovic  */
8339c2149c8Sths     int32_t CP0_DESAVE;
83450e7edc5SAleksandar Markovic 
835b5dc7732Sths     /* We waste some space so we can handle shadow registers like TCs. */
836b5dc7732Sths     TCState tcs[MIPS_SHADOW_SET_MAX];
837f01be154Sths     CPUMIPSFPUContext fpus[MIPS_FPU_MAX];
8385cbdb3a3SStefan Weil     /* QEMU */
8396af0bf9cSbellard     int error_code;
840aea14095SLeon Alrae #define EXCP_TLB_NOMATCH   0x1
841aea14095SLeon Alrae #define EXCP_INST_NOTAVAIL 0x2 /* No valid instruction word for BadInstr */
8426af0bf9cSbellard     uint32_t hflags;    /* CPU State */
8436af0bf9cSbellard     /* TMASK defines different execution modes */
84442c86612SJames Hogan #define MIPS_HFLAG_TMASK  0x1F5807FF
84579ef2c4cSNathan Froyd #define MIPS_HFLAG_MODE   0x00007 /* execution modes                    */
846623a930eSths     /* The KSU flags must be the lowest bits in hflags. The flag order
847623a930eSths        must be the same as defined for CP0 Status. This allows to use
848623a930eSths        the bits as the value of mmu_idx. */
84979ef2c4cSNathan Froyd #define MIPS_HFLAG_KSU    0x00003 /* kernel/supervisor/user mode mask   */
85079ef2c4cSNathan Froyd #define MIPS_HFLAG_UM     0x00002 /* user mode flag                     */
85179ef2c4cSNathan Froyd #define MIPS_HFLAG_SM     0x00001 /* supervisor mode flag               */
85279ef2c4cSNathan Froyd #define MIPS_HFLAG_KM     0x00000 /* kernel mode flag                   */
85379ef2c4cSNathan Froyd #define MIPS_HFLAG_DM     0x00004 /* Debug mode                         */
85479ef2c4cSNathan Froyd #define MIPS_HFLAG_64     0x00008 /* 64-bit instructions enabled        */
85579ef2c4cSNathan Froyd #define MIPS_HFLAG_CP0    0x00010 /* CP0 enabled                        */
85679ef2c4cSNathan Froyd #define MIPS_HFLAG_FPU    0x00020 /* FPU enabled                        */
85779ef2c4cSNathan Froyd #define MIPS_HFLAG_F64    0x00040 /* 64-bit FPU enabled                 */
858b8aa4598Sths     /* True if the MIPS IV COP1X instructions can be used.  This also
859b8aa4598Sths        controls the non-COP1X instructions RECIP.S, RECIP.D, RSQRT.S
860b8aa4598Sths        and RSQRT.D.  */
86179ef2c4cSNathan Froyd #define MIPS_HFLAG_COP1X  0x00080 /* COP1X instructions enabled         */
86279ef2c4cSNathan Froyd #define MIPS_HFLAG_RE     0x00100 /* Reversed endianness                */
86301f72885SLeon Alrae #define MIPS_HFLAG_AWRAP  0x00200 /* 32-bit compatibility address wrapping */
86479ef2c4cSNathan Froyd #define MIPS_HFLAG_M16    0x00400 /* MIPS16 mode flag                   */
86579ef2c4cSNathan Froyd #define MIPS_HFLAG_M16_SHIFT 10
8664ad40f36Sbellard     /* If translation is interrupted between the branch instruction and
8674ad40f36Sbellard      * the delay slot, record what type of branch it is so that we can
8684ad40f36Sbellard      * resume translation properly.  It might be possible to reduce
8694ad40f36Sbellard      * this from three bits to two.  */
870339cd2a8SLeon Alrae #define MIPS_HFLAG_BMASK_BASE  0x803800
87179ef2c4cSNathan Froyd #define MIPS_HFLAG_B      0x00800 /* Unconditional branch               */
87279ef2c4cSNathan Froyd #define MIPS_HFLAG_BC     0x01000 /* Conditional branch                 */
87379ef2c4cSNathan Froyd #define MIPS_HFLAG_BL     0x01800 /* Likely branch                      */
87479ef2c4cSNathan Froyd #define MIPS_HFLAG_BR     0x02000 /* branch to register (can't link TB) */
87579ef2c4cSNathan Froyd     /* Extra flags about the current pending branch.  */
876b231c103SYongbok Kim #define MIPS_HFLAG_BMASK_EXT 0x7C000
87779ef2c4cSNathan Froyd #define MIPS_HFLAG_B16    0x04000 /* branch instruction was 16 bits     */
87879ef2c4cSNathan Froyd #define MIPS_HFLAG_BDS16  0x08000 /* branch requires 16-bit delay slot  */
87979ef2c4cSNathan Froyd #define MIPS_HFLAG_BDS32  0x10000 /* branch requires 32-bit delay slot  */
880b231c103SYongbok Kim #define MIPS_HFLAG_BDS_STRICT  0x20000 /* Strict delay slot size */
881b231c103SYongbok Kim #define MIPS_HFLAG_BX     0x40000 /* branch exchanges execution mode    */
88279ef2c4cSNathan Froyd #define MIPS_HFLAG_BMASK  (MIPS_HFLAG_BMASK_BASE | MIPS_HFLAG_BMASK_EXT)
883853c3240SJia Liu     /* MIPS DSP resources access. */
884908f6be1SStefan Markovic #define MIPS_HFLAG_DSP    0x080000   /* Enable access to DSP resources.    */
885908f6be1SStefan Markovic #define MIPS_HFLAG_DSP_R2 0x100000   /* Enable access to DSP R2 resources. */
886908f6be1SStefan Markovic #define MIPS_HFLAG_DSP_R3 0x20000000 /* Enable access to DSP R3 resources. */
887d279279eSPetar Jovanovic     /* Extra flag about HWREna register. */
888b231c103SYongbok Kim #define MIPS_HFLAG_HWRENA_ULR 0x200000 /* ULR bit from HWREna is set. */
889faf1f68bSLeon Alrae #define MIPS_HFLAG_SBRI  0x400000 /* R6 SDBBP causes RI excpt. in user mode */
890339cd2a8SLeon Alrae #define MIPS_HFLAG_FBNSLOT 0x800000 /* Forbidden slot                   */
891e97a391dSYongbok Kim #define MIPS_HFLAG_MSA   0x1000000
8927c979afdSLeon Alrae #define MIPS_HFLAG_FRE   0x2000000 /* FRE enabled */
893e117f526SLeon Alrae #define MIPS_HFLAG_ELPA  0x4000000
8940d74a222SLeon Alrae #define MIPS_HFLAG_ITC_CACHE  0x8000000 /* CACHE instr. operates on ITC tag */
89542c86612SJames Hogan #define MIPS_HFLAG_ERL   0x10000000 /* error level flag */
8966af0bf9cSbellard     target_ulong btarget;        /* Jump / branch target               */
8971ba74fb8Saurel32     target_ulong bcond;          /* Branch condition (if needed)       */
898a316d335Sbellard 
8997a387fffSths     int SYNCI_Step; /* Address step size for SYNCI */
9007a387fffSths     int CCRes; /* Cycle count resolution/divisor */
901ead9360eSths     uint32_t CP0_Status_rw_bitmask; /* Read/write bits in CP0_Status */
902ead9360eSths     uint32_t CP0_TCStatus_rw_bitmask; /* Read/write bits in CP0_TCStatus */
903f9c9cd63SPhilippe Mathieu-Daudé     uint64_t insn_flags; /* Supported instruction set */
904*5fb2dcd1SYongbok Kim     int saarp;
9057a387fffSths 
9061f5c00cfSAlex Bennée     /* Fields up to this point are cleared by a CPU reset */
9071f5c00cfSAlex Bennée     struct {} end_reset_fields;
9081f5c00cfSAlex Bennée 
909a316d335Sbellard     CPU_COMMON
9106ae81775Sths 
911f0c3c505SAndreas Färber     /* Fields from here on are preserved across CPU reset. */
91251cc2e78SBlue Swirl     CPUMIPSMVPContext *mvp;
9133c7b48b7SPaul Brook #if !defined(CONFIG_USER_ONLY)
91451cc2e78SBlue Swirl     CPUMIPSTLBContext *tlb;
9153c7b48b7SPaul Brook #endif
91651cc2e78SBlue Swirl 
917c227f099SAnthony Liguori     const mips_def_t *cpu_model;
91833ac7f16Sths     void *irq[8];
9191246b259SStefan Weil     QEMUTimer *timer; /* Internal timer */
92034fa7e83SLeon Alrae     MemoryRegion *itc_tag; /* ITC Configuration Tags */
92189777fd1SLeon Alrae     target_ulong exception_base; /* ExceptionBase input to the core */
9226af0bf9cSbellard };
9236af0bf9cSbellard 
924416bf936SPaolo Bonzini /**
925416bf936SPaolo Bonzini  * MIPSCPU:
926416bf936SPaolo Bonzini  * @env: #CPUMIPSState
927416bf936SPaolo Bonzini  *
928416bf936SPaolo Bonzini  * A MIPS CPU.
929416bf936SPaolo Bonzini  */
930416bf936SPaolo Bonzini struct MIPSCPU {
931416bf936SPaolo Bonzini     /*< private >*/
932416bf936SPaolo Bonzini     CPUState parent_obj;
933416bf936SPaolo Bonzini     /*< public >*/
934416bf936SPaolo Bonzini 
935416bf936SPaolo Bonzini     CPUMIPSState env;
936416bf936SPaolo Bonzini };
937416bf936SPaolo Bonzini 
938416bf936SPaolo Bonzini static inline MIPSCPU *mips_env_get_cpu(CPUMIPSState *env)
939416bf936SPaolo Bonzini {
940416bf936SPaolo Bonzini     return container_of(env, MIPSCPU, env);
941416bf936SPaolo Bonzini }
942416bf936SPaolo Bonzini 
943416bf936SPaolo Bonzini #define ENV_GET_CPU(e) CPU(mips_env_get_cpu(e))
944416bf936SPaolo Bonzini 
945416bf936SPaolo Bonzini #define ENV_OFFSET offsetof(MIPSCPU, env)
946416bf936SPaolo Bonzini 
9479a78eeadSStefan Weil void mips_cpu_list (FILE *f, fprintf_function cpu_fprintf);
948647de6caSths 
9499467d44cSths #define cpu_signal_handler cpu_mips_signal_handler
950c732abe2Sj_mayer #define cpu_list mips_cpu_list
9519467d44cSths 
952084d0497SRichard Henderson extern void cpu_wrdsp(uint32_t rs, uint32_t mask_num, CPUMIPSState *env);
953084d0497SRichard Henderson extern uint32_t cpu_rddsp(uint32_t mask_num, CPUMIPSState *env);
954084d0497SRichard Henderson 
955623a930eSths /* MMU modes definitions. We carefully match the indices with our
956623a930eSths    hflags layout. */
9576ebbf390Sj_mayer #define MMU_MODE0_SUFFIX _kernel
958623a930eSths #define MMU_MODE1_SUFFIX _super
959623a930eSths #define MMU_MODE2_SUFFIX _user
96042c86612SJames Hogan #define MMU_MODE3_SUFFIX _error
961623a930eSths #define MMU_USER_IDX 2
962b0fc6003SJames Hogan 
963b0fc6003SJames Hogan static inline int hflags_mmu_index(uint32_t hflags)
964b0fc6003SJames Hogan {
96542c86612SJames Hogan     if (hflags & MIPS_HFLAG_ERL) {
96642c86612SJames Hogan         return 3; /* ERL */
96742c86612SJames Hogan     } else {
968b0fc6003SJames Hogan         return hflags & MIPS_HFLAG_KSU;
969b0fc6003SJames Hogan     }
97042c86612SJames Hogan }
971b0fc6003SJames Hogan 
97297ed5ccdSBenjamin Herrenschmidt static inline int cpu_mmu_index (CPUMIPSState *env, bool ifetch)
9736ebbf390Sj_mayer {
974b0fc6003SJames Hogan     return hflags_mmu_index(env->hflags);
9756ebbf390Sj_mayer }
9766ebbf390Sj_mayer 
977022c62cbSPaolo Bonzini #include "exec/cpu-all.h"
9786af0bf9cSbellard 
9796af0bf9cSbellard /* Memory access type :
9806af0bf9cSbellard  * may be needed for precise access rights control and precise exceptions.
9816af0bf9cSbellard  */
9826af0bf9cSbellard enum {
9836af0bf9cSbellard     /* 1 bit to define user level / supervisor access */
9846af0bf9cSbellard     ACCESS_USER  = 0x00,
9856af0bf9cSbellard     ACCESS_SUPER = 0x01,
9866af0bf9cSbellard     /* 1 bit to indicate direction */
9876af0bf9cSbellard     ACCESS_STORE = 0x02,
9886af0bf9cSbellard     /* Type of instruction that generated the access */
9896af0bf9cSbellard     ACCESS_CODE  = 0x10, /* Code fetch access                */
9906af0bf9cSbellard     ACCESS_INT   = 0x20, /* Integer load/store access        */
9916af0bf9cSbellard     ACCESS_FLOAT = 0x30, /* floating point load/store access */
9926af0bf9cSbellard };
9936af0bf9cSbellard 
9946af0bf9cSbellard /* Exceptions */
9956af0bf9cSbellard enum {
9966af0bf9cSbellard     EXCP_NONE          = -1,
9976af0bf9cSbellard     EXCP_RESET         = 0,
9986af0bf9cSbellard     EXCP_SRESET,
9996af0bf9cSbellard     EXCP_DSS,
10006af0bf9cSbellard     EXCP_DINT,
100114e51cc7Sths     EXCP_DDBL,
100214e51cc7Sths     EXCP_DDBS,
10036af0bf9cSbellard     EXCP_NMI,
10046af0bf9cSbellard     EXCP_MCHECK,
100514e51cc7Sths     EXCP_EXT_INTERRUPT, /* 8 */
10066af0bf9cSbellard     EXCP_DFWATCH,
100714e51cc7Sths     EXCP_DIB,
10086af0bf9cSbellard     EXCP_IWATCH,
10096af0bf9cSbellard     EXCP_AdEL,
10106af0bf9cSbellard     EXCP_AdES,
10116af0bf9cSbellard     EXCP_TLBF,
10126af0bf9cSbellard     EXCP_IBE,
101314e51cc7Sths     EXCP_DBp, /* 16 */
10146af0bf9cSbellard     EXCP_SYSCALL,
101514e51cc7Sths     EXCP_BREAK,
10164ad40f36Sbellard     EXCP_CpU,
10176af0bf9cSbellard     EXCP_RI,
10186af0bf9cSbellard     EXCP_OVERFLOW,
10196af0bf9cSbellard     EXCP_TRAP,
10205a5012ecSths     EXCP_FPE,
102114e51cc7Sths     EXCP_DWATCH, /* 24 */
10226af0bf9cSbellard     EXCP_LTLBL,
10236af0bf9cSbellard     EXCP_TLBL,
10246af0bf9cSbellard     EXCP_TLBS,
10256af0bf9cSbellard     EXCP_DBE,
1026ead9360eSths     EXCP_THREAD,
102714e51cc7Sths     EXCP_MDMX,
102814e51cc7Sths     EXCP_C2E,
102914e51cc7Sths     EXCP_CACHE, /* 32 */
1030853c3240SJia Liu     EXCP_DSPDIS,
1031e97a391dSYongbok Kim     EXCP_MSADIS,
1032e97a391dSYongbok Kim     EXCP_MSAFPE,
103392ceb440SLeon Alrae     EXCP_TLBXI,
103492ceb440SLeon Alrae     EXCP_TLBRI,
103514e51cc7Sths 
103692ceb440SLeon Alrae     EXCP_LAST = EXCP_TLBRI,
10376af0bf9cSbellard };
1038590bc601SPaul Brook /* Dummy exception for conditional stores.  */
1039590bc601SPaul Brook #define EXCP_SC 0x100
10406af0bf9cSbellard 
1041f249412cSEdgar E. Iglesias /*
104226aa3d9aSPhilippe Mathieu-Daudé  * This is an internally generated WAKE request line.
1043f249412cSEdgar E. Iglesias  * It is driven by the CPU itself. Raised when the MT
1044f249412cSEdgar E. Iglesias  * block wants to wake a VPE from an inactive state and
1045f249412cSEdgar E. Iglesias  * cleared when VPE goes from active to inactive.
1046f249412cSEdgar E. Iglesias  */
1047f249412cSEdgar E. Iglesias #define CPU_INTERRUPT_WAKE CPU_INTERRUPT_TGT_INT_0
1048f249412cSEdgar E. Iglesias 
1049388bb21aSths int cpu_mips_signal_handler(int host_signum, void *pinfo, void *puc);
10506af0bf9cSbellard 
1051a7519f2bSIgor Mammedov #define MIPS_CPU_TYPE_SUFFIX "-" TYPE_MIPS_CPU
1052a7519f2bSIgor Mammedov #define MIPS_CPU_TYPE_NAME(model) model MIPS_CPU_TYPE_SUFFIX
10530dacec87SIgor Mammedov #define CPU_RESOLVING_TYPE TYPE_MIPS_CPU
1054a7519f2bSIgor Mammedov 
1055a7519f2bSIgor Mammedov bool cpu_supports_cps_smp(const char *cpu_type);
1056a7519f2bSIgor Mammedov bool cpu_supports_isa(const char *cpu_type, unsigned int isa);
105789777fd1SLeon Alrae void cpu_set_exception_base(int vp_index, target_ulong address);
105830bf942dSAndreas Färber 
10595dc5d9f0SAurelien Jarno /* mips_int.c */
10607db13faeSAndreas Färber void cpu_mips_soft_irq(CPUMIPSState *env, int irq, int level);
10615dc5d9f0SAurelien Jarno 
1062f9480ffcSths /* helper.c */
10631239b472SKwok Cheung Yeung target_ulong exception_resume_pc (CPUMIPSState *env);
1064f9480ffcSths 
1065599bc5e8SAleksandar Markovic static inline void restore_snan_bit_mode(CPUMIPSState *env)
1066599bc5e8SAleksandar Markovic {
1067599bc5e8SAleksandar Markovic     set_snan_bit_is_one((env->active_fpu.fcr31 & (1 << FCR31_NAN2008)) == 0,
1068599bc5e8SAleksandar Markovic                         &env->active_fpu.fp_status);
1069599bc5e8SAleksandar Markovic }
1070599bc5e8SAleksandar Markovic 
10717db13faeSAndreas Färber static inline void cpu_get_tb_cpu_state(CPUMIPSState *env, target_ulong *pc,
107289fee74aSEmilio G. Cota                                         target_ulong *cs_base, uint32_t *flags)
10736b917547Saliguori {
10746b917547Saliguori     *pc = env->active_tc.PC;
10756b917547Saliguori     *cs_base = 0;
1076d279279eSPetar Jovanovic     *flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK |
1077d279279eSPetar Jovanovic                             MIPS_HFLAG_HWRENA_ULR);
10786b917547Saliguori }
10796b917547Saliguori 
108007f5a258SMarkus Armbruster #endif /* MIPS_CPU_H */
1081