xref: /qemu/target/mips/cpu.h (revision 50e7edc5ac25af2faaacd1f91e177c7de7d696c3)
107f5a258SMarkus Armbruster #ifndef MIPS_CPU_H
207f5a258SMarkus Armbruster #define MIPS_CPU_H
36af0bf9cSbellard 
4d94f0a8eSPaolo Bonzini #define ALIGNED_ONLY
54ad40f36Sbellard 
69349b4f9SAndreas Färber #define CPUArchState struct CPUMIPSState
7c2764719Spbrook 
89a78eeadSStefan Weil #include "qemu-common.h"
9416bf936SPaolo Bonzini #include "cpu-qom.h"
106af0bf9cSbellard #include "mips-defs.h"
11022c62cbSPaolo Bonzini #include "exec/cpu-defs.h"
126b4c305cSPaolo Bonzini #include "fpu/softfloat.h"
136af0bf9cSbellard 
14ead9360eSths struct CPUMIPSState;
156af0bf9cSbellard 
16ead9360eSths typedef struct CPUMIPSTLBContext CPUMIPSTLBContext;
1751b2772fSths 
18e97a391dSYongbok Kim /* MSA Context */
19e97a391dSYongbok Kim #define MSA_WRLEN (128)
20e97a391dSYongbok Kim 
21e97a391dSYongbok Kim typedef union wr_t wr_t;
22e97a391dSYongbok Kim union wr_t {
23e97a391dSYongbok Kim     int8_t  b[MSA_WRLEN/8];
24e97a391dSYongbok Kim     int16_t h[MSA_WRLEN/16];
25e97a391dSYongbok Kim     int32_t w[MSA_WRLEN/32];
26e97a391dSYongbok Kim     int64_t d[MSA_WRLEN/64];
27e97a391dSYongbok Kim };
28e97a391dSYongbok Kim 
29c227f099SAnthony Liguori typedef union fpr_t fpr_t;
30c227f099SAnthony Liguori union fpr_t {
31ead9360eSths     float64  fd;   /* ieee double precision */
32ead9360eSths     float32  fs[2];/* ieee single precision */
33ead9360eSths     uint64_t d;    /* binary double fixed-point */
34ead9360eSths     uint32_t w[2]; /* binary single fixed-point */
35e97a391dSYongbok Kim /* FPU/MSA register mapping is not tested on big-endian hosts. */
36e97a391dSYongbok Kim     wr_t     wr;   /* vector data */
37ead9360eSths };
38ead9360eSths /* define FP_ENDIAN_IDX to access the same location
394ff9786cSStefan Weil  * in the fpr_t union regardless of the host endianness
40ead9360eSths  */
41e2542fe2SJuan Quintela #if defined(HOST_WORDS_BIGENDIAN)
42ead9360eSths #  define FP_ENDIAN_IDX 1
43ead9360eSths #else
44ead9360eSths #  define FP_ENDIAN_IDX 0
45c570fd16Sths #endif
46ead9360eSths 
47ead9360eSths typedef struct CPUMIPSFPUContext CPUMIPSFPUContext;
48ead9360eSths struct CPUMIPSFPUContext {
496af0bf9cSbellard     /* Floating point registers */
50c227f099SAnthony Liguori     fpr_t fpr[32];
516ea83fedSbellard     float_status fp_status;
525a5012ecSths     /* fpu implementation/revision register (fir) */
536af0bf9cSbellard     uint32_t fcr0;
547c979afdSLeon Alrae #define FCR0_FREP 29
55b4dd99a3SPetar Jovanovic #define FCR0_UFRP 28
56ba5c79f2SLeon Alrae #define FCR0_HAS2008 23
575a5012ecSths #define FCR0_F64 22
585a5012ecSths #define FCR0_L 21
595a5012ecSths #define FCR0_W 20
605a5012ecSths #define FCR0_3D 19
615a5012ecSths #define FCR0_PS 18
625a5012ecSths #define FCR0_D 17
635a5012ecSths #define FCR0_S 16
645a5012ecSths #define FCR0_PRID 8
655a5012ecSths #define FCR0_REV 0
666ea83fedSbellard     /* fcsr */
67599bc5e8SAleksandar Markovic     uint32_t fcr31_rw_bitmask;
686ea83fedSbellard     uint32_t fcr31;
6977be4199SAleksandar Markovic #define FCR31_FS 24
70ba5c79f2SLeon Alrae #define FCR31_ABS2008 19
71ba5c79f2SLeon Alrae #define FCR31_NAN2008 18
72f01be154Sths #define SET_FP_COND(num,env)     do { ((env).fcr31) |= ((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0)
73f01be154Sths #define CLEAR_FP_COND(num,env)   do { ((env).fcr31) &= ~((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0)
74f01be154Sths #define GET_FP_COND(env)         ((((env).fcr31 >> 24) & 0xfe) | (((env).fcr31 >> 23) & 0x1))
756ea83fedSbellard #define GET_FP_CAUSE(reg)        (((reg) >> 12) & 0x3f)
766ea83fedSbellard #define GET_FP_ENABLE(reg)       (((reg) >>  7) & 0x1f)
776ea83fedSbellard #define GET_FP_FLAGS(reg)        (((reg) >>  2) & 0x1f)
785a5012ecSths #define SET_FP_CAUSE(reg,v)      do { (reg) = ((reg) & ~(0x3f << 12)) | ((v & 0x3f) << 12); } while(0)
795a5012ecSths #define SET_FP_ENABLE(reg,v)     do { (reg) = ((reg) & ~(0x1f <<  7)) | ((v & 0x1f) << 7); } while(0)
805a5012ecSths #define SET_FP_FLAGS(reg,v)      do { (reg) = ((reg) & ~(0x1f <<  2)) | ((v & 0x1f) << 2); } while(0)
815a5012ecSths #define UPDATE_FP_FLAGS(reg,v)   do { (reg) |= ((v & 0x1f) << 2); } while(0)
826ea83fedSbellard #define FP_INEXACT        1
836ea83fedSbellard #define FP_UNDERFLOW      2
846ea83fedSbellard #define FP_OVERFLOW       4
856ea83fedSbellard #define FP_DIV0           8
866ea83fedSbellard #define FP_INVALID        16
876ea83fedSbellard #define FP_UNIMPLEMENTED  32
88ead9360eSths };
896ea83fedSbellard 
9042c86612SJames Hogan #define NB_MMU_MODES 4
91c20d594eSRichard Henderson #define TARGET_INSN_START_EXTRA_WORDS 2
926ebbf390Sj_mayer 
93ead9360eSths typedef struct CPUMIPSMVPContext CPUMIPSMVPContext;
94ead9360eSths struct CPUMIPSMVPContext {
95ead9360eSths     int32_t CP0_MVPControl;
96ead9360eSths #define CP0MVPCo_CPA	3
97ead9360eSths #define CP0MVPCo_STLB	2
98ead9360eSths #define CP0MVPCo_VPC	1
99ead9360eSths #define CP0MVPCo_EVP	0
100ead9360eSths     int32_t CP0_MVPConf0;
101ead9360eSths #define CP0MVPC0_M	31
102ead9360eSths #define CP0MVPC0_TLBS	29
103ead9360eSths #define CP0MVPC0_GS	28
104ead9360eSths #define CP0MVPC0_PCP	27
105ead9360eSths #define CP0MVPC0_PTLBE	16
106ead9360eSths #define CP0MVPC0_TCA	15
107ead9360eSths #define CP0MVPC0_PVPE	10
108ead9360eSths #define CP0MVPC0_PTC	0
109ead9360eSths     int32_t CP0_MVPConf1;
110ead9360eSths #define CP0MVPC1_CIM	31
111ead9360eSths #define CP0MVPC1_CIF	30
112ead9360eSths #define CP0MVPC1_PCX	20
113ead9360eSths #define CP0MVPC1_PCP2	10
114ead9360eSths #define CP0MVPC1_PCP1	0
115ead9360eSths };
116ead9360eSths 
117c227f099SAnthony Liguori typedef struct mips_def_t mips_def_t;
118ead9360eSths 
119ead9360eSths #define MIPS_SHADOW_SET_MAX 16
120ead9360eSths #define MIPS_TC_MAX 5
121f01be154Sths #define MIPS_FPU_MAX 1
122ead9360eSths #define MIPS_DSP_ACC 4
123e98c0d17SLeon Alrae #define MIPS_KSCRATCH_NUM 6
124f6d4dd81SYongbok Kim #define MIPS_MAAR_MAX 16 /* Must be an even number. */
125ead9360eSths 
126b5dc7732Sths typedef struct TCState TCState;
127b5dc7732Sths struct TCState {
128b5dc7732Sths     target_ulong gpr[32];
129b5dc7732Sths     target_ulong PC;
130b5dc7732Sths     target_ulong HI[MIPS_DSP_ACC];
131b5dc7732Sths     target_ulong LO[MIPS_DSP_ACC];
132b5dc7732Sths     target_ulong ACX[MIPS_DSP_ACC];
133b5dc7732Sths     target_ulong DSPControl;
134b5dc7732Sths     int32_t CP0_TCStatus;
135b5dc7732Sths #define CP0TCSt_TCU3	31
136b5dc7732Sths #define CP0TCSt_TCU2	30
137b5dc7732Sths #define CP0TCSt_TCU1	29
138b5dc7732Sths #define CP0TCSt_TCU0	28
139b5dc7732Sths #define CP0TCSt_TMX	27
140b5dc7732Sths #define CP0TCSt_RNST	23
141b5dc7732Sths #define CP0TCSt_TDS	21
142b5dc7732Sths #define CP0TCSt_DT	20
143b5dc7732Sths #define CP0TCSt_DA	15
144b5dc7732Sths #define CP0TCSt_A	13
145b5dc7732Sths #define CP0TCSt_TKSU	11
146b5dc7732Sths #define CP0TCSt_IXMT	10
147b5dc7732Sths #define CP0TCSt_TASID	0
148b5dc7732Sths     int32_t CP0_TCBind;
149b5dc7732Sths #define CP0TCBd_CurTC	21
150b5dc7732Sths #define CP0TCBd_TBE	17
151b5dc7732Sths #define CP0TCBd_CurVPE	0
152b5dc7732Sths     target_ulong CP0_TCHalt;
153b5dc7732Sths     target_ulong CP0_TCContext;
154b5dc7732Sths     target_ulong CP0_TCSchedule;
155b5dc7732Sths     target_ulong CP0_TCScheFBack;
156b5dc7732Sths     int32_t CP0_Debug_tcstatus;
157d279279eSPetar Jovanovic     target_ulong CP0_UserLocal;
158e97a391dSYongbok Kim 
159e97a391dSYongbok Kim     int32_t msacsr;
160e97a391dSYongbok Kim 
161e97a391dSYongbok Kim #define MSACSR_FS       24
162e97a391dSYongbok Kim #define MSACSR_FS_MASK  (1 << MSACSR_FS)
163e97a391dSYongbok Kim #define MSACSR_NX       18
164e97a391dSYongbok Kim #define MSACSR_NX_MASK  (1 << MSACSR_NX)
165e97a391dSYongbok Kim #define MSACSR_CEF      2
166e97a391dSYongbok Kim #define MSACSR_CEF_MASK (0xffff << MSACSR_CEF)
167e97a391dSYongbok Kim #define MSACSR_RM       0
168e97a391dSYongbok Kim #define MSACSR_RM_MASK  (0x3 << MSACSR_RM)
169e97a391dSYongbok Kim #define MSACSR_MASK     (MSACSR_RM_MASK | MSACSR_CEF_MASK | MSACSR_NX_MASK | \
170e97a391dSYongbok Kim         MSACSR_FS_MASK)
171e97a391dSYongbok Kim 
172e97a391dSYongbok Kim     float_status msa_fp_status;
173b5dc7732Sths };
174b5dc7732Sths 
175ead9360eSths typedef struct CPUMIPSState CPUMIPSState;
176ead9360eSths struct CPUMIPSState {
177b5dc7732Sths     TCState active_tc;
178f01be154Sths     CPUMIPSFPUContext active_fpu;
179b5dc7732Sths 
180ead9360eSths     uint32_t current_tc;
181f01be154Sths     uint32_t current_fpu;
182ead9360eSths 
183e034e2c3Sths     uint32_t SEGBITS;
1846d35524cSths     uint32_t PABITS;
185e117f526SLeon Alrae #if defined(TARGET_MIPS64)
186e117f526SLeon Alrae # define PABITS_BASE 36
187e117f526SLeon Alrae #else
188e117f526SLeon Alrae # define PABITS_BASE 32
189e117f526SLeon Alrae #endif
190b6d96bedSths     target_ulong SEGMask;
191284b731aSLeon Alrae     uint64_t PAMask;
192e117f526SLeon Alrae #define PAMASK_BASE ((1ULL << PABITS_BASE) - 1)
19329929e34Sths 
194e97a391dSYongbok Kim     int32_t msair;
195e97a391dSYongbok Kim #define MSAIR_ProcID    8
196e97a391dSYongbok Kim #define MSAIR_Rev       0
197e97a391dSYongbok Kim 
198a86d421eSAleksandar Markovic /*
199a86d421eSAleksandar Markovic  *     Summary of CP0 registers
200a86d421eSAleksandar Markovic  *     ========================
201a86d421eSAleksandar Markovic  *
202a86d421eSAleksandar Markovic  *
203a86d421eSAleksandar Markovic  *     Register 0        Register 1        Register 2        Register 3
204a86d421eSAleksandar Markovic  *     ----------        ----------        ----------        ----------
205a86d421eSAleksandar Markovic  *
206a86d421eSAleksandar Markovic  * 0   Index             Random            EntryLo0          EntryLo1
207a86d421eSAleksandar Markovic  * 1   MVPControl        VPEControl        TCStatus          GlobalNumber
208a86d421eSAleksandar Markovic  * 2   MVPConf0          VPEConf0          TCBind
209a86d421eSAleksandar Markovic  * 3   MVPConf1          VPEConf1          TCRestart
210a86d421eSAleksandar Markovic  * 4   VPControl         YQMask            TCHalt
211a86d421eSAleksandar Markovic  * 5                     VPESchedule       TCContext
212a86d421eSAleksandar Markovic  * 6                     VPEScheFBack      TCSchedule
213a86d421eSAleksandar Markovic  * 7                     VPEOpt            TCScheFBack       TCOpt
214a86d421eSAleksandar Markovic  *
215a86d421eSAleksandar Markovic  *
216a86d421eSAleksandar Markovic  *     Register 4        Register 5        Register 6        Register 7
217a86d421eSAleksandar Markovic  *     ----------        ----------        ----------        ----------
218a86d421eSAleksandar Markovic  *
219a86d421eSAleksandar Markovic  * 0   Context           PageMask          Wired             HWREna
220a86d421eSAleksandar Markovic  * 1   ContextConfig     PageGrain         SRSConf0
221a86d421eSAleksandar Markovic  * 2   UserLocal         SegCtl0           SRSConf1
222a86d421eSAleksandar Markovic  * 3   XContextConfig    SegCtl1           SRSConf2
223a86d421eSAleksandar Markovic  * 4   DebugContextID    SegCtl2           SRSConf3
224a86d421eSAleksandar Markovic  * 5   MemoryMapID       PWBase            SRSConf4
225a86d421eSAleksandar Markovic  * 6                     PWField           PWCtl
226a86d421eSAleksandar Markovic  * 7                     PWSize
227a86d421eSAleksandar Markovic  *
228a86d421eSAleksandar Markovic  *
229a86d421eSAleksandar Markovic  *     Register 8        Register 9        Register 10       Register 11
230a86d421eSAleksandar Markovic  *     ----------        ----------        -----------       -----------
231a86d421eSAleksandar Markovic  *
232a86d421eSAleksandar Markovic  * 0   BadVAddr          Count             EntryHi           Compare
233a86d421eSAleksandar Markovic  * 1   BadInstr
234a86d421eSAleksandar Markovic  * 2   BadInstrP
235a86d421eSAleksandar Markovic  * 3   BadInstrX
236a86d421eSAleksandar Markovic  * 4                                       GuestCtl1         GuestCtl0Ext
237a86d421eSAleksandar Markovic  * 5                                       GuestCtl2
238a86d421eSAleksandar Markovic  * 6                                       GuestCtl3
239a86d421eSAleksandar Markovic  * 7
240a86d421eSAleksandar Markovic  *
241a86d421eSAleksandar Markovic  *
242a86d421eSAleksandar Markovic  *     Register 12       Register 13       Register 14       Register 15
243a86d421eSAleksandar Markovic  *     -----------       -----------       -----------       -----------
244a86d421eSAleksandar Markovic  *
245a86d421eSAleksandar Markovic  * 0   Status            Cause             EPC               PRId
246a86d421eSAleksandar Markovic  * 1   IntCtl                                                EBase
247a86d421eSAleksandar Markovic  * 2   SRSCtl                              NestedEPC         CDMMBase
248a86d421eSAleksandar Markovic  * 3   SRSMap                                                CMGCRBase
249a86d421eSAleksandar Markovic  * 4   View_IPL          View_RIPL                           BEVVA
250a86d421eSAleksandar Markovic  * 5   SRSMap2           NestedExc
251a86d421eSAleksandar Markovic  * 6   GuestCtl0
252a86d421eSAleksandar Markovic  * 7   GTOffset
253a86d421eSAleksandar Markovic  *
254a86d421eSAleksandar Markovic  *
255a86d421eSAleksandar Markovic  *     Register 16       Register 17       Register 18       Register 19
256a86d421eSAleksandar Markovic  *     -----------       -----------       -----------       -----------
257a86d421eSAleksandar Markovic  *
258a86d421eSAleksandar Markovic  * 0   Config            LLAddr            WatchLo           WatchHi
259a86d421eSAleksandar Markovic  * 1   Config1           MAAR              WatchLo           WatchHi
260a86d421eSAleksandar Markovic  * 2   Config2           MAARI             WatchLo           WatchHi
261a86d421eSAleksandar Markovic  * 3   Config3                             WatchLo           WatchHi
262a86d421eSAleksandar Markovic  * 4   Config4                             WatchLo           WatchHi
263a86d421eSAleksandar Markovic  * 5   Config5                             WatchLo           WatchHi
264a86d421eSAleksandar Markovic  * 6                                       WatchLo           WatchHi
265a86d421eSAleksandar Markovic  * 7                                       WatchLo           WatchHi
266a86d421eSAleksandar Markovic  *
267a86d421eSAleksandar Markovic  *
268a86d421eSAleksandar Markovic  *     Register 20       Register 21       Register 22       Register 23
269a86d421eSAleksandar Markovic  *     -----------       -----------       -----------       -----------
270a86d421eSAleksandar Markovic  *
271a86d421eSAleksandar Markovic  * 0   XContext                                              Debug
272a86d421eSAleksandar Markovic  * 1                                                         TraceControl
273a86d421eSAleksandar Markovic  * 2                                                         TraceControl2
274a86d421eSAleksandar Markovic  * 3                                                         UserTraceData1
275a86d421eSAleksandar Markovic  * 4                                                         TraceIBPC
276a86d421eSAleksandar Markovic  * 5                                                         TraceDBPC
277a86d421eSAleksandar Markovic  * 6                                                         Debug2
278a86d421eSAleksandar Markovic  * 7
279a86d421eSAleksandar Markovic  *
280a86d421eSAleksandar Markovic  *
281a86d421eSAleksandar Markovic  *     Register 24       Register 25       Register 26       Register 27
282a86d421eSAleksandar Markovic  *     -----------       -----------       -----------       -----------
283a86d421eSAleksandar Markovic  *
284a86d421eSAleksandar Markovic  * 0   DEPC              PerfCnt            ErrCtl          CacheErr
285a86d421eSAleksandar Markovic  * 1                     PerfCnt
286a86d421eSAleksandar Markovic  * 2   TraceControl3     PerfCnt
287a86d421eSAleksandar Markovic  * 3   UserTraceData2    PerfCnt
288a86d421eSAleksandar Markovic  * 4                     PerfCnt
289a86d421eSAleksandar Markovic  * 5                     PerfCnt
290a86d421eSAleksandar Markovic  * 6                     PerfCnt
291a86d421eSAleksandar Markovic  * 7                     PerfCnt
292a86d421eSAleksandar Markovic  *
293a86d421eSAleksandar Markovic  *
294a86d421eSAleksandar Markovic  *     Register 28       Register 29       Register 30       Register 31
295a86d421eSAleksandar Markovic  *     -----------       -----------       -----------       -----------
296a86d421eSAleksandar Markovic  *
297a86d421eSAleksandar Markovic  * 0   DataLo            DataHi            ErrorEPC          DESAVE
298a86d421eSAleksandar Markovic  * 1   TagLo             TagHi
299a86d421eSAleksandar Markovic  * 2   DataLo            DataHi                              KScratch<n>
300a86d421eSAleksandar Markovic  * 3   TagLo             TagHi                               KScratch<n>
301a86d421eSAleksandar Markovic  * 4   DataLo            DataHi                              KScratch<n>
302a86d421eSAleksandar Markovic  * 5   TagLo             TagHi                               KScratch<n>
303a86d421eSAleksandar Markovic  * 6   DataLo            DataHi                              KScratch<n>
304a86d421eSAleksandar Markovic  * 7   TagLo             TagHi                               KScratch<n>
305a86d421eSAleksandar Markovic  *
306a86d421eSAleksandar Markovic  */
307*50e7edc5SAleksandar Markovic /*
308*50e7edc5SAleksandar Markovic  * CP0 Register 0
309*50e7edc5SAleksandar Markovic  */
3109c2149c8Sths     int32_t CP0_Index;
311ead9360eSths     /* CP0_MVP* are per MVP registers. */
31201bc435bSYongbok Kim     int32_t CP0_VPControl;
31301bc435bSYongbok Kim #define CP0VPCtl_DIS    0
314*50e7edc5SAleksandar Markovic /*
315*50e7edc5SAleksandar Markovic  * CP0 Register 1
316*50e7edc5SAleksandar Markovic  */
3179c2149c8Sths     int32_t CP0_Random;
318ead9360eSths     int32_t CP0_VPEControl;
319ead9360eSths #define CP0VPECo_YSI	21
320ead9360eSths #define CP0VPECo_GSI	20
321ead9360eSths #define CP0VPECo_EXCPT	16
322ead9360eSths #define CP0VPECo_TE	15
323ead9360eSths #define CP0VPECo_TargTC	0
324ead9360eSths     int32_t CP0_VPEConf0;
325ead9360eSths #define CP0VPEC0_M	31
326ead9360eSths #define CP0VPEC0_XTC	21
327ead9360eSths #define CP0VPEC0_TCS	19
328ead9360eSths #define CP0VPEC0_SCS	18
329ead9360eSths #define CP0VPEC0_DSC	17
330ead9360eSths #define CP0VPEC0_ICS	16
331ead9360eSths #define CP0VPEC0_MVP	1
332ead9360eSths #define CP0VPEC0_VPA	0
333ead9360eSths     int32_t CP0_VPEConf1;
334ead9360eSths #define CP0VPEC1_NCX	20
335ead9360eSths #define CP0VPEC1_NCP2	10
336ead9360eSths #define CP0VPEC1_NCP1	0
337ead9360eSths     target_ulong CP0_YQMask;
338ead9360eSths     target_ulong CP0_VPESchedule;
339ead9360eSths     target_ulong CP0_VPEScheFBack;
340ead9360eSths     int32_t CP0_VPEOpt;
341ead9360eSths #define CP0VPEOpt_IWX7	15
342ead9360eSths #define CP0VPEOpt_IWX6	14
343ead9360eSths #define CP0VPEOpt_IWX5	13
344ead9360eSths #define CP0VPEOpt_IWX4	12
345ead9360eSths #define CP0VPEOpt_IWX3	11
346ead9360eSths #define CP0VPEOpt_IWX2	10
347ead9360eSths #define CP0VPEOpt_IWX1	9
348ead9360eSths #define CP0VPEOpt_IWX0	8
349ead9360eSths #define CP0VPEOpt_DWX7	7
350ead9360eSths #define CP0VPEOpt_DWX6	6
351ead9360eSths #define CP0VPEOpt_DWX5	5
352ead9360eSths #define CP0VPEOpt_DWX4	4
353ead9360eSths #define CP0VPEOpt_DWX3	3
354ead9360eSths #define CP0VPEOpt_DWX2	2
355ead9360eSths #define CP0VPEOpt_DWX1	1
356ead9360eSths #define CP0VPEOpt_DWX0	0
357*50e7edc5SAleksandar Markovic /*
358*50e7edc5SAleksandar Markovic  * CP0 Register 2
359*50e7edc5SAleksandar Markovic  */
360284b731aSLeon Alrae     uint64_t CP0_EntryLo0;
361*50e7edc5SAleksandar Markovic /*
362*50e7edc5SAleksandar Markovic  * CP0 Register 3
363*50e7edc5SAleksandar Markovic  */
364284b731aSLeon Alrae     uint64_t CP0_EntryLo1;
3652fb58b73SLeon Alrae #if defined(TARGET_MIPS64)
3662fb58b73SLeon Alrae # define CP0EnLo_RI 63
3672fb58b73SLeon Alrae # define CP0EnLo_XI 62
3682fb58b73SLeon Alrae #else
3692fb58b73SLeon Alrae # define CP0EnLo_RI 31
3702fb58b73SLeon Alrae # define CP0EnLo_XI 30
3712fb58b73SLeon Alrae #endif
37201bc435bSYongbok Kim     int32_t CP0_GlobalNumber;
37301bc435bSYongbok Kim #define CP0GN_VPId 0
374*50e7edc5SAleksandar Markovic /*
375*50e7edc5SAleksandar Markovic  * CP0 Register 4
376*50e7edc5SAleksandar Markovic  */
3779c2149c8Sths     target_ulong CP0_Context;
378e98c0d17SLeon Alrae     target_ulong CP0_KScratch[MIPS_KSCRATCH_NUM];
379*50e7edc5SAleksandar Markovic /*
380*50e7edc5SAleksandar Markovic  * CP0 Register 5
381*50e7edc5SAleksandar Markovic  */
3829c2149c8Sths     int32_t CP0_PageMask;
3837207c7f9SLeon Alrae     int32_t CP0_PageGrain_rw_bitmask;
3849c2149c8Sths     int32_t CP0_PageGrain;
3857207c7f9SLeon Alrae #define CP0PG_RIE 31
3867207c7f9SLeon Alrae #define CP0PG_XIE 30
387e117f526SLeon Alrae #define CP0PG_ELPA 29
38892ceb440SLeon Alrae #define CP0PG_IEC 27
389cec56a73SJames Hogan     target_ulong CP0_SegCtl0;
390cec56a73SJames Hogan     target_ulong CP0_SegCtl1;
391cec56a73SJames Hogan     target_ulong CP0_SegCtl2;
392cec56a73SJames Hogan #define CP0SC_PA        9
393cec56a73SJames Hogan #define CP0SC_PA_MASK   (0x7FULL << CP0SC_PA)
394cec56a73SJames Hogan #define CP0SC_PA_1GMASK (0x7EULL << CP0SC_PA)
395cec56a73SJames Hogan #define CP0SC_AM        4
396cec56a73SJames Hogan #define CP0SC_AM_MASK   (0x7ULL << CP0SC_AM)
397cec56a73SJames Hogan #define CP0SC_AM_UK     0ULL
398cec56a73SJames Hogan #define CP0SC_AM_MK     1ULL
399cec56a73SJames Hogan #define CP0SC_AM_MSK    2ULL
400cec56a73SJames Hogan #define CP0SC_AM_MUSK   3ULL
401cec56a73SJames Hogan #define CP0SC_AM_MUSUK  4ULL
402cec56a73SJames Hogan #define CP0SC_AM_USK    5ULL
403cec56a73SJames Hogan #define CP0SC_AM_UUSK   7ULL
404cec56a73SJames Hogan #define CP0SC_EU        3
405cec56a73SJames Hogan #define CP0SC_EU_MASK   (1ULL << CP0SC_EU)
406cec56a73SJames Hogan #define CP0SC_C         0
407cec56a73SJames Hogan #define CP0SC_C_MASK    (0x7ULL << CP0SC_C)
408cec56a73SJames Hogan #define CP0SC_MASK      (CP0SC_C_MASK | CP0SC_EU_MASK | CP0SC_AM_MASK | \
409cec56a73SJames Hogan                          CP0SC_PA_MASK)
410cec56a73SJames Hogan #define CP0SC_1GMASK    (CP0SC_C_MASK | CP0SC_EU_MASK | CP0SC_AM_MASK | \
411cec56a73SJames Hogan                          CP0SC_PA_1GMASK)
412cec56a73SJames Hogan #define CP0SC0_MASK     (CP0SC_MASK | (CP0SC_MASK << 16))
413cec56a73SJames Hogan #define CP0SC1_XAM      59
414cec56a73SJames Hogan #define CP0SC1_XAM_MASK (0x7ULL << CP0SC1_XAM)
415cec56a73SJames Hogan #define CP0SC1_MASK     (CP0SC_MASK | (CP0SC_MASK << 16) | CP0SC1_XAM_MASK)
416cec56a73SJames Hogan #define CP0SC2_XR       56
417cec56a73SJames Hogan #define CP0SC2_XR_MASK  (0xFFULL << CP0SC2_XR)
418cec56a73SJames Hogan #define CP0SC2_MASK     (CP0SC_1GMASK | (CP0SC_1GMASK << 16) | CP0SC2_XR_MASK)
419*50e7edc5SAleksandar Markovic /*
420*50e7edc5SAleksandar Markovic  * CP0 Register 6
421*50e7edc5SAleksandar Markovic  */
4229c2149c8Sths     int32_t CP0_Wired;
423ead9360eSths     int32_t CP0_SRSConf0_rw_bitmask;
424ead9360eSths     int32_t CP0_SRSConf0;
425ead9360eSths #define CP0SRSC0_M	31
426ead9360eSths #define CP0SRSC0_SRS3	20
427ead9360eSths #define CP0SRSC0_SRS2	10
428ead9360eSths #define CP0SRSC0_SRS1	0
429ead9360eSths     int32_t CP0_SRSConf1_rw_bitmask;
430ead9360eSths     int32_t CP0_SRSConf1;
431ead9360eSths #define CP0SRSC1_M	31
432ead9360eSths #define CP0SRSC1_SRS6	20
433ead9360eSths #define CP0SRSC1_SRS5	10
434ead9360eSths #define CP0SRSC1_SRS4	0
435ead9360eSths     int32_t CP0_SRSConf2_rw_bitmask;
436ead9360eSths     int32_t CP0_SRSConf2;
437ead9360eSths #define CP0SRSC2_M	31
438ead9360eSths #define CP0SRSC2_SRS9	20
439ead9360eSths #define CP0SRSC2_SRS8	10
440ead9360eSths #define CP0SRSC2_SRS7	0
441ead9360eSths     int32_t CP0_SRSConf3_rw_bitmask;
442ead9360eSths     int32_t CP0_SRSConf3;
443ead9360eSths #define CP0SRSC3_M	31
444ead9360eSths #define CP0SRSC3_SRS12	20
445ead9360eSths #define CP0SRSC3_SRS11	10
446ead9360eSths #define CP0SRSC3_SRS10	0
447ead9360eSths     int32_t CP0_SRSConf4_rw_bitmask;
448ead9360eSths     int32_t CP0_SRSConf4;
449ead9360eSths #define CP0SRSC4_SRS15	20
450ead9360eSths #define CP0SRSC4_SRS14	10
451ead9360eSths #define CP0SRSC4_SRS13	0
452*50e7edc5SAleksandar Markovic /*
453*50e7edc5SAleksandar Markovic  * CP0 Register 7
454*50e7edc5SAleksandar Markovic  */
4559c2149c8Sths     int32_t CP0_HWREna;
456*50e7edc5SAleksandar Markovic /*
457*50e7edc5SAleksandar Markovic  * CP0 Register 8
458*50e7edc5SAleksandar Markovic  */
459c570fd16Sths     target_ulong CP0_BadVAddr;
460aea14095SLeon Alrae     uint32_t CP0_BadInstr;
461aea14095SLeon Alrae     uint32_t CP0_BadInstrP;
46225beba9bSStefan Markovic     uint32_t CP0_BadInstrX;
463*50e7edc5SAleksandar Markovic /*
464*50e7edc5SAleksandar Markovic  * CP0 Register 9
465*50e7edc5SAleksandar Markovic  */
4669c2149c8Sths     int32_t CP0_Count;
467*50e7edc5SAleksandar Markovic /*
468*50e7edc5SAleksandar Markovic  * CP0 Register 10
469*50e7edc5SAleksandar Markovic  */
4709c2149c8Sths     target_ulong CP0_EntryHi;
4719456c2fbSLeon Alrae #define CP0EnHi_EHINV 10
4726ec98bd7SPaul Burton     target_ulong CP0_EntryHi_ASID_mask;
473*50e7edc5SAleksandar Markovic /*
474*50e7edc5SAleksandar Markovic  * CP0 Register 11
475*50e7edc5SAleksandar Markovic  */
4769c2149c8Sths     int32_t CP0_Compare;
477*50e7edc5SAleksandar Markovic /*
478*50e7edc5SAleksandar Markovic  * CP0 Register 12
479*50e7edc5SAleksandar Markovic  */
4809c2149c8Sths     int32_t CP0_Status;
4816af0bf9cSbellard #define CP0St_CU3   31
4826af0bf9cSbellard #define CP0St_CU2   30
4836af0bf9cSbellard #define CP0St_CU1   29
4846af0bf9cSbellard #define CP0St_CU0   28
4856af0bf9cSbellard #define CP0St_RP    27
4866ea83fedSbellard #define CP0St_FR    26
4876af0bf9cSbellard #define CP0St_RE    25
4887a387fffSths #define CP0St_MX    24
4897a387fffSths #define CP0St_PX    23
4906af0bf9cSbellard #define CP0St_BEV   22
4916af0bf9cSbellard #define CP0St_TS    21
4926af0bf9cSbellard #define CP0St_SR    20
4936af0bf9cSbellard #define CP0St_NMI   19
4946af0bf9cSbellard #define CP0St_IM    8
4957a387fffSths #define CP0St_KX    7
4967a387fffSths #define CP0St_SX    6
4977a387fffSths #define CP0St_UX    5
498623a930eSths #define CP0St_KSU   3
4996af0bf9cSbellard #define CP0St_ERL   2
5006af0bf9cSbellard #define CP0St_EXL   1
5016af0bf9cSbellard #define CP0St_IE    0
5029c2149c8Sths     int32_t CP0_IntCtl;
503ead9360eSths #define CP0IntCtl_IPTI 29
50488991299SDongxue Zhang #define CP0IntCtl_IPPCI 26
505ead9360eSths #define CP0IntCtl_VS 5
5069c2149c8Sths     int32_t CP0_SRSCtl;
507ead9360eSths #define CP0SRSCtl_HSS 26
508ead9360eSths #define CP0SRSCtl_EICSS 18
509ead9360eSths #define CP0SRSCtl_ESS 12
510ead9360eSths #define CP0SRSCtl_PSS 6
511ead9360eSths #define CP0SRSCtl_CSS 0
5129c2149c8Sths     int32_t CP0_SRSMap;
513ead9360eSths #define CP0SRSMap_SSV7 28
514ead9360eSths #define CP0SRSMap_SSV6 24
515ead9360eSths #define CP0SRSMap_SSV5 20
516ead9360eSths #define CP0SRSMap_SSV4 16
517ead9360eSths #define CP0SRSMap_SSV3 12
518ead9360eSths #define CP0SRSMap_SSV2 8
519ead9360eSths #define CP0SRSMap_SSV1 4
520ead9360eSths #define CP0SRSMap_SSV0 0
521*50e7edc5SAleksandar Markovic /*
522*50e7edc5SAleksandar Markovic  * CP0 Register 13
523*50e7edc5SAleksandar Markovic  */
5249c2149c8Sths     int32_t CP0_Cause;
5257a387fffSths #define CP0Ca_BD   31
5267a387fffSths #define CP0Ca_TI   30
5277a387fffSths #define CP0Ca_CE   28
5287a387fffSths #define CP0Ca_DC   27
5297a387fffSths #define CP0Ca_PCI  26
5306af0bf9cSbellard #define CP0Ca_IV   23
5317a387fffSths #define CP0Ca_WP   22
5327a387fffSths #define CP0Ca_IP    8
5334de9b249Sths #define CP0Ca_IP_mask 0x0000FF00
5347a387fffSths #define CP0Ca_EC    2
535*50e7edc5SAleksandar Markovic /*
536*50e7edc5SAleksandar Markovic  * CP0 Register 14
537*50e7edc5SAleksandar Markovic  */
538c570fd16Sths     target_ulong CP0_EPC;
539*50e7edc5SAleksandar Markovic /*
540*50e7edc5SAleksandar Markovic  * CP0 Register 15
541*50e7edc5SAleksandar Markovic  */
5429c2149c8Sths     int32_t CP0_PRid;
54374dbf824SJames Hogan     target_ulong CP0_EBase;
54474dbf824SJames Hogan     target_ulong CP0_EBaseWG_rw_bitmask;
54574dbf824SJames Hogan #define CP0EBase_WG 11
546c870e3f5SYongbok Kim     target_ulong CP0_CMGCRBase;
547*50e7edc5SAleksandar Markovic /*
548*50e7edc5SAleksandar Markovic  * CP0 Register 16
549*50e7edc5SAleksandar Markovic  */
5509c2149c8Sths     int32_t CP0_Config0;
5516af0bf9cSbellard #define CP0C0_M    31
5520413d7a5SAleksandar Markovic #define CP0C0_K23  28    /* 30..28 */
5530413d7a5SAleksandar Markovic #define CP0C0_KU   25    /* 27..25 */
5546af0bf9cSbellard #define CP0C0_MDU  20
555aff2bc6dSYongbok Kim #define CP0C0_MM   18
5566af0bf9cSbellard #define CP0C0_BM   16
5570413d7a5SAleksandar Markovic #define CP0C0_Impl 16    /* 24..16 */
5586af0bf9cSbellard #define CP0C0_BE   15
5590413d7a5SAleksandar Markovic #define CP0C0_AT   13    /* 14..13 */
5600413d7a5SAleksandar Markovic #define CP0C0_AR   10    /* 12..10 */
5610413d7a5SAleksandar Markovic #define CP0C0_MT   7     /*  9..7  */
5627a387fffSths #define CP0C0_VI   3
5630413d7a5SAleksandar Markovic #define CP0C0_K0   0     /*  2..0  */
5649c2149c8Sths     int32_t CP0_Config1;
5657a387fffSths #define CP0C1_M    31
5660413d7a5SAleksandar Markovic #define CP0C1_MMU  25    /* 30..25 */
5670413d7a5SAleksandar Markovic #define CP0C1_IS   22    /* 24..22 */
5680413d7a5SAleksandar Markovic #define CP0C1_IL   19    /* 21..19 */
5690413d7a5SAleksandar Markovic #define CP0C1_IA   16    /* 18..16 */
5700413d7a5SAleksandar Markovic #define CP0C1_DS   13    /* 15..13 */
5710413d7a5SAleksandar Markovic #define CP0C1_DL   10    /* 12..10 */
5720413d7a5SAleksandar Markovic #define CP0C1_DA   7     /*  9..7  */
5737a387fffSths #define CP0C1_C2   6
5747a387fffSths #define CP0C1_MD   5
5756af0bf9cSbellard #define CP0C1_PC   4
5766af0bf9cSbellard #define CP0C1_WR   3
5776af0bf9cSbellard #define CP0C1_CA   2
5786af0bf9cSbellard #define CP0C1_EP   1
5796af0bf9cSbellard #define CP0C1_FP   0
5809c2149c8Sths     int32_t CP0_Config2;
5817a387fffSths #define CP0C2_M    31
5820413d7a5SAleksandar Markovic #define CP0C2_TU   28    /* 30..28 */
5830413d7a5SAleksandar Markovic #define CP0C2_TS   24    /* 27..24 */
5840413d7a5SAleksandar Markovic #define CP0C2_TL   20    /* 23..20 */
5850413d7a5SAleksandar Markovic #define CP0C2_TA   16    /* 19..16 */
5860413d7a5SAleksandar Markovic #define CP0C2_SU   12    /* 15..12 */
5870413d7a5SAleksandar Markovic #define CP0C2_SS   8     /* 11..8  */
5880413d7a5SAleksandar Markovic #define CP0C2_SL   4     /*  7..4  */
5890413d7a5SAleksandar Markovic #define CP0C2_SA   0     /*  3..0  */
5909c2149c8Sths     int32_t CP0_Config3;
5917a387fffSths #define CP0C3_M            31
59270409e67SMaciej W. Rozycki #define CP0C3_BPG          30
593c870e3f5SYongbok Kim #define CP0C3_CMGCR        29
594e97a391dSYongbok Kim #define CP0C3_MSAP         28
595aea14095SLeon Alrae #define CP0C3_BP           27
596aea14095SLeon Alrae #define CP0C3_BI           26
59774dbf824SJames Hogan #define CP0C3_SC           25
5980413d7a5SAleksandar Markovic #define CP0C3_PW           24
5990413d7a5SAleksandar Markovic #define CP0C3_VZ           23
6000413d7a5SAleksandar Markovic #define CP0C3_IPLV         21    /* 22..21 */
6010413d7a5SAleksandar Markovic #define CP0C3_MMAR         18    /* 20..18 */
60270409e67SMaciej W. Rozycki #define CP0C3_MCU          17
603bbfa8f72SNathan Froyd #define CP0C3_ISA_ON_EXC   16
6040413d7a5SAleksandar Markovic #define CP0C3_ISA          14    /* 15..14 */
605d279279eSPetar Jovanovic #define CP0C3_ULRI         13
6067207c7f9SLeon Alrae #define CP0C3_RXI          12
60770409e67SMaciej W. Rozycki #define CP0C3_DSP2P        11
6087a387fffSths #define CP0C3_DSPP         10
6090413d7a5SAleksandar Markovic #define CP0C3_CTXTC        9
6100413d7a5SAleksandar Markovic #define CP0C3_ITL          8
6117a387fffSths #define CP0C3_LPA          7
6127a387fffSths #define CP0C3_VEIC         6
6137a387fffSths #define CP0C3_VInt         5
6147a387fffSths #define CP0C3_SP           4
61570409e67SMaciej W. Rozycki #define CP0C3_CDMM         3
6167a387fffSths #define CP0C3_MT           2
6177a387fffSths #define CP0C3_SM           1
6187a387fffSths #define CP0C3_TL           0
6198280b12cSMaciej W. Rozycki     int32_t CP0_Config4;
6208280b12cSMaciej W. Rozycki     int32_t CP0_Config4_rw_bitmask;
621b4160af1SPetar Jovanovic #define CP0C4_M            31
6220413d7a5SAleksandar Markovic #define CP0C4_IE           29    /* 30..29 */
623a0c80608SPaul Burton #define CP0C4_AE           28
6240413d7a5SAleksandar Markovic #define CP0C4_VTLBSizeExt  24    /* 27..24 */
625e98c0d17SLeon Alrae #define CP0C4_KScrExist    16
62670409e67SMaciej W. Rozycki #define CP0C4_MMUExtDef    14
6270413d7a5SAleksandar Markovic #define CP0C4_FTLBPageSize 8     /* 12..8  */
6280413d7a5SAleksandar Markovic /* bit layout if MMUExtDef=1 */
6290413d7a5SAleksandar Markovic #define CP0C4_MMUSizeExt   0     /*  7..0  */
6300413d7a5SAleksandar Markovic /* bit layout if MMUExtDef=2 */
6310413d7a5SAleksandar Markovic #define CP0C4_FTLBWays     4     /*  7..4  */
6320413d7a5SAleksandar Markovic #define CP0C4_FTLBSets     0     /*  3..0  */
6338280b12cSMaciej W. Rozycki     int32_t CP0_Config5;
6348280b12cSMaciej W. Rozycki     int32_t CP0_Config5_rw_bitmask;
635b4dd99a3SPetar Jovanovic #define CP0C5_M            31
636b4dd99a3SPetar Jovanovic #define CP0C5_K            30
637b4dd99a3SPetar Jovanovic #define CP0C5_CV           29
638b4dd99a3SPetar Jovanovic #define CP0C5_EVA          28
639b4dd99a3SPetar Jovanovic #define CP0C5_MSAEn        27
6400413d7a5SAleksandar Markovic #define CP0C5_PMJ          23    /* 25..23 */
6410413d7a5SAleksandar Markovic #define CP0C5_WR2          22
6420413d7a5SAleksandar Markovic #define CP0C5_NMS          21
6430413d7a5SAleksandar Markovic #define CP0C5_ULS          20
6440413d7a5SAleksandar Markovic #define CP0C5_XPA          19
6450413d7a5SAleksandar Markovic #define CP0C5_CRCP         18
6460413d7a5SAleksandar Markovic #define CP0C5_MI           17
6470413d7a5SAleksandar Markovic #define CP0C5_GI           15    /* 16..15 */
6480413d7a5SAleksandar Markovic #define CP0C5_CA2          14
649b00c7218SYongbok Kim #define CP0C5_XNP          13
6500413d7a5SAleksandar Markovic #define CP0C5_DEC          11
6510413d7a5SAleksandar Markovic #define CP0C5_L2C          10
6527c979afdSLeon Alrae #define CP0C5_UFE          9
6537c979afdSLeon Alrae #define CP0C5_FRE          8
65401bc435bSYongbok Kim #define CP0C5_VP           7
655faf1f68bSLeon Alrae #define CP0C5_SBRI         6
6565204ea79SLeon Alrae #define CP0C5_MVH          5
657ce9782f4SLeon Alrae #define CP0C5_LLB          4
658f6d4dd81SYongbok Kim #define CP0C5_MRP          3
659b4dd99a3SPetar Jovanovic #define CP0C5_UFR          2
660b4dd99a3SPetar Jovanovic #define CP0C5_NFExists     0
661e397ee33Sths     int32_t CP0_Config6;
662e397ee33Sths     int32_t CP0_Config7;
663f6d4dd81SYongbok Kim     uint64_t CP0_MAAR[MIPS_MAAR_MAX];
664f6d4dd81SYongbok Kim     int32_t CP0_MAARI;
665ead9360eSths     /* XXX: Maybe make LLAddr per-TC? */
666*50e7edc5SAleksandar Markovic /*
667*50e7edc5SAleksandar Markovic  * CP0 Register 17
668*50e7edc5SAleksandar Markovic  */
669284b731aSLeon Alrae     uint64_t lladdr;
670590bc601SPaul Brook     target_ulong llval;
671590bc601SPaul Brook     target_ulong llnewval;
6720b16dcd1SAleksandar Rikalo     uint64_t llval_wp;
6730b16dcd1SAleksandar Rikalo     uint32_t llnewval_wp;
674590bc601SPaul Brook     target_ulong llreg;
675284b731aSLeon Alrae     uint64_t CP0_LLAddr_rw_bitmask;
6762a6e32ddSAurelien Jarno     int CP0_LLAddr_shift;
677*50e7edc5SAleksandar Markovic /*
678*50e7edc5SAleksandar Markovic  * CP0 Register 18
679*50e7edc5SAleksandar Markovic  */
680fd88b6abSths     target_ulong CP0_WatchLo[8];
681*50e7edc5SAleksandar Markovic /*
682*50e7edc5SAleksandar Markovic  * CP0 Register 19
683*50e7edc5SAleksandar Markovic  */
684fd88b6abSths     int32_t CP0_WatchHi[8];
6856ec98bd7SPaul Burton #define CP0WH_ASID 16
686*50e7edc5SAleksandar Markovic /*
687*50e7edc5SAleksandar Markovic  * CP0 Register 20
688*50e7edc5SAleksandar Markovic  */
6899c2149c8Sths     target_ulong CP0_XContext;
6909c2149c8Sths     int32_t CP0_Framemask;
691*50e7edc5SAleksandar Markovic /*
692*50e7edc5SAleksandar Markovic  * CP0 Register 23
693*50e7edc5SAleksandar Markovic  */
6949c2149c8Sths     int32_t CP0_Debug;
695ead9360eSths #define CP0DB_DBD  31
6966af0bf9cSbellard #define CP0DB_DM   30
6976af0bf9cSbellard #define CP0DB_LSNM 28
6986af0bf9cSbellard #define CP0DB_Doze 27
6996af0bf9cSbellard #define CP0DB_Halt 26
7006af0bf9cSbellard #define CP0DB_CNT  25
7016af0bf9cSbellard #define CP0DB_IBEP 24
7026af0bf9cSbellard #define CP0DB_DBEP 21
7036af0bf9cSbellard #define CP0DB_IEXI 20
7046af0bf9cSbellard #define CP0DB_VER  15
7056af0bf9cSbellard #define CP0DB_DEC  10
7066af0bf9cSbellard #define CP0DB_SSt  8
7076af0bf9cSbellard #define CP0DB_DINT 5
7086af0bf9cSbellard #define CP0DB_DIB  4
7096af0bf9cSbellard #define CP0DB_DDBS 3
7106af0bf9cSbellard #define CP0DB_DDBL 2
7116af0bf9cSbellard #define CP0DB_DBp  1
7126af0bf9cSbellard #define CP0DB_DSS  0
713*50e7edc5SAleksandar Markovic /*
714*50e7edc5SAleksandar Markovic  * CP0 Register 24
715*50e7edc5SAleksandar Markovic  */
716c570fd16Sths     target_ulong CP0_DEPC;
717*50e7edc5SAleksandar Markovic /*
718*50e7edc5SAleksandar Markovic  * CP0 Register 25
719*50e7edc5SAleksandar Markovic  */
7209c2149c8Sths     int32_t CP0_Performance0;
721*50e7edc5SAleksandar Markovic /*
722*50e7edc5SAleksandar Markovic  * CP0 Register 26
723*50e7edc5SAleksandar Markovic  */
7240d74a222SLeon Alrae     int32_t CP0_ErrCtl;
7250d74a222SLeon Alrae #define CP0EC_WST 29
7260d74a222SLeon Alrae #define CP0EC_SPR 28
7270d74a222SLeon Alrae #define CP0EC_ITC 26
728*50e7edc5SAleksandar Markovic /*
729*50e7edc5SAleksandar Markovic  * CP0 Register 28
730*50e7edc5SAleksandar Markovic  */
731284b731aSLeon Alrae     uint64_t CP0_TagLo;
7329c2149c8Sths     int32_t CP0_DataLo;
733*50e7edc5SAleksandar Markovic /*
734*50e7edc5SAleksandar Markovic  * CP0 Register 29
735*50e7edc5SAleksandar Markovic  */
7369c2149c8Sths     int32_t CP0_TagHi;
7379c2149c8Sths     int32_t CP0_DataHi;
738*50e7edc5SAleksandar Markovic /*
739*50e7edc5SAleksandar Markovic  * CP0 Register 30
740*50e7edc5SAleksandar Markovic  */
741c570fd16Sths     target_ulong CP0_ErrorEPC;
742*50e7edc5SAleksandar Markovic /*
743*50e7edc5SAleksandar Markovic  * CP0 Register 31
744*50e7edc5SAleksandar Markovic  */
7459c2149c8Sths     int32_t CP0_DESAVE;
746*50e7edc5SAleksandar Markovic 
747b5dc7732Sths     /* We waste some space so we can handle shadow registers like TCs. */
748b5dc7732Sths     TCState tcs[MIPS_SHADOW_SET_MAX];
749f01be154Sths     CPUMIPSFPUContext fpus[MIPS_FPU_MAX];
7505cbdb3a3SStefan Weil     /* QEMU */
7516af0bf9cSbellard     int error_code;
752aea14095SLeon Alrae #define EXCP_TLB_NOMATCH   0x1
753aea14095SLeon Alrae #define EXCP_INST_NOTAVAIL 0x2 /* No valid instruction word for BadInstr */
7546af0bf9cSbellard     uint32_t hflags;    /* CPU State */
7556af0bf9cSbellard     /* TMASK defines different execution modes */
75642c86612SJames Hogan #define MIPS_HFLAG_TMASK  0x1F5807FF
75779ef2c4cSNathan Froyd #define MIPS_HFLAG_MODE   0x00007 /* execution modes                    */
758623a930eSths     /* The KSU flags must be the lowest bits in hflags. The flag order
759623a930eSths        must be the same as defined for CP0 Status. This allows to use
760623a930eSths        the bits as the value of mmu_idx. */
76179ef2c4cSNathan Froyd #define MIPS_HFLAG_KSU    0x00003 /* kernel/supervisor/user mode mask   */
76279ef2c4cSNathan Froyd #define MIPS_HFLAG_UM     0x00002 /* user mode flag                     */
76379ef2c4cSNathan Froyd #define MIPS_HFLAG_SM     0x00001 /* supervisor mode flag               */
76479ef2c4cSNathan Froyd #define MIPS_HFLAG_KM     0x00000 /* kernel mode flag                   */
76579ef2c4cSNathan Froyd #define MIPS_HFLAG_DM     0x00004 /* Debug mode                         */
76679ef2c4cSNathan Froyd #define MIPS_HFLAG_64     0x00008 /* 64-bit instructions enabled        */
76779ef2c4cSNathan Froyd #define MIPS_HFLAG_CP0    0x00010 /* CP0 enabled                        */
76879ef2c4cSNathan Froyd #define MIPS_HFLAG_FPU    0x00020 /* FPU enabled                        */
76979ef2c4cSNathan Froyd #define MIPS_HFLAG_F64    0x00040 /* 64-bit FPU enabled                 */
770b8aa4598Sths     /* True if the MIPS IV COP1X instructions can be used.  This also
771b8aa4598Sths        controls the non-COP1X instructions RECIP.S, RECIP.D, RSQRT.S
772b8aa4598Sths        and RSQRT.D.  */
77379ef2c4cSNathan Froyd #define MIPS_HFLAG_COP1X  0x00080 /* COP1X instructions enabled         */
77479ef2c4cSNathan Froyd #define MIPS_HFLAG_RE     0x00100 /* Reversed endianness                */
77501f72885SLeon Alrae #define MIPS_HFLAG_AWRAP  0x00200 /* 32-bit compatibility address wrapping */
77679ef2c4cSNathan Froyd #define MIPS_HFLAG_M16    0x00400 /* MIPS16 mode flag                   */
77779ef2c4cSNathan Froyd #define MIPS_HFLAG_M16_SHIFT 10
7784ad40f36Sbellard     /* If translation is interrupted between the branch instruction and
7794ad40f36Sbellard      * the delay slot, record what type of branch it is so that we can
7804ad40f36Sbellard      * resume translation properly.  It might be possible to reduce
7814ad40f36Sbellard      * this from three bits to two.  */
782339cd2a8SLeon Alrae #define MIPS_HFLAG_BMASK_BASE  0x803800
78379ef2c4cSNathan Froyd #define MIPS_HFLAG_B      0x00800 /* Unconditional branch               */
78479ef2c4cSNathan Froyd #define MIPS_HFLAG_BC     0x01000 /* Conditional branch                 */
78579ef2c4cSNathan Froyd #define MIPS_HFLAG_BL     0x01800 /* Likely branch                      */
78679ef2c4cSNathan Froyd #define MIPS_HFLAG_BR     0x02000 /* branch to register (can't link TB) */
78779ef2c4cSNathan Froyd     /* Extra flags about the current pending branch.  */
788b231c103SYongbok Kim #define MIPS_HFLAG_BMASK_EXT 0x7C000
78979ef2c4cSNathan Froyd #define MIPS_HFLAG_B16    0x04000 /* branch instruction was 16 bits     */
79079ef2c4cSNathan Froyd #define MIPS_HFLAG_BDS16  0x08000 /* branch requires 16-bit delay slot  */
79179ef2c4cSNathan Froyd #define MIPS_HFLAG_BDS32  0x10000 /* branch requires 32-bit delay slot  */
792b231c103SYongbok Kim #define MIPS_HFLAG_BDS_STRICT  0x20000 /* Strict delay slot size */
793b231c103SYongbok Kim #define MIPS_HFLAG_BX     0x40000 /* branch exchanges execution mode    */
79479ef2c4cSNathan Froyd #define MIPS_HFLAG_BMASK  (MIPS_HFLAG_BMASK_BASE | MIPS_HFLAG_BMASK_EXT)
795853c3240SJia Liu     /* MIPS DSP resources access. */
796b231c103SYongbok Kim #define MIPS_HFLAG_DSP   0x080000  /* Enable access to MIPS DSP resources. */
797b231c103SYongbok Kim #define MIPS_HFLAG_DSPR2 0x100000  /* Enable access to MIPS DSPR2 resources. */
798d279279eSPetar Jovanovic     /* Extra flag about HWREna register. */
799b231c103SYongbok Kim #define MIPS_HFLAG_HWRENA_ULR 0x200000 /* ULR bit from HWREna is set. */
800faf1f68bSLeon Alrae #define MIPS_HFLAG_SBRI  0x400000 /* R6 SDBBP causes RI excpt. in user mode */
801339cd2a8SLeon Alrae #define MIPS_HFLAG_FBNSLOT 0x800000 /* Forbidden slot                   */
802e97a391dSYongbok Kim #define MIPS_HFLAG_MSA   0x1000000
8037c979afdSLeon Alrae #define MIPS_HFLAG_FRE   0x2000000 /* FRE enabled */
804e117f526SLeon Alrae #define MIPS_HFLAG_ELPA  0x4000000
8050d74a222SLeon Alrae #define MIPS_HFLAG_ITC_CACHE  0x8000000 /* CACHE instr. operates on ITC tag */
80642c86612SJames Hogan #define MIPS_HFLAG_ERL   0x10000000 /* error level flag */
8076af0bf9cSbellard     target_ulong btarget;        /* Jump / branch target               */
8081ba74fb8Saurel32     target_ulong bcond;          /* Branch condition (if needed)       */
809a316d335Sbellard 
8107a387fffSths     int SYNCI_Step; /* Address step size for SYNCI */
8117a387fffSths     int CCRes; /* Cycle count resolution/divisor */
812ead9360eSths     uint32_t CP0_Status_rw_bitmask; /* Read/write bits in CP0_Status */
813ead9360eSths     uint32_t CP0_TCStatus_rw_bitmask; /* Read/write bits in CP0_TCStatus */
814e189e748Sths     int insn_flags; /* Supported instruction set */
8157a387fffSths 
8161f5c00cfSAlex Bennée     /* Fields up to this point are cleared by a CPU reset */
8171f5c00cfSAlex Bennée     struct {} end_reset_fields;
8181f5c00cfSAlex Bennée 
819a316d335Sbellard     CPU_COMMON
8206ae81775Sths 
821f0c3c505SAndreas Färber     /* Fields from here on are preserved across CPU reset. */
82251cc2e78SBlue Swirl     CPUMIPSMVPContext *mvp;
8233c7b48b7SPaul Brook #if !defined(CONFIG_USER_ONLY)
82451cc2e78SBlue Swirl     CPUMIPSTLBContext *tlb;
8253c7b48b7SPaul Brook #endif
82651cc2e78SBlue Swirl 
827c227f099SAnthony Liguori     const mips_def_t *cpu_model;
82833ac7f16Sths     void *irq[8];
8291246b259SStefan Weil     QEMUTimer *timer; /* Internal timer */
83034fa7e83SLeon Alrae     MemoryRegion *itc_tag; /* ITC Configuration Tags */
83189777fd1SLeon Alrae     target_ulong exception_base; /* ExceptionBase input to the core */
8326af0bf9cSbellard };
8336af0bf9cSbellard 
834416bf936SPaolo Bonzini /**
835416bf936SPaolo Bonzini  * MIPSCPU:
836416bf936SPaolo Bonzini  * @env: #CPUMIPSState
837416bf936SPaolo Bonzini  *
838416bf936SPaolo Bonzini  * A MIPS CPU.
839416bf936SPaolo Bonzini  */
840416bf936SPaolo Bonzini struct MIPSCPU {
841416bf936SPaolo Bonzini     /*< private >*/
842416bf936SPaolo Bonzini     CPUState parent_obj;
843416bf936SPaolo Bonzini     /*< public >*/
844416bf936SPaolo Bonzini 
845416bf936SPaolo Bonzini     CPUMIPSState env;
846416bf936SPaolo Bonzini };
847416bf936SPaolo Bonzini 
848416bf936SPaolo Bonzini static inline MIPSCPU *mips_env_get_cpu(CPUMIPSState *env)
849416bf936SPaolo Bonzini {
850416bf936SPaolo Bonzini     return container_of(env, MIPSCPU, env);
851416bf936SPaolo Bonzini }
852416bf936SPaolo Bonzini 
853416bf936SPaolo Bonzini #define ENV_GET_CPU(e) CPU(mips_env_get_cpu(e))
854416bf936SPaolo Bonzini 
855416bf936SPaolo Bonzini #define ENV_OFFSET offsetof(MIPSCPU, env)
856416bf936SPaolo Bonzini 
8579a78eeadSStefan Weil void mips_cpu_list (FILE *f, fprintf_function cpu_fprintf);
858647de6caSths 
8599467d44cSths #define cpu_signal_handler cpu_mips_signal_handler
860c732abe2Sj_mayer #define cpu_list mips_cpu_list
8619467d44cSths 
862084d0497SRichard Henderson extern void cpu_wrdsp(uint32_t rs, uint32_t mask_num, CPUMIPSState *env);
863084d0497SRichard Henderson extern uint32_t cpu_rddsp(uint32_t mask_num, CPUMIPSState *env);
864084d0497SRichard Henderson 
865623a930eSths /* MMU modes definitions. We carefully match the indices with our
866623a930eSths    hflags layout. */
8676ebbf390Sj_mayer #define MMU_MODE0_SUFFIX _kernel
868623a930eSths #define MMU_MODE1_SUFFIX _super
869623a930eSths #define MMU_MODE2_SUFFIX _user
87042c86612SJames Hogan #define MMU_MODE3_SUFFIX _error
871623a930eSths #define MMU_USER_IDX 2
872b0fc6003SJames Hogan 
873b0fc6003SJames Hogan static inline int hflags_mmu_index(uint32_t hflags)
874b0fc6003SJames Hogan {
87542c86612SJames Hogan     if (hflags & MIPS_HFLAG_ERL) {
87642c86612SJames Hogan         return 3; /* ERL */
87742c86612SJames Hogan     } else {
878b0fc6003SJames Hogan         return hflags & MIPS_HFLAG_KSU;
879b0fc6003SJames Hogan     }
88042c86612SJames Hogan }
881b0fc6003SJames Hogan 
88297ed5ccdSBenjamin Herrenschmidt static inline int cpu_mmu_index (CPUMIPSState *env, bool ifetch)
8836ebbf390Sj_mayer {
884b0fc6003SJames Hogan     return hflags_mmu_index(env->hflags);
8856ebbf390Sj_mayer }
8866ebbf390Sj_mayer 
887022c62cbSPaolo Bonzini #include "exec/cpu-all.h"
8886af0bf9cSbellard 
8896af0bf9cSbellard /* Memory access type :
8906af0bf9cSbellard  * may be needed for precise access rights control and precise exceptions.
8916af0bf9cSbellard  */
8926af0bf9cSbellard enum {
8936af0bf9cSbellard     /* 1 bit to define user level / supervisor access */
8946af0bf9cSbellard     ACCESS_USER  = 0x00,
8956af0bf9cSbellard     ACCESS_SUPER = 0x01,
8966af0bf9cSbellard     /* 1 bit to indicate direction */
8976af0bf9cSbellard     ACCESS_STORE = 0x02,
8986af0bf9cSbellard     /* Type of instruction that generated the access */
8996af0bf9cSbellard     ACCESS_CODE  = 0x10, /* Code fetch access                */
9006af0bf9cSbellard     ACCESS_INT   = 0x20, /* Integer load/store access        */
9016af0bf9cSbellard     ACCESS_FLOAT = 0x30, /* floating point load/store access */
9026af0bf9cSbellard };
9036af0bf9cSbellard 
9046af0bf9cSbellard /* Exceptions */
9056af0bf9cSbellard enum {
9066af0bf9cSbellard     EXCP_NONE          = -1,
9076af0bf9cSbellard     EXCP_RESET         = 0,
9086af0bf9cSbellard     EXCP_SRESET,
9096af0bf9cSbellard     EXCP_DSS,
9106af0bf9cSbellard     EXCP_DINT,
91114e51cc7Sths     EXCP_DDBL,
91214e51cc7Sths     EXCP_DDBS,
9136af0bf9cSbellard     EXCP_NMI,
9146af0bf9cSbellard     EXCP_MCHECK,
91514e51cc7Sths     EXCP_EXT_INTERRUPT, /* 8 */
9166af0bf9cSbellard     EXCP_DFWATCH,
91714e51cc7Sths     EXCP_DIB,
9186af0bf9cSbellard     EXCP_IWATCH,
9196af0bf9cSbellard     EXCP_AdEL,
9206af0bf9cSbellard     EXCP_AdES,
9216af0bf9cSbellard     EXCP_TLBF,
9226af0bf9cSbellard     EXCP_IBE,
92314e51cc7Sths     EXCP_DBp, /* 16 */
9246af0bf9cSbellard     EXCP_SYSCALL,
92514e51cc7Sths     EXCP_BREAK,
9264ad40f36Sbellard     EXCP_CpU,
9276af0bf9cSbellard     EXCP_RI,
9286af0bf9cSbellard     EXCP_OVERFLOW,
9296af0bf9cSbellard     EXCP_TRAP,
9305a5012ecSths     EXCP_FPE,
93114e51cc7Sths     EXCP_DWATCH, /* 24 */
9326af0bf9cSbellard     EXCP_LTLBL,
9336af0bf9cSbellard     EXCP_TLBL,
9346af0bf9cSbellard     EXCP_TLBS,
9356af0bf9cSbellard     EXCP_DBE,
936ead9360eSths     EXCP_THREAD,
93714e51cc7Sths     EXCP_MDMX,
93814e51cc7Sths     EXCP_C2E,
93914e51cc7Sths     EXCP_CACHE, /* 32 */
940853c3240SJia Liu     EXCP_DSPDIS,
941e97a391dSYongbok Kim     EXCP_MSADIS,
942e97a391dSYongbok Kim     EXCP_MSAFPE,
94392ceb440SLeon Alrae     EXCP_TLBXI,
94492ceb440SLeon Alrae     EXCP_TLBRI,
94514e51cc7Sths 
94692ceb440SLeon Alrae     EXCP_LAST = EXCP_TLBRI,
9476af0bf9cSbellard };
948590bc601SPaul Brook /* Dummy exception for conditional stores.  */
949590bc601SPaul Brook #define EXCP_SC 0x100
9506af0bf9cSbellard 
951f249412cSEdgar E. Iglesias /*
95226aa3d9aSPhilippe Mathieu-Daudé  * This is an internally generated WAKE request line.
953f249412cSEdgar E. Iglesias  * It is driven by the CPU itself. Raised when the MT
954f249412cSEdgar E. Iglesias  * block wants to wake a VPE from an inactive state and
955f249412cSEdgar E. Iglesias  * cleared when VPE goes from active to inactive.
956f249412cSEdgar E. Iglesias  */
957f249412cSEdgar E. Iglesias #define CPU_INTERRUPT_WAKE CPU_INTERRUPT_TGT_INT_0
958f249412cSEdgar E. Iglesias 
959388bb21aSths int cpu_mips_signal_handler(int host_signum, void *pinfo, void *puc);
9606af0bf9cSbellard 
961a7519f2bSIgor Mammedov #define MIPS_CPU_TYPE_SUFFIX "-" TYPE_MIPS_CPU
962a7519f2bSIgor Mammedov #define MIPS_CPU_TYPE_NAME(model) model MIPS_CPU_TYPE_SUFFIX
9630dacec87SIgor Mammedov #define CPU_RESOLVING_TYPE TYPE_MIPS_CPU
964a7519f2bSIgor Mammedov 
965a7519f2bSIgor Mammedov bool cpu_supports_cps_smp(const char *cpu_type);
966a7519f2bSIgor Mammedov bool cpu_supports_isa(const char *cpu_type, unsigned int isa);
96789777fd1SLeon Alrae void cpu_set_exception_base(int vp_index, target_ulong address);
96830bf942dSAndreas Färber 
9695dc5d9f0SAurelien Jarno /* mips_int.c */
9707db13faeSAndreas Färber void cpu_mips_soft_irq(CPUMIPSState *env, int irq, int level);
9715dc5d9f0SAurelien Jarno 
972f9480ffcSths /* helper.c */
9731239b472SKwok Cheung Yeung target_ulong exception_resume_pc (CPUMIPSState *env);
974f9480ffcSths 
975599bc5e8SAleksandar Markovic static inline void restore_snan_bit_mode(CPUMIPSState *env)
976599bc5e8SAleksandar Markovic {
977599bc5e8SAleksandar Markovic     set_snan_bit_is_one((env->active_fpu.fcr31 & (1 << FCR31_NAN2008)) == 0,
978599bc5e8SAleksandar Markovic                         &env->active_fpu.fp_status);
979599bc5e8SAleksandar Markovic }
980599bc5e8SAleksandar Markovic 
9817db13faeSAndreas Färber static inline void cpu_get_tb_cpu_state(CPUMIPSState *env, target_ulong *pc,
98289fee74aSEmilio G. Cota                                         target_ulong *cs_base, uint32_t *flags)
9836b917547Saliguori {
9846b917547Saliguori     *pc = env->active_tc.PC;
9856b917547Saliguori     *cs_base = 0;
986d279279eSPetar Jovanovic     *flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK |
987d279279eSPetar Jovanovic                             MIPS_HFLAG_HWRENA_ULR);
9886b917547Saliguori }
9896b917547Saliguori 
99007f5a258SMarkus Armbruster #endif /* MIPS_CPU_H */
991