xref: /qemu/target/mips/cpu.h (revision 22a7c2f239229b2ee9fcbac03cb598d9aebb9196)
107f5a258SMarkus Armbruster #ifndef MIPS_CPU_H
207f5a258SMarkus Armbruster #define MIPS_CPU_H
36af0bf9cSbellard 
4416bf936SPaolo Bonzini #include "cpu-qom.h"
5022c62cbSPaolo Bonzini #include "exec/cpu-defs.h"
6*22a7c2f2SPierrick Bouvier #include "exec/cpu-interrupt.h"
703afdc28SJiaxun Yang #ifndef CONFIG_USER_ONLY
88be545baSRichard Henderson #include "system/memory.h"
903afdc28SJiaxun Yang #endif
10502700d0SAlex Bennée #include "fpu/softfloat-types.h"
11a0713e85SPhilippe Mathieu-Daudé #include "hw/clock.h"
1274433bf0SRichard Henderson #include "mips-defs.h"
136af0bf9cSbellard 
14ead9360eSths typedef struct CPUMIPSTLBContext CPUMIPSTLBContext;
1551b2772fSths 
16e97a391dSYongbok Kim /* MSA Context */
17e97a391dSYongbok Kim #define MSA_WRLEN (128)
18e97a391dSYongbok Kim 
19e97a391dSYongbok Kim typedef union wr_t wr_t;
20e97a391dSYongbok Kim union wr_t {
21e97a391dSYongbok Kim     int8_t  b[MSA_WRLEN / 8];
22e97a391dSYongbok Kim     int16_t h[MSA_WRLEN / 16];
23e97a391dSYongbok Kim     int32_t w[MSA_WRLEN / 32];
24e97a391dSYongbok Kim     int64_t d[MSA_WRLEN / 64];
25e97a391dSYongbok Kim };
26e97a391dSYongbok Kim 
27c227f099SAnthony Liguori typedef union fpr_t fpr_t;
28c227f099SAnthony Liguori union fpr_t {
29ead9360eSths     float64  fd;   /* ieee double precision */
30ead9360eSths     float32  fs[2];/* ieee single precision */
31ead9360eSths     uint64_t d;    /* binary double fixed-point */
32ead9360eSths     uint32_t w[2]; /* binary single fixed-point */
33e97a391dSYongbok Kim /* FPU/MSA register mapping is not tested on big-endian hosts. */
34e97a391dSYongbok Kim     wr_t     wr;   /* vector data */
35ead9360eSths };
369e72f33dSJules Irenge /*
379e72f33dSJules Irenge  *define FP_ENDIAN_IDX to access the same location
384ff9786cSStefan Weil  * in the fpr_t union regardless of the host endianness
39ead9360eSths  */
40e03b5686SMarc-André Lureau #if HOST_BIG_ENDIAN
41ead9360eSths #  define FP_ENDIAN_IDX 1
42ead9360eSths #else
43ead9360eSths #  define FP_ENDIAN_IDX 0
44c570fd16Sths #endif
45ead9360eSths 
46ead9360eSths typedef struct CPUMIPSFPUContext CPUMIPSFPUContext;
47ead9360eSths struct CPUMIPSFPUContext {
486af0bf9cSbellard     /* Floating point registers */
49c227f099SAnthony Liguori     fpr_t fpr[32];
506ea83fedSbellard     float_status fp_status;
515a5012ecSths     /* fpu implementation/revision register (fir) */
526af0bf9cSbellard     uint32_t fcr0;
537c979afdSLeon Alrae #define FCR0_FREP 29
54b4dd99a3SPetar Jovanovic #define FCR0_UFRP 28
55ba5c79f2SLeon Alrae #define FCR0_HAS2008 23
565a5012ecSths #define FCR0_F64 22
575a5012ecSths #define FCR0_L 21
585a5012ecSths #define FCR0_W 20
595a5012ecSths #define FCR0_3D 19
605a5012ecSths #define FCR0_PS 18
615a5012ecSths #define FCR0_D 17
625a5012ecSths #define FCR0_S 16
635a5012ecSths #define FCR0_PRID 8
645a5012ecSths #define FCR0_REV 0
656ea83fedSbellard     /* fcsr */
66599bc5e8SAleksandar Markovic     uint32_t fcr31_rw_bitmask;
676ea83fedSbellard     uint32_t fcr31;
6877be4199SAleksandar Markovic #define FCR31_FS 24
69ba5c79f2SLeon Alrae #define FCR31_ABS2008 19
70ba5c79f2SLeon Alrae #define FCR31_NAN2008 18
718ebf2e1aSJules Irenge #define SET_FP_COND(num, env)     do { ((env).fcr31) |=                 \
728ebf2e1aSJules Irenge                                        ((num) ? (1 << ((num) + 24)) :   \
738ebf2e1aSJules Irenge                                                 (1 << 23));             \
748ebf2e1aSJules Irenge                                      } while (0)
758ebf2e1aSJules Irenge #define CLEAR_FP_COND(num, env)   do { ((env).fcr31) &=                 \
768ebf2e1aSJules Irenge                                        ~((num) ? (1 << ((num) + 24)) :  \
778ebf2e1aSJules Irenge                                                  (1 << 23));            \
788ebf2e1aSJules Irenge                                      } while (0)
798ebf2e1aSJules Irenge #define GET_FP_COND(env)         ((((env).fcr31 >> 24) & 0xfe) |        \
808ebf2e1aSJules Irenge                                  (((env).fcr31 >> 23) & 0x1))
816ea83fedSbellard #define GET_FP_CAUSE(reg)        (((reg) >> 12) & 0x3f)
826ea83fedSbellard #define GET_FP_ENABLE(reg)       (((reg) >>  7) & 0x1f)
836ea83fedSbellard #define GET_FP_FLAGS(reg)        (((reg) >>  2) & 0x1f)
848ebf2e1aSJules Irenge #define SET_FP_CAUSE(reg, v)      do { (reg) = ((reg) & ~(0x3f << 12)) | \
858ebf2e1aSJules Irenge                                                ((v & 0x3f) << 12);       \
868ebf2e1aSJules Irenge                                      } while (0)
878ebf2e1aSJules Irenge #define SET_FP_ENABLE(reg, v)     do { (reg) = ((reg) & ~(0x1f <<  7)) | \
888ebf2e1aSJules Irenge                                                ((v & 0x1f) << 7);        \
898ebf2e1aSJules Irenge                                      } while (0)
908ebf2e1aSJules Irenge #define SET_FP_FLAGS(reg, v)      do { (reg) = ((reg) & ~(0x1f <<  2)) | \
918ebf2e1aSJules Irenge                                                ((v & 0x1f) << 2);        \
928ebf2e1aSJules Irenge                                      } while (0)
935a5012ecSths #define UPDATE_FP_FLAGS(reg, v)   do { (reg) |= ((v & 0x1f) << 2); } while (0)
946ea83fedSbellard #define FP_INEXACT        1
956ea83fedSbellard #define FP_UNDERFLOW      2
966ea83fedSbellard #define FP_OVERFLOW       4
976ea83fedSbellard #define FP_DIV0           8
986ea83fedSbellard #define FP_INVALID        16
996ea83fedSbellard #define FP_UNIMPLEMENTED  32
100ead9360eSths };
1016ea83fedSbellard 
102c20d594eSRichard Henderson #define TARGET_INSN_START_EXTRA_WORDS 2
1036ebbf390Sj_mayer 
104ead9360eSths typedef struct CPUMIPSMVPContext CPUMIPSMVPContext;
105ead9360eSths struct CPUMIPSMVPContext {
106ead9360eSths     int32_t CP0_MVPControl;
107ead9360eSths #define CP0MVPCo_CPA    3
108ead9360eSths #define CP0MVPCo_STLB   2
109ead9360eSths #define CP0MVPCo_VPC    1
110ead9360eSths #define CP0MVPCo_EVP    0
111ead9360eSths     int32_t CP0_MVPConf0;
112ead9360eSths #define CP0MVPC0_M      31
113ead9360eSths #define CP0MVPC0_TLBS   29
114ead9360eSths #define CP0MVPC0_GS     28
115ead9360eSths #define CP0MVPC0_PCP    27
116ead9360eSths #define CP0MVPC0_PTLBE  16
117ead9360eSths #define CP0MVPC0_TCA    15
118ead9360eSths #define CP0MVPC0_PVPE   10
119ead9360eSths #define CP0MVPC0_PTC    0
120ead9360eSths     int32_t CP0_MVPConf1;
121ead9360eSths #define CP0MVPC1_CIM    31
122ead9360eSths #define CP0MVPC1_CIF    30
123ead9360eSths #define CP0MVPC1_PCX    20
124ead9360eSths #define CP0MVPC1_PCP2   10
125ead9360eSths #define CP0MVPC1_PCP1   0
126ead9360eSths };
127ead9360eSths 
128c227f099SAnthony Liguori typedef struct mips_def_t mips_def_t;
129ead9360eSths 
130ead9360eSths #define MIPS_SHADOW_SET_MAX 16
131ead9360eSths #define MIPS_TC_MAX 5
132f01be154Sths #define MIPS_FPU_MAX 1
133ead9360eSths #define MIPS_DSP_ACC 4
134e98c0d17SLeon Alrae #define MIPS_KSCRATCH_NUM 6
135f6d4dd81SYongbok Kim #define MIPS_MAAR_MAX 16 /* Must be an even number. */
136ead9360eSths 
137e97a391dSYongbok Kim 
138a86d421eSAleksandar Markovic /*
139a86d421eSAleksandar Markovic  *     Summary of CP0 registers
140a86d421eSAleksandar Markovic  *     ========================
141a86d421eSAleksandar Markovic  *
142a86d421eSAleksandar Markovic  *
143a86d421eSAleksandar Markovic  *     Register 0        Register 1        Register 2        Register 3
144a86d421eSAleksandar Markovic  *     ----------        ----------        ----------        ----------
145a86d421eSAleksandar Markovic  *
146a86d421eSAleksandar Markovic  * 0   Index             Random            EntryLo0          EntryLo1
147a86d421eSAleksandar Markovic  * 1   MVPControl        VPEControl        TCStatus          GlobalNumber
148a86d421eSAleksandar Markovic  * 2   MVPConf0          VPEConf0          TCBind
149a86d421eSAleksandar Markovic  * 3   MVPConf1          VPEConf1          TCRestart
150a86d421eSAleksandar Markovic  * 4   VPControl         YQMask            TCHalt
151a86d421eSAleksandar Markovic  * 5                     VPESchedule       TCContext
152a86d421eSAleksandar Markovic  * 6                     VPEScheFBack      TCSchedule
153a86d421eSAleksandar Markovic  * 7                     VPEOpt            TCScheFBack       TCOpt
154a86d421eSAleksandar Markovic  *
155a86d421eSAleksandar Markovic  *
156a86d421eSAleksandar Markovic  *     Register 4        Register 5        Register 6        Register 7
157a86d421eSAleksandar Markovic  *     ----------        ----------        ----------        ----------
158a86d421eSAleksandar Markovic  *
159a86d421eSAleksandar Markovic  * 0   Context           PageMask          Wired             HWREna
160a86d421eSAleksandar Markovic  * 1   ContextConfig     PageGrain         SRSConf0
161a86d421eSAleksandar Markovic  * 2   UserLocal         SegCtl0           SRSConf1
162a86d421eSAleksandar Markovic  * 3   XContextConfig    SegCtl1           SRSConf2
163a86d421eSAleksandar Markovic  * 4   DebugContextID    SegCtl2           SRSConf3
164a86d421eSAleksandar Markovic  * 5   MemoryMapID       PWBase            SRSConf4
165a86d421eSAleksandar Markovic  * 6                     PWField           PWCtl
166a86d421eSAleksandar Markovic  * 7                     PWSize
167a86d421eSAleksandar Markovic  *
168a86d421eSAleksandar Markovic  *
169a86d421eSAleksandar Markovic  *     Register 8        Register 9        Register 10       Register 11
170a86d421eSAleksandar Markovic  *     ----------        ----------        -----------       -----------
171a86d421eSAleksandar Markovic  *
172a86d421eSAleksandar Markovic  * 0   BadVAddr          Count             EntryHi           Compare
173a86d421eSAleksandar Markovic  * 1   BadInstr
174a86d421eSAleksandar Markovic  * 2   BadInstrP
175a86d421eSAleksandar Markovic  * 3   BadInstrX
176a86d421eSAleksandar Markovic  * 4                                       GuestCtl1         GuestCtl0Ext
177a86d421eSAleksandar Markovic  * 5                                       GuestCtl2
178167db30eSYongbok Kim  * 6                     SAARI             GuestCtl3
179167db30eSYongbok Kim  * 7                     SAAR
180a86d421eSAleksandar Markovic  *
181a86d421eSAleksandar Markovic  *
182a86d421eSAleksandar Markovic  *     Register 12       Register 13       Register 14       Register 15
183a86d421eSAleksandar Markovic  *     -----------       -----------       -----------       -----------
184a86d421eSAleksandar Markovic  *
185a86d421eSAleksandar Markovic  * 0   Status            Cause             EPC               PRId
186a86d421eSAleksandar Markovic  * 1   IntCtl                                                EBase
187a86d421eSAleksandar Markovic  * 2   SRSCtl                              NestedEPC         CDMMBase
188a86d421eSAleksandar Markovic  * 3   SRSMap                                                CMGCRBase
189a86d421eSAleksandar Markovic  * 4   View_IPL          View_RIPL                           BEVVA
190a86d421eSAleksandar Markovic  * 5   SRSMap2           NestedExc
191a86d421eSAleksandar Markovic  * 6   GuestCtl0
192a86d421eSAleksandar Markovic  * 7   GTOffset
193a86d421eSAleksandar Markovic  *
194a86d421eSAleksandar Markovic  *
195a86d421eSAleksandar Markovic  *     Register 16       Register 17       Register 18       Register 19
196a86d421eSAleksandar Markovic  *     -----------       -----------       -----------       -----------
197a86d421eSAleksandar Markovic  *
198e8dcfe82SAleksandar Markovic  * 0   Config            LLAddr            WatchLo0          WatchHi
199e8dcfe82SAleksandar Markovic  * 1   Config1           MAAR              WatchLo1          WatchHi
200e8dcfe82SAleksandar Markovic  * 2   Config2           MAARI             WatchLo2          WatchHi
201e8dcfe82SAleksandar Markovic  * 3   Config3                             WatchLo3          WatchHi
202e8dcfe82SAleksandar Markovic  * 4   Config4                             WatchLo4          WatchHi
203e8dcfe82SAleksandar Markovic  * 5   Config5                             WatchLo5          WatchHi
204af868995SHuacai Chen  * 6   Config6                             WatchLo6          WatchHi
205af868995SHuacai Chen  * 7   Config7                             WatchLo7          WatchHi
206a86d421eSAleksandar Markovic  *
207a86d421eSAleksandar Markovic  *
208a86d421eSAleksandar Markovic  *     Register 20       Register 21       Register 22       Register 23
209a86d421eSAleksandar Markovic  *     -----------       -----------       -----------       -----------
210a86d421eSAleksandar Markovic  *
211a86d421eSAleksandar Markovic  * 0   XContext                                              Debug
212a86d421eSAleksandar Markovic  * 1                                                         TraceControl
213a86d421eSAleksandar Markovic  * 2                                                         TraceControl2
214a86d421eSAleksandar Markovic  * 3                                                         UserTraceData1
215a86d421eSAleksandar Markovic  * 4                                                         TraceIBPC
216a86d421eSAleksandar Markovic  * 5                                                         TraceDBPC
217a86d421eSAleksandar Markovic  * 6                                                         Debug2
218a86d421eSAleksandar Markovic  * 7
219a86d421eSAleksandar Markovic  *
220a86d421eSAleksandar Markovic  *
221a86d421eSAleksandar Markovic  *     Register 24       Register 25       Register 26       Register 27
222a86d421eSAleksandar Markovic  *     -----------       -----------       -----------       -----------
223a86d421eSAleksandar Markovic  *
224a86d421eSAleksandar Markovic  * 0   DEPC              PerfCnt            ErrCtl          CacheErr
225a86d421eSAleksandar Markovic  * 1                     PerfCnt
226a86d421eSAleksandar Markovic  * 2   TraceControl3     PerfCnt
227a86d421eSAleksandar Markovic  * 3   UserTraceData2    PerfCnt
228a86d421eSAleksandar Markovic  * 4                     PerfCnt
229a86d421eSAleksandar Markovic  * 5                     PerfCnt
230a86d421eSAleksandar Markovic  * 6                     PerfCnt
231a86d421eSAleksandar Markovic  * 7                     PerfCnt
232a86d421eSAleksandar Markovic  *
233a86d421eSAleksandar Markovic  *
234a86d421eSAleksandar Markovic  *     Register 28       Register 29       Register 30       Register 31
235a86d421eSAleksandar Markovic  *     -----------       -----------       -----------       -----------
236a86d421eSAleksandar Markovic  *
237a86d421eSAleksandar Markovic  * 0   DataLo            DataHi            ErrorEPC          DESAVE
238a86d421eSAleksandar Markovic  * 1   TagLo             TagHi
239af4bb6daSAleksandar Markovic  * 2   DataLo1           DataHi1                             KScratch<n>
240af4bb6daSAleksandar Markovic  * 3   TagLo1            TagHi1                              KScratch<n>
241af4bb6daSAleksandar Markovic  * 4   DataLo2           DataHi2                             KScratch<n>
242af4bb6daSAleksandar Markovic  * 5   TagLo2            TagHi2                              KScratch<n>
243af4bb6daSAleksandar Markovic  * 6   DataLo3           DataHi3                             KScratch<n>
244af4bb6daSAleksandar Markovic  * 7   TagLo3            TagHi3                              KScratch<n>
245a86d421eSAleksandar Markovic  *
246a86d421eSAleksandar Markovic  */
24704992c8cSAleksandar Markovic #define CP0_REGISTER_00     0
24804992c8cSAleksandar Markovic #define CP0_REGISTER_01     1
24904992c8cSAleksandar Markovic #define CP0_REGISTER_02     2
25004992c8cSAleksandar Markovic #define CP0_REGISTER_03     3
25104992c8cSAleksandar Markovic #define CP0_REGISTER_04     4
25204992c8cSAleksandar Markovic #define CP0_REGISTER_05     5
25304992c8cSAleksandar Markovic #define CP0_REGISTER_06     6
25404992c8cSAleksandar Markovic #define CP0_REGISTER_07     7
25504992c8cSAleksandar Markovic #define CP0_REGISTER_08     8
25604992c8cSAleksandar Markovic #define CP0_REGISTER_09     9
25704992c8cSAleksandar Markovic #define CP0_REGISTER_10    10
25804992c8cSAleksandar Markovic #define CP0_REGISTER_11    11
25904992c8cSAleksandar Markovic #define CP0_REGISTER_12    12
26004992c8cSAleksandar Markovic #define CP0_REGISTER_13    13
26104992c8cSAleksandar Markovic #define CP0_REGISTER_14    14
26204992c8cSAleksandar Markovic #define CP0_REGISTER_15    15
26304992c8cSAleksandar Markovic #define CP0_REGISTER_16    16
26404992c8cSAleksandar Markovic #define CP0_REGISTER_17    17
26504992c8cSAleksandar Markovic #define CP0_REGISTER_18    18
26604992c8cSAleksandar Markovic #define CP0_REGISTER_19    19
26704992c8cSAleksandar Markovic #define CP0_REGISTER_20    20
26804992c8cSAleksandar Markovic #define CP0_REGISTER_21    21
26904992c8cSAleksandar Markovic #define CP0_REGISTER_22    22
27004992c8cSAleksandar Markovic #define CP0_REGISTER_23    23
27104992c8cSAleksandar Markovic #define CP0_REGISTER_24    24
27204992c8cSAleksandar Markovic #define CP0_REGISTER_25    25
27304992c8cSAleksandar Markovic #define CP0_REGISTER_26    26
27404992c8cSAleksandar Markovic #define CP0_REGISTER_27    27
27504992c8cSAleksandar Markovic #define CP0_REGISTER_28    28
27604992c8cSAleksandar Markovic #define CP0_REGISTER_29    29
27704992c8cSAleksandar Markovic #define CP0_REGISTER_30    30
27804992c8cSAleksandar Markovic #define CP0_REGISTER_31    31
27904992c8cSAleksandar Markovic 
28004992c8cSAleksandar Markovic 
28104992c8cSAleksandar Markovic /* CP0 Register 00 */
28204992c8cSAleksandar Markovic #define CP0_REG00__INDEX           0
2831b142da5SAleksandar Markovic #define CP0_REG00__MVPCONTROL      1
2841b142da5SAleksandar Markovic #define CP0_REG00__MVPCONF0        2
2851b142da5SAleksandar Markovic #define CP0_REG00__MVPCONF1        3
28604992c8cSAleksandar Markovic #define CP0_REG00__VPCONTROL       4
28704992c8cSAleksandar Markovic /* CP0 Register 01 */
28830deb460SAleksandar Markovic #define CP0_REG01__RANDOM          0
28930deb460SAleksandar Markovic #define CP0_REG01__VPECONTROL      1
29030deb460SAleksandar Markovic #define CP0_REG01__VPECONF0        2
29130deb460SAleksandar Markovic #define CP0_REG01__VPECONF1        3
29230deb460SAleksandar Markovic #define CP0_REG01__YQMASK          4
29330deb460SAleksandar Markovic #define CP0_REG01__VPESCHEDULE     5
29430deb460SAleksandar Markovic #define CP0_REG01__VPESCHEFBACK    6
29530deb460SAleksandar Markovic #define CP0_REG01__VPEOPT          7
29604992c8cSAleksandar Markovic /* CP0 Register 02 */
29704992c8cSAleksandar Markovic #define CP0_REG02__ENTRYLO0        0
2986d27d5bdSAleksandar Markovic #define CP0_REG02__TCSTATUS        1
2996d27d5bdSAleksandar Markovic #define CP0_REG02__TCBIND          2
3006d27d5bdSAleksandar Markovic #define CP0_REG02__TCRESTART       3
3016d27d5bdSAleksandar Markovic #define CP0_REG02__TCHALT          4
3026d27d5bdSAleksandar Markovic #define CP0_REG02__TCCONTEXT       5
3036d27d5bdSAleksandar Markovic #define CP0_REG02__TCSCHEDULE      6
3046d27d5bdSAleksandar Markovic #define CP0_REG02__TCSCHEFBACK     7
30504992c8cSAleksandar Markovic /* CP0 Register 03 */
30604992c8cSAleksandar Markovic #define CP0_REG03__ENTRYLO1        0
30704992c8cSAleksandar Markovic #define CP0_REG03__GLOBALNUM       1
308acd37316SAleksandar Markovic #define CP0_REG03__TCOPT           7
30904992c8cSAleksandar Markovic /* CP0 Register 04 */
31004992c8cSAleksandar Markovic #define CP0_REG04__CONTEXT         0
311020fe379SAleksandar Markovic #define CP0_REG04__CONTEXTCONFIG   1
31204992c8cSAleksandar Markovic #define CP0_REG04__USERLOCAL       2
313020fe379SAleksandar Markovic #define CP0_REG04__XCONTEXTCONFIG  3
31404992c8cSAleksandar Markovic #define CP0_REG04__DBGCONTEXTID    4
31599029be1SYongbok Kim #define CP0_REG04__MMID            5
31604992c8cSAleksandar Markovic /* CP0 Register 05 */
31704992c8cSAleksandar Markovic #define CP0_REG05__PAGEMASK        0
31804992c8cSAleksandar Markovic #define CP0_REG05__PAGEGRAIN       1
319a1e76353SAleksandar Markovic #define CP0_REG05__SEGCTL0         2
320a1e76353SAleksandar Markovic #define CP0_REG05__SEGCTL1         3
321a1e76353SAleksandar Markovic #define CP0_REG05__SEGCTL2         4
322a1e76353SAleksandar Markovic #define CP0_REG05__PWBASE          5
323a1e76353SAleksandar Markovic #define CP0_REG05__PWFIELD         6
324a1e76353SAleksandar Markovic #define CP0_REG05__PWSIZE          7
32504992c8cSAleksandar Markovic /* CP0 Register 06 */
32604992c8cSAleksandar Markovic #define CP0_REG06__WIRED           0
3279023594bSAleksandar Markovic #define CP0_REG06__SRSCONF0        1
3289023594bSAleksandar Markovic #define CP0_REG06__SRSCONF1        2
3299023594bSAleksandar Markovic #define CP0_REG06__SRSCONF2        3
3309023594bSAleksandar Markovic #define CP0_REG06__SRSCONF3        4
3319023594bSAleksandar Markovic #define CP0_REG06__SRSCONF4        5
3329023594bSAleksandar Markovic #define CP0_REG06__PWCTL           6
33304992c8cSAleksandar Markovic /* CP0 Register 07 */
33404992c8cSAleksandar Markovic #define CP0_REG07__HWRENA          0
33504992c8cSAleksandar Markovic /* CP0 Register 08 */
33604992c8cSAleksandar Markovic #define CP0_REG08__BADVADDR        0
33704992c8cSAleksandar Markovic #define CP0_REG08__BADINSTR        1
33804992c8cSAleksandar Markovic #define CP0_REG08__BADINSTRP       2
33967d167d2SAleksandar Markovic #define CP0_REG08__BADINSTRX       3
34004992c8cSAleksandar Markovic /* CP0 Register 09 */
34104992c8cSAleksandar Markovic #define CP0_REG09__COUNT           0
34204992c8cSAleksandar Markovic #define CP0_REG09__SAARI           6
34304992c8cSAleksandar Markovic #define CP0_REG09__SAAR            7
34404992c8cSAleksandar Markovic /* CP0 Register 10 */
34504992c8cSAleksandar Markovic #define CP0_REG10__ENTRYHI         0
34604992c8cSAleksandar Markovic #define CP0_REG10__GUESTCTL1       4
34704992c8cSAleksandar Markovic #define CP0_REG10__GUESTCTL2       5
348860ffef0SAleksandar Markovic #define CP0_REG10__GUESTCTL3       6
34904992c8cSAleksandar Markovic /* CP0 Register 11 */
35004992c8cSAleksandar Markovic #define CP0_REG11__COMPARE         0
35104992c8cSAleksandar Markovic #define CP0_REG11__GUESTCTL0EXT    4
35204992c8cSAleksandar Markovic /* CP0 Register 12 */
35304992c8cSAleksandar Markovic #define CP0_REG12__STATUS          0
35404992c8cSAleksandar Markovic #define CP0_REG12__INTCTL          1
35504992c8cSAleksandar Markovic #define CP0_REG12__SRSCTL          2
3562b084867SAleksandar Markovic #define CP0_REG12__SRSMAP          3
3572b084867SAleksandar Markovic #define CP0_REG12__VIEW_IPL        4
3582b084867SAleksandar Markovic #define CP0_REG12__SRSMAP2         5
35904992c8cSAleksandar Markovic #define CP0_REG12__GUESTCTL0       6
36004992c8cSAleksandar Markovic #define CP0_REG12__GTOFFSET        7
36104992c8cSAleksandar Markovic /* CP0 Register 13 */
36204992c8cSAleksandar Markovic #define CP0_REG13__CAUSE           0
363e3c7559dSAleksandar Markovic #define CP0_REG13__VIEW_RIPL       4
364e3c7559dSAleksandar Markovic #define CP0_REG13__NESTEDEXC       5
36504992c8cSAleksandar Markovic /* CP0 Register 14 */
36604992c8cSAleksandar Markovic #define CP0_REG14__EPC             0
36735e4b54dSAleksandar Markovic #define CP0_REG14__NESTEDEPC       2
36804992c8cSAleksandar Markovic /* CP0 Register 15 */
36904992c8cSAleksandar Markovic #define CP0_REG15__PRID            0
37004992c8cSAleksandar Markovic #define CP0_REG15__EBASE           1
37104992c8cSAleksandar Markovic #define CP0_REG15__CDMMBASE        2
37204992c8cSAleksandar Markovic #define CP0_REG15__CMGCRBASE       3
3734466cd49SAleksandar Markovic #define CP0_REG15__BEVVA           4
37404992c8cSAleksandar Markovic /* CP0 Register 16 */
37504992c8cSAleksandar Markovic #define CP0_REG16__CONFIG          0
37604992c8cSAleksandar Markovic #define CP0_REG16__CONFIG1         1
37704992c8cSAleksandar Markovic #define CP0_REG16__CONFIG2         2
37804992c8cSAleksandar Markovic #define CP0_REG16__CONFIG3         3
37904992c8cSAleksandar Markovic #define CP0_REG16__CONFIG4         4
38004992c8cSAleksandar Markovic #define CP0_REG16__CONFIG5         5
381433efb4cSAleksandar Markovic #define CP0_REG16__CONFIG6         6
382433efb4cSAleksandar Markovic #define CP0_REG16__CONFIG7         7
38304992c8cSAleksandar Markovic /* CP0 Register 17 */
38404992c8cSAleksandar Markovic #define CP0_REG17__LLADDR          0
38504992c8cSAleksandar Markovic #define CP0_REG17__MAAR            1
38604992c8cSAleksandar Markovic #define CP0_REG17__MAARI           2
38704992c8cSAleksandar Markovic /* CP0 Register 18 */
38804992c8cSAleksandar Markovic #define CP0_REG18__WATCHLO0        0
38904992c8cSAleksandar Markovic #define CP0_REG18__WATCHLO1        1
39004992c8cSAleksandar Markovic #define CP0_REG18__WATCHLO2        2
39104992c8cSAleksandar Markovic #define CP0_REG18__WATCHLO3        3
392e8dcfe82SAleksandar Markovic #define CP0_REG18__WATCHLO4        4
393e8dcfe82SAleksandar Markovic #define CP0_REG18__WATCHLO5        5
394e8dcfe82SAleksandar Markovic #define CP0_REG18__WATCHLO6        6
395e8dcfe82SAleksandar Markovic #define CP0_REG18__WATCHLO7        7
39604992c8cSAleksandar Markovic /* CP0 Register 19 */
39704992c8cSAleksandar Markovic #define CP0_REG19__WATCHHI0        0
39804992c8cSAleksandar Markovic #define CP0_REG19__WATCHHI1        1
39904992c8cSAleksandar Markovic #define CP0_REG19__WATCHHI2        2
40004992c8cSAleksandar Markovic #define CP0_REG19__WATCHHI3        3
401be274dc1SAleksandar Markovic #define CP0_REG19__WATCHHI4        4
402be274dc1SAleksandar Markovic #define CP0_REG19__WATCHHI5        5
403be274dc1SAleksandar Markovic #define CP0_REG19__WATCHHI6        6
404be274dc1SAleksandar Markovic #define CP0_REG19__WATCHHI7        7
40504992c8cSAleksandar Markovic /* CP0 Register 20 */
40604992c8cSAleksandar Markovic #define CP0_REG20__XCONTEXT        0
40704992c8cSAleksandar Markovic /* CP0 Register 21 */
40804992c8cSAleksandar Markovic /* CP0 Register 22 */
40904992c8cSAleksandar Markovic /* CP0 Register 23 */
41004992c8cSAleksandar Markovic #define CP0_REG23__DEBUG           0
4114cbf4b6dSAleksandar Markovic #define CP0_REG23__TRACECONTROL    1
4124cbf4b6dSAleksandar Markovic #define CP0_REG23__TRACECONTROL2   2
4134cbf4b6dSAleksandar Markovic #define CP0_REG23__USERTRACEDATA1  3
4144cbf4b6dSAleksandar Markovic #define CP0_REG23__TRACEIBPC       4
4154cbf4b6dSAleksandar Markovic #define CP0_REG23__TRACEDBPC       5
4164cbf4b6dSAleksandar Markovic #define CP0_REG23__DEBUG2          6
41704992c8cSAleksandar Markovic /* CP0 Register 24 */
41804992c8cSAleksandar Markovic #define CP0_REG24__DEPC            0
41904992c8cSAleksandar Markovic /* CP0 Register 25 */
42004992c8cSAleksandar Markovic #define CP0_REG25__PERFCTL0        0
42104992c8cSAleksandar Markovic #define CP0_REG25__PERFCNT0        1
42204992c8cSAleksandar Markovic #define CP0_REG25__PERFCTL1        2
42304992c8cSAleksandar Markovic #define CP0_REG25__PERFCNT1        3
42404992c8cSAleksandar Markovic #define CP0_REG25__PERFCTL2        4
42504992c8cSAleksandar Markovic #define CP0_REG25__PERFCNT2        5
42604992c8cSAleksandar Markovic #define CP0_REG25__PERFCTL3        6
42704992c8cSAleksandar Markovic #define CP0_REG25__PERFCNT3        7
42804992c8cSAleksandar Markovic /* CP0 Register 26 */
429dbbf08b2SAleksandar Markovic #define CP0_REG26__ERRCTL          0
43004992c8cSAleksandar Markovic /* CP0 Register 27 */
43104992c8cSAleksandar Markovic #define CP0_REG27__CACHERR         0
43204992c8cSAleksandar Markovic /* CP0 Register 28 */
433a30e2f21SAleksandar Markovic #define CP0_REG28__TAGLO           0
434a30e2f21SAleksandar Markovic #define CP0_REG28__DATALO          1
435a30e2f21SAleksandar Markovic #define CP0_REG28__TAGLO1          2
436a30e2f21SAleksandar Markovic #define CP0_REG28__DATALO1         3
437a30e2f21SAleksandar Markovic #define CP0_REG28__TAGLO2          4
438a30e2f21SAleksandar Markovic #define CP0_REG28__DATALO2         5
439a30e2f21SAleksandar Markovic #define CP0_REG28__TAGLO3          6
440a30e2f21SAleksandar Markovic #define CP0_REG28__DATALO3         7
44104992c8cSAleksandar Markovic /* CP0 Register 29 */
442af4bb6daSAleksandar Markovic #define CP0_REG29__TAGHI           0
443af4bb6daSAleksandar Markovic #define CP0_REG29__DATAHI          1
444af4bb6daSAleksandar Markovic #define CP0_REG29__TAGHI1          2
445af4bb6daSAleksandar Markovic #define CP0_REG29__DATAHI1         3
446af4bb6daSAleksandar Markovic #define CP0_REG29__TAGHI2          4
447af4bb6daSAleksandar Markovic #define CP0_REG29__DATAHI2         5
448af4bb6daSAleksandar Markovic #define CP0_REG29__TAGHI3          6
449af4bb6daSAleksandar Markovic #define CP0_REG29__DATAHI3         7
45004992c8cSAleksandar Markovic /* CP0 Register 30 */
45104992c8cSAleksandar Markovic #define CP0_REG30__ERROREPC        0
45204992c8cSAleksandar Markovic /* CP0 Register 31 */
45304992c8cSAleksandar Markovic #define CP0_REG31__DESAVE          0
45404992c8cSAleksandar Markovic #define CP0_REG31__KSCRATCH1       2
45504992c8cSAleksandar Markovic #define CP0_REG31__KSCRATCH2       3
45604992c8cSAleksandar Markovic #define CP0_REG31__KSCRATCH3       4
45704992c8cSAleksandar Markovic #define CP0_REG31__KSCRATCH4       5
45804992c8cSAleksandar Markovic #define CP0_REG31__KSCRATCH5       6
45904992c8cSAleksandar Markovic #define CP0_REG31__KSCRATCH6       7
460ea9c5e83SAleksandar Markovic 
461ea9c5e83SAleksandar Markovic 
462ea9c5e83SAleksandar Markovic typedef struct TCState TCState;
463ea9c5e83SAleksandar Markovic struct TCState {
464ea9c5e83SAleksandar Markovic     target_ulong gpr[32];
465cefd68f6SPhilippe Mathieu-Daudé #if defined(TARGET_MIPS64)
466cefd68f6SPhilippe Mathieu-Daudé     /*
467cefd68f6SPhilippe Mathieu-Daudé      * For CPUs using 128-bit GPR registers, we put the lower halves in gpr[])
468cefd68f6SPhilippe Mathieu-Daudé      * and the upper halves in gpr_hi[].
469cefd68f6SPhilippe Mathieu-Daudé      */
470cefd68f6SPhilippe Mathieu-Daudé     uint64_t gpr_hi[32];
471cefd68f6SPhilippe Mathieu-Daudé #endif /* TARGET_MIPS64 */
472ea9c5e83SAleksandar Markovic     target_ulong PC;
473ea9c5e83SAleksandar Markovic     target_ulong HI[MIPS_DSP_ACC];
474ea9c5e83SAleksandar Markovic     target_ulong LO[MIPS_DSP_ACC];
475ea9c5e83SAleksandar Markovic     target_ulong ACX[MIPS_DSP_ACC];
476ea9c5e83SAleksandar Markovic     target_ulong DSPControl;
477ea9c5e83SAleksandar Markovic     int32_t CP0_TCStatus;
478ea9c5e83SAleksandar Markovic #define CP0TCSt_TCU3    31
479ea9c5e83SAleksandar Markovic #define CP0TCSt_TCU2    30
480ea9c5e83SAleksandar Markovic #define CP0TCSt_TCU1    29
481ea9c5e83SAleksandar Markovic #define CP0TCSt_TCU0    28
482ea9c5e83SAleksandar Markovic #define CP0TCSt_TMX     27
483ea9c5e83SAleksandar Markovic #define CP0TCSt_RNST    23
484ea9c5e83SAleksandar Markovic #define CP0TCSt_TDS     21
485ea9c5e83SAleksandar Markovic #define CP0TCSt_DT      20
486ea9c5e83SAleksandar Markovic #define CP0TCSt_DA      15
487ea9c5e83SAleksandar Markovic #define CP0TCSt_A       13
488ea9c5e83SAleksandar Markovic #define CP0TCSt_TKSU    11
489ea9c5e83SAleksandar Markovic #define CP0TCSt_IXMT    10
490ea9c5e83SAleksandar Markovic #define CP0TCSt_TASID   0
491ea9c5e83SAleksandar Markovic     int32_t CP0_TCBind;
492ea9c5e83SAleksandar Markovic #define CP0TCBd_CurTC   21
493ea9c5e83SAleksandar Markovic #define CP0TCBd_TBE     17
494ea9c5e83SAleksandar Markovic #define CP0TCBd_CurVPE  0
495ea9c5e83SAleksandar Markovic     target_ulong CP0_TCHalt;
496ea9c5e83SAleksandar Markovic     target_ulong CP0_TCContext;
497ea9c5e83SAleksandar Markovic     target_ulong CP0_TCSchedule;
498ea9c5e83SAleksandar Markovic     target_ulong CP0_TCScheFBack;
499ea9c5e83SAleksandar Markovic     int32_t CP0_Debug_tcstatus;
500ea9c5e83SAleksandar Markovic     target_ulong CP0_UserLocal;
501ea9c5e83SAleksandar Markovic 
502ea9c5e83SAleksandar Markovic     int32_t msacsr;
503ea9c5e83SAleksandar Markovic 
504ea9c5e83SAleksandar Markovic #define MSACSR_FS       24
505ea9c5e83SAleksandar Markovic #define MSACSR_FS_MASK  (1 << MSACSR_FS)
506ea9c5e83SAleksandar Markovic #define MSACSR_NX       18
507ea9c5e83SAleksandar Markovic #define MSACSR_NX_MASK  (1 << MSACSR_NX)
508ea9c5e83SAleksandar Markovic #define MSACSR_CEF      2
509ea9c5e83SAleksandar Markovic #define MSACSR_CEF_MASK (0xffff << MSACSR_CEF)
510ea9c5e83SAleksandar Markovic #define MSACSR_RM       0
511ea9c5e83SAleksandar Markovic #define MSACSR_RM_MASK  (0x3 << MSACSR_RM)
512ea9c5e83SAleksandar Markovic #define MSACSR_MASK     (MSACSR_RM_MASK | MSACSR_CEF_MASK | MSACSR_NX_MASK | \
513ea9c5e83SAleksandar Markovic         MSACSR_FS_MASK)
514ea9c5e83SAleksandar Markovic 
515ea9c5e83SAleksandar Markovic     float_status msa_fp_status;
516ea9c5e83SAleksandar Markovic 
517ea9c5e83SAleksandar Markovic #define NUMBER_OF_MXU_REGISTERS 16
518ea9c5e83SAleksandar Markovic     target_ulong mxu_gpr[NUMBER_OF_MXU_REGISTERS - 1];
519ea9c5e83SAleksandar Markovic     target_ulong mxu_cr;
520ea9c5e83SAleksandar Markovic #define MXU_CR_LC       31
521ea9c5e83SAleksandar Markovic #define MXU_CR_RC       30
522ea9c5e83SAleksandar Markovic #define MXU_CR_BIAS     2
523ea9c5e83SAleksandar Markovic #define MXU_CR_RD_EN    1
524ea9c5e83SAleksandar Markovic #define MXU_CR_MXU_EN   0
525ea9c5e83SAleksandar Markovic 
526ea9c5e83SAleksandar Markovic };
527ea9c5e83SAleksandar Markovic 
528043715d1SYongbok Kim struct MIPSITUState;
5291ea4a06aSPhilippe Mathieu-Daudé typedef struct CPUArchState {
530ea9c5e83SAleksandar Markovic     TCState active_tc;
531ea9c5e83SAleksandar Markovic     CPUMIPSFPUContext active_fpu;
532ea9c5e83SAleksandar Markovic 
533ea9c5e83SAleksandar Markovic     uint32_t current_tc;
534ea9c5e83SAleksandar Markovic 
535ea9c5e83SAleksandar Markovic     uint32_t SEGBITS;
536ea9c5e83SAleksandar Markovic     uint32_t PABITS;
537ea9c5e83SAleksandar Markovic #if defined(TARGET_MIPS64)
538ea9c5e83SAleksandar Markovic # define PABITS_BASE 36
539ea9c5e83SAleksandar Markovic #else
540ea9c5e83SAleksandar Markovic # define PABITS_BASE 32
541ea9c5e83SAleksandar Markovic #endif
542ea9c5e83SAleksandar Markovic     target_ulong SEGMask;
543ea9c5e83SAleksandar Markovic     uint64_t PAMask;
544ea9c5e83SAleksandar Markovic #define PAMASK_BASE ((1ULL << PABITS_BASE) - 1)
545ea9c5e83SAleksandar Markovic 
546ea9c5e83SAleksandar Markovic     int32_t msair;
547ea9c5e83SAleksandar Markovic #define MSAIR_ProcID    8
548ea9c5e83SAleksandar Markovic #define MSAIR_Rev       0
549ea9c5e83SAleksandar Markovic 
55050e7edc5SAleksandar Markovic /*
55150e7edc5SAleksandar Markovic  * CP0 Register 0
55250e7edc5SAleksandar Markovic  */
5539c2149c8Sths     int32_t CP0_Index;
554ead9360eSths     /* CP0_MVP* are per MVP registers. */
55501bc435bSYongbok Kim     int32_t CP0_VPControl;
55601bc435bSYongbok Kim #define CP0VPCtl_DIS    0
55750e7edc5SAleksandar Markovic /*
55850e7edc5SAleksandar Markovic  * CP0 Register 1
55950e7edc5SAleksandar Markovic  */
5609c2149c8Sths     int32_t CP0_Random;
561ead9360eSths     int32_t CP0_VPEControl;
562ead9360eSths #define CP0VPECo_YSI    21
563ead9360eSths #define CP0VPECo_GSI    20
564ead9360eSths #define CP0VPECo_EXCPT  16
565ead9360eSths #define CP0VPECo_TE     15
566ead9360eSths #define CP0VPECo_TargTC 0
567ead9360eSths     int32_t CP0_VPEConf0;
568ead9360eSths #define CP0VPEC0_M      31
569ead9360eSths #define CP0VPEC0_XTC    21
570ead9360eSths #define CP0VPEC0_TCS    19
571ead9360eSths #define CP0VPEC0_SCS    18
572ead9360eSths #define CP0VPEC0_DSC    17
573ead9360eSths #define CP0VPEC0_ICS    16
574ead9360eSths #define CP0VPEC0_MVP    1
575ead9360eSths #define CP0VPEC0_VPA    0
576ead9360eSths     int32_t CP0_VPEConf1;
577ead9360eSths #define CP0VPEC1_NCX    20
578ead9360eSths #define CP0VPEC1_NCP2   10
579ead9360eSths #define CP0VPEC1_NCP1   0
580ead9360eSths     target_ulong CP0_YQMask;
581ead9360eSths     target_ulong CP0_VPESchedule;
582ead9360eSths     target_ulong CP0_VPEScheFBack;
583ead9360eSths     int32_t CP0_VPEOpt;
584ead9360eSths #define CP0VPEOpt_IWX7  15
585ead9360eSths #define CP0VPEOpt_IWX6  14
586ead9360eSths #define CP0VPEOpt_IWX5  13
587ead9360eSths #define CP0VPEOpt_IWX4  12
588ead9360eSths #define CP0VPEOpt_IWX3  11
589ead9360eSths #define CP0VPEOpt_IWX2  10
590ead9360eSths #define CP0VPEOpt_IWX1  9
591ead9360eSths #define CP0VPEOpt_IWX0  8
592ead9360eSths #define CP0VPEOpt_DWX7  7
593ead9360eSths #define CP0VPEOpt_DWX6  6
594ead9360eSths #define CP0VPEOpt_DWX5  5
595ead9360eSths #define CP0VPEOpt_DWX4  4
596ead9360eSths #define CP0VPEOpt_DWX3  3
597ead9360eSths #define CP0VPEOpt_DWX2  2
598ead9360eSths #define CP0VPEOpt_DWX1  1
599ead9360eSths #define CP0VPEOpt_DWX0  0
60050e7edc5SAleksandar Markovic /*
60150e7edc5SAleksandar Markovic  * CP0 Register 2
60250e7edc5SAleksandar Markovic  */
603284b731aSLeon Alrae     uint64_t CP0_EntryLo0;
60450e7edc5SAleksandar Markovic /*
60550e7edc5SAleksandar Markovic  * CP0 Register 3
60650e7edc5SAleksandar Markovic  */
607284b731aSLeon Alrae     uint64_t CP0_EntryLo1;
6082fb58b73SLeon Alrae #if defined(TARGET_MIPS64)
6092fb58b73SLeon Alrae # define CP0EnLo_RI 63
6102fb58b73SLeon Alrae # define CP0EnLo_XI 62
6112fb58b73SLeon Alrae #else
6122fb58b73SLeon Alrae # define CP0EnLo_RI 31
6132fb58b73SLeon Alrae # define CP0EnLo_XI 30
6142fb58b73SLeon Alrae #endif
61501bc435bSYongbok Kim     int32_t CP0_GlobalNumber;
61601bc435bSYongbok Kim #define CP0GN_VPId 0
61750e7edc5SAleksandar Markovic /*
61850e7edc5SAleksandar Markovic  * CP0 Register 4
61950e7edc5SAleksandar Markovic  */
6209c2149c8Sths     target_ulong CP0_Context;
6213ef521eeSAleksandar Markovic     int32_t CP0_MemoryMapID;
62250e7edc5SAleksandar Markovic /*
62350e7edc5SAleksandar Markovic  * CP0 Register 5
62450e7edc5SAleksandar Markovic  */
6259c2149c8Sths     int32_t CP0_PageMask;
626d40b55bcSJiaxun Yang #define CP0PM_MASK 13
6277207c7f9SLeon Alrae     int32_t CP0_PageGrain_rw_bitmask;
6289c2149c8Sths     int32_t CP0_PageGrain;
6297207c7f9SLeon Alrae #define CP0PG_RIE 31
6307207c7f9SLeon Alrae #define CP0PG_XIE 30
631e117f526SLeon Alrae #define CP0PG_ELPA 29
63292ceb440SLeon Alrae #define CP0PG_IEC 27
633cec56a73SJames Hogan     target_ulong CP0_SegCtl0;
634cec56a73SJames Hogan     target_ulong CP0_SegCtl1;
635cec56a73SJames Hogan     target_ulong CP0_SegCtl2;
636cec56a73SJames Hogan #define CP0SC_PA        9
637cec56a73SJames Hogan #define CP0SC_PA_MASK   (0x7FULL << CP0SC_PA)
638cec56a73SJames Hogan #define CP0SC_PA_1GMASK (0x7EULL << CP0SC_PA)
639cec56a73SJames Hogan #define CP0SC_AM        4
640cec56a73SJames Hogan #define CP0SC_AM_MASK   (0x7ULL << CP0SC_AM)
641cec56a73SJames Hogan #define CP0SC_AM_UK     0ULL
642cec56a73SJames Hogan #define CP0SC_AM_MK     1ULL
643cec56a73SJames Hogan #define CP0SC_AM_MSK    2ULL
644cec56a73SJames Hogan #define CP0SC_AM_MUSK   3ULL
645cec56a73SJames Hogan #define CP0SC_AM_MUSUK  4ULL
646cec56a73SJames Hogan #define CP0SC_AM_USK    5ULL
647cec56a73SJames Hogan #define CP0SC_AM_UUSK   7ULL
648cec56a73SJames Hogan #define CP0SC_EU        3
649cec56a73SJames Hogan #define CP0SC_EU_MASK   (1ULL << CP0SC_EU)
650cec56a73SJames Hogan #define CP0SC_C         0
651cec56a73SJames Hogan #define CP0SC_C_MASK    (0x7ULL << CP0SC_C)
652cec56a73SJames Hogan #define CP0SC_MASK      (CP0SC_C_MASK | CP0SC_EU_MASK | CP0SC_AM_MASK | \
653cec56a73SJames Hogan                          CP0SC_PA_MASK)
654cec56a73SJames Hogan #define CP0SC_1GMASK    (CP0SC_C_MASK | CP0SC_EU_MASK | CP0SC_AM_MASK | \
655cec56a73SJames Hogan                          CP0SC_PA_1GMASK)
656cec56a73SJames Hogan #define CP0SC0_MASK     (CP0SC_MASK | (CP0SC_MASK << 16))
657cec56a73SJames Hogan #define CP0SC1_XAM      59
658cec56a73SJames Hogan #define CP0SC1_XAM_MASK (0x7ULL << CP0SC1_XAM)
659cec56a73SJames Hogan #define CP0SC1_MASK     (CP0SC_MASK | (CP0SC_MASK << 16) | CP0SC1_XAM_MASK)
660cec56a73SJames Hogan #define CP0SC2_XR       56
661cec56a73SJames Hogan #define CP0SC2_XR_MASK  (0xFFULL << CP0SC2_XR)
662cec56a73SJames Hogan #define CP0SC2_MASK     (CP0SC_1GMASK | (CP0SC_1GMASK << 16) | CP0SC2_XR_MASK)
6635e31fdd5SYongbok Kim     target_ulong CP0_PWBase;
664fa75ad14SYongbok Kim     target_ulong CP0_PWField;
665fa75ad14SYongbok Kim #if defined(TARGET_MIPS64)
666fa75ad14SYongbok Kim #define CP0PF_BDI  32    /* 37..32 */
667fa75ad14SYongbok Kim #define CP0PF_GDI  24    /* 29..24 */
668fa75ad14SYongbok Kim #define CP0PF_UDI  18    /* 23..18 */
669fa75ad14SYongbok Kim #define CP0PF_MDI  12    /* 17..12 */
670fa75ad14SYongbok Kim #define CP0PF_PTI  6     /* 11..6  */
671fa75ad14SYongbok Kim #define CP0PF_PTEI 0     /*  5..0  */
672fa75ad14SYongbok Kim #else
673fa75ad14SYongbok Kim #define CP0PF_GDW  24    /* 29..24 */
674fa75ad14SYongbok Kim #define CP0PF_UDW  18    /* 23..18 */
675fa75ad14SYongbok Kim #define CP0PF_MDW  12    /* 17..12 */
676fa75ad14SYongbok Kim #define CP0PF_PTW  6     /* 11..6  */
677fa75ad14SYongbok Kim #define CP0PF_PTEW 0     /*  5..0  */
678fa75ad14SYongbok Kim #endif
67920b28ebcSYongbok Kim     target_ulong CP0_PWSize;
68020b28ebcSYongbok Kim #if defined(TARGET_MIPS64)
68120b28ebcSYongbok Kim #define CP0PS_BDW  32    /* 37..32 */
68220b28ebcSYongbok Kim #endif
68320b28ebcSYongbok Kim #define CP0PS_PS   30
68420b28ebcSYongbok Kim #define CP0PS_GDW  24    /* 29..24 */
68520b28ebcSYongbok Kim #define CP0PS_UDW  18    /* 23..18 */
68620b28ebcSYongbok Kim #define CP0PS_MDW  12    /* 17..12 */
68720b28ebcSYongbok Kim #define CP0PS_PTW  6     /* 11..6  */
68820b28ebcSYongbok Kim #define CP0PS_PTEW 0     /*  5..0  */
68950e7edc5SAleksandar Markovic /*
69050e7edc5SAleksandar Markovic  * CP0 Register 6
69150e7edc5SAleksandar Markovic  */
6929c2149c8Sths     int32_t CP0_Wired;
693103be64cSYongbok Kim     int32_t CP0_PWCtl;
694103be64cSYongbok Kim #define CP0PC_PWEN      31
695103be64cSYongbok Kim #if defined(TARGET_MIPS64)
696103be64cSYongbok Kim #define CP0PC_PWDIREXT  30
697103be64cSYongbok Kim #define CP0PC_XK        28
698103be64cSYongbok Kim #define CP0PC_XS        27
699103be64cSYongbok Kim #define CP0PC_XU        26
700103be64cSYongbok Kim #endif
701103be64cSYongbok Kim #define CP0PC_DPH       7
702103be64cSYongbok Kim #define CP0PC_HUGEPG    6
703103be64cSYongbok Kim #define CP0PC_PSN       0     /*  5..0  */
704ead9360eSths     int32_t CP0_SRSConf0_rw_bitmask;
705ead9360eSths     int32_t CP0_SRSConf0;
706ead9360eSths #define CP0SRSC0_M      31
707ead9360eSths #define CP0SRSC0_SRS3   20
708ead9360eSths #define CP0SRSC0_SRS2   10
709ead9360eSths #define CP0SRSC0_SRS1   0
710ead9360eSths     int32_t CP0_SRSConf1_rw_bitmask;
711ead9360eSths     int32_t CP0_SRSConf1;
712ead9360eSths #define CP0SRSC1_M      31
713ead9360eSths #define CP0SRSC1_SRS6   20
714ead9360eSths #define CP0SRSC1_SRS5   10
715ead9360eSths #define CP0SRSC1_SRS4   0
716ead9360eSths     int32_t CP0_SRSConf2_rw_bitmask;
717ead9360eSths     int32_t CP0_SRSConf2;
718ead9360eSths #define CP0SRSC2_M      31
719ead9360eSths #define CP0SRSC2_SRS9   20
720ead9360eSths #define CP0SRSC2_SRS8   10
721ead9360eSths #define CP0SRSC2_SRS7   0
722ead9360eSths     int32_t CP0_SRSConf3_rw_bitmask;
723ead9360eSths     int32_t CP0_SRSConf3;
724ead9360eSths #define CP0SRSC3_M      31
725ead9360eSths #define CP0SRSC3_SRS12  20
726ead9360eSths #define CP0SRSC3_SRS11  10
727ead9360eSths #define CP0SRSC3_SRS10  0
728ead9360eSths     int32_t CP0_SRSConf4_rw_bitmask;
729ead9360eSths     int32_t CP0_SRSConf4;
730ead9360eSths #define CP0SRSC4_SRS15  20
731ead9360eSths #define CP0SRSC4_SRS14  10
732ead9360eSths #define CP0SRSC4_SRS13  0
73350e7edc5SAleksandar Markovic /*
73450e7edc5SAleksandar Markovic  * CP0 Register 7
73550e7edc5SAleksandar Markovic  */
7369c2149c8Sths     int32_t CP0_HWREna;
73750e7edc5SAleksandar Markovic /*
73850e7edc5SAleksandar Markovic  * CP0 Register 8
73950e7edc5SAleksandar Markovic  */
740c570fd16Sths     target_ulong CP0_BadVAddr;
741aea14095SLeon Alrae     uint32_t CP0_BadInstr;
742aea14095SLeon Alrae     uint32_t CP0_BadInstrP;
74325beba9bSStefan Markovic     uint32_t CP0_BadInstrX;
74450e7edc5SAleksandar Markovic /*
74550e7edc5SAleksandar Markovic  * CP0 Register 9
74650e7edc5SAleksandar Markovic  */
7479c2149c8Sths     int32_t CP0_Count;
748167db30eSYongbok Kim #define CP0SAARI_TARGET 0    /*  5..0  */
749167db30eSYongbok Kim #define CP0SAAR_BASE    12   /* 43..12 */
750167db30eSYongbok Kim #define CP0SAAR_SIZE    1    /*  5..1  */
751167db30eSYongbok Kim #define CP0SAAR_EN      0
75250e7edc5SAleksandar Markovic /*
75350e7edc5SAleksandar Markovic  * CP0 Register 10
75450e7edc5SAleksandar Markovic  */
7559c2149c8Sths     target_ulong CP0_EntryHi;
7569456c2fbSLeon Alrae #define CP0EnHi_EHINV 10
7576ec98bd7SPaul Burton     target_ulong CP0_EntryHi_ASID_mask;
75850e7edc5SAleksandar Markovic /*
75950e7edc5SAleksandar Markovic  * CP0 Register 11
76050e7edc5SAleksandar Markovic  */
7619c2149c8Sths     int32_t CP0_Compare;
76250e7edc5SAleksandar Markovic /*
76350e7edc5SAleksandar Markovic  * CP0 Register 12
76450e7edc5SAleksandar Markovic  */
7659c2149c8Sths     int32_t CP0_Status;
7666af0bf9cSbellard #define CP0St_CU3   31
7676af0bf9cSbellard #define CP0St_CU2   30
7686af0bf9cSbellard #define CP0St_CU1   29
7696af0bf9cSbellard #define CP0St_CU0   28
7706af0bf9cSbellard #define CP0St_RP    27
7716ea83fedSbellard #define CP0St_FR    26
7726af0bf9cSbellard #define CP0St_RE    25
7737a387fffSths #define CP0St_MX    24
7747a387fffSths #define CP0St_PX    23
7756af0bf9cSbellard #define CP0St_BEV   22
7766af0bf9cSbellard #define CP0St_TS    21
7776af0bf9cSbellard #define CP0St_SR    20
7786af0bf9cSbellard #define CP0St_NMI   19
7796af0bf9cSbellard #define CP0St_IM    8
7807a387fffSths #define CP0St_KX    7
7817a387fffSths #define CP0St_SX    6
7827a387fffSths #define CP0St_UX    5
783623a930eSths #define CP0St_KSU   3
7846af0bf9cSbellard #define CP0St_ERL   2
7856af0bf9cSbellard #define CP0St_EXL   1
7866af0bf9cSbellard #define CP0St_IE    0
7879c2149c8Sths     int32_t CP0_IntCtl;
788ead9360eSths #define CP0IntCtl_IPTI 29
78988991299SDongxue Zhang #define CP0IntCtl_IPPCI 26
790ead9360eSths #define CP0IntCtl_VS 5
7919c2149c8Sths     int32_t CP0_SRSCtl;
792ead9360eSths #define CP0SRSCtl_HSS 26
793ead9360eSths #define CP0SRSCtl_EICSS 18
794ead9360eSths #define CP0SRSCtl_ESS 12
795ead9360eSths #define CP0SRSCtl_PSS 6
796ead9360eSths #define CP0SRSCtl_CSS 0
7979c2149c8Sths     int32_t CP0_SRSMap;
798ead9360eSths #define CP0SRSMap_SSV7 28
799ead9360eSths #define CP0SRSMap_SSV6 24
800ead9360eSths #define CP0SRSMap_SSV5 20
801ead9360eSths #define CP0SRSMap_SSV4 16
802ead9360eSths #define CP0SRSMap_SSV3 12
803ead9360eSths #define CP0SRSMap_SSV2 8
804ead9360eSths #define CP0SRSMap_SSV1 4
805ead9360eSths #define CP0SRSMap_SSV0 0
80650e7edc5SAleksandar Markovic /*
80750e7edc5SAleksandar Markovic  * CP0 Register 13
80850e7edc5SAleksandar Markovic  */
8099c2149c8Sths     int32_t CP0_Cause;
8107a387fffSths #define CP0Ca_BD   31
8117a387fffSths #define CP0Ca_TI   30
8127a387fffSths #define CP0Ca_CE   28
8137a387fffSths #define CP0Ca_DC   27
8147a387fffSths #define CP0Ca_PCI  26
8156af0bf9cSbellard #define CP0Ca_IV   23
8167a387fffSths #define CP0Ca_WP   22
8177a387fffSths #define CP0Ca_IP    8
8184de9b249Sths #define CP0Ca_IP_mask 0x0000FF00
8197a387fffSths #define CP0Ca_EC    2
82050e7edc5SAleksandar Markovic /*
82150e7edc5SAleksandar Markovic  * CP0 Register 14
82250e7edc5SAleksandar Markovic  */
823c570fd16Sths     target_ulong CP0_EPC;
82450e7edc5SAleksandar Markovic /*
82550e7edc5SAleksandar Markovic  * CP0 Register 15
82650e7edc5SAleksandar Markovic  */
8279c2149c8Sths     int32_t CP0_PRid;
82874dbf824SJames Hogan     target_ulong CP0_EBase;
82974dbf824SJames Hogan     target_ulong CP0_EBaseWG_rw_bitmask;
83074dbf824SJames Hogan #define CP0EBase_WG 11
831c870e3f5SYongbok Kim     target_ulong CP0_CMGCRBase;
83250e7edc5SAleksandar Markovic /*
8338cd0b410SPhilippe Mathieu-Daudé  * CP0 Register 16 (after Release 1)
83450e7edc5SAleksandar Markovic  */
8359c2149c8Sths     int32_t CP0_Config0;
8366af0bf9cSbellard #define CP0C0_M    31
8370413d7a5SAleksandar Markovic #define CP0C0_K23  28    /* 30..28 */
8380413d7a5SAleksandar Markovic #define CP0C0_KU   25    /* 27..25 */
8396af0bf9cSbellard #define CP0C0_MDU  20
840aff2bc6dSYongbok Kim #define CP0C0_MM   18
8416af0bf9cSbellard #define CP0C0_BM   16
8420413d7a5SAleksandar Markovic #define CP0C0_Impl 16    /* 24..16 */
8436af0bf9cSbellard #define CP0C0_BE   15
8440413d7a5SAleksandar Markovic #define CP0C0_AT   13    /* 14..13 */
8450413d7a5SAleksandar Markovic #define CP0C0_AR   10    /* 12..10 */
8460413d7a5SAleksandar Markovic #define CP0C0_MT   7     /*  9..7  */
8477a387fffSths #define CP0C0_VI   3
8480413d7a5SAleksandar Markovic #define CP0C0_K0   0     /*  2..0  */
849ce543844SPhilippe Mathieu-Daudé #define CP0C0_AR_LENGTH 3
8508cd0b410SPhilippe Mathieu-Daudé /*
8518cd0b410SPhilippe Mathieu-Daudé  * CP0 Register 16 (before Release 1)
8528cd0b410SPhilippe Mathieu-Daudé  */
8538cd0b410SPhilippe Mathieu-Daudé #define CP0C0_Impl 16    /* 24..16 */
8548cd0b410SPhilippe Mathieu-Daudé #define CP0C0_IC   9     /* 11..9 */
8558cd0b410SPhilippe Mathieu-Daudé #define CP0C0_DC   6     /*  8..6 */
8568cd0b410SPhilippe Mathieu-Daudé #define CP0C0_IB   5
8578cd0b410SPhilippe Mathieu-Daudé #define CP0C0_DB   4
8589c2149c8Sths     int32_t CP0_Config1;
8597a387fffSths #define CP0C1_M    31
8600413d7a5SAleksandar Markovic #define CP0C1_MMU  25    /* 30..25 */
8610413d7a5SAleksandar Markovic #define CP0C1_IS   22    /* 24..22 */
8620413d7a5SAleksandar Markovic #define CP0C1_IL   19    /* 21..19 */
8630413d7a5SAleksandar Markovic #define CP0C1_IA   16    /* 18..16 */
8640413d7a5SAleksandar Markovic #define CP0C1_DS   13    /* 15..13 */
8650413d7a5SAleksandar Markovic #define CP0C1_DL   10    /* 12..10 */
8660413d7a5SAleksandar Markovic #define CP0C1_DA   7     /*  9..7  */
8677a387fffSths #define CP0C1_C2   6
8687a387fffSths #define CP0C1_MD   5
8696af0bf9cSbellard #define CP0C1_PC   4
8706af0bf9cSbellard #define CP0C1_WR   3
8716af0bf9cSbellard #define CP0C1_CA   2
8726af0bf9cSbellard #define CP0C1_EP   1
8736af0bf9cSbellard #define CP0C1_FP   0
8749c2149c8Sths     int32_t CP0_Config2;
8757a387fffSths #define CP0C2_M    31
8760413d7a5SAleksandar Markovic #define CP0C2_TU   28    /* 30..28 */
8770413d7a5SAleksandar Markovic #define CP0C2_TS   24    /* 27..24 */
8780413d7a5SAleksandar Markovic #define CP0C2_TL   20    /* 23..20 */
8790413d7a5SAleksandar Markovic #define CP0C2_TA   16    /* 19..16 */
8800413d7a5SAleksandar Markovic #define CP0C2_SU   12    /* 15..12 */
8810413d7a5SAleksandar Markovic #define CP0C2_SS   8     /* 11..8  */
8820413d7a5SAleksandar Markovic #define CP0C2_SL   4     /*  7..4  */
8830413d7a5SAleksandar Markovic #define CP0C2_SA   0     /*  3..0  */
8849c2149c8Sths     int32_t CP0_Config3;
8857a387fffSths #define CP0C3_M            31
88670409e67SMaciej W. Rozycki #define CP0C3_BPG          30
887c870e3f5SYongbok Kim #define CP0C3_CMGCR        29
888e97a391dSYongbok Kim #define CP0C3_MSAP         28
889aea14095SLeon Alrae #define CP0C3_BP           27
890aea14095SLeon Alrae #define CP0C3_BI           26
89174dbf824SJames Hogan #define CP0C3_SC           25
8920413d7a5SAleksandar Markovic #define CP0C3_PW           24
8930413d7a5SAleksandar Markovic #define CP0C3_VZ           23
8940413d7a5SAleksandar Markovic #define CP0C3_IPLV         21    /* 22..21 */
8950413d7a5SAleksandar Markovic #define CP0C3_MMAR         18    /* 20..18 */
89670409e67SMaciej W. Rozycki #define CP0C3_MCU          17
897bbfa8f72SNathan Froyd #define CP0C3_ISA_ON_EXC   16
8980413d7a5SAleksandar Markovic #define CP0C3_ISA          14    /* 15..14 */
899d279279eSPetar Jovanovic #define CP0C3_ULRI         13
9007207c7f9SLeon Alrae #define CP0C3_RXI          12
90170409e67SMaciej W. Rozycki #define CP0C3_DSP2P        11
9027a387fffSths #define CP0C3_DSPP         10
9030413d7a5SAleksandar Markovic #define CP0C3_CTXTC        9
9040413d7a5SAleksandar Markovic #define CP0C3_ITL          8
9057a387fffSths #define CP0C3_LPA          7
9067a387fffSths #define CP0C3_VEIC         6
9077a387fffSths #define CP0C3_VInt         5
9087a387fffSths #define CP0C3_SP           4
90970409e67SMaciej W. Rozycki #define CP0C3_CDMM         3
9107a387fffSths #define CP0C3_MT           2
9117a387fffSths #define CP0C3_SM           1
9127a387fffSths #define CP0C3_TL           0
9138280b12cSMaciej W. Rozycki     int32_t CP0_Config4;
9148280b12cSMaciej W. Rozycki     int32_t CP0_Config4_rw_bitmask;
915b4160af1SPetar Jovanovic #define CP0C4_M            31
9160413d7a5SAleksandar Markovic #define CP0C4_IE           29    /* 30..29 */
917a0c80608SPaul Burton #define CP0C4_AE           28
9180413d7a5SAleksandar Markovic #define CP0C4_VTLBSizeExt  24    /* 27..24 */
919e98c0d17SLeon Alrae #define CP0C4_KScrExist    16
92070409e67SMaciej W. Rozycki #define CP0C4_MMUExtDef    14
9210413d7a5SAleksandar Markovic #define CP0C4_FTLBPageSize 8     /* 12..8  */
9220413d7a5SAleksandar Markovic /* bit layout if MMUExtDef=1 */
9230413d7a5SAleksandar Markovic #define CP0C4_MMUSizeExt   0     /*  7..0  */
9240413d7a5SAleksandar Markovic /* bit layout if MMUExtDef=2 */
9250413d7a5SAleksandar Markovic #define CP0C4_FTLBWays     4     /*  7..4  */
9260413d7a5SAleksandar Markovic #define CP0C4_FTLBSets     0     /*  3..0  */
9278280b12cSMaciej W. Rozycki     int32_t CP0_Config5;
9288280b12cSMaciej W. Rozycki     int32_t CP0_Config5_rw_bitmask;
929b4dd99a3SPetar Jovanovic #define CP0C5_M            31
930b4dd99a3SPetar Jovanovic #define CP0C5_K            30
931b4dd99a3SPetar Jovanovic #define CP0C5_CV           29
932b4dd99a3SPetar Jovanovic #define CP0C5_EVA          28
933b4dd99a3SPetar Jovanovic #define CP0C5_MSAEn        27
9340413d7a5SAleksandar Markovic #define CP0C5_PMJ          23    /* 25..23 */
9350413d7a5SAleksandar Markovic #define CP0C5_WR2          22
9360413d7a5SAleksandar Markovic #define CP0C5_NMS          21
9370413d7a5SAleksandar Markovic #define CP0C5_ULS          20
9380413d7a5SAleksandar Markovic #define CP0C5_XPA          19
9390413d7a5SAleksandar Markovic #define CP0C5_CRCP         18
9400413d7a5SAleksandar Markovic #define CP0C5_MI           17
9410413d7a5SAleksandar Markovic #define CP0C5_GI           15    /* 16..15 */
9420413d7a5SAleksandar Markovic #define CP0C5_CA2          14
943b00c7218SYongbok Kim #define CP0C5_XNP          13
9440413d7a5SAleksandar Markovic #define CP0C5_DEC          11
9450413d7a5SAleksandar Markovic #define CP0C5_L2C          10
9467c979afdSLeon Alrae #define CP0C5_UFE          9
9477c979afdSLeon Alrae #define CP0C5_FRE          8
94801bc435bSYongbok Kim #define CP0C5_VP           7
949faf1f68bSLeon Alrae #define CP0C5_SBRI         6
9505204ea79SLeon Alrae #define CP0C5_MVH          5
951ce9782f4SLeon Alrae #define CP0C5_LLB          4
952f6d4dd81SYongbok Kim #define CP0C5_MRP          3
953b4dd99a3SPetar Jovanovic #define CP0C5_UFR          2
954b4dd99a3SPetar Jovanovic #define CP0C5_NFExists     0
955e397ee33Sths     int32_t CP0_Config6;
956af868995SHuacai Chen     int32_t CP0_Config6_rw_bitmask;
957af868995SHuacai Chen #define CP0C6_BPPASS          31
958af868995SHuacai Chen #define CP0C6_KPOS            24
959af868995SHuacai Chen #define CP0C6_KE              23
960af868995SHuacai Chen #define CP0C6_VTLBONLY        22
961af868995SHuacai Chen #define CP0C6_LASX            21
962af868995SHuacai Chen #define CP0C6_SSEN            20
963af868995SHuacai Chen #define CP0C6_DISDRTIME       19
964af868995SHuacai Chen #define CP0C6_PIXNUEN         18
965af868995SHuacai Chen #define CP0C6_SCRAND          17
966af868995SHuacai Chen #define CP0C6_LLEXCEN         16
967af868995SHuacai Chen #define CP0C6_DISVC           15
968af868995SHuacai Chen #define CP0C6_VCLRU           14
969af868995SHuacai Chen #define CP0C6_DCLRU           13
970af868995SHuacai Chen #define CP0C6_PIXUEN          12
971af868995SHuacai Chen #define CP0C6_DISBLKLYEN      11
972af868995SHuacai Chen #define CP0C6_UMEMUALEN       10
973af868995SHuacai Chen #define CP0C6_SFBEN           8
974af868995SHuacai Chen #define CP0C6_FLTINT          7
975af868995SHuacai Chen #define CP0C6_VLTINT          6
976af868995SHuacai Chen #define CP0C6_DISBTB          5
977af868995SHuacai Chen #define CP0C6_STPREFCTL       2
978af868995SHuacai Chen #define CP0C6_INSTPREF        1
979af868995SHuacai Chen #define CP0C6_DATAPREF        0
980e397ee33Sths     int32_t CP0_Config7;
981af868995SHuacai Chen     int64_t CP0_Config7_rw_bitmask;
98236b84f85SMarcin Nowakowski #define CP0C7_WII          31
983af868995SHuacai Chen #define CP0C7_NAPCGEN       2
984af868995SHuacai Chen #define CP0C7_UNIMUEN       1
985af868995SHuacai Chen #define CP0C7_VFPUCGEN      0
986c7c7e1e9SLeon Alrae     uint64_t CP0_LLAddr;
987f6d4dd81SYongbok Kim     uint64_t CP0_MAAR[MIPS_MAAR_MAX];
988f6d4dd81SYongbok Kim     int32_t CP0_MAARI;
989ead9360eSths     /* XXX: Maybe make LLAddr per-TC? */
99050e7edc5SAleksandar Markovic /*
99150e7edc5SAleksandar Markovic  * CP0 Register 17
99250e7edc5SAleksandar Markovic  */
993c7c7e1e9SLeon Alrae     target_ulong lladdr; /* LL virtual address compared against SC */
994590bc601SPaul Brook     target_ulong llval;
9950b16dcd1SAleksandar Rikalo     uint64_t llval_wp;
9960b16dcd1SAleksandar Rikalo     uint32_t llnewval_wp;
997284b731aSLeon Alrae     uint64_t CP0_LLAddr_rw_bitmask;
9982a6e32ddSAurelien Jarno     int CP0_LLAddr_shift;
99950e7edc5SAleksandar Markovic /*
100050e7edc5SAleksandar Markovic  * CP0 Register 18
100150e7edc5SAleksandar Markovic  */
1002fd88b6abSths     target_ulong CP0_WatchLo[8];
100350e7edc5SAleksandar Markovic /*
100450e7edc5SAleksandar Markovic  * CP0 Register 19
100550e7edc5SAleksandar Markovic  */
1006feafe82cSYongbok Kim     uint64_t CP0_WatchHi[8];
10076ec98bd7SPaul Burton #define CP0WH_ASID 16
1008a6bc80f7SMarcin Nowakowski #define CP0WH_M    31
100950e7edc5SAleksandar Markovic /*
101050e7edc5SAleksandar Markovic  * CP0 Register 20
101150e7edc5SAleksandar Markovic  */
10129c2149c8Sths     target_ulong CP0_XContext;
10139c2149c8Sths     int32_t CP0_Framemask;
101450e7edc5SAleksandar Markovic /*
101550e7edc5SAleksandar Markovic  * CP0 Register 23
101650e7edc5SAleksandar Markovic  */
10179c2149c8Sths     int32_t CP0_Debug;
1018ead9360eSths #define CP0DB_DBD  31
10196af0bf9cSbellard #define CP0DB_DM   30
10206af0bf9cSbellard #define CP0DB_LSNM 28
10216af0bf9cSbellard #define CP0DB_Doze 27
10226af0bf9cSbellard #define CP0DB_Halt 26
10236af0bf9cSbellard #define CP0DB_CNT  25
10246af0bf9cSbellard #define CP0DB_IBEP 24
10256af0bf9cSbellard #define CP0DB_DBEP 21
10266af0bf9cSbellard #define CP0DB_IEXI 20
10276af0bf9cSbellard #define CP0DB_VER  15
10286af0bf9cSbellard #define CP0DB_DEC  10
10296af0bf9cSbellard #define CP0DB_SSt  8
10306af0bf9cSbellard #define CP0DB_DINT 5
10316af0bf9cSbellard #define CP0DB_DIB  4
10326af0bf9cSbellard #define CP0DB_DDBS 3
10336af0bf9cSbellard #define CP0DB_DDBL 2
10346af0bf9cSbellard #define CP0DB_DBp  1
10356af0bf9cSbellard #define CP0DB_DSS  0
103650e7edc5SAleksandar Markovic /*
103750e7edc5SAleksandar Markovic  * CP0 Register 24
103850e7edc5SAleksandar Markovic  */
1039c570fd16Sths     target_ulong CP0_DEPC;
104050e7edc5SAleksandar Markovic /*
104150e7edc5SAleksandar Markovic  * CP0 Register 25
104250e7edc5SAleksandar Markovic  */
10439c2149c8Sths     int32_t CP0_Performance0;
104450e7edc5SAleksandar Markovic /*
104550e7edc5SAleksandar Markovic  * CP0 Register 26
104650e7edc5SAleksandar Markovic  */
10470d74a222SLeon Alrae     int32_t CP0_ErrCtl;
10480d74a222SLeon Alrae #define CP0EC_WST 29
10490d74a222SLeon Alrae #define CP0EC_SPR 28
10500d74a222SLeon Alrae #define CP0EC_ITC 26
105150e7edc5SAleksandar Markovic /*
105250e7edc5SAleksandar Markovic  * CP0 Register 28
105350e7edc5SAleksandar Markovic  */
1054284b731aSLeon Alrae     uint64_t CP0_TagLo;
10559c2149c8Sths     int32_t CP0_DataLo;
105650e7edc5SAleksandar Markovic /*
105750e7edc5SAleksandar Markovic  * CP0 Register 29
105850e7edc5SAleksandar Markovic  */
10599c2149c8Sths     int32_t CP0_TagHi;
10609c2149c8Sths     int32_t CP0_DataHi;
106150e7edc5SAleksandar Markovic /*
106250e7edc5SAleksandar Markovic  * CP0 Register 30
106350e7edc5SAleksandar Markovic  */
1064c570fd16Sths     target_ulong CP0_ErrorEPC;
106550e7edc5SAleksandar Markovic /*
106650e7edc5SAleksandar Markovic  * CP0 Register 31
106750e7edc5SAleksandar Markovic  */
10689c2149c8Sths     int32_t CP0_DESAVE;
106914d92efdSAleksandar Markovic     target_ulong CP0_KScratch[MIPS_KSCRATCH_NUM];
107003afdc28SJiaxun Yang /*
107103afdc28SJiaxun Yang  * Loongson CSR CPUCFG registers
107203afdc28SJiaxun Yang  */
107303afdc28SJiaxun Yang     uint32_t lcsr_cpucfg1;
107403afdc28SJiaxun Yang #define CPUCFG1_FP     0
107503afdc28SJiaxun Yang #define CPUCFG1_FPREV  1
107603afdc28SJiaxun Yang #define CPUCFG1_MMI    4
107703afdc28SJiaxun Yang #define CPUCFG1_MSA1   5
107803afdc28SJiaxun Yang #define CPUCFG1_MSA2   6
107903afdc28SJiaxun Yang #define CPUCFG1_LSLDR0 16
108003afdc28SJiaxun Yang #define CPUCFG1_LSPERF 17
108103afdc28SJiaxun Yang #define CPUCFG1_LSPERFX 18
108203afdc28SJiaxun Yang #define CPUCFG1_LSSYNCI 19
108303afdc28SJiaxun Yang #define CPUCFG1_LLEXC   20
108403afdc28SJiaxun Yang #define CPUCFG1_SCRAND  21
108503afdc28SJiaxun Yang #define CPUCFG1_MUALP   25
108603afdc28SJiaxun Yang #define CPUCFG1_KMUALEN 26
108703afdc28SJiaxun Yang #define CPUCFG1_ITLBT   27
108803afdc28SJiaxun Yang #define CPUCFG1_SFBP    29
108903afdc28SJiaxun Yang #define CPUCFG1_CDMAP   30
109003afdc28SJiaxun Yang     uint32_t lcsr_cpucfg2;
109103afdc28SJiaxun Yang #define CPUCFG2_LEXT1   0
109203afdc28SJiaxun Yang #define CPUCFG2_LEXT2   1
109303afdc28SJiaxun Yang #define CPUCFG2_LEXT3   2
109403afdc28SJiaxun Yang #define CPUCFG2_LSPW    3
109503afdc28SJiaxun Yang #define CPUCFG2_LCSRP   27
109603afdc28SJiaxun Yang #define CPUCFG2_LDISBLIKELY 28
109750e7edc5SAleksandar Markovic 
1098b5dc7732Sths     /* We waste some space so we can handle shadow registers like TCs. */
1099b5dc7732Sths     TCState tcs[MIPS_SHADOW_SET_MAX];
1100f01be154Sths     CPUMIPSFPUContext fpus[MIPS_FPU_MAX];
11015cbdb3a3SStefan Weil     /* QEMU */
11026af0bf9cSbellard     int error_code;
1103aea14095SLeon Alrae #define EXCP_TLB_NOMATCH   0x1
1104aea14095SLeon Alrae #define EXCP_INST_NOTAVAIL 0x2 /* No valid instruction word for BadInstr */
11056af0bf9cSbellard     uint32_t hflags;    /* CPU State */
11066af0bf9cSbellard     /* TMASK defines different execution modes */
11075de4359bSDragan Mladjenovic #define MIPS_HFLAG_TMASK  0x3F5807FF
110879ef2c4cSNathan Froyd #define MIPS_HFLAG_MODE   0x00007 /* execution modes                    */
11099e72f33dSJules Irenge     /*
11109e72f33dSJules Irenge      * The KSU flags must be the lowest bits in hflags. The flag order
11119e72f33dSJules Irenge      * must be the same as defined for CP0 Status. This allows to use
11129e72f33dSJules Irenge      * the bits as the value of mmu_idx.
11139e72f33dSJules Irenge      */
111479ef2c4cSNathan Froyd #define MIPS_HFLAG_KSU    0x00003 /* kernel/supervisor/user mode mask   */
111579ef2c4cSNathan Froyd #define MIPS_HFLAG_UM     0x00002 /* user mode flag                     */
111679ef2c4cSNathan Froyd #define MIPS_HFLAG_SM     0x00001 /* supervisor mode flag               */
111779ef2c4cSNathan Froyd #define MIPS_HFLAG_KM     0x00000 /* kernel mode flag                   */
111879ef2c4cSNathan Froyd #define MIPS_HFLAG_DM     0x00004 /* Debug mode                         */
111979ef2c4cSNathan Froyd #define MIPS_HFLAG_64     0x00008 /* 64-bit instructions enabled        */
112079ef2c4cSNathan Froyd #define MIPS_HFLAG_CP0    0x00010 /* CP0 enabled                        */
112179ef2c4cSNathan Froyd #define MIPS_HFLAG_FPU    0x00020 /* FPU enabled                        */
112279ef2c4cSNathan Froyd #define MIPS_HFLAG_F64    0x00040 /* 64-bit FPU enabled                 */
11239e72f33dSJules Irenge     /*
11249e72f33dSJules Irenge      * True if the MIPS IV COP1X instructions can be used.  This also
11259e72f33dSJules Irenge      * controls the non-COP1X instructions RECIP.S, RECIP.D, RSQRT.S
11269e72f33dSJules Irenge      * and RSQRT.D.
11279e72f33dSJules Irenge      */
112879ef2c4cSNathan Froyd #define MIPS_HFLAG_COP1X  0x00080 /* COP1X instructions enabled         */
112979ef2c4cSNathan Froyd #define MIPS_HFLAG_RE     0x00100 /* Reversed endianness                */
113001f72885SLeon Alrae #define MIPS_HFLAG_AWRAP  0x00200 /* 32-bit compatibility address wrapping */
113179ef2c4cSNathan Froyd #define MIPS_HFLAG_M16    0x00400 /* MIPS16 mode flag                   */
113279ef2c4cSNathan Froyd #define MIPS_HFLAG_M16_SHIFT 10
11339e72f33dSJules Irenge     /*
11349e72f33dSJules Irenge      * If translation is interrupted between the branch instruction and
11354ad40f36Sbellard      * the delay slot, record what type of branch it is so that we can
11364ad40f36Sbellard      * resume translation properly.  It might be possible to reduce
11379e72f33dSJules Irenge      * this from three bits to two.
11389e72f33dSJules Irenge      */
1139339cd2a8SLeon Alrae #define MIPS_HFLAG_BMASK_BASE  0x803800
114079ef2c4cSNathan Froyd #define MIPS_HFLAG_B      0x00800 /* Unconditional branch               */
114179ef2c4cSNathan Froyd #define MIPS_HFLAG_BC     0x01000 /* Conditional branch                 */
114279ef2c4cSNathan Froyd #define MIPS_HFLAG_BL     0x01800 /* Likely branch                      */
114379ef2c4cSNathan Froyd #define MIPS_HFLAG_BR     0x02000 /* branch to register (can't link TB) */
114479ef2c4cSNathan Froyd     /* Extra flags about the current pending branch.  */
1145b231c103SYongbok Kim #define MIPS_HFLAG_BMASK_EXT 0x7C000
114679ef2c4cSNathan Froyd #define MIPS_HFLAG_B16    0x04000 /* branch instruction was 16 bits     */
114779ef2c4cSNathan Froyd #define MIPS_HFLAG_BDS16  0x08000 /* branch requires 16-bit delay slot  */
114879ef2c4cSNathan Froyd #define MIPS_HFLAG_BDS32  0x10000 /* branch requires 32-bit delay slot  */
1149b231c103SYongbok Kim #define MIPS_HFLAG_BDS_STRICT  0x20000 /* Strict delay slot size */
1150b231c103SYongbok Kim #define MIPS_HFLAG_BX     0x40000 /* branch exchanges execution mode    */
115179ef2c4cSNathan Froyd #define MIPS_HFLAG_BMASK  (MIPS_HFLAG_BMASK_BASE | MIPS_HFLAG_BMASK_EXT)
1152853c3240SJia Liu     /* MIPS DSP resources access. */
1153908f6be1SStefan Markovic #define MIPS_HFLAG_DSP    0x080000   /* Enable access to DSP resources.    */
1154908f6be1SStefan Markovic #define MIPS_HFLAG_DSP_R2 0x100000   /* Enable access to DSP R2 resources. */
1155908f6be1SStefan Markovic #define MIPS_HFLAG_DSP_R3 0x20000000 /* Enable access to DSP R3 resources. */
1156d279279eSPetar Jovanovic     /* Extra flag about HWREna register. */
1157b231c103SYongbok Kim #define MIPS_HFLAG_HWRENA_ULR 0x200000 /* ULR bit from HWREna is set. */
1158faf1f68bSLeon Alrae #define MIPS_HFLAG_SBRI  0x400000 /* R6 SDBBP causes RI excpt. in user mode */
1159339cd2a8SLeon Alrae #define MIPS_HFLAG_FBNSLOT 0x800000 /* Forbidden slot                   */
1160e97a391dSYongbok Kim #define MIPS_HFLAG_MSA   0x1000000
11617c979afdSLeon Alrae #define MIPS_HFLAG_FRE   0x2000000 /* FRE enabled */
1162e117f526SLeon Alrae #define MIPS_HFLAG_ELPA  0x4000000
11630d74a222SLeon Alrae #define MIPS_HFLAG_ITC_CACHE  0x8000000 /* CACHE instr. operates on ITC tag */
116442c86612SJames Hogan #define MIPS_HFLAG_ERL   0x10000000 /* error level flag */
11656af0bf9cSbellard     target_ulong btarget;        /* Jump / branch target               */
11661ba74fb8Saurel32     target_ulong bcond;          /* Branch condition (if needed)       */
1167a316d335Sbellard 
11687a387fffSths     int SYNCI_Step; /* Address step size for SYNCI */
11697a387fffSths     int CCRes; /* Cycle count resolution/divisor */
1170ead9360eSths     uint32_t CP0_Status_rw_bitmask; /* Read/write bits in CP0_Status */
1171ead9360eSths     uint32_t CP0_TCStatus_rw_bitmask; /* Read/write bits in CP0_TCStatus */
1172f9c9cd63SPhilippe Mathieu-Daudé     uint64_t insn_flags; /* Supported instruction set */
11737a387fffSths 
11741f5c00cfSAlex Bennée     /* Fields up to this point are cleared by a CPU reset */
11751f5c00cfSAlex Bennée     struct {} end_reset_fields;
11761f5c00cfSAlex Bennée 
1177f0c3c505SAndreas Färber     /* Fields from here on are preserved across CPU reset. */
117851cc2e78SBlue Swirl     CPUMIPSMVPContext *mvp;
11793c7b48b7SPaul Brook #if !defined(CONFIG_USER_ONLY)
118051cc2e78SBlue Swirl     CPUMIPSTLBContext *tlb;
118186468930SPhilippe Mathieu-Daudé     qemu_irq irq[8];
118285ccd962SPhilippe Mathieu-Daudé     MemoryRegion *itc_tag; /* ITC Configuration Tags */
118303afdc28SJiaxun Yang 
118403afdc28SJiaxun Yang     /* Loongson IOCSR memory */
118503afdc28SJiaxun Yang     struct {
118603afdc28SJiaxun Yang         AddressSpace as;
118703afdc28SJiaxun Yang         MemoryRegion mr;
118803afdc28SJiaxun Yang     } iocsr;
11893c7b48b7SPaul Brook #endif
119051cc2e78SBlue Swirl 
1191c227f099SAnthony Liguori     const mips_def_t *cpu_model;
11921246b259SStefan Weil     QEMUTimer *timer; /* Internal timer */
1193b263688dSJiaxun Yang     Clock *count_clock; /* CP0_Count clock */
119489777fd1SLeon Alrae     target_ulong exception_base; /* ExceptionBase input to the core */
11951ea4a06aSPhilippe Mathieu-Daudé } CPUMIPSState;
11966af0bf9cSbellard 
1197416bf936SPaolo Bonzini /**
1198416bf936SPaolo Bonzini  * MIPSCPU:
1199416bf936SPaolo Bonzini  * @env: #CPUMIPSState
1200a0713e85SPhilippe Mathieu-Daudé  * @clock: this CPU input clock (may be connected
1201a0713e85SPhilippe Mathieu-Daudé  *         to an output clock from another device).
1202416bf936SPaolo Bonzini  *
1203416bf936SPaolo Bonzini  * A MIPS CPU.
1204416bf936SPaolo Bonzini  */
1205b36e239eSPhilippe Mathieu-Daudé struct ArchCPU {
1206416bf936SPaolo Bonzini     CPUState parent_obj;
1207416bf936SPaolo Bonzini 
12083b3d7df5SRichard Henderson     CPUMIPSState env;
12093b3d7df5SRichard Henderson 
1210a0713e85SPhilippe Mathieu-Daudé     Clock *clock;
1211b263688dSJiaxun Yang     Clock *count_div; /* Divider for CP0_Count clock */
1212d70e5895SPhilippe Mathieu-Daudé 
1213d70e5895SPhilippe Mathieu-Daudé     /* Properties */
1214d70e5895SPhilippe Mathieu-Daudé     bool is_big_endian;
1215416bf936SPaolo Bonzini };
1216416bf936SPaolo Bonzini 
12179348028eSPhilippe Mathieu-Daudé /**
12189348028eSPhilippe Mathieu-Daudé  * MIPSCPUClass:
12199348028eSPhilippe Mathieu-Daudé  * @parent_realize: The parent class' realize handler.
12209348028eSPhilippe Mathieu-Daudé  * @parent_phases: The parent class' reset phase handlers.
12219348028eSPhilippe Mathieu-Daudé  *
12229348028eSPhilippe Mathieu-Daudé  * A MIPS CPU model.
12239348028eSPhilippe Mathieu-Daudé  */
12249348028eSPhilippe Mathieu-Daudé struct MIPSCPUClass {
12259348028eSPhilippe Mathieu-Daudé     CPUClass parent_class;
12269348028eSPhilippe Mathieu-Daudé 
12279348028eSPhilippe Mathieu-Daudé     DeviceRealize parent_realize;
12289348028eSPhilippe Mathieu-Daudé     ResettablePhases parent_phases;
12299348028eSPhilippe Mathieu-Daudé     const struct mips_def_t *cpu_def;
12309348028eSPhilippe Mathieu-Daudé 
12319348028eSPhilippe Mathieu-Daudé     /* Used for the jazz board to modify mips_cpu_do_transaction_failed. */
12329348028eSPhilippe Mathieu-Daudé     bool no_data_aborts;
12339348028eSPhilippe Mathieu-Daudé };
1234416bf936SPaolo Bonzini 
1235f703f1efSPhilippe Mathieu-Daudé void cpu_wrdsp(uint32_t rs, uint32_t mask_num, CPUMIPSState *env);
1236f703f1efSPhilippe Mathieu-Daudé uint32_t cpu_rddsp(uint32_t mask_num, CPUMIPSState *env);
1237084d0497SRichard Henderson 
12389e72f33dSJules Irenge /*
12399e72f33dSJules Irenge  * MMU modes definitions. We carefully match the indices with our
12409e72f33dSJules Irenge  * hflags layout.
12419e72f33dSJules Irenge  */
12424e999bf4SRichard Henderson #define MMU_KERNEL_IDX 0
1243623a930eSths #define MMU_USER_IDX 2
12444e999bf4SRichard Henderson #define MMU_ERL_IDX 3
1245b0fc6003SJames Hogan 
1246b0fc6003SJames Hogan static inline int hflags_mmu_index(uint32_t hflags)
1247b0fc6003SJames Hogan {
124842c86612SJames Hogan     if (hflags & MIPS_HFLAG_ERL) {
12494e999bf4SRichard Henderson         return MMU_ERL_IDX;
125042c86612SJames Hogan     } else {
1251b0fc6003SJames Hogan         return hflags & MIPS_HFLAG_KSU;
1252b0fc6003SJames Hogan     }
125342c86612SJames Hogan }
1254b0fc6003SJames Hogan 
12556ebf33c5SRichard Henderson static inline int mips_env_mmu_index(CPUMIPSState *env)
12566ebbf390Sj_mayer {
1257b0fc6003SJames Hogan     return hflags_mmu_index(env->hflags);
12586ebbf390Sj_mayer }
12596ebbf390Sj_mayer 
1260022c62cbSPaolo Bonzini #include "exec/cpu-all.h"
12616af0bf9cSbellard 
12626af0bf9cSbellard /* Exceptions */
12636af0bf9cSbellard enum {
12646af0bf9cSbellard     EXCP_NONE          = -1,
12656af0bf9cSbellard     EXCP_RESET         = 0,
12666af0bf9cSbellard     EXCP_SRESET,
12676af0bf9cSbellard     EXCP_DSS,
12686af0bf9cSbellard     EXCP_DINT,
126914e51cc7Sths     EXCP_DDBL,
127014e51cc7Sths     EXCP_DDBS,
12716af0bf9cSbellard     EXCP_NMI,
12726af0bf9cSbellard     EXCP_MCHECK,
127314e51cc7Sths     EXCP_EXT_INTERRUPT, /* 8 */
12746af0bf9cSbellard     EXCP_DFWATCH,
127514e51cc7Sths     EXCP_DIB,
12766af0bf9cSbellard     EXCP_IWATCH,
12776af0bf9cSbellard     EXCP_AdEL,
12786af0bf9cSbellard     EXCP_AdES,
12796af0bf9cSbellard     EXCP_TLBF,
12806af0bf9cSbellard     EXCP_IBE,
128114e51cc7Sths     EXCP_DBp, /* 16 */
12826af0bf9cSbellard     EXCP_SYSCALL,
128314e51cc7Sths     EXCP_BREAK,
12844ad40f36Sbellard     EXCP_CpU,
12856af0bf9cSbellard     EXCP_RI,
12866af0bf9cSbellard     EXCP_OVERFLOW,
12876af0bf9cSbellard     EXCP_TRAP,
12885a5012ecSths     EXCP_FPE,
128914e51cc7Sths     EXCP_DWATCH, /* 24 */
12906af0bf9cSbellard     EXCP_LTLBL,
12916af0bf9cSbellard     EXCP_TLBL,
12926af0bf9cSbellard     EXCP_TLBS,
12936af0bf9cSbellard     EXCP_DBE,
1294ead9360eSths     EXCP_THREAD,
129514e51cc7Sths     EXCP_MDMX,
129614e51cc7Sths     EXCP_C2E,
129714e51cc7Sths     EXCP_CACHE, /* 32 */
1298853c3240SJia Liu     EXCP_DSPDIS,
1299e97a391dSYongbok Kim     EXCP_MSADIS,
1300e97a391dSYongbok Kim     EXCP_MSAFPE,
130192ceb440SLeon Alrae     EXCP_TLBXI,
130292ceb440SLeon Alrae     EXCP_TLBRI,
13038ec7e3c5SRichard Henderson     EXCP_SEMIHOST,
130414e51cc7Sths 
13058ec7e3c5SRichard Henderson     EXCP_LAST = EXCP_SEMIHOST,
13066af0bf9cSbellard };
13076af0bf9cSbellard 
1308f249412cSEdgar E. Iglesias /*
130926aa3d9aSPhilippe Mathieu-Daudé  * This is an internally generated WAKE request line.
1310f249412cSEdgar E. Iglesias  * It is driven by the CPU itself. Raised when the MT
1311f249412cSEdgar E. Iglesias  * block wants to wake a VPE from an inactive state and
1312f249412cSEdgar E. Iglesias  * cleared when VPE goes from active to inactive.
1313f249412cSEdgar E. Iglesias  */
1314f249412cSEdgar E. Iglesias #define CPU_INTERRUPT_WAKE CPU_INTERRUPT_TGT_INT_0
1315f249412cSEdgar E. Iglesias 
13160dacec87SIgor Mammedov #define CPU_RESOLVING_TYPE TYPE_MIPS_CPU
1317a7519f2bSIgor Mammedov 
1318ac70f976SPhilippe Mathieu-Daudé bool cpu_type_supports_cps_smp(const char *cpu_type);
1319df6adb68SPhilippe Mathieu-Daudé bool cpu_supports_isa(const CPUMIPSState *env, uint64_t isa_mask);
1320ac70f976SPhilippe Mathieu-Daudé bool cpu_type_supports_isa(const char *cpu_type, uint64_t isa);
132117c2c320SPhilippe Mathieu-Daudé 
132209968fc9SPhilippe Mathieu-Daudé /* Check presence of MIPS-3D ASE */
132309968fc9SPhilippe Mathieu-Daudé static inline bool ase_3d_available(const CPUMIPSState *env)
132409968fc9SPhilippe Mathieu-Daudé {
132509968fc9SPhilippe Mathieu-Daudé     return env->active_fpu.fcr0 & (1 << FCR0_3D);
132609968fc9SPhilippe Mathieu-Daudé }
132709968fc9SPhilippe Mathieu-Daudé 
132825a13628SPhilippe Mathieu-Daudé /* Check presence of MSA implementation */
132925a13628SPhilippe Mathieu-Daudé static inline bool ase_msa_available(CPUMIPSState *env)
133025a13628SPhilippe Mathieu-Daudé {
133125a13628SPhilippe Mathieu-Daudé     return env->CP0_Config3 & (1 << CP0C3_MSAP);
133225a13628SPhilippe Mathieu-Daudé }
133325a13628SPhilippe Mathieu-Daudé 
133403afdc28SJiaxun Yang /* Check presence of Loongson CSR instructions */
133503afdc28SJiaxun Yang static inline bool ase_lcsr_available(CPUMIPSState *env)
133603afdc28SJiaxun Yang {
133703afdc28SJiaxun Yang     return env->lcsr_cpucfg2 & (1 << CPUCFG2_LCSRP);
133803afdc28SJiaxun Yang }
133903afdc28SJiaxun Yang 
134017c2c320SPhilippe Mathieu-Daudé /* Check presence of multi-threading ASE implementation */
134117c2c320SPhilippe Mathieu-Daudé static inline bool ase_mt_available(CPUMIPSState *env)
134217c2c320SPhilippe Mathieu-Daudé {
134317c2c320SPhilippe Mathieu-Daudé     return env->CP0_Config3 & (1 << CP0C3_MT);
134417c2c320SPhilippe Mathieu-Daudé }
134517c2c320SPhilippe Mathieu-Daudé 
1346b0586b38SPhilippe Mathieu-Daudé static inline bool cpu_type_is_64bit(const char *cpu_type)
1347b0586b38SPhilippe Mathieu-Daudé {
1348b0586b38SPhilippe Mathieu-Daudé     return cpu_type_supports_isa(cpu_type, CPU_MIPS64);
1349b0586b38SPhilippe Mathieu-Daudé }
1350b0586b38SPhilippe Mathieu-Daudé 
135189777fd1SLeon Alrae void cpu_set_exception_base(int vp_index, target_ulong address);
135230bf942dSAndreas Färber 
13532fd9c5adSPhilippe Mathieu-Daudé /* addr.c */
13542fd9c5adSPhilippe Mathieu-Daudé uint64_t cpu_mips_kseg0_to_phys(void *opaque, uint64_t addr);
13552fd9c5adSPhilippe Mathieu-Daudé uint64_t cpu_mips_phys_to_kseg0(void *opaque, uint64_t addr);
13562fd9c5adSPhilippe Mathieu-Daudé 
135707ae8ccdSJiaxun Yang uint64_t cpu_mips_kseg1_to_phys(void *opaque, uint64_t addr);
135807ae8ccdSJiaxun Yang uint64_t cpu_mips_phys_to_kseg1(void *opaque, uint64_t addr);
13592fd9c5adSPhilippe Mathieu-Daudé 
136085ccd962SPhilippe Mathieu-Daudé #if !defined(CONFIG_USER_ONLY)
136185ccd962SPhilippe Mathieu-Daudé 
136230a8d3a1SPhilippe Mathieu-Daudé /* HW declaration specific to the MIPS target */
13637db13faeSAndreas Färber void cpu_mips_soft_irq(CPUMIPSState *env, int irq, int level);
136430a8d3a1SPhilippe Mathieu-Daudé void cpu_mips_irq_init_cpu(MIPSCPU *cpu);
136530a8d3a1SPhilippe Mathieu-Daudé void cpu_mips_clock_init(MIPSCPU *cpu);
13665dc5d9f0SAurelien Jarno 
136785ccd962SPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */
136885ccd962SPhilippe Mathieu-Daudé 
1369f9480ffcSths /* helper.c */
13701239b472SKwok Cheung Yeung target_ulong exception_resume_pc(CPUMIPSState *env);
1371f9480ffcSths 
1372bb5de525SAnton Johansson static inline void cpu_get_tb_cpu_state(CPUMIPSState *env, vaddr *pc,
1373bb5de525SAnton Johansson                                         uint64_t *cs_base, uint32_t *flags)
13746b917547Saliguori {
13756b917547Saliguori     *pc = env->active_tc.PC;
13766b917547Saliguori     *cs_base = 0;
1377d279279eSPetar Jovanovic     *flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK |
1378d279279eSPetar Jovanovic                             MIPS_HFLAG_HWRENA_ULR);
13796b917547Saliguori }
13806b917547Saliguori 
13817aaab96aSPhilippe Mathieu-Daudé /**
13827aaab96aSPhilippe Mathieu-Daudé  * mips_cpu_create_with_clock:
13837aaab96aSPhilippe Mathieu-Daudé  * @typename: a MIPS CPU type.
13847aaab96aSPhilippe Mathieu-Daudé  * @cpu_refclk: this cpu input clock (an output clock of another device)
13853e8f019bSPhilippe Mathieu-Daudé  * @is_big_endian: whether this CPU is configured in big endianness
13867aaab96aSPhilippe Mathieu-Daudé  *
13877aaab96aSPhilippe Mathieu-Daudé  * Instantiates a MIPS CPU, set the input clock of the CPU to @cpu_refclk,
13887aaab96aSPhilippe Mathieu-Daudé  * then realizes the CPU.
13897aaab96aSPhilippe Mathieu-Daudé  *
13907aaab96aSPhilippe Mathieu-Daudé  * Returns: A #CPUState or %NULL if an error occurred.
13917aaab96aSPhilippe Mathieu-Daudé  */
13923e8f019bSPhilippe Mathieu-Daudé MIPSCPU *mips_cpu_create_with_clock(const char *cpu_type, Clock *cpu_refclk,
13933e8f019bSPhilippe Mathieu-Daudé                                     bool is_big_endian);
13947aaab96aSPhilippe Mathieu-Daudé 
139507f5a258SMarkus Armbruster #endif /* MIPS_CPU_H */
1396