107f5a258SMarkus Armbruster #ifndef MIPS_CPU_H 207f5a258SMarkus Armbruster #define MIPS_CPU_H 36af0bf9cSbellard 4d94f0a8eSPaolo Bonzini #define ALIGNED_ONLY 54ad40f36Sbellard 69349b4f9SAndreas Färber #define CPUArchState struct CPUMIPSState 7c2764719Spbrook 89a78eeadSStefan Weil #include "qemu-common.h" 9416bf936SPaolo Bonzini #include "cpu-qom.h" 106af0bf9cSbellard #include "mips-defs.h" 11022c62cbSPaolo Bonzini #include "exec/cpu-defs.h" 126b4c305cSPaolo Bonzini #include "fpu/softfloat.h" 136af0bf9cSbellard 140454728cSAleksandar Markovic #define TCG_GUEST_DEFAULT_MO (0) 150454728cSAleksandar Markovic 16ead9360eSths struct CPUMIPSState; 176af0bf9cSbellard 18ead9360eSths typedef struct CPUMIPSTLBContext CPUMIPSTLBContext; 1951b2772fSths 20e97a391dSYongbok Kim /* MSA Context */ 21e97a391dSYongbok Kim #define MSA_WRLEN (128) 22e97a391dSYongbok Kim 23e97a391dSYongbok Kim typedef union wr_t wr_t; 24e97a391dSYongbok Kim union wr_t { 25e97a391dSYongbok Kim int8_t b[MSA_WRLEN/8]; 26e97a391dSYongbok Kim int16_t h[MSA_WRLEN/16]; 27e97a391dSYongbok Kim int32_t w[MSA_WRLEN/32]; 28e97a391dSYongbok Kim int64_t d[MSA_WRLEN/64]; 29e97a391dSYongbok Kim }; 30e97a391dSYongbok Kim 31c227f099SAnthony Liguori typedef union fpr_t fpr_t; 32c227f099SAnthony Liguori union fpr_t { 33ead9360eSths float64 fd; /* ieee double precision */ 34ead9360eSths float32 fs[2];/* ieee single precision */ 35ead9360eSths uint64_t d; /* binary double fixed-point */ 36ead9360eSths uint32_t w[2]; /* binary single fixed-point */ 37e97a391dSYongbok Kim /* FPU/MSA register mapping is not tested on big-endian hosts. */ 38e97a391dSYongbok Kim wr_t wr; /* vector data */ 39ead9360eSths }; 40ead9360eSths /* define FP_ENDIAN_IDX to access the same location 414ff9786cSStefan Weil * in the fpr_t union regardless of the host endianness 42ead9360eSths */ 43e2542fe2SJuan Quintela #if defined(HOST_WORDS_BIGENDIAN) 44ead9360eSths # define FP_ENDIAN_IDX 1 45ead9360eSths #else 46ead9360eSths # define FP_ENDIAN_IDX 0 47c570fd16Sths #endif 48ead9360eSths 49ead9360eSths typedef struct CPUMIPSFPUContext CPUMIPSFPUContext; 50ead9360eSths struct CPUMIPSFPUContext { 516af0bf9cSbellard /* Floating point registers */ 52c227f099SAnthony Liguori fpr_t fpr[32]; 536ea83fedSbellard float_status fp_status; 545a5012ecSths /* fpu implementation/revision register (fir) */ 556af0bf9cSbellard uint32_t fcr0; 567c979afdSLeon Alrae #define FCR0_FREP 29 57b4dd99a3SPetar Jovanovic #define FCR0_UFRP 28 58ba5c79f2SLeon Alrae #define FCR0_HAS2008 23 595a5012ecSths #define FCR0_F64 22 605a5012ecSths #define FCR0_L 21 615a5012ecSths #define FCR0_W 20 625a5012ecSths #define FCR0_3D 19 635a5012ecSths #define FCR0_PS 18 645a5012ecSths #define FCR0_D 17 655a5012ecSths #define FCR0_S 16 665a5012ecSths #define FCR0_PRID 8 675a5012ecSths #define FCR0_REV 0 686ea83fedSbellard /* fcsr */ 69599bc5e8SAleksandar Markovic uint32_t fcr31_rw_bitmask; 706ea83fedSbellard uint32_t fcr31; 7177be4199SAleksandar Markovic #define FCR31_FS 24 72ba5c79f2SLeon Alrae #define FCR31_ABS2008 19 73ba5c79f2SLeon Alrae #define FCR31_NAN2008 18 74f01be154Sths #define SET_FP_COND(num,env) do { ((env).fcr31) |= ((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0) 75f01be154Sths #define CLEAR_FP_COND(num,env) do { ((env).fcr31) &= ~((num) ? (1 << ((num) + 24)) : (1 << 23)); } while(0) 76f01be154Sths #define GET_FP_COND(env) ((((env).fcr31 >> 24) & 0xfe) | (((env).fcr31 >> 23) & 0x1)) 776ea83fedSbellard #define GET_FP_CAUSE(reg) (((reg) >> 12) & 0x3f) 786ea83fedSbellard #define GET_FP_ENABLE(reg) (((reg) >> 7) & 0x1f) 796ea83fedSbellard #define GET_FP_FLAGS(reg) (((reg) >> 2) & 0x1f) 805a5012ecSths #define SET_FP_CAUSE(reg,v) do { (reg) = ((reg) & ~(0x3f << 12)) | ((v & 0x3f) << 12); } while(0) 815a5012ecSths #define SET_FP_ENABLE(reg,v) do { (reg) = ((reg) & ~(0x1f << 7)) | ((v & 0x1f) << 7); } while(0) 825a5012ecSths #define SET_FP_FLAGS(reg,v) do { (reg) = ((reg) & ~(0x1f << 2)) | ((v & 0x1f) << 2); } while(0) 835a5012ecSths #define UPDATE_FP_FLAGS(reg,v) do { (reg) |= ((v & 0x1f) << 2); } while(0) 846ea83fedSbellard #define FP_INEXACT 1 856ea83fedSbellard #define FP_UNDERFLOW 2 866ea83fedSbellard #define FP_OVERFLOW 4 876ea83fedSbellard #define FP_DIV0 8 886ea83fedSbellard #define FP_INVALID 16 896ea83fedSbellard #define FP_UNIMPLEMENTED 32 90ead9360eSths }; 916ea83fedSbellard 9242c86612SJames Hogan #define NB_MMU_MODES 4 93c20d594eSRichard Henderson #define TARGET_INSN_START_EXTRA_WORDS 2 946ebbf390Sj_mayer 95ead9360eSths typedef struct CPUMIPSMVPContext CPUMIPSMVPContext; 96ead9360eSths struct CPUMIPSMVPContext { 97ead9360eSths int32_t CP0_MVPControl; 98ead9360eSths #define CP0MVPCo_CPA 3 99ead9360eSths #define CP0MVPCo_STLB 2 100ead9360eSths #define CP0MVPCo_VPC 1 101ead9360eSths #define CP0MVPCo_EVP 0 102ead9360eSths int32_t CP0_MVPConf0; 103ead9360eSths #define CP0MVPC0_M 31 104ead9360eSths #define CP0MVPC0_TLBS 29 105ead9360eSths #define CP0MVPC0_GS 28 106ead9360eSths #define CP0MVPC0_PCP 27 107ead9360eSths #define CP0MVPC0_PTLBE 16 108ead9360eSths #define CP0MVPC0_TCA 15 109ead9360eSths #define CP0MVPC0_PVPE 10 110ead9360eSths #define CP0MVPC0_PTC 0 111ead9360eSths int32_t CP0_MVPConf1; 112ead9360eSths #define CP0MVPC1_CIM 31 113ead9360eSths #define CP0MVPC1_CIF 30 114ead9360eSths #define CP0MVPC1_PCX 20 115ead9360eSths #define CP0MVPC1_PCP2 10 116ead9360eSths #define CP0MVPC1_PCP1 0 117ead9360eSths }; 118ead9360eSths 119c227f099SAnthony Liguori typedef struct mips_def_t mips_def_t; 120ead9360eSths 121ead9360eSths #define MIPS_SHADOW_SET_MAX 16 122ead9360eSths #define MIPS_TC_MAX 5 123f01be154Sths #define MIPS_FPU_MAX 1 124ead9360eSths #define MIPS_DSP_ACC 4 125e98c0d17SLeon Alrae #define MIPS_KSCRATCH_NUM 6 126f6d4dd81SYongbok Kim #define MIPS_MAAR_MAX 16 /* Must be an even number. */ 127ead9360eSths 128e97a391dSYongbok Kim 129a86d421eSAleksandar Markovic /* 130a86d421eSAleksandar Markovic * Summary of CP0 registers 131a86d421eSAleksandar Markovic * ======================== 132a86d421eSAleksandar Markovic * 133a86d421eSAleksandar Markovic * 134a86d421eSAleksandar Markovic * Register 0 Register 1 Register 2 Register 3 135a86d421eSAleksandar Markovic * ---------- ---------- ---------- ---------- 136a86d421eSAleksandar Markovic * 137a86d421eSAleksandar Markovic * 0 Index Random EntryLo0 EntryLo1 138a86d421eSAleksandar Markovic * 1 MVPControl VPEControl TCStatus GlobalNumber 139a86d421eSAleksandar Markovic * 2 MVPConf0 VPEConf0 TCBind 140a86d421eSAleksandar Markovic * 3 MVPConf1 VPEConf1 TCRestart 141a86d421eSAleksandar Markovic * 4 VPControl YQMask TCHalt 142a86d421eSAleksandar Markovic * 5 VPESchedule TCContext 143a86d421eSAleksandar Markovic * 6 VPEScheFBack TCSchedule 144a86d421eSAleksandar Markovic * 7 VPEOpt TCScheFBack TCOpt 145a86d421eSAleksandar Markovic * 146a86d421eSAleksandar Markovic * 147a86d421eSAleksandar Markovic * Register 4 Register 5 Register 6 Register 7 148a86d421eSAleksandar Markovic * ---------- ---------- ---------- ---------- 149a86d421eSAleksandar Markovic * 150a86d421eSAleksandar Markovic * 0 Context PageMask Wired HWREna 151a86d421eSAleksandar Markovic * 1 ContextConfig PageGrain SRSConf0 152a86d421eSAleksandar Markovic * 2 UserLocal SegCtl0 SRSConf1 153a86d421eSAleksandar Markovic * 3 XContextConfig SegCtl1 SRSConf2 154a86d421eSAleksandar Markovic * 4 DebugContextID SegCtl2 SRSConf3 155a86d421eSAleksandar Markovic * 5 MemoryMapID PWBase SRSConf4 156a86d421eSAleksandar Markovic * 6 PWField PWCtl 157a86d421eSAleksandar Markovic * 7 PWSize 158a86d421eSAleksandar Markovic * 159a86d421eSAleksandar Markovic * 160a86d421eSAleksandar Markovic * Register 8 Register 9 Register 10 Register 11 161a86d421eSAleksandar Markovic * ---------- ---------- ----------- ----------- 162a86d421eSAleksandar Markovic * 163a86d421eSAleksandar Markovic * 0 BadVAddr Count EntryHi Compare 164a86d421eSAleksandar Markovic * 1 BadInstr 165a86d421eSAleksandar Markovic * 2 BadInstrP 166a86d421eSAleksandar Markovic * 3 BadInstrX 167a86d421eSAleksandar Markovic * 4 GuestCtl1 GuestCtl0Ext 168a86d421eSAleksandar Markovic * 5 GuestCtl2 169167db30eSYongbok Kim * 6 SAARI GuestCtl3 170167db30eSYongbok Kim * 7 SAAR 171a86d421eSAleksandar Markovic * 172a86d421eSAleksandar Markovic * 173a86d421eSAleksandar Markovic * Register 12 Register 13 Register 14 Register 15 174a86d421eSAleksandar Markovic * ----------- ----------- ----------- ----------- 175a86d421eSAleksandar Markovic * 176a86d421eSAleksandar Markovic * 0 Status Cause EPC PRId 177a86d421eSAleksandar Markovic * 1 IntCtl EBase 178a86d421eSAleksandar Markovic * 2 SRSCtl NestedEPC CDMMBase 179a86d421eSAleksandar Markovic * 3 SRSMap CMGCRBase 180a86d421eSAleksandar Markovic * 4 View_IPL View_RIPL BEVVA 181a86d421eSAleksandar Markovic * 5 SRSMap2 NestedExc 182a86d421eSAleksandar Markovic * 6 GuestCtl0 183a86d421eSAleksandar Markovic * 7 GTOffset 184a86d421eSAleksandar Markovic * 185a86d421eSAleksandar Markovic * 186a86d421eSAleksandar Markovic * Register 16 Register 17 Register 18 Register 19 187a86d421eSAleksandar Markovic * ----------- ----------- ----------- ----------- 188a86d421eSAleksandar Markovic * 189a86d421eSAleksandar Markovic * 0 Config LLAddr WatchLo WatchHi 190a86d421eSAleksandar Markovic * 1 Config1 MAAR WatchLo WatchHi 191a86d421eSAleksandar Markovic * 2 Config2 MAARI WatchLo WatchHi 192a86d421eSAleksandar Markovic * 3 Config3 WatchLo WatchHi 193a86d421eSAleksandar Markovic * 4 Config4 WatchLo WatchHi 194a86d421eSAleksandar Markovic * 5 Config5 WatchLo WatchHi 195a86d421eSAleksandar Markovic * 6 WatchLo WatchHi 196a86d421eSAleksandar Markovic * 7 WatchLo WatchHi 197a86d421eSAleksandar Markovic * 198a86d421eSAleksandar Markovic * 199a86d421eSAleksandar Markovic * Register 20 Register 21 Register 22 Register 23 200a86d421eSAleksandar Markovic * ----------- ----------- ----------- ----------- 201a86d421eSAleksandar Markovic * 202a86d421eSAleksandar Markovic * 0 XContext Debug 203a86d421eSAleksandar Markovic * 1 TraceControl 204a86d421eSAleksandar Markovic * 2 TraceControl2 205a86d421eSAleksandar Markovic * 3 UserTraceData1 206a86d421eSAleksandar Markovic * 4 TraceIBPC 207a86d421eSAleksandar Markovic * 5 TraceDBPC 208a86d421eSAleksandar Markovic * 6 Debug2 209a86d421eSAleksandar Markovic * 7 210a86d421eSAleksandar Markovic * 211a86d421eSAleksandar Markovic * 212a86d421eSAleksandar Markovic * Register 24 Register 25 Register 26 Register 27 213a86d421eSAleksandar Markovic * ----------- ----------- ----------- ----------- 214a86d421eSAleksandar Markovic * 215a86d421eSAleksandar Markovic * 0 DEPC PerfCnt ErrCtl CacheErr 216a86d421eSAleksandar Markovic * 1 PerfCnt 217a86d421eSAleksandar Markovic * 2 TraceControl3 PerfCnt 218a86d421eSAleksandar Markovic * 3 UserTraceData2 PerfCnt 219a86d421eSAleksandar Markovic * 4 PerfCnt 220a86d421eSAleksandar Markovic * 5 PerfCnt 221a86d421eSAleksandar Markovic * 6 PerfCnt 222a86d421eSAleksandar Markovic * 7 PerfCnt 223a86d421eSAleksandar Markovic * 224a86d421eSAleksandar Markovic * 225a86d421eSAleksandar Markovic * Register 28 Register 29 Register 30 Register 31 226a86d421eSAleksandar Markovic * ----------- ----------- ----------- ----------- 227a86d421eSAleksandar Markovic * 228a86d421eSAleksandar Markovic * 0 DataLo DataHi ErrorEPC DESAVE 229a86d421eSAleksandar Markovic * 1 TagLo TagHi 230a86d421eSAleksandar Markovic * 2 DataLo DataHi KScratch<n> 231a86d421eSAleksandar Markovic * 3 TagLo TagHi KScratch<n> 232a86d421eSAleksandar Markovic * 4 DataLo DataHi KScratch<n> 233a86d421eSAleksandar Markovic * 5 TagLo TagHi KScratch<n> 234a86d421eSAleksandar Markovic * 6 DataLo DataHi KScratch<n> 235a86d421eSAleksandar Markovic * 7 TagLo TagHi KScratch<n> 236a86d421eSAleksandar Markovic * 237a86d421eSAleksandar Markovic */ 23804992c8cSAleksandar Markovic #define CP0_REGISTER_00 0 23904992c8cSAleksandar Markovic #define CP0_REGISTER_01 1 24004992c8cSAleksandar Markovic #define CP0_REGISTER_02 2 24104992c8cSAleksandar Markovic #define CP0_REGISTER_03 3 24204992c8cSAleksandar Markovic #define CP0_REGISTER_04 4 24304992c8cSAleksandar Markovic #define CP0_REGISTER_05 5 24404992c8cSAleksandar Markovic #define CP0_REGISTER_06 6 24504992c8cSAleksandar Markovic #define CP0_REGISTER_07 7 24604992c8cSAleksandar Markovic #define CP0_REGISTER_08 8 24704992c8cSAleksandar Markovic #define CP0_REGISTER_09 9 24804992c8cSAleksandar Markovic #define CP0_REGISTER_10 10 24904992c8cSAleksandar Markovic #define CP0_REGISTER_11 11 25004992c8cSAleksandar Markovic #define CP0_REGISTER_12 12 25104992c8cSAleksandar Markovic #define CP0_REGISTER_13 13 25204992c8cSAleksandar Markovic #define CP0_REGISTER_14 14 25304992c8cSAleksandar Markovic #define CP0_REGISTER_15 15 25404992c8cSAleksandar Markovic #define CP0_REGISTER_16 16 25504992c8cSAleksandar Markovic #define CP0_REGISTER_17 17 25604992c8cSAleksandar Markovic #define CP0_REGISTER_18 18 25704992c8cSAleksandar Markovic #define CP0_REGISTER_19 19 25804992c8cSAleksandar Markovic #define CP0_REGISTER_20 20 25904992c8cSAleksandar Markovic #define CP0_REGISTER_21 21 26004992c8cSAleksandar Markovic #define CP0_REGISTER_22 22 26104992c8cSAleksandar Markovic #define CP0_REGISTER_23 23 26204992c8cSAleksandar Markovic #define CP0_REGISTER_24 24 26304992c8cSAleksandar Markovic #define CP0_REGISTER_25 25 26404992c8cSAleksandar Markovic #define CP0_REGISTER_26 26 26504992c8cSAleksandar Markovic #define CP0_REGISTER_27 27 26604992c8cSAleksandar Markovic #define CP0_REGISTER_28 28 26704992c8cSAleksandar Markovic #define CP0_REGISTER_29 29 26804992c8cSAleksandar Markovic #define CP0_REGISTER_30 30 26904992c8cSAleksandar Markovic #define CP0_REGISTER_31 31 27004992c8cSAleksandar Markovic 27104992c8cSAleksandar Markovic 27204992c8cSAleksandar Markovic /* CP0 Register 00 */ 27304992c8cSAleksandar Markovic #define CP0_REG00__INDEX 0 27404992c8cSAleksandar Markovic #define CP0_REG00__VPCONTROL 4 27504992c8cSAleksandar Markovic /* CP0 Register 01 */ 27604992c8cSAleksandar Markovic /* CP0 Register 02 */ 27704992c8cSAleksandar Markovic #define CP0_REG02__ENTRYLO0 0 27804992c8cSAleksandar Markovic /* CP0 Register 03 */ 27904992c8cSAleksandar Markovic #define CP0_REG03__ENTRYLO1 0 28004992c8cSAleksandar Markovic #define CP0_REG03__GLOBALNUM 1 28104992c8cSAleksandar Markovic /* CP0 Register 04 */ 28204992c8cSAleksandar Markovic #define CP0_REG04__CONTEXT 0 28304992c8cSAleksandar Markovic #define CP0_REG04__USERLOCAL 2 28404992c8cSAleksandar Markovic #define CP0_REG04__DBGCONTEXTID 4 28504992c8cSAleksandar Markovic #define CP0_REG00__MMID 5 28604992c8cSAleksandar Markovic /* CP0 Register 05 */ 28704992c8cSAleksandar Markovic #define CP0_REG05__PAGEMASK 0 28804992c8cSAleksandar Markovic #define CP0_REG05__PAGEGRAIN 1 28904992c8cSAleksandar Markovic /* CP0 Register 06 */ 29004992c8cSAleksandar Markovic #define CP0_REG06__WIRED 0 29104992c8cSAleksandar Markovic /* CP0 Register 07 */ 29204992c8cSAleksandar Markovic #define CP0_REG07__HWRENA 0 29304992c8cSAleksandar Markovic /* CP0 Register 08 */ 29404992c8cSAleksandar Markovic #define CP0_REG08__BADVADDR 0 29504992c8cSAleksandar Markovic #define CP0_REG08__BADINSTR 1 29604992c8cSAleksandar Markovic #define CP0_REG08__BADINSTRP 2 29704992c8cSAleksandar Markovic /* CP0 Register 09 */ 29804992c8cSAleksandar Markovic #define CP0_REG09__COUNT 0 29904992c8cSAleksandar Markovic #define CP0_REG09__SAARI 6 30004992c8cSAleksandar Markovic #define CP0_REG09__SAAR 7 30104992c8cSAleksandar Markovic /* CP0 Register 10 */ 30204992c8cSAleksandar Markovic #define CP0_REG10__ENTRYHI 0 30304992c8cSAleksandar Markovic #define CP0_REG10__GUESTCTL1 4 30404992c8cSAleksandar Markovic #define CP0_REG10__GUESTCTL2 5 30504992c8cSAleksandar Markovic /* CP0 Register 11 */ 30604992c8cSAleksandar Markovic #define CP0_REG11__COMPARE 0 30704992c8cSAleksandar Markovic #define CP0_REG11__GUESTCTL0EXT 4 30804992c8cSAleksandar Markovic /* CP0 Register 12 */ 30904992c8cSAleksandar Markovic #define CP0_REG12__STATUS 0 31004992c8cSAleksandar Markovic #define CP0_REG12__INTCTL 1 31104992c8cSAleksandar Markovic #define CP0_REG12__SRSCTL 2 31204992c8cSAleksandar Markovic #define CP0_REG12__GUESTCTL0 6 31304992c8cSAleksandar Markovic #define CP0_REG12__GTOFFSET 7 31404992c8cSAleksandar Markovic /* CP0 Register 13 */ 31504992c8cSAleksandar Markovic #define CP0_REG13__CAUSE 0 31604992c8cSAleksandar Markovic /* CP0 Register 14 */ 31704992c8cSAleksandar Markovic #define CP0_REG14__EPC 0 31804992c8cSAleksandar Markovic /* CP0 Register 15 */ 31904992c8cSAleksandar Markovic #define CP0_REG15__PRID 0 32004992c8cSAleksandar Markovic #define CP0_REG15__EBASE 1 32104992c8cSAleksandar Markovic #define CP0_REG15__CDMMBASE 2 32204992c8cSAleksandar Markovic #define CP0_REG15__CMGCRBASE 3 32304992c8cSAleksandar Markovic /* CP0 Register 16 */ 32404992c8cSAleksandar Markovic #define CP0_REG16__CONFIG 0 32504992c8cSAleksandar Markovic #define CP0_REG16__CONFIG1 1 32604992c8cSAleksandar Markovic #define CP0_REG16__CONFIG2 2 32704992c8cSAleksandar Markovic #define CP0_REG16__CONFIG3 3 32804992c8cSAleksandar Markovic #define CP0_REG16__CONFIG4 4 32904992c8cSAleksandar Markovic #define CP0_REG16__CONFIG5 5 33004992c8cSAleksandar Markovic #define CP0_REG00__CONFIG7 7 33104992c8cSAleksandar Markovic /* CP0 Register 17 */ 33204992c8cSAleksandar Markovic #define CP0_REG17__LLADDR 0 33304992c8cSAleksandar Markovic #define CP0_REG17__MAAR 1 33404992c8cSAleksandar Markovic #define CP0_REG17__MAARI 2 33504992c8cSAleksandar Markovic /* CP0 Register 18 */ 33604992c8cSAleksandar Markovic #define CP0_REG18__WATCHLO0 0 33704992c8cSAleksandar Markovic #define CP0_REG18__WATCHLO1 1 33804992c8cSAleksandar Markovic #define CP0_REG18__WATCHLO2 2 33904992c8cSAleksandar Markovic #define CP0_REG18__WATCHLO3 3 34004992c8cSAleksandar Markovic /* CP0 Register 19 */ 34104992c8cSAleksandar Markovic #define CP0_REG19__WATCHHI0 0 34204992c8cSAleksandar Markovic #define CP0_REG19__WATCHHI1 1 34304992c8cSAleksandar Markovic #define CP0_REG19__WATCHHI2 2 34404992c8cSAleksandar Markovic #define CP0_REG19__WATCHHI3 3 34504992c8cSAleksandar Markovic /* CP0 Register 20 */ 34604992c8cSAleksandar Markovic #define CP0_REG20__XCONTEXT 0 34704992c8cSAleksandar Markovic /* CP0 Register 21 */ 34804992c8cSAleksandar Markovic /* CP0 Register 22 */ 34904992c8cSAleksandar Markovic /* CP0 Register 23 */ 35004992c8cSAleksandar Markovic #define CP0_REG23__DEBUG 0 35104992c8cSAleksandar Markovic /* CP0 Register 24 */ 35204992c8cSAleksandar Markovic #define CP0_REG24__DEPC 0 35304992c8cSAleksandar Markovic /* CP0 Register 25 */ 35404992c8cSAleksandar Markovic #define CP0_REG25__PERFCTL0 0 35504992c8cSAleksandar Markovic #define CP0_REG25__PERFCNT0 1 35604992c8cSAleksandar Markovic #define CP0_REG25__PERFCTL1 2 35704992c8cSAleksandar Markovic #define CP0_REG25__PERFCNT1 3 35804992c8cSAleksandar Markovic #define CP0_REG25__PERFCTL2 4 35904992c8cSAleksandar Markovic #define CP0_REG25__PERFCNT2 5 36004992c8cSAleksandar Markovic #define CP0_REG25__PERFCTL3 6 36104992c8cSAleksandar Markovic #define CP0_REG25__PERFCNT3 7 36204992c8cSAleksandar Markovic /* CP0 Register 26 */ 36304992c8cSAleksandar Markovic #define CP0_REG00__ERRCTL 0 36404992c8cSAleksandar Markovic /* CP0 Register 27 */ 36504992c8cSAleksandar Markovic #define CP0_REG27__CACHERR 0 36604992c8cSAleksandar Markovic /* CP0 Register 28 */ 36704992c8cSAleksandar Markovic #define CP0_REG28__ITAGLO 0 36804992c8cSAleksandar Markovic #define CP0_REG28__IDATALO 1 36904992c8cSAleksandar Markovic #define CP0_REG28__DTAGLO 2 37004992c8cSAleksandar Markovic #define CP0_REG28__DDATALO 3 37104992c8cSAleksandar Markovic /* CP0 Register 29 */ 37204992c8cSAleksandar Markovic #define CP0_REG29__IDATAHI 1 37304992c8cSAleksandar Markovic #define CP0_REG29__DDATAHI 3 37404992c8cSAleksandar Markovic /* CP0 Register 30 */ 37504992c8cSAleksandar Markovic #define CP0_REG30__ERROREPC 0 37604992c8cSAleksandar Markovic /* CP0 Register 31 */ 37704992c8cSAleksandar Markovic #define CP0_REG31__DESAVE 0 37804992c8cSAleksandar Markovic #define CP0_REG31__KSCRATCH1 2 37904992c8cSAleksandar Markovic #define CP0_REG31__KSCRATCH2 3 38004992c8cSAleksandar Markovic #define CP0_REG31__KSCRATCH3 4 38104992c8cSAleksandar Markovic #define CP0_REG31__KSCRATCH4 5 38204992c8cSAleksandar Markovic #define CP0_REG31__KSCRATCH5 6 38304992c8cSAleksandar Markovic #define CP0_REG31__KSCRATCH6 7 384ea9c5e83SAleksandar Markovic 385ea9c5e83SAleksandar Markovic 386ea9c5e83SAleksandar Markovic typedef struct TCState TCState; 387ea9c5e83SAleksandar Markovic struct TCState { 388ea9c5e83SAleksandar Markovic target_ulong gpr[32]; 389ea9c5e83SAleksandar Markovic target_ulong PC; 390ea9c5e83SAleksandar Markovic target_ulong HI[MIPS_DSP_ACC]; 391ea9c5e83SAleksandar Markovic target_ulong LO[MIPS_DSP_ACC]; 392ea9c5e83SAleksandar Markovic target_ulong ACX[MIPS_DSP_ACC]; 393ea9c5e83SAleksandar Markovic target_ulong DSPControl; 394ea9c5e83SAleksandar Markovic int32_t CP0_TCStatus; 395ea9c5e83SAleksandar Markovic #define CP0TCSt_TCU3 31 396ea9c5e83SAleksandar Markovic #define CP0TCSt_TCU2 30 397ea9c5e83SAleksandar Markovic #define CP0TCSt_TCU1 29 398ea9c5e83SAleksandar Markovic #define CP0TCSt_TCU0 28 399ea9c5e83SAleksandar Markovic #define CP0TCSt_TMX 27 400ea9c5e83SAleksandar Markovic #define CP0TCSt_RNST 23 401ea9c5e83SAleksandar Markovic #define CP0TCSt_TDS 21 402ea9c5e83SAleksandar Markovic #define CP0TCSt_DT 20 403ea9c5e83SAleksandar Markovic #define CP0TCSt_DA 15 404ea9c5e83SAleksandar Markovic #define CP0TCSt_A 13 405ea9c5e83SAleksandar Markovic #define CP0TCSt_TKSU 11 406ea9c5e83SAleksandar Markovic #define CP0TCSt_IXMT 10 407ea9c5e83SAleksandar Markovic #define CP0TCSt_TASID 0 408ea9c5e83SAleksandar Markovic int32_t CP0_TCBind; 409ea9c5e83SAleksandar Markovic #define CP0TCBd_CurTC 21 410ea9c5e83SAleksandar Markovic #define CP0TCBd_TBE 17 411ea9c5e83SAleksandar Markovic #define CP0TCBd_CurVPE 0 412ea9c5e83SAleksandar Markovic target_ulong CP0_TCHalt; 413ea9c5e83SAleksandar Markovic target_ulong CP0_TCContext; 414ea9c5e83SAleksandar Markovic target_ulong CP0_TCSchedule; 415ea9c5e83SAleksandar Markovic target_ulong CP0_TCScheFBack; 416ea9c5e83SAleksandar Markovic int32_t CP0_Debug_tcstatus; 417ea9c5e83SAleksandar Markovic target_ulong CP0_UserLocal; 418ea9c5e83SAleksandar Markovic 419ea9c5e83SAleksandar Markovic int32_t msacsr; 420ea9c5e83SAleksandar Markovic 421ea9c5e83SAleksandar Markovic #define MSACSR_FS 24 422ea9c5e83SAleksandar Markovic #define MSACSR_FS_MASK (1 << MSACSR_FS) 423ea9c5e83SAleksandar Markovic #define MSACSR_NX 18 424ea9c5e83SAleksandar Markovic #define MSACSR_NX_MASK (1 << MSACSR_NX) 425ea9c5e83SAleksandar Markovic #define MSACSR_CEF 2 426ea9c5e83SAleksandar Markovic #define MSACSR_CEF_MASK (0xffff << MSACSR_CEF) 427ea9c5e83SAleksandar Markovic #define MSACSR_RM 0 428ea9c5e83SAleksandar Markovic #define MSACSR_RM_MASK (0x3 << MSACSR_RM) 429ea9c5e83SAleksandar Markovic #define MSACSR_MASK (MSACSR_RM_MASK | MSACSR_CEF_MASK | MSACSR_NX_MASK | \ 430ea9c5e83SAleksandar Markovic MSACSR_FS_MASK) 431ea9c5e83SAleksandar Markovic 432ea9c5e83SAleksandar Markovic float_status msa_fp_status; 433ea9c5e83SAleksandar Markovic 434a168a796SFredrik Noring /* Upper 64-bit MMRs (multimedia registers); the lower 64-bit are GPRs */ 435a168a796SFredrik Noring uint64_t mmr[32]; 436a168a796SFredrik Noring 437ea9c5e83SAleksandar Markovic #define NUMBER_OF_MXU_REGISTERS 16 438ea9c5e83SAleksandar Markovic target_ulong mxu_gpr[NUMBER_OF_MXU_REGISTERS - 1]; 439ea9c5e83SAleksandar Markovic target_ulong mxu_cr; 440ea9c5e83SAleksandar Markovic #define MXU_CR_LC 31 441ea9c5e83SAleksandar Markovic #define MXU_CR_RC 30 442ea9c5e83SAleksandar Markovic #define MXU_CR_BIAS 2 443ea9c5e83SAleksandar Markovic #define MXU_CR_RD_EN 1 444ea9c5e83SAleksandar Markovic #define MXU_CR_MXU_EN 0 445ea9c5e83SAleksandar Markovic 446ea9c5e83SAleksandar Markovic }; 447ea9c5e83SAleksandar Markovic 448043715d1SYongbok Kim struct MIPSITUState; 449ea9c5e83SAleksandar Markovic typedef struct CPUMIPSState CPUMIPSState; 450ea9c5e83SAleksandar Markovic struct CPUMIPSState { 451ea9c5e83SAleksandar Markovic TCState active_tc; 452ea9c5e83SAleksandar Markovic CPUMIPSFPUContext active_fpu; 453ea9c5e83SAleksandar Markovic 454ea9c5e83SAleksandar Markovic uint32_t current_tc; 455ea9c5e83SAleksandar Markovic uint32_t current_fpu; 456ea9c5e83SAleksandar Markovic 457ea9c5e83SAleksandar Markovic uint32_t SEGBITS; 458ea9c5e83SAleksandar Markovic uint32_t PABITS; 459ea9c5e83SAleksandar Markovic #if defined(TARGET_MIPS64) 460ea9c5e83SAleksandar Markovic # define PABITS_BASE 36 461ea9c5e83SAleksandar Markovic #else 462ea9c5e83SAleksandar Markovic # define PABITS_BASE 32 463ea9c5e83SAleksandar Markovic #endif 464ea9c5e83SAleksandar Markovic target_ulong SEGMask; 465ea9c5e83SAleksandar Markovic uint64_t PAMask; 466ea9c5e83SAleksandar Markovic #define PAMASK_BASE ((1ULL << PABITS_BASE) - 1) 467ea9c5e83SAleksandar Markovic 468ea9c5e83SAleksandar Markovic int32_t msair; 469ea9c5e83SAleksandar Markovic #define MSAIR_ProcID 8 470ea9c5e83SAleksandar Markovic #define MSAIR_Rev 0 471ea9c5e83SAleksandar Markovic 47250e7edc5SAleksandar Markovic /* 47350e7edc5SAleksandar Markovic * CP0 Register 0 47450e7edc5SAleksandar Markovic */ 4759c2149c8Sths int32_t CP0_Index; 476ead9360eSths /* CP0_MVP* are per MVP registers. */ 47701bc435bSYongbok Kim int32_t CP0_VPControl; 47801bc435bSYongbok Kim #define CP0VPCtl_DIS 0 47950e7edc5SAleksandar Markovic /* 48050e7edc5SAleksandar Markovic * CP0 Register 1 48150e7edc5SAleksandar Markovic */ 4829c2149c8Sths int32_t CP0_Random; 483ead9360eSths int32_t CP0_VPEControl; 484ead9360eSths #define CP0VPECo_YSI 21 485ead9360eSths #define CP0VPECo_GSI 20 486ead9360eSths #define CP0VPECo_EXCPT 16 487ead9360eSths #define CP0VPECo_TE 15 488ead9360eSths #define CP0VPECo_TargTC 0 489ead9360eSths int32_t CP0_VPEConf0; 490ead9360eSths #define CP0VPEC0_M 31 491ead9360eSths #define CP0VPEC0_XTC 21 492ead9360eSths #define CP0VPEC0_TCS 19 493ead9360eSths #define CP0VPEC0_SCS 18 494ead9360eSths #define CP0VPEC0_DSC 17 495ead9360eSths #define CP0VPEC0_ICS 16 496ead9360eSths #define CP0VPEC0_MVP 1 497ead9360eSths #define CP0VPEC0_VPA 0 498ead9360eSths int32_t CP0_VPEConf1; 499ead9360eSths #define CP0VPEC1_NCX 20 500ead9360eSths #define CP0VPEC1_NCP2 10 501ead9360eSths #define CP0VPEC1_NCP1 0 502ead9360eSths target_ulong CP0_YQMask; 503ead9360eSths target_ulong CP0_VPESchedule; 504ead9360eSths target_ulong CP0_VPEScheFBack; 505ead9360eSths int32_t CP0_VPEOpt; 506ead9360eSths #define CP0VPEOpt_IWX7 15 507ead9360eSths #define CP0VPEOpt_IWX6 14 508ead9360eSths #define CP0VPEOpt_IWX5 13 509ead9360eSths #define CP0VPEOpt_IWX4 12 510ead9360eSths #define CP0VPEOpt_IWX3 11 511ead9360eSths #define CP0VPEOpt_IWX2 10 512ead9360eSths #define CP0VPEOpt_IWX1 9 513ead9360eSths #define CP0VPEOpt_IWX0 8 514ead9360eSths #define CP0VPEOpt_DWX7 7 515ead9360eSths #define CP0VPEOpt_DWX6 6 516ead9360eSths #define CP0VPEOpt_DWX5 5 517ead9360eSths #define CP0VPEOpt_DWX4 4 518ead9360eSths #define CP0VPEOpt_DWX3 3 519ead9360eSths #define CP0VPEOpt_DWX2 2 520ead9360eSths #define CP0VPEOpt_DWX1 1 521ead9360eSths #define CP0VPEOpt_DWX0 0 52250e7edc5SAleksandar Markovic /* 52350e7edc5SAleksandar Markovic * CP0 Register 2 52450e7edc5SAleksandar Markovic */ 525284b731aSLeon Alrae uint64_t CP0_EntryLo0; 52650e7edc5SAleksandar Markovic /* 52750e7edc5SAleksandar Markovic * CP0 Register 3 52850e7edc5SAleksandar Markovic */ 529284b731aSLeon Alrae uint64_t CP0_EntryLo1; 5302fb58b73SLeon Alrae #if defined(TARGET_MIPS64) 5312fb58b73SLeon Alrae # define CP0EnLo_RI 63 5322fb58b73SLeon Alrae # define CP0EnLo_XI 62 5332fb58b73SLeon Alrae #else 5342fb58b73SLeon Alrae # define CP0EnLo_RI 31 5352fb58b73SLeon Alrae # define CP0EnLo_XI 30 5362fb58b73SLeon Alrae #endif 53701bc435bSYongbok Kim int32_t CP0_GlobalNumber; 53801bc435bSYongbok Kim #define CP0GN_VPId 0 53950e7edc5SAleksandar Markovic /* 54050e7edc5SAleksandar Markovic * CP0 Register 4 54150e7edc5SAleksandar Markovic */ 5429c2149c8Sths target_ulong CP0_Context; 543e98c0d17SLeon Alrae target_ulong CP0_KScratch[MIPS_KSCRATCH_NUM]; 5443ef521eeSAleksandar Markovic int32_t CP0_MemoryMapID; 54550e7edc5SAleksandar Markovic /* 54650e7edc5SAleksandar Markovic * CP0 Register 5 54750e7edc5SAleksandar Markovic */ 5489c2149c8Sths int32_t CP0_PageMask; 5497207c7f9SLeon Alrae int32_t CP0_PageGrain_rw_bitmask; 5509c2149c8Sths int32_t CP0_PageGrain; 5517207c7f9SLeon Alrae #define CP0PG_RIE 31 5527207c7f9SLeon Alrae #define CP0PG_XIE 30 553e117f526SLeon Alrae #define CP0PG_ELPA 29 55492ceb440SLeon Alrae #define CP0PG_IEC 27 555cec56a73SJames Hogan target_ulong CP0_SegCtl0; 556cec56a73SJames Hogan target_ulong CP0_SegCtl1; 557cec56a73SJames Hogan target_ulong CP0_SegCtl2; 558cec56a73SJames Hogan #define CP0SC_PA 9 559cec56a73SJames Hogan #define CP0SC_PA_MASK (0x7FULL << CP0SC_PA) 560cec56a73SJames Hogan #define CP0SC_PA_1GMASK (0x7EULL << CP0SC_PA) 561cec56a73SJames Hogan #define CP0SC_AM 4 562cec56a73SJames Hogan #define CP0SC_AM_MASK (0x7ULL << CP0SC_AM) 563cec56a73SJames Hogan #define CP0SC_AM_UK 0ULL 564cec56a73SJames Hogan #define CP0SC_AM_MK 1ULL 565cec56a73SJames Hogan #define CP0SC_AM_MSK 2ULL 566cec56a73SJames Hogan #define CP0SC_AM_MUSK 3ULL 567cec56a73SJames Hogan #define CP0SC_AM_MUSUK 4ULL 568cec56a73SJames Hogan #define CP0SC_AM_USK 5ULL 569cec56a73SJames Hogan #define CP0SC_AM_UUSK 7ULL 570cec56a73SJames Hogan #define CP0SC_EU 3 571cec56a73SJames Hogan #define CP0SC_EU_MASK (1ULL << CP0SC_EU) 572cec56a73SJames Hogan #define CP0SC_C 0 573cec56a73SJames Hogan #define CP0SC_C_MASK (0x7ULL << CP0SC_C) 574cec56a73SJames Hogan #define CP0SC_MASK (CP0SC_C_MASK | CP0SC_EU_MASK | CP0SC_AM_MASK | \ 575cec56a73SJames Hogan CP0SC_PA_MASK) 576cec56a73SJames Hogan #define CP0SC_1GMASK (CP0SC_C_MASK | CP0SC_EU_MASK | CP0SC_AM_MASK | \ 577cec56a73SJames Hogan CP0SC_PA_1GMASK) 578cec56a73SJames Hogan #define CP0SC0_MASK (CP0SC_MASK | (CP0SC_MASK << 16)) 579cec56a73SJames Hogan #define CP0SC1_XAM 59 580cec56a73SJames Hogan #define CP0SC1_XAM_MASK (0x7ULL << CP0SC1_XAM) 581cec56a73SJames Hogan #define CP0SC1_MASK (CP0SC_MASK | (CP0SC_MASK << 16) | CP0SC1_XAM_MASK) 582cec56a73SJames Hogan #define CP0SC2_XR 56 583cec56a73SJames Hogan #define CP0SC2_XR_MASK (0xFFULL << CP0SC2_XR) 584cec56a73SJames Hogan #define CP0SC2_MASK (CP0SC_1GMASK | (CP0SC_1GMASK << 16) | CP0SC2_XR_MASK) 5855e31fdd5SYongbok Kim target_ulong CP0_PWBase; 586fa75ad14SYongbok Kim target_ulong CP0_PWField; 587fa75ad14SYongbok Kim #if defined(TARGET_MIPS64) 588fa75ad14SYongbok Kim #define CP0PF_BDI 32 /* 37..32 */ 589fa75ad14SYongbok Kim #define CP0PF_GDI 24 /* 29..24 */ 590fa75ad14SYongbok Kim #define CP0PF_UDI 18 /* 23..18 */ 591fa75ad14SYongbok Kim #define CP0PF_MDI 12 /* 17..12 */ 592fa75ad14SYongbok Kim #define CP0PF_PTI 6 /* 11..6 */ 593fa75ad14SYongbok Kim #define CP0PF_PTEI 0 /* 5..0 */ 594fa75ad14SYongbok Kim #else 595fa75ad14SYongbok Kim #define CP0PF_GDW 24 /* 29..24 */ 596fa75ad14SYongbok Kim #define CP0PF_UDW 18 /* 23..18 */ 597fa75ad14SYongbok Kim #define CP0PF_MDW 12 /* 17..12 */ 598fa75ad14SYongbok Kim #define CP0PF_PTW 6 /* 11..6 */ 599fa75ad14SYongbok Kim #define CP0PF_PTEW 0 /* 5..0 */ 600fa75ad14SYongbok Kim #endif 60120b28ebcSYongbok Kim target_ulong CP0_PWSize; 60220b28ebcSYongbok Kim #if defined(TARGET_MIPS64) 60320b28ebcSYongbok Kim #define CP0PS_BDW 32 /* 37..32 */ 60420b28ebcSYongbok Kim #endif 60520b28ebcSYongbok Kim #define CP0PS_PS 30 60620b28ebcSYongbok Kim #define CP0PS_GDW 24 /* 29..24 */ 60720b28ebcSYongbok Kim #define CP0PS_UDW 18 /* 23..18 */ 60820b28ebcSYongbok Kim #define CP0PS_MDW 12 /* 17..12 */ 60920b28ebcSYongbok Kim #define CP0PS_PTW 6 /* 11..6 */ 61020b28ebcSYongbok Kim #define CP0PS_PTEW 0 /* 5..0 */ 61150e7edc5SAleksandar Markovic /* 61250e7edc5SAleksandar Markovic * CP0 Register 6 61350e7edc5SAleksandar Markovic */ 6149c2149c8Sths int32_t CP0_Wired; 615103be64cSYongbok Kim int32_t CP0_PWCtl; 616103be64cSYongbok Kim #define CP0PC_PWEN 31 617103be64cSYongbok Kim #if defined(TARGET_MIPS64) 618103be64cSYongbok Kim #define CP0PC_PWDIREXT 30 619103be64cSYongbok Kim #define CP0PC_XK 28 620103be64cSYongbok Kim #define CP0PC_XS 27 621103be64cSYongbok Kim #define CP0PC_XU 26 622103be64cSYongbok Kim #endif 623103be64cSYongbok Kim #define CP0PC_DPH 7 624103be64cSYongbok Kim #define CP0PC_HUGEPG 6 625103be64cSYongbok Kim #define CP0PC_PSN 0 /* 5..0 */ 626ead9360eSths int32_t CP0_SRSConf0_rw_bitmask; 627ead9360eSths int32_t CP0_SRSConf0; 628ead9360eSths #define CP0SRSC0_M 31 629ead9360eSths #define CP0SRSC0_SRS3 20 630ead9360eSths #define CP0SRSC0_SRS2 10 631ead9360eSths #define CP0SRSC0_SRS1 0 632ead9360eSths int32_t CP0_SRSConf1_rw_bitmask; 633ead9360eSths int32_t CP0_SRSConf1; 634ead9360eSths #define CP0SRSC1_M 31 635ead9360eSths #define CP0SRSC1_SRS6 20 636ead9360eSths #define CP0SRSC1_SRS5 10 637ead9360eSths #define CP0SRSC1_SRS4 0 638ead9360eSths int32_t CP0_SRSConf2_rw_bitmask; 639ead9360eSths int32_t CP0_SRSConf2; 640ead9360eSths #define CP0SRSC2_M 31 641ead9360eSths #define CP0SRSC2_SRS9 20 642ead9360eSths #define CP0SRSC2_SRS8 10 643ead9360eSths #define CP0SRSC2_SRS7 0 644ead9360eSths int32_t CP0_SRSConf3_rw_bitmask; 645ead9360eSths int32_t CP0_SRSConf3; 646ead9360eSths #define CP0SRSC3_M 31 647ead9360eSths #define CP0SRSC3_SRS12 20 648ead9360eSths #define CP0SRSC3_SRS11 10 649ead9360eSths #define CP0SRSC3_SRS10 0 650ead9360eSths int32_t CP0_SRSConf4_rw_bitmask; 651ead9360eSths int32_t CP0_SRSConf4; 652ead9360eSths #define CP0SRSC4_SRS15 20 653ead9360eSths #define CP0SRSC4_SRS14 10 654ead9360eSths #define CP0SRSC4_SRS13 0 65550e7edc5SAleksandar Markovic /* 65650e7edc5SAleksandar Markovic * CP0 Register 7 65750e7edc5SAleksandar Markovic */ 6589c2149c8Sths int32_t CP0_HWREna; 65950e7edc5SAleksandar Markovic /* 66050e7edc5SAleksandar Markovic * CP0 Register 8 66150e7edc5SAleksandar Markovic */ 662c570fd16Sths target_ulong CP0_BadVAddr; 663aea14095SLeon Alrae uint32_t CP0_BadInstr; 664aea14095SLeon Alrae uint32_t CP0_BadInstrP; 66525beba9bSStefan Markovic uint32_t CP0_BadInstrX; 66650e7edc5SAleksandar Markovic /* 66750e7edc5SAleksandar Markovic * CP0 Register 9 66850e7edc5SAleksandar Markovic */ 6699c2149c8Sths int32_t CP0_Count; 670167db30eSYongbok Kim uint32_t CP0_SAARI; 671167db30eSYongbok Kim #define CP0SAARI_TARGET 0 /* 5..0 */ 672167db30eSYongbok Kim uint64_t CP0_SAAR[2]; 673167db30eSYongbok Kim #define CP0SAAR_BASE 12 /* 43..12 */ 674167db30eSYongbok Kim #define CP0SAAR_SIZE 1 /* 5..1 */ 675167db30eSYongbok Kim #define CP0SAAR_EN 0 67650e7edc5SAleksandar Markovic /* 67750e7edc5SAleksandar Markovic * CP0 Register 10 67850e7edc5SAleksandar Markovic */ 6799c2149c8Sths target_ulong CP0_EntryHi; 6809456c2fbSLeon Alrae #define CP0EnHi_EHINV 10 6816ec98bd7SPaul Burton target_ulong CP0_EntryHi_ASID_mask; 68250e7edc5SAleksandar Markovic /* 68350e7edc5SAleksandar Markovic * CP0 Register 11 68450e7edc5SAleksandar Markovic */ 6859c2149c8Sths int32_t CP0_Compare; 68650e7edc5SAleksandar Markovic /* 68750e7edc5SAleksandar Markovic * CP0 Register 12 68850e7edc5SAleksandar Markovic */ 6899c2149c8Sths int32_t CP0_Status; 6906af0bf9cSbellard #define CP0St_CU3 31 6916af0bf9cSbellard #define CP0St_CU2 30 6926af0bf9cSbellard #define CP0St_CU1 29 6936af0bf9cSbellard #define CP0St_CU0 28 6946af0bf9cSbellard #define CP0St_RP 27 6956ea83fedSbellard #define CP0St_FR 26 6966af0bf9cSbellard #define CP0St_RE 25 6977a387fffSths #define CP0St_MX 24 6987a387fffSths #define CP0St_PX 23 6996af0bf9cSbellard #define CP0St_BEV 22 7006af0bf9cSbellard #define CP0St_TS 21 7016af0bf9cSbellard #define CP0St_SR 20 7026af0bf9cSbellard #define CP0St_NMI 19 7036af0bf9cSbellard #define CP0St_IM 8 7047a387fffSths #define CP0St_KX 7 7057a387fffSths #define CP0St_SX 6 7067a387fffSths #define CP0St_UX 5 707623a930eSths #define CP0St_KSU 3 7086af0bf9cSbellard #define CP0St_ERL 2 7096af0bf9cSbellard #define CP0St_EXL 1 7106af0bf9cSbellard #define CP0St_IE 0 7119c2149c8Sths int32_t CP0_IntCtl; 712ead9360eSths #define CP0IntCtl_IPTI 29 71388991299SDongxue Zhang #define CP0IntCtl_IPPCI 26 714ead9360eSths #define CP0IntCtl_VS 5 7159c2149c8Sths int32_t CP0_SRSCtl; 716ead9360eSths #define CP0SRSCtl_HSS 26 717ead9360eSths #define CP0SRSCtl_EICSS 18 718ead9360eSths #define CP0SRSCtl_ESS 12 719ead9360eSths #define CP0SRSCtl_PSS 6 720ead9360eSths #define CP0SRSCtl_CSS 0 7219c2149c8Sths int32_t CP0_SRSMap; 722ead9360eSths #define CP0SRSMap_SSV7 28 723ead9360eSths #define CP0SRSMap_SSV6 24 724ead9360eSths #define CP0SRSMap_SSV5 20 725ead9360eSths #define CP0SRSMap_SSV4 16 726ead9360eSths #define CP0SRSMap_SSV3 12 727ead9360eSths #define CP0SRSMap_SSV2 8 728ead9360eSths #define CP0SRSMap_SSV1 4 729ead9360eSths #define CP0SRSMap_SSV0 0 73050e7edc5SAleksandar Markovic /* 73150e7edc5SAleksandar Markovic * CP0 Register 13 73250e7edc5SAleksandar Markovic */ 7339c2149c8Sths int32_t CP0_Cause; 7347a387fffSths #define CP0Ca_BD 31 7357a387fffSths #define CP0Ca_TI 30 7367a387fffSths #define CP0Ca_CE 28 7377a387fffSths #define CP0Ca_DC 27 7387a387fffSths #define CP0Ca_PCI 26 7396af0bf9cSbellard #define CP0Ca_IV 23 7407a387fffSths #define CP0Ca_WP 22 7417a387fffSths #define CP0Ca_IP 8 7424de9b249Sths #define CP0Ca_IP_mask 0x0000FF00 7437a387fffSths #define CP0Ca_EC 2 74450e7edc5SAleksandar Markovic /* 74550e7edc5SAleksandar Markovic * CP0 Register 14 74650e7edc5SAleksandar Markovic */ 747c570fd16Sths target_ulong CP0_EPC; 74850e7edc5SAleksandar Markovic /* 74950e7edc5SAleksandar Markovic * CP0 Register 15 75050e7edc5SAleksandar Markovic */ 7519c2149c8Sths int32_t CP0_PRid; 75274dbf824SJames Hogan target_ulong CP0_EBase; 75374dbf824SJames Hogan target_ulong CP0_EBaseWG_rw_bitmask; 75474dbf824SJames Hogan #define CP0EBase_WG 11 755c870e3f5SYongbok Kim target_ulong CP0_CMGCRBase; 75650e7edc5SAleksandar Markovic /* 75750e7edc5SAleksandar Markovic * CP0 Register 16 75850e7edc5SAleksandar Markovic */ 7599c2149c8Sths int32_t CP0_Config0; 7606af0bf9cSbellard #define CP0C0_M 31 7610413d7a5SAleksandar Markovic #define CP0C0_K23 28 /* 30..28 */ 7620413d7a5SAleksandar Markovic #define CP0C0_KU 25 /* 27..25 */ 7636af0bf9cSbellard #define CP0C0_MDU 20 764aff2bc6dSYongbok Kim #define CP0C0_MM 18 7656af0bf9cSbellard #define CP0C0_BM 16 7660413d7a5SAleksandar Markovic #define CP0C0_Impl 16 /* 24..16 */ 7676af0bf9cSbellard #define CP0C0_BE 15 7680413d7a5SAleksandar Markovic #define CP0C0_AT 13 /* 14..13 */ 7690413d7a5SAleksandar Markovic #define CP0C0_AR 10 /* 12..10 */ 7700413d7a5SAleksandar Markovic #define CP0C0_MT 7 /* 9..7 */ 7717a387fffSths #define CP0C0_VI 3 7720413d7a5SAleksandar Markovic #define CP0C0_K0 0 /* 2..0 */ 7739c2149c8Sths int32_t CP0_Config1; 7747a387fffSths #define CP0C1_M 31 7750413d7a5SAleksandar Markovic #define CP0C1_MMU 25 /* 30..25 */ 7760413d7a5SAleksandar Markovic #define CP0C1_IS 22 /* 24..22 */ 7770413d7a5SAleksandar Markovic #define CP0C1_IL 19 /* 21..19 */ 7780413d7a5SAleksandar Markovic #define CP0C1_IA 16 /* 18..16 */ 7790413d7a5SAleksandar Markovic #define CP0C1_DS 13 /* 15..13 */ 7800413d7a5SAleksandar Markovic #define CP0C1_DL 10 /* 12..10 */ 7810413d7a5SAleksandar Markovic #define CP0C1_DA 7 /* 9..7 */ 7827a387fffSths #define CP0C1_C2 6 7837a387fffSths #define CP0C1_MD 5 7846af0bf9cSbellard #define CP0C1_PC 4 7856af0bf9cSbellard #define CP0C1_WR 3 7866af0bf9cSbellard #define CP0C1_CA 2 7876af0bf9cSbellard #define CP0C1_EP 1 7886af0bf9cSbellard #define CP0C1_FP 0 7899c2149c8Sths int32_t CP0_Config2; 7907a387fffSths #define CP0C2_M 31 7910413d7a5SAleksandar Markovic #define CP0C2_TU 28 /* 30..28 */ 7920413d7a5SAleksandar Markovic #define CP0C2_TS 24 /* 27..24 */ 7930413d7a5SAleksandar Markovic #define CP0C2_TL 20 /* 23..20 */ 7940413d7a5SAleksandar Markovic #define CP0C2_TA 16 /* 19..16 */ 7950413d7a5SAleksandar Markovic #define CP0C2_SU 12 /* 15..12 */ 7960413d7a5SAleksandar Markovic #define CP0C2_SS 8 /* 11..8 */ 7970413d7a5SAleksandar Markovic #define CP0C2_SL 4 /* 7..4 */ 7980413d7a5SAleksandar Markovic #define CP0C2_SA 0 /* 3..0 */ 7999c2149c8Sths int32_t CP0_Config3; 8007a387fffSths #define CP0C3_M 31 80170409e67SMaciej W. Rozycki #define CP0C3_BPG 30 802c870e3f5SYongbok Kim #define CP0C3_CMGCR 29 803e97a391dSYongbok Kim #define CP0C3_MSAP 28 804aea14095SLeon Alrae #define CP0C3_BP 27 805aea14095SLeon Alrae #define CP0C3_BI 26 80674dbf824SJames Hogan #define CP0C3_SC 25 8070413d7a5SAleksandar Markovic #define CP0C3_PW 24 8080413d7a5SAleksandar Markovic #define CP0C3_VZ 23 8090413d7a5SAleksandar Markovic #define CP0C3_IPLV 21 /* 22..21 */ 8100413d7a5SAleksandar Markovic #define CP0C3_MMAR 18 /* 20..18 */ 81170409e67SMaciej W. Rozycki #define CP0C3_MCU 17 812bbfa8f72SNathan Froyd #define CP0C3_ISA_ON_EXC 16 8130413d7a5SAleksandar Markovic #define CP0C3_ISA 14 /* 15..14 */ 814d279279eSPetar Jovanovic #define CP0C3_ULRI 13 8157207c7f9SLeon Alrae #define CP0C3_RXI 12 81670409e67SMaciej W. Rozycki #define CP0C3_DSP2P 11 8177a387fffSths #define CP0C3_DSPP 10 8180413d7a5SAleksandar Markovic #define CP0C3_CTXTC 9 8190413d7a5SAleksandar Markovic #define CP0C3_ITL 8 8207a387fffSths #define CP0C3_LPA 7 8217a387fffSths #define CP0C3_VEIC 6 8227a387fffSths #define CP0C3_VInt 5 8237a387fffSths #define CP0C3_SP 4 82470409e67SMaciej W. Rozycki #define CP0C3_CDMM 3 8257a387fffSths #define CP0C3_MT 2 8267a387fffSths #define CP0C3_SM 1 8277a387fffSths #define CP0C3_TL 0 8288280b12cSMaciej W. Rozycki int32_t CP0_Config4; 8298280b12cSMaciej W. Rozycki int32_t CP0_Config4_rw_bitmask; 830b4160af1SPetar Jovanovic #define CP0C4_M 31 8310413d7a5SAleksandar Markovic #define CP0C4_IE 29 /* 30..29 */ 832a0c80608SPaul Burton #define CP0C4_AE 28 8330413d7a5SAleksandar Markovic #define CP0C4_VTLBSizeExt 24 /* 27..24 */ 834e98c0d17SLeon Alrae #define CP0C4_KScrExist 16 83570409e67SMaciej W. Rozycki #define CP0C4_MMUExtDef 14 8360413d7a5SAleksandar Markovic #define CP0C4_FTLBPageSize 8 /* 12..8 */ 8370413d7a5SAleksandar Markovic /* bit layout if MMUExtDef=1 */ 8380413d7a5SAleksandar Markovic #define CP0C4_MMUSizeExt 0 /* 7..0 */ 8390413d7a5SAleksandar Markovic /* bit layout if MMUExtDef=2 */ 8400413d7a5SAleksandar Markovic #define CP0C4_FTLBWays 4 /* 7..4 */ 8410413d7a5SAleksandar Markovic #define CP0C4_FTLBSets 0 /* 3..0 */ 8428280b12cSMaciej W. Rozycki int32_t CP0_Config5; 8438280b12cSMaciej W. Rozycki int32_t CP0_Config5_rw_bitmask; 844b4dd99a3SPetar Jovanovic #define CP0C5_M 31 845b4dd99a3SPetar Jovanovic #define CP0C5_K 30 846b4dd99a3SPetar Jovanovic #define CP0C5_CV 29 847b4dd99a3SPetar Jovanovic #define CP0C5_EVA 28 848b4dd99a3SPetar Jovanovic #define CP0C5_MSAEn 27 8490413d7a5SAleksandar Markovic #define CP0C5_PMJ 23 /* 25..23 */ 8500413d7a5SAleksandar Markovic #define CP0C5_WR2 22 8510413d7a5SAleksandar Markovic #define CP0C5_NMS 21 8520413d7a5SAleksandar Markovic #define CP0C5_ULS 20 8530413d7a5SAleksandar Markovic #define CP0C5_XPA 19 8540413d7a5SAleksandar Markovic #define CP0C5_CRCP 18 8550413d7a5SAleksandar Markovic #define CP0C5_MI 17 8560413d7a5SAleksandar Markovic #define CP0C5_GI 15 /* 16..15 */ 8570413d7a5SAleksandar Markovic #define CP0C5_CA2 14 858b00c7218SYongbok Kim #define CP0C5_XNP 13 8590413d7a5SAleksandar Markovic #define CP0C5_DEC 11 8600413d7a5SAleksandar Markovic #define CP0C5_L2C 10 8617c979afdSLeon Alrae #define CP0C5_UFE 9 8627c979afdSLeon Alrae #define CP0C5_FRE 8 86301bc435bSYongbok Kim #define CP0C5_VP 7 864faf1f68bSLeon Alrae #define CP0C5_SBRI 6 8655204ea79SLeon Alrae #define CP0C5_MVH 5 866ce9782f4SLeon Alrae #define CP0C5_LLB 4 867f6d4dd81SYongbok Kim #define CP0C5_MRP 3 868b4dd99a3SPetar Jovanovic #define CP0C5_UFR 2 869b4dd99a3SPetar Jovanovic #define CP0C5_NFExists 0 870e397ee33Sths int32_t CP0_Config6; 871e397ee33Sths int32_t CP0_Config7; 872c7c7e1e9SLeon Alrae uint64_t CP0_LLAddr; 873f6d4dd81SYongbok Kim uint64_t CP0_MAAR[MIPS_MAAR_MAX]; 874f6d4dd81SYongbok Kim int32_t CP0_MAARI; 875ead9360eSths /* XXX: Maybe make LLAddr per-TC? */ 87650e7edc5SAleksandar Markovic /* 87750e7edc5SAleksandar Markovic * CP0 Register 17 87850e7edc5SAleksandar Markovic */ 879c7c7e1e9SLeon Alrae target_ulong lladdr; /* LL virtual address compared against SC */ 880590bc601SPaul Brook target_ulong llval; 8810b16dcd1SAleksandar Rikalo uint64_t llval_wp; 8820b16dcd1SAleksandar Rikalo uint32_t llnewval_wp; 883284b731aSLeon Alrae uint64_t CP0_LLAddr_rw_bitmask; 8842a6e32ddSAurelien Jarno int CP0_LLAddr_shift; 88550e7edc5SAleksandar Markovic /* 88650e7edc5SAleksandar Markovic * CP0 Register 18 88750e7edc5SAleksandar Markovic */ 888fd88b6abSths target_ulong CP0_WatchLo[8]; 88950e7edc5SAleksandar Markovic /* 89050e7edc5SAleksandar Markovic * CP0 Register 19 89150e7edc5SAleksandar Markovic */ 892fd88b6abSths int32_t CP0_WatchHi[8]; 8936ec98bd7SPaul Burton #define CP0WH_ASID 16 89450e7edc5SAleksandar Markovic /* 89550e7edc5SAleksandar Markovic * CP0 Register 20 89650e7edc5SAleksandar Markovic */ 8979c2149c8Sths target_ulong CP0_XContext; 8989c2149c8Sths int32_t CP0_Framemask; 89950e7edc5SAleksandar Markovic /* 90050e7edc5SAleksandar Markovic * CP0 Register 23 90150e7edc5SAleksandar Markovic */ 9029c2149c8Sths int32_t CP0_Debug; 903ead9360eSths #define CP0DB_DBD 31 9046af0bf9cSbellard #define CP0DB_DM 30 9056af0bf9cSbellard #define CP0DB_LSNM 28 9066af0bf9cSbellard #define CP0DB_Doze 27 9076af0bf9cSbellard #define CP0DB_Halt 26 9086af0bf9cSbellard #define CP0DB_CNT 25 9096af0bf9cSbellard #define CP0DB_IBEP 24 9106af0bf9cSbellard #define CP0DB_DBEP 21 9116af0bf9cSbellard #define CP0DB_IEXI 20 9126af0bf9cSbellard #define CP0DB_VER 15 9136af0bf9cSbellard #define CP0DB_DEC 10 9146af0bf9cSbellard #define CP0DB_SSt 8 9156af0bf9cSbellard #define CP0DB_DINT 5 9166af0bf9cSbellard #define CP0DB_DIB 4 9176af0bf9cSbellard #define CP0DB_DDBS 3 9186af0bf9cSbellard #define CP0DB_DDBL 2 9196af0bf9cSbellard #define CP0DB_DBp 1 9206af0bf9cSbellard #define CP0DB_DSS 0 92150e7edc5SAleksandar Markovic /* 92250e7edc5SAleksandar Markovic * CP0 Register 24 92350e7edc5SAleksandar Markovic */ 924c570fd16Sths target_ulong CP0_DEPC; 92550e7edc5SAleksandar Markovic /* 92650e7edc5SAleksandar Markovic * CP0 Register 25 92750e7edc5SAleksandar Markovic */ 9289c2149c8Sths int32_t CP0_Performance0; 92950e7edc5SAleksandar Markovic /* 93050e7edc5SAleksandar Markovic * CP0 Register 26 93150e7edc5SAleksandar Markovic */ 9320d74a222SLeon Alrae int32_t CP0_ErrCtl; 9330d74a222SLeon Alrae #define CP0EC_WST 29 9340d74a222SLeon Alrae #define CP0EC_SPR 28 9350d74a222SLeon Alrae #define CP0EC_ITC 26 93650e7edc5SAleksandar Markovic /* 93750e7edc5SAleksandar Markovic * CP0 Register 28 93850e7edc5SAleksandar Markovic */ 939284b731aSLeon Alrae uint64_t CP0_TagLo; 9409c2149c8Sths int32_t CP0_DataLo; 94150e7edc5SAleksandar Markovic /* 94250e7edc5SAleksandar Markovic * CP0 Register 29 94350e7edc5SAleksandar Markovic */ 9449c2149c8Sths int32_t CP0_TagHi; 9459c2149c8Sths int32_t CP0_DataHi; 94650e7edc5SAleksandar Markovic /* 94750e7edc5SAleksandar Markovic * CP0 Register 30 94850e7edc5SAleksandar Markovic */ 949c570fd16Sths target_ulong CP0_ErrorEPC; 95050e7edc5SAleksandar Markovic /* 95150e7edc5SAleksandar Markovic * CP0 Register 31 95250e7edc5SAleksandar Markovic */ 9539c2149c8Sths int32_t CP0_DESAVE; 95450e7edc5SAleksandar Markovic 955b5dc7732Sths /* We waste some space so we can handle shadow registers like TCs. */ 956b5dc7732Sths TCState tcs[MIPS_SHADOW_SET_MAX]; 957f01be154Sths CPUMIPSFPUContext fpus[MIPS_FPU_MAX]; 9585cbdb3a3SStefan Weil /* QEMU */ 9596af0bf9cSbellard int error_code; 960aea14095SLeon Alrae #define EXCP_TLB_NOMATCH 0x1 961aea14095SLeon Alrae #define EXCP_INST_NOTAVAIL 0x2 /* No valid instruction word for BadInstr */ 9626af0bf9cSbellard uint32_t hflags; /* CPU State */ 9636af0bf9cSbellard /* TMASK defines different execution modes */ 96442c86612SJames Hogan #define MIPS_HFLAG_TMASK 0x1F5807FF 96579ef2c4cSNathan Froyd #define MIPS_HFLAG_MODE 0x00007 /* execution modes */ 966623a930eSths /* The KSU flags must be the lowest bits in hflags. The flag order 967623a930eSths must be the same as defined for CP0 Status. This allows to use 968623a930eSths the bits as the value of mmu_idx. */ 96979ef2c4cSNathan Froyd #define MIPS_HFLAG_KSU 0x00003 /* kernel/supervisor/user mode mask */ 97079ef2c4cSNathan Froyd #define MIPS_HFLAG_UM 0x00002 /* user mode flag */ 97179ef2c4cSNathan Froyd #define MIPS_HFLAG_SM 0x00001 /* supervisor mode flag */ 97279ef2c4cSNathan Froyd #define MIPS_HFLAG_KM 0x00000 /* kernel mode flag */ 97379ef2c4cSNathan Froyd #define MIPS_HFLAG_DM 0x00004 /* Debug mode */ 97479ef2c4cSNathan Froyd #define MIPS_HFLAG_64 0x00008 /* 64-bit instructions enabled */ 97579ef2c4cSNathan Froyd #define MIPS_HFLAG_CP0 0x00010 /* CP0 enabled */ 97679ef2c4cSNathan Froyd #define MIPS_HFLAG_FPU 0x00020 /* FPU enabled */ 97779ef2c4cSNathan Froyd #define MIPS_HFLAG_F64 0x00040 /* 64-bit FPU enabled */ 978b8aa4598Sths /* True if the MIPS IV COP1X instructions can be used. This also 979b8aa4598Sths controls the non-COP1X instructions RECIP.S, RECIP.D, RSQRT.S 980b8aa4598Sths and RSQRT.D. */ 98179ef2c4cSNathan Froyd #define MIPS_HFLAG_COP1X 0x00080 /* COP1X instructions enabled */ 98279ef2c4cSNathan Froyd #define MIPS_HFLAG_RE 0x00100 /* Reversed endianness */ 98301f72885SLeon Alrae #define MIPS_HFLAG_AWRAP 0x00200 /* 32-bit compatibility address wrapping */ 98479ef2c4cSNathan Froyd #define MIPS_HFLAG_M16 0x00400 /* MIPS16 mode flag */ 98579ef2c4cSNathan Froyd #define MIPS_HFLAG_M16_SHIFT 10 9864ad40f36Sbellard /* If translation is interrupted between the branch instruction and 9874ad40f36Sbellard * the delay slot, record what type of branch it is so that we can 9884ad40f36Sbellard * resume translation properly. It might be possible to reduce 9894ad40f36Sbellard * this from three bits to two. */ 990339cd2a8SLeon Alrae #define MIPS_HFLAG_BMASK_BASE 0x803800 99179ef2c4cSNathan Froyd #define MIPS_HFLAG_B 0x00800 /* Unconditional branch */ 99279ef2c4cSNathan Froyd #define MIPS_HFLAG_BC 0x01000 /* Conditional branch */ 99379ef2c4cSNathan Froyd #define MIPS_HFLAG_BL 0x01800 /* Likely branch */ 99479ef2c4cSNathan Froyd #define MIPS_HFLAG_BR 0x02000 /* branch to register (can't link TB) */ 99579ef2c4cSNathan Froyd /* Extra flags about the current pending branch. */ 996b231c103SYongbok Kim #define MIPS_HFLAG_BMASK_EXT 0x7C000 99779ef2c4cSNathan Froyd #define MIPS_HFLAG_B16 0x04000 /* branch instruction was 16 bits */ 99879ef2c4cSNathan Froyd #define MIPS_HFLAG_BDS16 0x08000 /* branch requires 16-bit delay slot */ 99979ef2c4cSNathan Froyd #define MIPS_HFLAG_BDS32 0x10000 /* branch requires 32-bit delay slot */ 1000b231c103SYongbok Kim #define MIPS_HFLAG_BDS_STRICT 0x20000 /* Strict delay slot size */ 1001b231c103SYongbok Kim #define MIPS_HFLAG_BX 0x40000 /* branch exchanges execution mode */ 100279ef2c4cSNathan Froyd #define MIPS_HFLAG_BMASK (MIPS_HFLAG_BMASK_BASE | MIPS_HFLAG_BMASK_EXT) 1003853c3240SJia Liu /* MIPS DSP resources access. */ 1004908f6be1SStefan Markovic #define MIPS_HFLAG_DSP 0x080000 /* Enable access to DSP resources. */ 1005908f6be1SStefan Markovic #define MIPS_HFLAG_DSP_R2 0x100000 /* Enable access to DSP R2 resources. */ 1006908f6be1SStefan Markovic #define MIPS_HFLAG_DSP_R3 0x20000000 /* Enable access to DSP R3 resources. */ 1007d279279eSPetar Jovanovic /* Extra flag about HWREna register. */ 1008b231c103SYongbok Kim #define MIPS_HFLAG_HWRENA_ULR 0x200000 /* ULR bit from HWREna is set. */ 1009faf1f68bSLeon Alrae #define MIPS_HFLAG_SBRI 0x400000 /* R6 SDBBP causes RI excpt. in user mode */ 1010339cd2a8SLeon Alrae #define MIPS_HFLAG_FBNSLOT 0x800000 /* Forbidden slot */ 1011e97a391dSYongbok Kim #define MIPS_HFLAG_MSA 0x1000000 10127c979afdSLeon Alrae #define MIPS_HFLAG_FRE 0x2000000 /* FRE enabled */ 1013e117f526SLeon Alrae #define MIPS_HFLAG_ELPA 0x4000000 10140d74a222SLeon Alrae #define MIPS_HFLAG_ITC_CACHE 0x8000000 /* CACHE instr. operates on ITC tag */ 101542c86612SJames Hogan #define MIPS_HFLAG_ERL 0x10000000 /* error level flag */ 10166af0bf9cSbellard target_ulong btarget; /* Jump / branch target */ 10171ba74fb8Saurel32 target_ulong bcond; /* Branch condition (if needed) */ 1018a316d335Sbellard 10197a387fffSths int SYNCI_Step; /* Address step size for SYNCI */ 10207a387fffSths int CCRes; /* Cycle count resolution/divisor */ 1021ead9360eSths uint32_t CP0_Status_rw_bitmask; /* Read/write bits in CP0_Status */ 1022ead9360eSths uint32_t CP0_TCStatus_rw_bitmask; /* Read/write bits in CP0_TCStatus */ 1023f9c9cd63SPhilippe Mathieu-Daudé uint64_t insn_flags; /* Supported instruction set */ 10245fb2dcd1SYongbok Kim int saarp; 10257a387fffSths 10261f5c00cfSAlex Bennée /* Fields up to this point are cleared by a CPU reset */ 10271f5c00cfSAlex Bennée struct {} end_reset_fields; 10281f5c00cfSAlex Bennée 1029a316d335Sbellard CPU_COMMON 10306ae81775Sths 1031f0c3c505SAndreas Färber /* Fields from here on are preserved across CPU reset. */ 103251cc2e78SBlue Swirl CPUMIPSMVPContext *mvp; 10333c7b48b7SPaul Brook #if !defined(CONFIG_USER_ONLY) 103451cc2e78SBlue Swirl CPUMIPSTLBContext *tlb; 10353c7b48b7SPaul Brook #endif 103651cc2e78SBlue Swirl 1037c227f099SAnthony Liguori const mips_def_t *cpu_model; 103833ac7f16Sths void *irq[8]; 10391246b259SStefan Weil QEMUTimer *timer; /* Internal timer */ 1040043715d1SYongbok Kim struct MIPSITUState *itu; 104134fa7e83SLeon Alrae MemoryRegion *itc_tag; /* ITC Configuration Tags */ 104289777fd1SLeon Alrae target_ulong exception_base; /* ExceptionBase input to the core */ 10436af0bf9cSbellard }; 10446af0bf9cSbellard 1045416bf936SPaolo Bonzini /** 1046416bf936SPaolo Bonzini * MIPSCPU: 1047416bf936SPaolo Bonzini * @env: #CPUMIPSState 1048416bf936SPaolo Bonzini * 1049416bf936SPaolo Bonzini * A MIPS CPU. 1050416bf936SPaolo Bonzini */ 1051416bf936SPaolo Bonzini struct MIPSCPU { 1052416bf936SPaolo Bonzini /*< private >*/ 1053416bf936SPaolo Bonzini CPUState parent_obj; 1054416bf936SPaolo Bonzini /*< public >*/ 1055416bf936SPaolo Bonzini 1056416bf936SPaolo Bonzini CPUMIPSState env; 1057416bf936SPaolo Bonzini }; 1058416bf936SPaolo Bonzini 1059416bf936SPaolo Bonzini static inline MIPSCPU *mips_env_get_cpu(CPUMIPSState *env) 1060416bf936SPaolo Bonzini { 1061416bf936SPaolo Bonzini return container_of(env, MIPSCPU, env); 1062416bf936SPaolo Bonzini } 1063416bf936SPaolo Bonzini 1064416bf936SPaolo Bonzini #define ENV_GET_CPU(e) CPU(mips_env_get_cpu(e)) 1065416bf936SPaolo Bonzini 1066416bf936SPaolo Bonzini #define ENV_OFFSET offsetof(MIPSCPU, env) 1067416bf936SPaolo Bonzini 1068*0442428aSMarkus Armbruster void mips_cpu_list(void); 1069647de6caSths 10709467d44cSths #define cpu_signal_handler cpu_mips_signal_handler 1071c732abe2Sj_mayer #define cpu_list mips_cpu_list 10729467d44cSths 1073084d0497SRichard Henderson extern void cpu_wrdsp(uint32_t rs, uint32_t mask_num, CPUMIPSState *env); 1074084d0497SRichard Henderson extern uint32_t cpu_rddsp(uint32_t mask_num, CPUMIPSState *env); 1075084d0497SRichard Henderson 1076623a930eSths /* MMU modes definitions. We carefully match the indices with our 1077623a930eSths hflags layout. */ 10786ebbf390Sj_mayer #define MMU_MODE0_SUFFIX _kernel 1079623a930eSths #define MMU_MODE1_SUFFIX _super 1080623a930eSths #define MMU_MODE2_SUFFIX _user 108142c86612SJames Hogan #define MMU_MODE3_SUFFIX _error 1082623a930eSths #define MMU_USER_IDX 2 1083b0fc6003SJames Hogan 1084b0fc6003SJames Hogan static inline int hflags_mmu_index(uint32_t hflags) 1085b0fc6003SJames Hogan { 108642c86612SJames Hogan if (hflags & MIPS_HFLAG_ERL) { 108742c86612SJames Hogan return 3; /* ERL */ 108842c86612SJames Hogan } else { 1089b0fc6003SJames Hogan return hflags & MIPS_HFLAG_KSU; 1090b0fc6003SJames Hogan } 109142c86612SJames Hogan } 1092b0fc6003SJames Hogan 109397ed5ccdSBenjamin Herrenschmidt static inline int cpu_mmu_index (CPUMIPSState *env, bool ifetch) 10946ebbf390Sj_mayer { 1095b0fc6003SJames Hogan return hflags_mmu_index(env->hflags); 10966ebbf390Sj_mayer } 10976ebbf390Sj_mayer 1098022c62cbSPaolo Bonzini #include "exec/cpu-all.h" 10996af0bf9cSbellard 11006af0bf9cSbellard /* Memory access type : 11016af0bf9cSbellard * may be needed for precise access rights control and precise exceptions. 11026af0bf9cSbellard */ 11036af0bf9cSbellard enum { 11046af0bf9cSbellard /* 1 bit to define user level / supervisor access */ 11056af0bf9cSbellard ACCESS_USER = 0x00, 11066af0bf9cSbellard ACCESS_SUPER = 0x01, 11076af0bf9cSbellard /* 1 bit to indicate direction */ 11086af0bf9cSbellard ACCESS_STORE = 0x02, 11096af0bf9cSbellard /* Type of instruction that generated the access */ 11106af0bf9cSbellard ACCESS_CODE = 0x10, /* Code fetch access */ 11116af0bf9cSbellard ACCESS_INT = 0x20, /* Integer load/store access */ 11126af0bf9cSbellard ACCESS_FLOAT = 0x30, /* floating point load/store access */ 11136af0bf9cSbellard }; 11146af0bf9cSbellard 11156af0bf9cSbellard /* Exceptions */ 11166af0bf9cSbellard enum { 11176af0bf9cSbellard EXCP_NONE = -1, 11186af0bf9cSbellard EXCP_RESET = 0, 11196af0bf9cSbellard EXCP_SRESET, 11206af0bf9cSbellard EXCP_DSS, 11216af0bf9cSbellard EXCP_DINT, 112214e51cc7Sths EXCP_DDBL, 112314e51cc7Sths EXCP_DDBS, 11246af0bf9cSbellard EXCP_NMI, 11256af0bf9cSbellard EXCP_MCHECK, 112614e51cc7Sths EXCP_EXT_INTERRUPT, /* 8 */ 11276af0bf9cSbellard EXCP_DFWATCH, 112814e51cc7Sths EXCP_DIB, 11296af0bf9cSbellard EXCP_IWATCH, 11306af0bf9cSbellard EXCP_AdEL, 11316af0bf9cSbellard EXCP_AdES, 11326af0bf9cSbellard EXCP_TLBF, 11336af0bf9cSbellard EXCP_IBE, 113414e51cc7Sths EXCP_DBp, /* 16 */ 11356af0bf9cSbellard EXCP_SYSCALL, 113614e51cc7Sths EXCP_BREAK, 11374ad40f36Sbellard EXCP_CpU, 11386af0bf9cSbellard EXCP_RI, 11396af0bf9cSbellard EXCP_OVERFLOW, 11406af0bf9cSbellard EXCP_TRAP, 11415a5012ecSths EXCP_FPE, 114214e51cc7Sths EXCP_DWATCH, /* 24 */ 11436af0bf9cSbellard EXCP_LTLBL, 11446af0bf9cSbellard EXCP_TLBL, 11456af0bf9cSbellard EXCP_TLBS, 11466af0bf9cSbellard EXCP_DBE, 1147ead9360eSths EXCP_THREAD, 114814e51cc7Sths EXCP_MDMX, 114914e51cc7Sths EXCP_C2E, 115014e51cc7Sths EXCP_CACHE, /* 32 */ 1151853c3240SJia Liu EXCP_DSPDIS, 1152e97a391dSYongbok Kim EXCP_MSADIS, 1153e97a391dSYongbok Kim EXCP_MSAFPE, 115492ceb440SLeon Alrae EXCP_TLBXI, 115592ceb440SLeon Alrae EXCP_TLBRI, 115614e51cc7Sths 115792ceb440SLeon Alrae EXCP_LAST = EXCP_TLBRI, 11586af0bf9cSbellard }; 11596af0bf9cSbellard 1160f249412cSEdgar E. Iglesias /* 116126aa3d9aSPhilippe Mathieu-Daudé * This is an internally generated WAKE request line. 1162f249412cSEdgar E. Iglesias * It is driven by the CPU itself. Raised when the MT 1163f249412cSEdgar E. Iglesias * block wants to wake a VPE from an inactive state and 1164f249412cSEdgar E. Iglesias * cleared when VPE goes from active to inactive. 1165f249412cSEdgar E. Iglesias */ 1166f249412cSEdgar E. Iglesias #define CPU_INTERRUPT_WAKE CPU_INTERRUPT_TGT_INT_0 1167f249412cSEdgar E. Iglesias 1168388bb21aSths int cpu_mips_signal_handler(int host_signum, void *pinfo, void *puc); 11696af0bf9cSbellard 1170a7519f2bSIgor Mammedov #define MIPS_CPU_TYPE_SUFFIX "-" TYPE_MIPS_CPU 1171a7519f2bSIgor Mammedov #define MIPS_CPU_TYPE_NAME(model) model MIPS_CPU_TYPE_SUFFIX 11720dacec87SIgor Mammedov #define CPU_RESOLVING_TYPE TYPE_MIPS_CPU 1173a7519f2bSIgor Mammedov 1174a7519f2bSIgor Mammedov bool cpu_supports_cps_smp(const char *cpu_type); 11755b1e0981SAleksandar Markovic bool cpu_supports_isa(const char *cpu_type, uint64_t isa); 117689777fd1SLeon Alrae void cpu_set_exception_base(int vp_index, target_ulong address); 117730bf942dSAndreas Färber 11785dc5d9f0SAurelien Jarno /* mips_int.c */ 11797db13faeSAndreas Färber void cpu_mips_soft_irq(CPUMIPSState *env, int irq, int level); 11805dc5d9f0SAurelien Jarno 1181043715d1SYongbok Kim /* mips_itu.c */ 1182043715d1SYongbok Kim void itc_reconfigure(struct MIPSITUState *tag); 1183043715d1SYongbok Kim 1184f9480ffcSths /* helper.c */ 11851239b472SKwok Cheung Yeung target_ulong exception_resume_pc (CPUMIPSState *env); 1186f9480ffcSths 1187599bc5e8SAleksandar Markovic static inline void restore_snan_bit_mode(CPUMIPSState *env) 1188599bc5e8SAleksandar Markovic { 1189599bc5e8SAleksandar Markovic set_snan_bit_is_one((env->active_fpu.fcr31 & (1 << FCR31_NAN2008)) == 0, 1190599bc5e8SAleksandar Markovic &env->active_fpu.fp_status); 1191599bc5e8SAleksandar Markovic } 1192599bc5e8SAleksandar Markovic 11937db13faeSAndreas Färber static inline void cpu_get_tb_cpu_state(CPUMIPSState *env, target_ulong *pc, 119489fee74aSEmilio G. Cota target_ulong *cs_base, uint32_t *flags) 11956b917547Saliguori { 11966b917547Saliguori *pc = env->active_tc.PC; 11976b917547Saliguori *cs_base = 0; 1198d279279eSPetar Jovanovic *flags = env->hflags & (MIPS_HFLAG_TMASK | MIPS_HFLAG_BMASK | 1199d279279eSPetar Jovanovic MIPS_HFLAG_HWRENA_ULR); 12006b917547Saliguori } 12016b917547Saliguori 120207f5a258SMarkus Armbruster #endif /* MIPS_CPU_H */ 1203