xref: /qemu/target/mips/cpu-qom.h (revision db1015e92e04835c9eb50c29625fe566d1202dbd)
10f71a709SAndreas Färber /*
20f71a709SAndreas Färber  * QEMU MIPS CPU
30f71a709SAndreas Färber  *
40f71a709SAndreas Färber  * Copyright (c) 2012 SUSE LINUX Products GmbH
50f71a709SAndreas Färber  *
60f71a709SAndreas Färber  * This library is free software; you can redistribute it and/or
70f71a709SAndreas Färber  * modify it under the terms of the GNU Lesser General Public
80f71a709SAndreas Färber  * License as published by the Free Software Foundation; either
90f71a709SAndreas Färber  * version 2.1 of the License, or (at your option) any later version.
100f71a709SAndreas Färber  *
110f71a709SAndreas Färber  * This library is distributed in the hope that it will be useful,
120f71a709SAndreas Färber  * but WITHOUT ANY WARRANTY; without even the implied warranty of
130f71a709SAndreas Färber  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
140f71a709SAndreas Färber  * Lesser General Public License for more details.
150f71a709SAndreas Färber  *
160f71a709SAndreas Färber  * You should have received a copy of the GNU Lesser General Public
170f71a709SAndreas Färber  * License along with this library; if not, see
180f71a709SAndreas Färber  * <http://www.gnu.org/licenses/lgpl-2.1.html>
190f71a709SAndreas Färber  */
200f71a709SAndreas Färber #ifndef QEMU_MIPS_CPU_QOM_H
210f71a709SAndreas Färber #define QEMU_MIPS_CPU_QOM_H
220f71a709SAndreas Färber 
232e5b09fdSMarkus Armbruster #include "hw/core/cpu.h"
24*db1015e9SEduardo Habkost #include "qom/object.h"
250f71a709SAndreas Färber 
260f71a709SAndreas Färber #ifdef TARGET_MIPS64
270f71a709SAndreas Färber #define TYPE_MIPS_CPU "mips64-cpu"
280f71a709SAndreas Färber #else
290f71a709SAndreas Färber #define TYPE_MIPS_CPU "mips-cpu"
300f71a709SAndreas Färber #endif
310f71a709SAndreas Färber 
32*db1015e9SEduardo Habkost typedef struct MIPSCPU MIPSCPU;
33*db1015e9SEduardo Habkost typedef struct MIPSCPUClass MIPSCPUClass;
340f71a709SAndreas Färber #define MIPS_CPU_CLASS(klass) \
350f71a709SAndreas Färber     OBJECT_CLASS_CHECK(MIPSCPUClass, (klass), TYPE_MIPS_CPU)
360f71a709SAndreas Färber #define MIPS_CPU(obj) \
370f71a709SAndreas Färber     OBJECT_CHECK(MIPSCPU, (obj), TYPE_MIPS_CPU)
380f71a709SAndreas Färber #define MIPS_CPU_GET_CLASS(obj) \
390f71a709SAndreas Färber     OBJECT_GET_CLASS(MIPSCPUClass, (obj), TYPE_MIPS_CPU)
400f71a709SAndreas Färber 
410f71a709SAndreas Färber /**
420f71a709SAndreas Färber  * MIPSCPUClass:
43c1caf1d9SAndreas Färber  * @parent_realize: The parent class' realize handler.
440f71a709SAndreas Färber  * @parent_reset: The parent class' reset handler.
450f71a709SAndreas Färber  *
460f71a709SAndreas Färber  * A MIPS CPU model.
470f71a709SAndreas Färber  */
48*db1015e9SEduardo Habkost struct MIPSCPUClass {
490f71a709SAndreas Färber     /*< private >*/
500f71a709SAndreas Färber     CPUClass parent_class;
510f71a709SAndreas Färber     /*< public >*/
520f71a709SAndreas Färber 
53c1caf1d9SAndreas Färber     DeviceRealize parent_realize;
54781c67caSPeter Maydell     DeviceReset parent_reset;
5541da212cSIgor Mammedov     const struct mips_def_t *cpu_def;
56*db1015e9SEduardo Habkost };
570f71a709SAndreas Färber 
5897a8ea5aSAndreas Färber 
590f71a709SAndreas Färber #endif
60