xref: /qemu/target/microblaze/translate.c (revision ccf628b7939c542cf9e46e9aaa2b0acf0888ec52)
14acb54baSEdgar E. Iglesias /*
24acb54baSEdgar E. Iglesias  *  Xilinx MicroBlaze emulation for qemu: main translation routines.
34acb54baSEdgar E. Iglesias  *
44acb54baSEdgar E. Iglesias  *  Copyright (c) 2009 Edgar E. Iglesias.
5dadc1064SPeter A. G. Crosthwaite  *  Copyright (c) 2009-2012 PetaLogix Qld Pty Ltd.
64acb54baSEdgar E. Iglesias  *
74acb54baSEdgar E. Iglesias  * This library is free software; you can redistribute it and/or
84acb54baSEdgar E. Iglesias  * modify it under the terms of the GNU Lesser General Public
94acb54baSEdgar E. Iglesias  * License as published by the Free Software Foundation; either
104acb54baSEdgar E. Iglesias  * version 2 of the License, or (at your option) any later version.
114acb54baSEdgar E. Iglesias  *
124acb54baSEdgar E. Iglesias  * This library is distributed in the hope that it will be useful,
134acb54baSEdgar E. Iglesias  * but WITHOUT ANY WARRANTY; without even the implied warranty of
144acb54baSEdgar E. Iglesias  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
154acb54baSEdgar E. Iglesias  * Lesser General Public License for more details.
164acb54baSEdgar E. Iglesias  *
174acb54baSEdgar E. Iglesias  * You should have received a copy of the GNU Lesser General Public
188167ee88SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
194acb54baSEdgar E. Iglesias  */
204acb54baSEdgar E. Iglesias 
218fd9deceSPeter Maydell #include "qemu/osdep.h"
224acb54baSEdgar E. Iglesias #include "cpu.h"
2376cad711SPaolo Bonzini #include "disas/disas.h"
2463c91552SPaolo Bonzini #include "exec/exec-all.h"
25dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h"
262ef6175aSRichard Henderson #include "exec/helper-proto.h"
274acb54baSEdgar E. Iglesias #include "microblaze-decode.h"
28f08b6170SPaolo Bonzini #include "exec/cpu_ldst.h"
292ef6175aSRichard Henderson #include "exec/helper-gen.h"
3077fc6f5eSLluís Vilanova #include "exec/translator.h"
3190c84c56SMarkus Armbruster #include "qemu/qemu-print.h"
324acb54baSEdgar E. Iglesias 
33a7e30d84SLluís Vilanova #include "trace-tcg.h"
34508127e2SPaolo Bonzini #include "exec/log.h"
35a7e30d84SLluís Vilanova 
36a7e30d84SLluís Vilanova 
374acb54baSEdgar E. Iglesias #define SIM_COMPAT 0
384acb54baSEdgar E. Iglesias #define DISAS_GNU 1
394acb54baSEdgar E. Iglesias #define DISAS_MB 1
404acb54baSEdgar E. Iglesias #if DISAS_MB && !SIM_COMPAT
414acb54baSEdgar E. Iglesias #  define LOG_DIS(...) qemu_log_mask(CPU_LOG_TB_IN_ASM, ## __VA_ARGS__)
424acb54baSEdgar E. Iglesias #else
434acb54baSEdgar E. Iglesias #  define LOG_DIS(...) do { } while (0)
444acb54baSEdgar E. Iglesias #endif
454acb54baSEdgar E. Iglesias 
464acb54baSEdgar E. Iglesias #define D(x)
474acb54baSEdgar E. Iglesias 
484acb54baSEdgar E. Iglesias #define EXTRACT_FIELD(src, start, end) \
494acb54baSEdgar E. Iglesias             (((src) >> start) & ((1 << (end - start + 1)) - 1))
504acb54baSEdgar E. Iglesias 
5177fc6f5eSLluís Vilanova /* is_jmp field values */
5277fc6f5eSLluís Vilanova #define DISAS_JUMP    DISAS_TARGET_0 /* only pc was modified dynamically */
5377fc6f5eSLluís Vilanova #define DISAS_UPDATE  DISAS_TARGET_1 /* cpu state was modified dynamically */
5477fc6f5eSLluís Vilanova #define DISAS_TB_JUMP DISAS_TARGET_2 /* only pc was modified statically */
5577fc6f5eSLluís Vilanova 
56cfeea807SEdgar E. Iglesias static TCGv_i32 env_debug;
57cfeea807SEdgar E. Iglesias static TCGv_i32 cpu_R[32];
580f96e96bSRichard Henderson static TCGv_i32 cpu_pc;
593e0e16aeSRichard Henderson static TCGv_i32 cpu_msr;
60aa28e6d4SRichard Henderson static TCGv_i64 cpu_ear;
616efd5599SRichard Henderson static TCGv_i32 cpu_esr;
62aa28e6d4SRichard Henderson static TCGv_i64 cpu_edr;
63cfeea807SEdgar E. Iglesias static TCGv_i32 env_imm;
64cfeea807SEdgar E. Iglesias static TCGv_i32 env_btaken;
650f96e96bSRichard Henderson static TCGv_i32 cpu_btarget;
66cfeea807SEdgar E. Iglesias static TCGv_i32 env_iflags;
67403322eaSEdgar E. Iglesias static TCGv env_res_addr;
68cfeea807SEdgar E. Iglesias static TCGv_i32 env_res_val;
694acb54baSEdgar E. Iglesias 
70022c62cbSPaolo Bonzini #include "exec/gen-icount.h"
714acb54baSEdgar E. Iglesias 
724acb54baSEdgar E. Iglesias /* This is the state at translation time.  */
734acb54baSEdgar E. Iglesias typedef struct DisasContext {
740063ebd6SAndreas Färber     MicroBlazeCPU *cpu;
75cfeea807SEdgar E. Iglesias     uint32_t pc;
764acb54baSEdgar E. Iglesias 
774acb54baSEdgar E. Iglesias     /* Decoder.  */
784acb54baSEdgar E. Iglesias     int type_b;
794acb54baSEdgar E. Iglesias     uint32_t ir;
804acb54baSEdgar E. Iglesias     uint8_t opcode;
814acb54baSEdgar E. Iglesias     uint8_t rd, ra, rb;
824acb54baSEdgar E. Iglesias     uint16_t imm;
834acb54baSEdgar E. Iglesias 
844acb54baSEdgar E. Iglesias     unsigned int cpustate_changed;
854acb54baSEdgar E. Iglesias     unsigned int delayed_branch;
864acb54baSEdgar E. Iglesias     unsigned int tb_flags, synced_flags; /* tb dependent flags.  */
874acb54baSEdgar E. Iglesias     unsigned int clear_imm;
884acb54baSEdgar E. Iglesias     int is_jmp;
894acb54baSEdgar E. Iglesias 
904acb54baSEdgar E. Iglesias #define JMP_NOJMP     0
914acb54baSEdgar E. Iglesias #define JMP_DIRECT    1
92844bab60SEdgar E. Iglesias #define JMP_DIRECT_CC 2
93844bab60SEdgar E. Iglesias #define JMP_INDIRECT  3
944acb54baSEdgar E. Iglesias     unsigned int jmp;
954acb54baSEdgar E. Iglesias     uint32_t jmp_pc;
964acb54baSEdgar E. Iglesias 
974acb54baSEdgar E. Iglesias     int abort_at_next_insn;
984acb54baSEdgar E. Iglesias     struct TranslationBlock *tb;
994acb54baSEdgar E. Iglesias     int singlestep_enabled;
1004acb54baSEdgar E. Iglesias } DisasContext;
1014acb54baSEdgar E. Iglesias 
10238972938SJuan Quintela static const char *regnames[] =
1034acb54baSEdgar E. Iglesias {
1044acb54baSEdgar E. Iglesias     "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
1054acb54baSEdgar E. Iglesias     "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
1064acb54baSEdgar E. Iglesias     "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23",
1074acb54baSEdgar E. Iglesias     "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31",
1084acb54baSEdgar E. Iglesias };
1094acb54baSEdgar E. Iglesias 
1104acb54baSEdgar E. Iglesias static inline void t_sync_flags(DisasContext *dc)
1114acb54baSEdgar E. Iglesias {
1124abf79a4SDong Xu Wang     /* Synch the tb dependent flags between translator and runtime.  */
1134acb54baSEdgar E. Iglesias     if (dc->tb_flags != dc->synced_flags) {
114cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(env_iflags, dc->tb_flags);
1154acb54baSEdgar E. Iglesias         dc->synced_flags = dc->tb_flags;
1164acb54baSEdgar E. Iglesias     }
1174acb54baSEdgar E. Iglesias }
1184acb54baSEdgar E. Iglesias 
1194acb54baSEdgar E. Iglesias static inline void t_gen_raise_exception(DisasContext *dc, uint32_t index)
1204acb54baSEdgar E. Iglesias {
1214acb54baSEdgar E. Iglesias     TCGv_i32 tmp = tcg_const_i32(index);
1224acb54baSEdgar E. Iglesias 
1234acb54baSEdgar E. Iglesias     t_sync_flags(dc);
1240f96e96bSRichard Henderson     tcg_gen_movi_i32(cpu_pc, dc->pc);
12564254ebaSBlue Swirl     gen_helper_raise_exception(cpu_env, tmp);
1264acb54baSEdgar E. Iglesias     tcg_temp_free_i32(tmp);
1274acb54baSEdgar E. Iglesias     dc->is_jmp = DISAS_UPDATE;
1284acb54baSEdgar E. Iglesias }
1294acb54baSEdgar E. Iglesias 
13090aa39a1SSergey Fedorov static inline bool use_goto_tb(DisasContext *dc, target_ulong dest)
13190aa39a1SSergey Fedorov {
13290aa39a1SSergey Fedorov #ifndef CONFIG_USER_ONLY
13390aa39a1SSergey Fedorov     return (dc->tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK);
13490aa39a1SSergey Fedorov #else
13590aa39a1SSergey Fedorov     return true;
13690aa39a1SSergey Fedorov #endif
13790aa39a1SSergey Fedorov }
13890aa39a1SSergey Fedorov 
1394acb54baSEdgar E. Iglesias static void gen_goto_tb(DisasContext *dc, int n, target_ulong dest)
1404acb54baSEdgar E. Iglesias {
14190aa39a1SSergey Fedorov     if (use_goto_tb(dc, dest)) {
1424acb54baSEdgar E. Iglesias         tcg_gen_goto_tb(n);
1430f96e96bSRichard Henderson         tcg_gen_movi_i32(cpu_pc, dest);
14407ea28b4SRichard Henderson         tcg_gen_exit_tb(dc->tb, n);
1454acb54baSEdgar E. Iglesias     } else {
1460f96e96bSRichard Henderson         tcg_gen_movi_i32(cpu_pc, dest);
14707ea28b4SRichard Henderson         tcg_gen_exit_tb(NULL, 0);
1484acb54baSEdgar E. Iglesias     }
1494acb54baSEdgar E. Iglesias }
1504acb54baSEdgar E. Iglesias 
151cfeea807SEdgar E. Iglesias static void read_carry(DisasContext *dc, TCGv_i32 d)
152ee8b246fSEdgar E. Iglesias {
1533e0e16aeSRichard Henderson     tcg_gen_shri_i32(d, cpu_msr, 31);
154ee8b246fSEdgar E. Iglesias }
155ee8b246fSEdgar E. Iglesias 
15604ec7df7SEdgar E. Iglesias /*
15704ec7df7SEdgar E. Iglesias  * write_carry sets the carry bits in MSR based on bit 0 of v.
15804ec7df7SEdgar E. Iglesias  * v[31:1] are ignored.
15904ec7df7SEdgar E. Iglesias  */
160cfeea807SEdgar E. Iglesias static void write_carry(DisasContext *dc, TCGv_i32 v)
161ee8b246fSEdgar E. Iglesias {
1620a22f8cfSEdgar E. Iglesias     /* Deposit bit 0 into MSR_C and the alias MSR_CC.  */
1633e0e16aeSRichard Henderson     tcg_gen_deposit_i32(cpu_msr, cpu_msr, v, 2, 1);
1643e0e16aeSRichard Henderson     tcg_gen_deposit_i32(cpu_msr, cpu_msr, v, 31, 1);
165ee8b246fSEdgar E. Iglesias }
166ee8b246fSEdgar E. Iglesias 
16765ab5eb4SEdgar E. Iglesias static void write_carryi(DisasContext *dc, bool carry)
1688cc9b43fSPeter A. G. Crosthwaite {
169cfeea807SEdgar E. Iglesias     TCGv_i32 t0 = tcg_temp_new_i32();
170cfeea807SEdgar E. Iglesias     tcg_gen_movi_i32(t0, carry);
1718cc9b43fSPeter A. G. Crosthwaite     write_carry(dc, t0);
172cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(t0);
1738cc9b43fSPeter A. G. Crosthwaite }
1748cc9b43fSPeter A. G. Crosthwaite 
175bdfc1e88SEdgar E. Iglesias /*
1769ba8cd45SEdgar E. Iglesias  * Returns true if the insn an illegal operation.
1779ba8cd45SEdgar E. Iglesias  * If exceptions are enabled, an exception is raised.
1789ba8cd45SEdgar E. Iglesias  */
1799ba8cd45SEdgar E. Iglesias static bool trap_illegal(DisasContext *dc, bool cond)
1809ba8cd45SEdgar E. Iglesias {
1819ba8cd45SEdgar E. Iglesias     if (cond && (dc->tb_flags & MSR_EE_FLAG)
1825143fdf3SEdgar E. Iglesias         && dc->cpu->cfg.illegal_opcode_exception) {
1836efd5599SRichard Henderson         tcg_gen_movi_i32(cpu_esr, ESR_EC_ILLEGAL_OP);
1849ba8cd45SEdgar E. Iglesias         t_gen_raise_exception(dc, EXCP_HW_EXCP);
1859ba8cd45SEdgar E. Iglesias     }
1869ba8cd45SEdgar E. Iglesias     return cond;
1879ba8cd45SEdgar E. Iglesias }
1889ba8cd45SEdgar E. Iglesias 
1899ba8cd45SEdgar E. Iglesias /*
190bdfc1e88SEdgar E. Iglesias  * Returns true if the insn is illegal in userspace.
191bdfc1e88SEdgar E. Iglesias  * If exceptions are enabled, an exception is raised.
192bdfc1e88SEdgar E. Iglesias  */
193bdfc1e88SEdgar E. Iglesias static bool trap_userspace(DisasContext *dc, bool cond)
194bdfc1e88SEdgar E. Iglesias {
195bdfc1e88SEdgar E. Iglesias     int mem_index = cpu_mmu_index(&dc->cpu->env, false);
196bdfc1e88SEdgar E. Iglesias     bool cond_user = cond && mem_index == MMU_USER_IDX;
197bdfc1e88SEdgar E. Iglesias 
198bdfc1e88SEdgar E. Iglesias     if (cond_user && (dc->tb_flags & MSR_EE_FLAG)) {
1996efd5599SRichard Henderson         tcg_gen_movi_i32(cpu_esr, ESR_EC_PRIVINSN);
200bdfc1e88SEdgar E. Iglesias         t_gen_raise_exception(dc, EXCP_HW_EXCP);
201bdfc1e88SEdgar E. Iglesias     }
202bdfc1e88SEdgar E. Iglesias     return cond_user;
203bdfc1e88SEdgar E. Iglesias }
204bdfc1e88SEdgar E. Iglesias 
20561204ce8SEdgar E. Iglesias /* True if ALU operand b is a small immediate that may deserve
20661204ce8SEdgar E. Iglesias    faster treatment.  */
20761204ce8SEdgar E. Iglesias static inline int dec_alu_op_b_is_small_imm(DisasContext *dc)
20861204ce8SEdgar E. Iglesias {
20961204ce8SEdgar E. Iglesias     /* Immediate insn without the imm prefix ?  */
21061204ce8SEdgar E. Iglesias     return dc->type_b && !(dc->tb_flags & IMM_FLAG);
21161204ce8SEdgar E. Iglesias }
21261204ce8SEdgar E. Iglesias 
213cfeea807SEdgar E. Iglesias static inline TCGv_i32 *dec_alu_op_b(DisasContext *dc)
2144acb54baSEdgar E. Iglesias {
2154acb54baSEdgar E. Iglesias     if (dc->type_b) {
2164acb54baSEdgar E. Iglesias         if (dc->tb_flags & IMM_FLAG)
217cfeea807SEdgar E. Iglesias             tcg_gen_ori_i32(env_imm, env_imm, dc->imm);
2184acb54baSEdgar E. Iglesias         else
219cfeea807SEdgar E. Iglesias             tcg_gen_movi_i32(env_imm, (int32_t)((int16_t)dc->imm));
2204acb54baSEdgar E. Iglesias         return &env_imm;
2214acb54baSEdgar E. Iglesias     } else
2224acb54baSEdgar E. Iglesias         return &cpu_R[dc->rb];
2234acb54baSEdgar E. Iglesias }
2244acb54baSEdgar E. Iglesias 
2254acb54baSEdgar E. Iglesias static void dec_add(DisasContext *dc)
2264acb54baSEdgar E. Iglesias {
2274acb54baSEdgar E. Iglesias     unsigned int k, c;
228cfeea807SEdgar E. Iglesias     TCGv_i32 cf;
2294acb54baSEdgar E. Iglesias 
2304acb54baSEdgar E. Iglesias     k = dc->opcode & 4;
2314acb54baSEdgar E. Iglesias     c = dc->opcode & 2;
2324acb54baSEdgar E. Iglesias 
2334acb54baSEdgar E. Iglesias     LOG_DIS("add%s%s%s r%d r%d r%d\n",
2344acb54baSEdgar E. Iglesias             dc->type_b ? "i" : "", k ? "k" : "", c ? "c" : "",
2354acb54baSEdgar E. Iglesias             dc->rd, dc->ra, dc->rb);
2364acb54baSEdgar E. Iglesias 
23740cbf5b7SEdgar E. Iglesias     /* Take care of the easy cases first.  */
23840cbf5b7SEdgar E. Iglesias     if (k) {
23940cbf5b7SEdgar E. Iglesias         /* k - keep carry, no need to update MSR.  */
24040cbf5b7SEdgar E. Iglesias         /* If rd == r0, it's a nop.  */
24140cbf5b7SEdgar E. Iglesias         if (dc->rd) {
242cfeea807SEdgar E. Iglesias             tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc)));
24340cbf5b7SEdgar E. Iglesias 
24440cbf5b7SEdgar E. Iglesias             if (c) {
24540cbf5b7SEdgar E. Iglesias                 /* c - Add carry into the result.  */
246cfeea807SEdgar E. Iglesias                 cf = tcg_temp_new_i32();
24740cbf5b7SEdgar E. Iglesias 
24840cbf5b7SEdgar E. Iglesias                 read_carry(dc, cf);
249cfeea807SEdgar E. Iglesias                 tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->rd], cf);
250cfeea807SEdgar E. Iglesias                 tcg_temp_free_i32(cf);
2514acb54baSEdgar E. Iglesias             }
2524acb54baSEdgar E. Iglesias         }
25340cbf5b7SEdgar E. Iglesias         return;
25440cbf5b7SEdgar E. Iglesias     }
25540cbf5b7SEdgar E. Iglesias 
25640cbf5b7SEdgar E. Iglesias     /* From now on, we can assume k is zero.  So we need to update MSR.  */
25740cbf5b7SEdgar E. Iglesias     /* Extract carry.  */
258cfeea807SEdgar E. Iglesias     cf = tcg_temp_new_i32();
25940cbf5b7SEdgar E. Iglesias     if (c) {
26040cbf5b7SEdgar E. Iglesias         read_carry(dc, cf);
26140cbf5b7SEdgar E. Iglesias     } else {
262cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(cf, 0);
26340cbf5b7SEdgar E. Iglesias     }
26440cbf5b7SEdgar E. Iglesias 
26540cbf5b7SEdgar E. Iglesias     if (dc->rd) {
266cfeea807SEdgar E. Iglesias         TCGv_i32 ncf = tcg_temp_new_i32();
2675d0bb823SEdgar E. Iglesias         gen_helper_carry(ncf, cpu_R[dc->ra], *(dec_alu_op_b(dc)), cf);
268cfeea807SEdgar E. Iglesias         tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc)));
269cfeea807SEdgar E. Iglesias         tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->rd], cf);
27040cbf5b7SEdgar E. Iglesias         write_carry(dc, ncf);
271cfeea807SEdgar E. Iglesias         tcg_temp_free_i32(ncf);
27240cbf5b7SEdgar E. Iglesias     } else {
2735d0bb823SEdgar E. Iglesias         gen_helper_carry(cf, cpu_R[dc->ra], *(dec_alu_op_b(dc)), cf);
27440cbf5b7SEdgar E. Iglesias         write_carry(dc, cf);
27540cbf5b7SEdgar E. Iglesias     }
276cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(cf);
27740cbf5b7SEdgar E. Iglesias }
2784acb54baSEdgar E. Iglesias 
2794acb54baSEdgar E. Iglesias static void dec_sub(DisasContext *dc)
2804acb54baSEdgar E. Iglesias {
2814acb54baSEdgar E. Iglesias     unsigned int u, cmp, k, c;
282cfeea807SEdgar E. Iglesias     TCGv_i32 cf, na;
2834acb54baSEdgar E. Iglesias 
2844acb54baSEdgar E. Iglesias     u = dc->imm & 2;
2854acb54baSEdgar E. Iglesias     k = dc->opcode & 4;
2864acb54baSEdgar E. Iglesias     c = dc->opcode & 2;
2874acb54baSEdgar E. Iglesias     cmp = (dc->imm & 1) && (!dc->type_b) && k;
2884acb54baSEdgar E. Iglesias 
2894acb54baSEdgar E. Iglesias     if (cmp) {
2904acb54baSEdgar E. Iglesias         LOG_DIS("cmp%s r%d, r%d ir=%x\n", u ? "u" : "", dc->rd, dc->ra, dc->ir);
2914acb54baSEdgar E. Iglesias         if (dc->rd) {
2924acb54baSEdgar E. Iglesias             if (u)
2934acb54baSEdgar E. Iglesias                 gen_helper_cmpu(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]);
2944acb54baSEdgar E. Iglesias             else
2954acb54baSEdgar E. Iglesias                 gen_helper_cmp(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]);
2964acb54baSEdgar E. Iglesias         }
297e0a42ebcSEdgar E. Iglesias         return;
298e0a42ebcSEdgar E. Iglesias     }
299e0a42ebcSEdgar E. Iglesias 
3004acb54baSEdgar E. Iglesias     LOG_DIS("sub%s%s r%d, r%d r%d\n",
3014acb54baSEdgar E. Iglesias              k ? "k" : "",  c ? "c" : "", dc->rd, dc->ra, dc->rb);
3024acb54baSEdgar E. Iglesias 
303e0a42ebcSEdgar E. Iglesias     /* Take care of the easy cases first.  */
304e0a42ebcSEdgar E. Iglesias     if (k) {
305e0a42ebcSEdgar E. Iglesias         /* k - keep carry, no need to update MSR.  */
306e0a42ebcSEdgar E. Iglesias         /* If rd == r0, it's a nop.  */
307e0a42ebcSEdgar E. Iglesias         if (dc->rd) {
308cfeea807SEdgar E. Iglesias             tcg_gen_sub_i32(cpu_R[dc->rd], *(dec_alu_op_b(dc)), cpu_R[dc->ra]);
309e0a42ebcSEdgar E. Iglesias 
310e0a42ebcSEdgar E. Iglesias             if (c) {
311e0a42ebcSEdgar E. Iglesias                 /* c - Add carry into the result.  */
312cfeea807SEdgar E. Iglesias                 cf = tcg_temp_new_i32();
313e0a42ebcSEdgar E. Iglesias 
314e0a42ebcSEdgar E. Iglesias                 read_carry(dc, cf);
315cfeea807SEdgar E. Iglesias                 tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->rd], cf);
316cfeea807SEdgar E. Iglesias                 tcg_temp_free_i32(cf);
3174acb54baSEdgar E. Iglesias             }
3184acb54baSEdgar E. Iglesias         }
319e0a42ebcSEdgar E. Iglesias         return;
320e0a42ebcSEdgar E. Iglesias     }
321e0a42ebcSEdgar E. Iglesias 
322e0a42ebcSEdgar E. Iglesias     /* From now on, we can assume k is zero.  So we need to update MSR.  */
323e0a42ebcSEdgar E. Iglesias     /* Extract carry. And complement a into na.  */
324cfeea807SEdgar E. Iglesias     cf = tcg_temp_new_i32();
325cfeea807SEdgar E. Iglesias     na = tcg_temp_new_i32();
326e0a42ebcSEdgar E. Iglesias     if (c) {
327e0a42ebcSEdgar E. Iglesias         read_carry(dc, cf);
328e0a42ebcSEdgar E. Iglesias     } else {
329cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(cf, 1);
330e0a42ebcSEdgar E. Iglesias     }
331e0a42ebcSEdgar E. Iglesias 
332e0a42ebcSEdgar E. Iglesias     /* d = b + ~a + c. carry defaults to 1.  */
333cfeea807SEdgar E. Iglesias     tcg_gen_not_i32(na, cpu_R[dc->ra]);
334e0a42ebcSEdgar E. Iglesias 
335e0a42ebcSEdgar E. Iglesias     if (dc->rd) {
336cfeea807SEdgar E. Iglesias         TCGv_i32 ncf = tcg_temp_new_i32();
3375d0bb823SEdgar E. Iglesias         gen_helper_carry(ncf, na, *(dec_alu_op_b(dc)), cf);
338cfeea807SEdgar E. Iglesias         tcg_gen_add_i32(cpu_R[dc->rd], na, *(dec_alu_op_b(dc)));
339cfeea807SEdgar E. Iglesias         tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->rd], cf);
340e0a42ebcSEdgar E. Iglesias         write_carry(dc, ncf);
341cfeea807SEdgar E. Iglesias         tcg_temp_free_i32(ncf);
342e0a42ebcSEdgar E. Iglesias     } else {
3435d0bb823SEdgar E. Iglesias         gen_helper_carry(cf, na, *(dec_alu_op_b(dc)), cf);
344e0a42ebcSEdgar E. Iglesias         write_carry(dc, cf);
345e0a42ebcSEdgar E. Iglesias     }
346cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(cf);
347cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(na);
348e0a42ebcSEdgar E. Iglesias }
3494acb54baSEdgar E. Iglesias 
3504acb54baSEdgar E. Iglesias static void dec_pattern(DisasContext *dc)
3514acb54baSEdgar E. Iglesias {
3524acb54baSEdgar E. Iglesias     unsigned int mode;
3534acb54baSEdgar E. Iglesias 
3549ba8cd45SEdgar E. Iglesias     if (trap_illegal(dc, !dc->cpu->cfg.use_pcmp_instr)) {
3559ba8cd45SEdgar E. Iglesias         return;
3561567a005SEdgar E. Iglesias     }
3571567a005SEdgar E. Iglesias 
3584acb54baSEdgar E. Iglesias     mode = dc->opcode & 3;
3594acb54baSEdgar E. Iglesias     switch (mode) {
3604acb54baSEdgar E. Iglesias         case 0:
3614acb54baSEdgar E. Iglesias             /* pcmpbf.  */
3624acb54baSEdgar E. Iglesias             LOG_DIS("pcmpbf r%d r%d r%d\n", dc->rd, dc->ra, dc->rb);
3634acb54baSEdgar E. Iglesias             if (dc->rd)
3644acb54baSEdgar E. Iglesias                 gen_helper_pcmpbf(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]);
3654acb54baSEdgar E. Iglesias             break;
3664acb54baSEdgar E. Iglesias         case 2:
3674acb54baSEdgar E. Iglesias             LOG_DIS("pcmpeq r%d r%d r%d\n", dc->rd, dc->ra, dc->rb);
3684acb54baSEdgar E. Iglesias             if (dc->rd) {
369cfeea807SEdgar E. Iglesias                 tcg_gen_setcond_i32(TCG_COND_EQ, cpu_R[dc->rd],
37086112805SRichard Henderson                                    cpu_R[dc->ra], cpu_R[dc->rb]);
3714acb54baSEdgar E. Iglesias             }
3724acb54baSEdgar E. Iglesias             break;
3734acb54baSEdgar E. Iglesias         case 3:
3744acb54baSEdgar E. Iglesias             LOG_DIS("pcmpne r%d r%d r%d\n", dc->rd, dc->ra, dc->rb);
3754acb54baSEdgar E. Iglesias             if (dc->rd) {
376cfeea807SEdgar E. Iglesias                 tcg_gen_setcond_i32(TCG_COND_NE, cpu_R[dc->rd],
37786112805SRichard Henderson                                    cpu_R[dc->ra], cpu_R[dc->rb]);
3784acb54baSEdgar E. Iglesias             }
3794acb54baSEdgar E. Iglesias             break;
3804acb54baSEdgar E. Iglesias         default:
3810063ebd6SAndreas Färber             cpu_abort(CPU(dc->cpu),
3824acb54baSEdgar E. Iglesias                       "unsupported pattern insn opcode=%x\n", dc->opcode);
3834acb54baSEdgar E. Iglesias             break;
3844acb54baSEdgar E. Iglesias     }
3854acb54baSEdgar E. Iglesias }
3864acb54baSEdgar E. Iglesias 
3874acb54baSEdgar E. Iglesias static void dec_and(DisasContext *dc)
3884acb54baSEdgar E. Iglesias {
3894acb54baSEdgar E. Iglesias     unsigned int not;
3904acb54baSEdgar E. Iglesias 
3914acb54baSEdgar E. Iglesias     if (!dc->type_b && (dc->imm & (1 << 10))) {
3924acb54baSEdgar E. Iglesias         dec_pattern(dc);
3934acb54baSEdgar E. Iglesias         return;
3944acb54baSEdgar E. Iglesias     }
3954acb54baSEdgar E. Iglesias 
3964acb54baSEdgar E. Iglesias     not = dc->opcode & (1 << 1);
3974acb54baSEdgar E. Iglesias     LOG_DIS("and%s\n", not ? "n" : "");
3984acb54baSEdgar E. Iglesias 
3994acb54baSEdgar E. Iglesias     if (!dc->rd)
4004acb54baSEdgar E. Iglesias         return;
4014acb54baSEdgar E. Iglesias 
4024acb54baSEdgar E. Iglesias     if (not) {
403cfeea807SEdgar E. Iglesias         tcg_gen_andc_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc)));
4044acb54baSEdgar E. Iglesias     } else
405cfeea807SEdgar E. Iglesias         tcg_gen_and_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc)));
4064acb54baSEdgar E. Iglesias }
4074acb54baSEdgar E. Iglesias 
4084acb54baSEdgar E. Iglesias static void dec_or(DisasContext *dc)
4094acb54baSEdgar E. Iglesias {
4104acb54baSEdgar E. Iglesias     if (!dc->type_b && (dc->imm & (1 << 10))) {
4114acb54baSEdgar E. Iglesias         dec_pattern(dc);
4124acb54baSEdgar E. Iglesias         return;
4134acb54baSEdgar E. Iglesias     }
4144acb54baSEdgar E. Iglesias 
4154acb54baSEdgar E. Iglesias     LOG_DIS("or r%d r%d r%d imm=%x\n", dc->rd, dc->ra, dc->rb, dc->imm);
4164acb54baSEdgar E. Iglesias     if (dc->rd)
417cfeea807SEdgar E. Iglesias         tcg_gen_or_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc)));
4184acb54baSEdgar E. Iglesias }
4194acb54baSEdgar E. Iglesias 
4204acb54baSEdgar E. Iglesias static void dec_xor(DisasContext *dc)
4214acb54baSEdgar E. Iglesias {
4224acb54baSEdgar E. Iglesias     if (!dc->type_b && (dc->imm & (1 << 10))) {
4234acb54baSEdgar E. Iglesias         dec_pattern(dc);
4244acb54baSEdgar E. Iglesias         return;
4254acb54baSEdgar E. Iglesias     }
4264acb54baSEdgar E. Iglesias 
4274acb54baSEdgar E. Iglesias     LOG_DIS("xor r%d\n", dc->rd);
4284acb54baSEdgar E. Iglesias     if (dc->rd)
429cfeea807SEdgar E. Iglesias         tcg_gen_xor_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc)));
4304acb54baSEdgar E. Iglesias }
4314acb54baSEdgar E. Iglesias 
432cfeea807SEdgar E. Iglesias static inline void msr_read(DisasContext *dc, TCGv_i32 d)
4334acb54baSEdgar E. Iglesias {
4343e0e16aeSRichard Henderson     tcg_gen_mov_i32(d, cpu_msr);
4354acb54baSEdgar E. Iglesias }
4364acb54baSEdgar E. Iglesias 
437cfeea807SEdgar E. Iglesias static inline void msr_write(DisasContext *dc, TCGv_i32 v)
4384acb54baSEdgar E. Iglesias {
4394acb54baSEdgar E. Iglesias     dc->cpustate_changed = 1;
4403e0e16aeSRichard Henderson     /* PVR bit is not writable, and is never set. */
4413e0e16aeSRichard Henderson     tcg_gen_andi_i32(cpu_msr, v, ~MSR_PVR);
4424acb54baSEdgar E. Iglesias }
4434acb54baSEdgar E. Iglesias 
4444acb54baSEdgar E. Iglesias static void dec_msr(DisasContext *dc)
4454acb54baSEdgar E. Iglesias {
4460063ebd6SAndreas Färber     CPUState *cs = CPU(dc->cpu);
447cfeea807SEdgar E. Iglesias     TCGv_i32 t0, t1;
4482023e9a3SEdgar E. Iglesias     unsigned int sr, rn;
449f0f7e7f7SEdgar E. Iglesias     bool to, clrset, extended = false;
4504acb54baSEdgar E. Iglesias 
4512023e9a3SEdgar E. Iglesias     sr = extract32(dc->imm, 0, 14);
4522023e9a3SEdgar E. Iglesias     to = extract32(dc->imm, 14, 1);
4532023e9a3SEdgar E. Iglesias     clrset = extract32(dc->imm, 15, 1) == 0;
4544acb54baSEdgar E. Iglesias     dc->type_b = 1;
4552023e9a3SEdgar E. Iglesias     if (to) {
4564acb54baSEdgar E. Iglesias         dc->cpustate_changed = 1;
457f0f7e7f7SEdgar E. Iglesias     }
458f0f7e7f7SEdgar E. Iglesias 
459f0f7e7f7SEdgar E. Iglesias     /* Extended MSRs are only available if addr_size > 32.  */
460f0f7e7f7SEdgar E. Iglesias     if (dc->cpu->cfg.addr_size > 32) {
461f0f7e7f7SEdgar E. Iglesias         /* The E-bit is encoded differently for To/From MSR.  */
462f0f7e7f7SEdgar E. Iglesias         static const unsigned int e_bit[] = { 19, 24 };
463f0f7e7f7SEdgar E. Iglesias 
464f0f7e7f7SEdgar E. Iglesias         extended = extract32(dc->imm, e_bit[to], 1);
4652023e9a3SEdgar E. Iglesias     }
4664acb54baSEdgar E. Iglesias 
4674acb54baSEdgar E. Iglesias     /* msrclr and msrset.  */
4682023e9a3SEdgar E. Iglesias     if (clrset) {
4692023e9a3SEdgar E. Iglesias         bool clr = extract32(dc->ir, 16, 1);
4704acb54baSEdgar E. Iglesias 
4714acb54baSEdgar E. Iglesias         LOG_DIS("msr%s r%d imm=%x\n", clr ? "clr" : "set",
4724acb54baSEdgar E. Iglesias                 dc->rd, dc->imm);
4731567a005SEdgar E. Iglesias 
47456837509SEdgar E. Iglesias         if (!dc->cpu->cfg.use_msr_instr) {
4751567a005SEdgar E. Iglesias             /* nop??? */
4761567a005SEdgar E. Iglesias             return;
4771567a005SEdgar E. Iglesias         }
4781567a005SEdgar E. Iglesias 
479bdfc1e88SEdgar E. Iglesias         if (trap_userspace(dc, dc->imm != 4 && dc->imm != 0)) {
4801567a005SEdgar E. Iglesias             return;
4811567a005SEdgar E. Iglesias         }
4821567a005SEdgar E. Iglesias 
4834acb54baSEdgar E. Iglesias         if (dc->rd)
4844acb54baSEdgar E. Iglesias             msr_read(dc, cpu_R[dc->rd]);
4854acb54baSEdgar E. Iglesias 
486cfeea807SEdgar E. Iglesias         t0 = tcg_temp_new_i32();
487cfeea807SEdgar E. Iglesias         t1 = tcg_temp_new_i32();
4884acb54baSEdgar E. Iglesias         msr_read(dc, t0);
489cfeea807SEdgar E. Iglesias         tcg_gen_mov_i32(t1, *(dec_alu_op_b(dc)));
4904acb54baSEdgar E. Iglesias 
4914acb54baSEdgar E. Iglesias         if (clr) {
492cfeea807SEdgar E. Iglesias             tcg_gen_not_i32(t1, t1);
493cfeea807SEdgar E. Iglesias             tcg_gen_and_i32(t0, t0, t1);
4944acb54baSEdgar E. Iglesias         } else
495cfeea807SEdgar E. Iglesias             tcg_gen_or_i32(t0, t0, t1);
4964acb54baSEdgar E. Iglesias         msr_write(dc, t0);
497cfeea807SEdgar E. Iglesias         tcg_temp_free_i32(t0);
498cfeea807SEdgar E. Iglesias         tcg_temp_free_i32(t1);
4990f96e96bSRichard Henderson         tcg_gen_movi_i32(cpu_pc, dc->pc + 4);
5004acb54baSEdgar E. Iglesias         dc->is_jmp = DISAS_UPDATE;
5014acb54baSEdgar E. Iglesias         return;
5024acb54baSEdgar E. Iglesias     }
5034acb54baSEdgar E. Iglesias 
504bdfc1e88SEdgar E. Iglesias     if (trap_userspace(dc, to)) {
5051567a005SEdgar E. Iglesias         return;
5061567a005SEdgar E. Iglesias     }
5071567a005SEdgar E. Iglesias 
5084acb54baSEdgar E. Iglesias #if !defined(CONFIG_USER_ONLY)
5094acb54baSEdgar E. Iglesias     /* Catch read/writes to the mmu block.  */
5104acb54baSEdgar E. Iglesias     if ((sr & ~0xff) == 0x1000) {
511f0f7e7f7SEdgar E. Iglesias         TCGv_i32 tmp_ext = tcg_const_i32(extended);
51205a9a651SEdgar E. Iglesias         TCGv_i32 tmp_sr;
51305a9a651SEdgar E. Iglesias 
5144acb54baSEdgar E. Iglesias         sr &= 7;
51505a9a651SEdgar E. Iglesias         tmp_sr = tcg_const_i32(sr);
5164acb54baSEdgar E. Iglesias         LOG_DIS("m%ss sr%d r%d imm=%x\n", to ? "t" : "f", sr, dc->ra, dc->imm);
51705a9a651SEdgar E. Iglesias         if (to) {
518f0f7e7f7SEdgar E. Iglesias             gen_helper_mmu_write(cpu_env, tmp_ext, tmp_sr, cpu_R[dc->ra]);
51905a9a651SEdgar E. Iglesias         } else {
520f0f7e7f7SEdgar E. Iglesias             gen_helper_mmu_read(cpu_R[dc->rd], cpu_env, tmp_ext, tmp_sr);
52105a9a651SEdgar E. Iglesias         }
52205a9a651SEdgar E. Iglesias         tcg_temp_free_i32(tmp_sr);
523f0f7e7f7SEdgar E. Iglesias         tcg_temp_free_i32(tmp_ext);
5244acb54baSEdgar E. Iglesias         return;
5254acb54baSEdgar E. Iglesias     }
5264acb54baSEdgar E. Iglesias #endif
5274acb54baSEdgar E. Iglesias 
5284acb54baSEdgar E. Iglesias     if (to) {
5294acb54baSEdgar E. Iglesias         LOG_DIS("m%ss sr%x r%d imm=%x\n", to ? "t" : "f", sr, dc->ra, dc->imm);
5304acb54baSEdgar E. Iglesias         switch (sr) {
531aa28e6d4SRichard Henderson             case SR_PC:
5324acb54baSEdgar E. Iglesias                 break;
533aa28e6d4SRichard Henderson             case SR_MSR:
5344acb54baSEdgar E. Iglesias                 msr_write(dc, cpu_R[dc->ra]);
5354acb54baSEdgar E. Iglesias                 break;
536351527b7SEdgar E. Iglesias             case SR_EAR:
537aa28e6d4SRichard Henderson                 tcg_gen_extu_i32_i64(cpu_ear, cpu_R[dc->ra]);
538aa28e6d4SRichard Henderson                 break;
539351527b7SEdgar E. Iglesias             case SR_ESR:
5406efd5599SRichard Henderson                 tcg_gen_mov_i32(cpu_esr, cpu_R[dc->ra]);
541aa28e6d4SRichard Henderson                 break;
542ab6dd380SEdgar E. Iglesias             case SR_FSR:
54386017ccfSRichard Henderson                 tcg_gen_st_i32(cpu_R[dc->ra],
54486017ccfSRichard Henderson                                cpu_env, offsetof(CPUMBState, fsr));
545aa28e6d4SRichard Henderson                 break;
546aa28e6d4SRichard Henderson             case SR_BTR:
547*ccf628b7SRichard Henderson                 tcg_gen_st_i32(cpu_R[dc->ra],
548*ccf628b7SRichard Henderson                                cpu_env, offsetof(CPUMBState, btr));
549aa28e6d4SRichard Henderson                 break;
550aa28e6d4SRichard Henderson             case SR_EDR:
551aa28e6d4SRichard Henderson                 tcg_gen_extu_i32_i64(cpu_edr, cpu_R[dc->ra]);
5524acb54baSEdgar E. Iglesias                 break;
5535818dee5SEdgar E. Iglesias             case 0x800:
554cfeea807SEdgar E. Iglesias                 tcg_gen_st_i32(cpu_R[dc->ra],
555cfeea807SEdgar E. Iglesias                                cpu_env, offsetof(CPUMBState, slr));
5565818dee5SEdgar E. Iglesias                 break;
5575818dee5SEdgar E. Iglesias             case 0x802:
558cfeea807SEdgar E. Iglesias                 tcg_gen_st_i32(cpu_R[dc->ra],
559cfeea807SEdgar E. Iglesias                                cpu_env, offsetof(CPUMBState, shr));
5605818dee5SEdgar E. Iglesias                 break;
5614acb54baSEdgar E. Iglesias             default:
5620063ebd6SAndreas Färber                 cpu_abort(CPU(dc->cpu), "unknown mts reg %x\n", sr);
5634acb54baSEdgar E. Iglesias                 break;
5644acb54baSEdgar E. Iglesias         }
5654acb54baSEdgar E. Iglesias     } else {
5664acb54baSEdgar E. Iglesias         LOG_DIS("m%ss r%d sr%x imm=%x\n", to ? "t" : "f", dc->rd, sr, dc->imm);
5674acb54baSEdgar E. Iglesias 
5684acb54baSEdgar E. Iglesias         switch (sr) {
569aa28e6d4SRichard Henderson             case SR_PC:
570cfeea807SEdgar E. Iglesias                 tcg_gen_movi_i32(cpu_R[dc->rd], dc->pc);
5714acb54baSEdgar E. Iglesias                 break;
572aa28e6d4SRichard Henderson             case SR_MSR:
5734acb54baSEdgar E. Iglesias                 msr_read(dc, cpu_R[dc->rd]);
5744acb54baSEdgar E. Iglesias                 break;
575351527b7SEdgar E. Iglesias             case SR_EAR:
576a1b48e3aSEdgar E. Iglesias                 if (extended) {
577aa28e6d4SRichard Henderson                     tcg_gen_extrh_i64_i32(cpu_R[dc->rd], cpu_ear);
578aa28e6d4SRichard Henderson                 } else {
579aa28e6d4SRichard Henderson                     tcg_gen_extrl_i64_i32(cpu_R[dc->rd], cpu_ear);
580a1b48e3aSEdgar E. Iglesias                 }
581aa28e6d4SRichard Henderson                 break;
582351527b7SEdgar E. Iglesias             case SR_ESR:
5836efd5599SRichard Henderson                 tcg_gen_mov_i32(cpu_R[dc->rd], cpu_esr);
584aa28e6d4SRichard Henderson                 break;
585351527b7SEdgar E. Iglesias             case SR_FSR:
58686017ccfSRichard Henderson                 tcg_gen_ld_i32(cpu_R[dc->rd],
58786017ccfSRichard Henderson                                cpu_env, offsetof(CPUMBState, fsr));
588aa28e6d4SRichard Henderson                 break;
589351527b7SEdgar E. Iglesias             case SR_BTR:
590*ccf628b7SRichard Henderson                 tcg_gen_ld_i32(cpu_R[dc->rd],
591*ccf628b7SRichard Henderson                                cpu_env, offsetof(CPUMBState, btr));
592aa28e6d4SRichard Henderson                 break;
5937cdae31dSTong Ho             case SR_EDR:
594aa28e6d4SRichard Henderson                 tcg_gen_extrl_i64_i32(cpu_R[dc->rd], cpu_edr);
5954acb54baSEdgar E. Iglesias                 break;
5965818dee5SEdgar E. Iglesias             case 0x800:
597cfeea807SEdgar E. Iglesias                 tcg_gen_ld_i32(cpu_R[dc->rd],
598cfeea807SEdgar E. Iglesias                                cpu_env, offsetof(CPUMBState, slr));
5995818dee5SEdgar E. Iglesias                 break;
6005818dee5SEdgar E. Iglesias             case 0x802:
601cfeea807SEdgar E. Iglesias                 tcg_gen_ld_i32(cpu_R[dc->rd],
602cfeea807SEdgar E. Iglesias                                cpu_env, offsetof(CPUMBState, shr));
6035818dee5SEdgar E. Iglesias                 break;
604351527b7SEdgar E. Iglesias             case 0x2000 ... 0x200c:
6054acb54baSEdgar E. Iglesias                 rn = sr & 0xf;
606cfeea807SEdgar E. Iglesias                 tcg_gen_ld_i32(cpu_R[dc->rd],
60768cee38aSAndreas Färber                               cpu_env, offsetof(CPUMBState, pvr.regs[rn]));
6084acb54baSEdgar E. Iglesias                 break;
6094acb54baSEdgar E. Iglesias             default:
610a47dddd7SAndreas Färber                 cpu_abort(cs, "unknown mfs reg %x\n", sr);
6114acb54baSEdgar E. Iglesias                 break;
6124acb54baSEdgar E. Iglesias         }
6134acb54baSEdgar E. Iglesias     }
614ee7dbcf8SEdgar E. Iglesias 
615ee7dbcf8SEdgar E. Iglesias     if (dc->rd == 0) {
616cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(cpu_R[0], 0);
617ee7dbcf8SEdgar E. Iglesias     }
6184acb54baSEdgar E. Iglesias }
6194acb54baSEdgar E. Iglesias 
6204acb54baSEdgar E. Iglesias /* Multiplier unit.  */
6214acb54baSEdgar E. Iglesias static void dec_mul(DisasContext *dc)
6224acb54baSEdgar E. Iglesias {
623cfeea807SEdgar E. Iglesias     TCGv_i32 tmp;
6244acb54baSEdgar E. Iglesias     unsigned int subcode;
6254acb54baSEdgar E. Iglesias 
6269ba8cd45SEdgar E. Iglesias     if (trap_illegal(dc, !dc->cpu->cfg.use_hw_mul)) {
6271567a005SEdgar E. Iglesias         return;
6281567a005SEdgar E. Iglesias     }
6291567a005SEdgar E. Iglesias 
6304acb54baSEdgar E. Iglesias     subcode = dc->imm & 3;
6314acb54baSEdgar E. Iglesias 
6324acb54baSEdgar E. Iglesias     if (dc->type_b) {
6334acb54baSEdgar E. Iglesias         LOG_DIS("muli r%d r%d %x\n", dc->rd, dc->ra, dc->imm);
634cfeea807SEdgar E. Iglesias         tcg_gen_mul_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc)));
63516ece88dSRichard Henderson         return;
6364acb54baSEdgar E. Iglesias     }
6374acb54baSEdgar E. Iglesias 
6381567a005SEdgar E. Iglesias     /* mulh, mulhsu and mulhu are not available if C_USE_HW_MUL is < 2.  */
6399b964318SEdgar E. Iglesias     if (subcode >= 1 && subcode <= 3 && dc->cpu->cfg.use_hw_mul < 2) {
6401567a005SEdgar E. Iglesias         /* nop??? */
6411567a005SEdgar E. Iglesias     }
6421567a005SEdgar E. Iglesias 
643cfeea807SEdgar E. Iglesias     tmp = tcg_temp_new_i32();
6444acb54baSEdgar E. Iglesias     switch (subcode) {
6454acb54baSEdgar E. Iglesias         case 0:
6464acb54baSEdgar E. Iglesias             LOG_DIS("mul r%d r%d r%d\n", dc->rd, dc->ra, dc->rb);
647cfeea807SEdgar E. Iglesias             tcg_gen_mul_i32(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]);
6484acb54baSEdgar E. Iglesias             break;
6494acb54baSEdgar E. Iglesias         case 1:
6504acb54baSEdgar E. Iglesias             LOG_DIS("mulh r%d r%d r%d\n", dc->rd, dc->ra, dc->rb);
651cfeea807SEdgar E. Iglesias             tcg_gen_muls2_i32(tmp, cpu_R[dc->rd],
652cfeea807SEdgar E. Iglesias                               cpu_R[dc->ra], cpu_R[dc->rb]);
6534acb54baSEdgar E. Iglesias             break;
6544acb54baSEdgar E. Iglesias         case 2:
6554acb54baSEdgar E. Iglesias             LOG_DIS("mulhsu r%d r%d r%d\n", dc->rd, dc->ra, dc->rb);
656cfeea807SEdgar E. Iglesias             tcg_gen_mulsu2_i32(tmp, cpu_R[dc->rd],
657cfeea807SEdgar E. Iglesias                                cpu_R[dc->ra], cpu_R[dc->rb]);
6584acb54baSEdgar E. Iglesias             break;
6594acb54baSEdgar E. Iglesias         case 3:
6604acb54baSEdgar E. Iglesias             LOG_DIS("mulhu r%d r%d r%d\n", dc->rd, dc->ra, dc->rb);
661cfeea807SEdgar E. Iglesias             tcg_gen_mulu2_i32(tmp, cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]);
6624acb54baSEdgar E. Iglesias             break;
6634acb54baSEdgar E. Iglesias         default:
6640063ebd6SAndreas Färber             cpu_abort(CPU(dc->cpu), "unknown MUL insn %x\n", subcode);
6654acb54baSEdgar E. Iglesias             break;
6664acb54baSEdgar E. Iglesias     }
667cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(tmp);
6684acb54baSEdgar E. Iglesias }
6694acb54baSEdgar E. Iglesias 
6704acb54baSEdgar E. Iglesias /* Div unit.  */
6714acb54baSEdgar E. Iglesias static void dec_div(DisasContext *dc)
6724acb54baSEdgar E. Iglesias {
6734acb54baSEdgar E. Iglesias     unsigned int u;
6744acb54baSEdgar E. Iglesias 
6754acb54baSEdgar E. Iglesias     u = dc->imm & 2;
6764acb54baSEdgar E. Iglesias     LOG_DIS("div\n");
6774acb54baSEdgar E. Iglesias 
6789ba8cd45SEdgar E. Iglesias     if (trap_illegal(dc, !dc->cpu->cfg.use_div)) {
6799ba8cd45SEdgar E. Iglesias         return;
6801567a005SEdgar E. Iglesias     }
6811567a005SEdgar E. Iglesias 
6824acb54baSEdgar E. Iglesias     if (u)
68364254ebaSBlue Swirl         gen_helper_divu(cpu_R[dc->rd], cpu_env, *(dec_alu_op_b(dc)),
68464254ebaSBlue Swirl                         cpu_R[dc->ra]);
6854acb54baSEdgar E. Iglesias     else
68664254ebaSBlue Swirl         gen_helper_divs(cpu_R[dc->rd], cpu_env, *(dec_alu_op_b(dc)),
68764254ebaSBlue Swirl                         cpu_R[dc->ra]);
6884acb54baSEdgar E. Iglesias     if (!dc->rd)
689cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(cpu_R[dc->rd], 0);
6904acb54baSEdgar E. Iglesias }
6914acb54baSEdgar E. Iglesias 
6924acb54baSEdgar E. Iglesias static void dec_barrel(DisasContext *dc)
6934acb54baSEdgar E. Iglesias {
694cfeea807SEdgar E. Iglesias     TCGv_i32 t0;
695faa48d74SEdgar E. Iglesias     unsigned int imm_w, imm_s;
696d09b2585SEdgar E. Iglesias     bool s, t, e = false, i = false;
6974acb54baSEdgar E. Iglesias 
6989ba8cd45SEdgar E. Iglesias     if (trap_illegal(dc, !dc->cpu->cfg.use_barrel)) {
6991567a005SEdgar E. Iglesias         return;
7001567a005SEdgar E. Iglesias     }
7011567a005SEdgar E. Iglesias 
702faa48d74SEdgar E. Iglesias     if (dc->type_b) {
703faa48d74SEdgar E. Iglesias         /* Insert and extract are only available in immediate mode.  */
704d09b2585SEdgar E. Iglesias         i = extract32(dc->imm, 15, 1);
705faa48d74SEdgar E. Iglesias         e = extract32(dc->imm, 14, 1);
706faa48d74SEdgar E. Iglesias     }
707e3e84983SEdgar E. Iglesias     s = extract32(dc->imm, 10, 1);
708e3e84983SEdgar E. Iglesias     t = extract32(dc->imm, 9, 1);
709faa48d74SEdgar E. Iglesias     imm_w = extract32(dc->imm, 6, 5);
710faa48d74SEdgar E. Iglesias     imm_s = extract32(dc->imm, 0, 5);
7114acb54baSEdgar E. Iglesias 
712faa48d74SEdgar E. Iglesias     LOG_DIS("bs%s%s%s r%d r%d r%d\n",
713faa48d74SEdgar E. Iglesias             e ? "e" : "",
7144acb54baSEdgar E. Iglesias             s ? "l" : "r", t ? "a" : "l", dc->rd, dc->ra, dc->rb);
7154acb54baSEdgar E. Iglesias 
716faa48d74SEdgar E. Iglesias     if (e) {
717faa48d74SEdgar E. Iglesias         if (imm_w + imm_s > 32 || imm_w == 0) {
718faa48d74SEdgar E. Iglesias             /* These inputs have an undefined behavior.  */
719faa48d74SEdgar E. Iglesias             qemu_log_mask(LOG_GUEST_ERROR, "bsefi: Bad input w=%d s=%d\n",
720faa48d74SEdgar E. Iglesias                           imm_w, imm_s);
721faa48d74SEdgar E. Iglesias         } else {
722faa48d74SEdgar E. Iglesias             tcg_gen_extract_i32(cpu_R[dc->rd], cpu_R[dc->ra], imm_s, imm_w);
723faa48d74SEdgar E. Iglesias         }
724d09b2585SEdgar E. Iglesias     } else if (i) {
725d09b2585SEdgar E. Iglesias         int width = imm_w - imm_s + 1;
726d09b2585SEdgar E. Iglesias 
727d09b2585SEdgar E. Iglesias         if (imm_w < imm_s) {
728d09b2585SEdgar E. Iglesias             /* These inputs have an undefined behavior.  */
729d09b2585SEdgar E. Iglesias             qemu_log_mask(LOG_GUEST_ERROR, "bsifi: Bad input w=%d s=%d\n",
730d09b2585SEdgar E. Iglesias                           imm_w, imm_s);
731d09b2585SEdgar E. Iglesias         } else {
732d09b2585SEdgar E. Iglesias             tcg_gen_deposit_i32(cpu_R[dc->rd], cpu_R[dc->rd], cpu_R[dc->ra],
733d09b2585SEdgar E. Iglesias                                 imm_s, width);
734d09b2585SEdgar E. Iglesias         }
735faa48d74SEdgar E. Iglesias     } else {
736cfeea807SEdgar E. Iglesias         t0 = tcg_temp_new_i32();
7374acb54baSEdgar E. Iglesias 
738cfeea807SEdgar E. Iglesias         tcg_gen_mov_i32(t0, *(dec_alu_op_b(dc)));
739cfeea807SEdgar E. Iglesias         tcg_gen_andi_i32(t0, t0, 31);
7404acb54baSEdgar E. Iglesias 
7412acf6d53SEdgar E. Iglesias         if (s) {
742cfeea807SEdgar E. Iglesias             tcg_gen_shl_i32(cpu_R[dc->rd], cpu_R[dc->ra], t0);
7432acf6d53SEdgar E. Iglesias         } else {
7442acf6d53SEdgar E. Iglesias             if (t) {
745cfeea807SEdgar E. Iglesias                 tcg_gen_sar_i32(cpu_R[dc->rd], cpu_R[dc->ra], t0);
7462acf6d53SEdgar E. Iglesias             } else {
747cfeea807SEdgar E. Iglesias                 tcg_gen_shr_i32(cpu_R[dc->rd], cpu_R[dc->ra], t0);
7484acb54baSEdgar E. Iglesias             }
7494acb54baSEdgar E. Iglesias         }
750cfeea807SEdgar E. Iglesias         tcg_temp_free_i32(t0);
7512acf6d53SEdgar E. Iglesias     }
752faa48d74SEdgar E. Iglesias }
7534acb54baSEdgar E. Iglesias 
7544acb54baSEdgar E. Iglesias static void dec_bit(DisasContext *dc)
7554acb54baSEdgar E. Iglesias {
7560063ebd6SAndreas Färber     CPUState *cs = CPU(dc->cpu);
757cfeea807SEdgar E. Iglesias     TCGv_i32 t0;
7584acb54baSEdgar E. Iglesias     unsigned int op;
7594acb54baSEdgar E. Iglesias 
760ace2e4daSPeter A. G. Crosthwaite     op = dc->ir & ((1 << 9) - 1);
7614acb54baSEdgar E. Iglesias     switch (op) {
7624acb54baSEdgar E. Iglesias         case 0x21:
7634acb54baSEdgar E. Iglesias             /* src.  */
764cfeea807SEdgar E. Iglesias             t0 = tcg_temp_new_i32();
7654acb54baSEdgar E. Iglesias 
7664acb54baSEdgar E. Iglesias             LOG_DIS("src r%d r%d\n", dc->rd, dc->ra);
7673e0e16aeSRichard Henderson             tcg_gen_andi_i32(t0, cpu_msr, MSR_CC);
76809b9f113SEdgar E. Iglesias             write_carry(dc, cpu_R[dc->ra]);
7694acb54baSEdgar E. Iglesias             if (dc->rd) {
770cfeea807SEdgar E. Iglesias                 tcg_gen_shri_i32(cpu_R[dc->rd], cpu_R[dc->ra], 1);
771cfeea807SEdgar E. Iglesias                 tcg_gen_or_i32(cpu_R[dc->rd], cpu_R[dc->rd], t0);
7724acb54baSEdgar E. Iglesias             }
773cfeea807SEdgar E. Iglesias             tcg_temp_free_i32(t0);
7744acb54baSEdgar E. Iglesias             break;
7754acb54baSEdgar E. Iglesias 
7764acb54baSEdgar E. Iglesias         case 0x1:
7774acb54baSEdgar E. Iglesias         case 0x41:
7784acb54baSEdgar E. Iglesias             /* srl.  */
7794acb54baSEdgar E. Iglesias             LOG_DIS("srl r%d r%d\n", dc->rd, dc->ra);
7804acb54baSEdgar E. Iglesias 
781bb3cb951SEdgar E. Iglesias             /* Update carry. Note that write carry only looks at the LSB.  */
782bb3cb951SEdgar E. Iglesias             write_carry(dc, cpu_R[dc->ra]);
7834acb54baSEdgar E. Iglesias             if (dc->rd) {
7844acb54baSEdgar E. Iglesias                 if (op == 0x41)
785cfeea807SEdgar E. Iglesias                     tcg_gen_shri_i32(cpu_R[dc->rd], cpu_R[dc->ra], 1);
7864acb54baSEdgar E. Iglesias                 else
787cfeea807SEdgar E. Iglesias                     tcg_gen_sari_i32(cpu_R[dc->rd], cpu_R[dc->ra], 1);
7884acb54baSEdgar E. Iglesias             }
7894acb54baSEdgar E. Iglesias             break;
7904acb54baSEdgar E. Iglesias         case 0x60:
7914acb54baSEdgar E. Iglesias             LOG_DIS("ext8s r%d r%d\n", dc->rd, dc->ra);
7924acb54baSEdgar E. Iglesias             tcg_gen_ext8s_i32(cpu_R[dc->rd], cpu_R[dc->ra]);
7934acb54baSEdgar E. Iglesias             break;
7944acb54baSEdgar E. Iglesias         case 0x61:
7954acb54baSEdgar E. Iglesias             LOG_DIS("ext16s r%d r%d\n", dc->rd, dc->ra);
7964acb54baSEdgar E. Iglesias             tcg_gen_ext16s_i32(cpu_R[dc->rd], cpu_R[dc->ra]);
7974acb54baSEdgar E. Iglesias             break;
7984acb54baSEdgar E. Iglesias         case 0x64:
799f062a3c7SEdgar E. Iglesias         case 0x66:
800f062a3c7SEdgar E. Iglesias         case 0x74:
801f062a3c7SEdgar E. Iglesias         case 0x76:
8024acb54baSEdgar E. Iglesias             /* wdc.  */
8034acb54baSEdgar E. Iglesias             LOG_DIS("wdc r%d\n", dc->ra);
804bdfc1e88SEdgar E. Iglesias             trap_userspace(dc, true);
8054acb54baSEdgar E. Iglesias             break;
8064acb54baSEdgar E. Iglesias         case 0x68:
8074acb54baSEdgar E. Iglesias             /* wic.  */
8084acb54baSEdgar E. Iglesias             LOG_DIS("wic r%d\n", dc->ra);
809bdfc1e88SEdgar E. Iglesias             trap_userspace(dc, true);
8104acb54baSEdgar E. Iglesias             break;
81148b5e96fSEdgar E. Iglesias         case 0xe0:
8129ba8cd45SEdgar E. Iglesias             if (trap_illegal(dc, !dc->cpu->cfg.use_pcmp_instr)) {
8139ba8cd45SEdgar E. Iglesias                 return;
81448b5e96fSEdgar E. Iglesias             }
8158fc5239eSEdgar E. Iglesias             if (dc->cpu->cfg.use_pcmp_instr) {
8165318420cSRichard Henderson                 tcg_gen_clzi_i32(cpu_R[dc->rd], cpu_R[dc->ra], 32);
81748b5e96fSEdgar E. Iglesias             }
81848b5e96fSEdgar E. Iglesias             break;
819ace2e4daSPeter A. G. Crosthwaite         case 0x1e0:
820ace2e4daSPeter A. G. Crosthwaite             /* swapb */
821ace2e4daSPeter A. G. Crosthwaite             LOG_DIS("swapb r%d r%d\n", dc->rd, dc->ra);
822ace2e4daSPeter A. G. Crosthwaite             tcg_gen_bswap32_i32(cpu_R[dc->rd], cpu_R[dc->ra]);
823ace2e4daSPeter A. G. Crosthwaite             break;
824b8c6a5d9SPeter Crosthwaite         case 0x1e2:
825ace2e4daSPeter A. G. Crosthwaite             /*swaph */
826ace2e4daSPeter A. G. Crosthwaite             LOG_DIS("swaph r%d r%d\n", dc->rd, dc->ra);
827ace2e4daSPeter A. G. Crosthwaite             tcg_gen_rotri_i32(cpu_R[dc->rd], cpu_R[dc->ra], 16);
828ace2e4daSPeter A. G. Crosthwaite             break;
8294acb54baSEdgar E. Iglesias         default:
830a47dddd7SAndreas Färber             cpu_abort(cs, "unknown bit oc=%x op=%x rd=%d ra=%d rb=%d\n",
8314acb54baSEdgar E. Iglesias                       dc->pc, op, dc->rd, dc->ra, dc->rb);
8324acb54baSEdgar E. Iglesias             break;
8334acb54baSEdgar E. Iglesias     }
8344acb54baSEdgar E. Iglesias }
8354acb54baSEdgar E. Iglesias 
8364acb54baSEdgar E. Iglesias static inline void sync_jmpstate(DisasContext *dc)
8374acb54baSEdgar E. Iglesias {
838844bab60SEdgar E. Iglesias     if (dc->jmp == JMP_DIRECT || dc->jmp == JMP_DIRECT_CC) {
8394acb54baSEdgar E. Iglesias         if (dc->jmp == JMP_DIRECT) {
840cfeea807SEdgar E. Iglesias             tcg_gen_movi_i32(env_btaken, 1);
841844bab60SEdgar E. Iglesias         }
8424acb54baSEdgar E. Iglesias         dc->jmp = JMP_INDIRECT;
8430f96e96bSRichard Henderson         tcg_gen_movi_i32(cpu_btarget, dc->jmp_pc);
8444acb54baSEdgar E. Iglesias     }
8454acb54baSEdgar E. Iglesias }
8464acb54baSEdgar E. Iglesias 
8474acb54baSEdgar E. Iglesias static void dec_imm(DisasContext *dc)
8484acb54baSEdgar E. Iglesias {
8494acb54baSEdgar E. Iglesias     LOG_DIS("imm %x\n", dc->imm << 16);
850cfeea807SEdgar E. Iglesias     tcg_gen_movi_i32(env_imm, (dc->imm << 16));
8514acb54baSEdgar E. Iglesias     dc->tb_flags |= IMM_FLAG;
8524acb54baSEdgar E. Iglesias     dc->clear_imm = 0;
8534acb54baSEdgar E. Iglesias }
8544acb54baSEdgar E. Iglesias 
855d248e1beSEdgar E. Iglesias static inline void compute_ldst_addr(DisasContext *dc, bool ea, TCGv t)
8564acb54baSEdgar E. Iglesias {
8570e9033c8SEdgar E. Iglesias     bool extimm = dc->tb_flags & IMM_FLAG;
8580e9033c8SEdgar E. Iglesias     /* Should be set to true if r1 is used by loadstores.  */
8590e9033c8SEdgar E. Iglesias     bool stackprot = false;
860403322eaSEdgar E. Iglesias     TCGv_i32 t32;
8615818dee5SEdgar E. Iglesias 
8625818dee5SEdgar E. Iglesias     /* All load/stores use ra.  */
8639aaaa181SAlistair Francis     if (dc->ra == 1 && dc->cpu->cfg.stackprot) {
8640e9033c8SEdgar E. Iglesias         stackprot = true;
8655818dee5SEdgar E. Iglesias     }
8664acb54baSEdgar E. Iglesias 
8679ef55357SEdgar E. Iglesias     /* Treat the common cases first.  */
8684acb54baSEdgar E. Iglesias     if (!dc->type_b) {
869d248e1beSEdgar E. Iglesias         if (ea) {
870d248e1beSEdgar E. Iglesias             int addr_size = dc->cpu->cfg.addr_size;
871d248e1beSEdgar E. Iglesias 
872d248e1beSEdgar E. Iglesias             if (addr_size == 32) {
873d248e1beSEdgar E. Iglesias                 tcg_gen_extu_i32_tl(t, cpu_R[dc->rb]);
874d248e1beSEdgar E. Iglesias                 return;
875d248e1beSEdgar E. Iglesias             }
876d248e1beSEdgar E. Iglesias 
877d248e1beSEdgar E. Iglesias             tcg_gen_concat_i32_i64(t, cpu_R[dc->rb], cpu_R[dc->ra]);
878d248e1beSEdgar E. Iglesias             if (addr_size < 64) {
879d248e1beSEdgar E. Iglesias                 /* Mask off out of range bits.  */
880d248e1beSEdgar E. Iglesias                 tcg_gen_andi_i64(t, t, MAKE_64BIT_MASK(0, addr_size));
881d248e1beSEdgar E. Iglesias             }
882d248e1beSEdgar E. Iglesias             return;
883d248e1beSEdgar E. Iglesias         }
884d248e1beSEdgar E. Iglesias 
8850dc4af5cSEdgar E. Iglesias         /* If any of the regs is r0, set t to the value of the other reg.  */
8864b5ef0b5SEdgar E. Iglesias         if (dc->ra == 0) {
887403322eaSEdgar E. Iglesias             tcg_gen_extu_i32_tl(t, cpu_R[dc->rb]);
8880dc4af5cSEdgar E. Iglesias             return;
8894b5ef0b5SEdgar E. Iglesias         } else if (dc->rb == 0) {
890403322eaSEdgar E. Iglesias             tcg_gen_extu_i32_tl(t, cpu_R[dc->ra]);
8910dc4af5cSEdgar E. Iglesias             return;
8924b5ef0b5SEdgar E. Iglesias         }
8934b5ef0b5SEdgar E. Iglesias 
8949aaaa181SAlistair Francis         if (dc->rb == 1 && dc->cpu->cfg.stackprot) {
8950e9033c8SEdgar E. Iglesias             stackprot = true;
8965818dee5SEdgar E. Iglesias         }
8975818dee5SEdgar E. Iglesias 
898403322eaSEdgar E. Iglesias         t32 = tcg_temp_new_i32();
899403322eaSEdgar E. Iglesias         tcg_gen_add_i32(t32, cpu_R[dc->ra], cpu_R[dc->rb]);
900403322eaSEdgar E. Iglesias         tcg_gen_extu_i32_tl(t, t32);
901403322eaSEdgar E. Iglesias         tcg_temp_free_i32(t32);
9025818dee5SEdgar E. Iglesias 
9035818dee5SEdgar E. Iglesias         if (stackprot) {
9040a87e691SEdgar E. Iglesias             gen_helper_stackprot(cpu_env, t);
9055818dee5SEdgar E. Iglesias         }
9060dc4af5cSEdgar E. Iglesias         return;
9074acb54baSEdgar E. Iglesias     }
9084acb54baSEdgar E. Iglesias     /* Immediate.  */
909403322eaSEdgar E. Iglesias     t32 = tcg_temp_new_i32();
9104acb54baSEdgar E. Iglesias     if (!extimm) {
911f7a66e3aSEdgar E. Iglesias         tcg_gen_addi_i32(t32, cpu_R[dc->ra], (int16_t)dc->imm);
912403322eaSEdgar E. Iglesias     } else {
913403322eaSEdgar E. Iglesias         tcg_gen_add_i32(t32, cpu_R[dc->ra], *(dec_alu_op_b(dc)));
914403322eaSEdgar E. Iglesias     }
915403322eaSEdgar E. Iglesias     tcg_gen_extu_i32_tl(t, t32);
916403322eaSEdgar E. Iglesias     tcg_temp_free_i32(t32);
9174acb54baSEdgar E. Iglesias 
9185818dee5SEdgar E. Iglesias     if (stackprot) {
9190a87e691SEdgar E. Iglesias         gen_helper_stackprot(cpu_env, t);
9205818dee5SEdgar E. Iglesias     }
9210dc4af5cSEdgar E. Iglesias     return;
9224acb54baSEdgar E. Iglesias }
9234acb54baSEdgar E. Iglesias 
9244acb54baSEdgar E. Iglesias static void dec_load(DisasContext *dc)
9254acb54baSEdgar E. Iglesias {
926403322eaSEdgar E. Iglesias     TCGv_i32 v;
927403322eaSEdgar E. Iglesias     TCGv addr;
9288534063aSEdgar E. Iglesias     unsigned int size;
929d248e1beSEdgar E. Iglesias     bool rev = false, ex = false, ea = false;
930d248e1beSEdgar E. Iglesias     int mem_index = cpu_mmu_index(&dc->cpu->env, false);
93114776ab5STony Nguyen     MemOp mop;
9324acb54baSEdgar E. Iglesias 
93347acdd63SRichard Henderson     mop = dc->opcode & 3;
93447acdd63SRichard Henderson     size = 1 << mop;
9359f8beb66SEdgar E. Iglesias     if (!dc->type_b) {
936d248e1beSEdgar E. Iglesias         ea = extract32(dc->ir, 7, 1);
9378534063aSEdgar E. Iglesias         rev = extract32(dc->ir, 9, 1);
9388534063aSEdgar E. Iglesias         ex = extract32(dc->ir, 10, 1);
9399f8beb66SEdgar E. Iglesias     }
94047acdd63SRichard Henderson     mop |= MO_TE;
94147acdd63SRichard Henderson     if (rev) {
94247acdd63SRichard Henderson         mop ^= MO_BSWAP;
94347acdd63SRichard Henderson     }
9449f8beb66SEdgar E. Iglesias 
9459ba8cd45SEdgar E. Iglesias     if (trap_illegal(dc, size > 4)) {
9460187688fSEdgar E. Iglesias         return;
9470187688fSEdgar E. Iglesias     }
9484acb54baSEdgar E. Iglesias 
949d248e1beSEdgar E. Iglesias     if (trap_userspace(dc, ea)) {
950d248e1beSEdgar E. Iglesias         return;
951d248e1beSEdgar E. Iglesias     }
952d248e1beSEdgar E. Iglesias 
953d248e1beSEdgar E. Iglesias     LOG_DIS("l%d%s%s%s%s\n", size, dc->type_b ? "i" : "", rev ? "r" : "",
954d248e1beSEdgar E. Iglesias                                                         ex ? "x" : "",
955d248e1beSEdgar E. Iglesias                                                         ea ? "ea" : "");
9569f8beb66SEdgar E. Iglesias 
9574acb54baSEdgar E. Iglesias     t_sync_flags(dc);
958403322eaSEdgar E. Iglesias     addr = tcg_temp_new();
959d248e1beSEdgar E. Iglesias     compute_ldst_addr(dc, ea, addr);
960d248e1beSEdgar E. Iglesias     /* Extended addressing bypasses the MMU.  */
961d248e1beSEdgar E. Iglesias     mem_index = ea ? MMU_NOMMU_IDX : mem_index;
9624acb54baSEdgar E. Iglesias 
9639f8beb66SEdgar E. Iglesias     /*
9649f8beb66SEdgar E. Iglesias      * When doing reverse accesses we need to do two things.
9659f8beb66SEdgar E. Iglesias      *
9664ff9786cSStefan Weil      * 1. Reverse the address wrt endianness.
9679f8beb66SEdgar E. Iglesias      * 2. Byteswap the data lanes on the way back into the CPU core.
9689f8beb66SEdgar E. Iglesias      */
9699f8beb66SEdgar E. Iglesias     if (rev && size != 4) {
9709f8beb66SEdgar E. Iglesias         /* Endian reverse the address. t is addr.  */
9719f8beb66SEdgar E. Iglesias         switch (size) {
9729f8beb66SEdgar E. Iglesias             case 1:
9739f8beb66SEdgar E. Iglesias             {
974a6338015SEdgar E. Iglesias                 tcg_gen_xori_tl(addr, addr, 3);
9759f8beb66SEdgar E. Iglesias                 break;
9769f8beb66SEdgar E. Iglesias             }
9779f8beb66SEdgar E. Iglesias 
9789f8beb66SEdgar E. Iglesias             case 2:
9799f8beb66SEdgar E. Iglesias                 /* 00 -> 10
9809f8beb66SEdgar E. Iglesias                    10 -> 00.  */
981403322eaSEdgar E. Iglesias                 tcg_gen_xori_tl(addr, addr, 2);
9829f8beb66SEdgar E. Iglesias                 break;
9839f8beb66SEdgar E. Iglesias             default:
9840063ebd6SAndreas Färber                 cpu_abort(CPU(dc->cpu), "Invalid reverse size\n");
9859f8beb66SEdgar E. Iglesias                 break;
9869f8beb66SEdgar E. Iglesias         }
9879f8beb66SEdgar E. Iglesias     }
9889f8beb66SEdgar E. Iglesias 
9898cc9b43fSPeter A. G. Crosthwaite     /* lwx does not throw unaligned access errors, so force alignment */
9908cc9b43fSPeter A. G. Crosthwaite     if (ex) {
991403322eaSEdgar E. Iglesias         tcg_gen_andi_tl(addr, addr, ~3);
9928cc9b43fSPeter A. G. Crosthwaite     }
9938cc9b43fSPeter A. G. Crosthwaite 
9944acb54baSEdgar E. Iglesias     /* If we get a fault on a dslot, the jmpstate better be in sync.  */
9954acb54baSEdgar E. Iglesias     sync_jmpstate(dc);
996968a40f6SEdgar E. Iglesias 
997968a40f6SEdgar E. Iglesias     /* Verify alignment if needed.  */
998a12f6507SEdgar E. Iglesias     /*
999a12f6507SEdgar E. Iglesias      * Microblaze gives MMU faults priority over faults due to
1000a12f6507SEdgar E. Iglesias      * unaligned addresses. That's why we speculatively do the load
1001a12f6507SEdgar E. Iglesias      * into v. If the load succeeds, we verify alignment of the
1002a12f6507SEdgar E. Iglesias      * address and if that succeeds we write into the destination reg.
1003a12f6507SEdgar E. Iglesias      */
1004cfeea807SEdgar E. Iglesias     v = tcg_temp_new_i32();
1005d248e1beSEdgar E. Iglesias     tcg_gen_qemu_ld_i32(v, addr, mem_index, mop);
1006a12f6507SEdgar E. Iglesias 
10071507e5f6SEdgar E. Iglesias     if (dc->cpu->cfg.unaligned_exceptions && size > 1) {
1008a6338015SEdgar E. Iglesias         TCGv_i32 t0 = tcg_const_i32(0);
1009a6338015SEdgar E. Iglesias         TCGv_i32 treg = tcg_const_i32(dc->rd);
1010a6338015SEdgar E. Iglesias         TCGv_i32 tsize = tcg_const_i32(size - 1);
1011a6338015SEdgar E. Iglesias 
10120f96e96bSRichard Henderson         tcg_gen_movi_i32(cpu_pc, dc->pc);
1013a6338015SEdgar E. Iglesias         gen_helper_memalign(cpu_env, addr, treg, t0, tsize);
1014a6338015SEdgar E. Iglesias 
1015a6338015SEdgar E. Iglesias         tcg_temp_free_i32(t0);
1016a6338015SEdgar E. Iglesias         tcg_temp_free_i32(treg);
1017a6338015SEdgar E. Iglesias         tcg_temp_free_i32(tsize);
101847acdd63SRichard Henderson     }
101947acdd63SRichard Henderson 
102047acdd63SRichard Henderson     if (ex) {
1021403322eaSEdgar E. Iglesias         tcg_gen_mov_tl(env_res_addr, addr);
1022cfeea807SEdgar E. Iglesias         tcg_gen_mov_i32(env_res_val, v);
102347acdd63SRichard Henderson     }
10249f8beb66SEdgar E. Iglesias     if (dc->rd) {
1025cfeea807SEdgar E. Iglesias         tcg_gen_mov_i32(cpu_R[dc->rd], v);
10269f8beb66SEdgar E. Iglesias     }
1027cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(v);
10284acb54baSEdgar E. Iglesias 
10298cc9b43fSPeter A. G. Crosthwaite     if (ex) { /* lwx */
1030b6af0975SDaniel P. Berrange         /* no support for AXI exclusive so always clear C */
10318cc9b43fSPeter A. G. Crosthwaite         write_carryi(dc, 0);
10328cc9b43fSPeter A. G. Crosthwaite     }
10338cc9b43fSPeter A. G. Crosthwaite 
1034403322eaSEdgar E. Iglesias     tcg_temp_free(addr);
10354acb54baSEdgar E. Iglesias }
10364acb54baSEdgar E. Iglesias 
10374acb54baSEdgar E. Iglesias static void dec_store(DisasContext *dc)
10384acb54baSEdgar E. Iglesias {
1039403322eaSEdgar E. Iglesias     TCGv addr;
104042a268c2SRichard Henderson     TCGLabel *swx_skip = NULL;
1041b51b3d43SEdgar E. Iglesias     unsigned int size;
1042d248e1beSEdgar E. Iglesias     bool rev = false, ex = false, ea = false;
1043d248e1beSEdgar E. Iglesias     int mem_index = cpu_mmu_index(&dc->cpu->env, false);
104414776ab5STony Nguyen     MemOp mop;
10454acb54baSEdgar E. Iglesias 
104647acdd63SRichard Henderson     mop = dc->opcode & 3;
104747acdd63SRichard Henderson     size = 1 << mop;
10489f8beb66SEdgar E. Iglesias     if (!dc->type_b) {
1049d248e1beSEdgar E. Iglesias         ea = extract32(dc->ir, 7, 1);
1050b51b3d43SEdgar E. Iglesias         rev = extract32(dc->ir, 9, 1);
1051b51b3d43SEdgar E. Iglesias         ex = extract32(dc->ir, 10, 1);
10529f8beb66SEdgar E. Iglesias     }
105347acdd63SRichard Henderson     mop |= MO_TE;
105447acdd63SRichard Henderson     if (rev) {
105547acdd63SRichard Henderson         mop ^= MO_BSWAP;
105647acdd63SRichard Henderson     }
10574acb54baSEdgar E. Iglesias 
10589ba8cd45SEdgar E. Iglesias     if (trap_illegal(dc, size > 4)) {
10590187688fSEdgar E. Iglesias         return;
10600187688fSEdgar E. Iglesias     }
10610187688fSEdgar E. Iglesias 
1062d248e1beSEdgar E. Iglesias     trap_userspace(dc, ea);
1063d248e1beSEdgar E. Iglesias 
1064d248e1beSEdgar E. Iglesias     LOG_DIS("s%d%s%s%s%s\n", size, dc->type_b ? "i" : "", rev ? "r" : "",
1065d248e1beSEdgar E. Iglesias                                                         ex ? "x" : "",
1066d248e1beSEdgar E. Iglesias                                                         ea ? "ea" : "");
10674acb54baSEdgar E. Iglesias     t_sync_flags(dc);
10684acb54baSEdgar E. Iglesias     /* If we get a fault on a dslot, the jmpstate better be in sync.  */
10694acb54baSEdgar E. Iglesias     sync_jmpstate(dc);
10700dc4af5cSEdgar E. Iglesias     /* SWX needs a temp_local.  */
1071403322eaSEdgar E. Iglesias     addr = ex ? tcg_temp_local_new() : tcg_temp_new();
1072d248e1beSEdgar E. Iglesias     compute_ldst_addr(dc, ea, addr);
1073d248e1beSEdgar E. Iglesias     /* Extended addressing bypasses the MMU.  */
1074d248e1beSEdgar E. Iglesias     mem_index = ea ? MMU_NOMMU_IDX : mem_index;
1075968a40f6SEdgar E. Iglesias 
1076083dbf48SPeter A. G. Crosthwaite     if (ex) { /* swx */
1077cfeea807SEdgar E. Iglesias         TCGv_i32 tval;
10788cc9b43fSPeter A. G. Crosthwaite 
10798cc9b43fSPeter A. G. Crosthwaite         /* swx does not throw unaligned access errors, so force alignment */
1080403322eaSEdgar E. Iglesias         tcg_gen_andi_tl(addr, addr, ~3);
10818cc9b43fSPeter A. G. Crosthwaite 
10828cc9b43fSPeter A. G. Crosthwaite         write_carryi(dc, 1);
10838cc9b43fSPeter A. G. Crosthwaite         swx_skip = gen_new_label();
1084403322eaSEdgar E. Iglesias         tcg_gen_brcond_tl(TCG_COND_NE, env_res_addr, addr, swx_skip);
108511a76217SEdgar E. Iglesias 
1086071cdc67SEdgar E. Iglesias         /*
1087071cdc67SEdgar E. Iglesias          * Compare the value loaded at lwx with current contents of
1088071cdc67SEdgar E. Iglesias          * the reserved location.
1089071cdc67SEdgar E. Iglesias          */
1090cfeea807SEdgar E. Iglesias         tval = tcg_temp_new_i32();
1091071cdc67SEdgar E. Iglesias 
1092071cdc67SEdgar E. Iglesias         tcg_gen_atomic_cmpxchg_i32(tval, addr, env_res_val,
1093071cdc67SEdgar E. Iglesias                                    cpu_R[dc->rd], mem_index,
1094071cdc67SEdgar E. Iglesias                                    mop);
1095071cdc67SEdgar E. Iglesias 
1096cfeea807SEdgar E. Iglesias         tcg_gen_brcond_i32(TCG_COND_NE, env_res_val, tval, swx_skip);
10978cc9b43fSPeter A. G. Crosthwaite         write_carryi(dc, 0);
1098cfeea807SEdgar E. Iglesias         tcg_temp_free_i32(tval);
10998cc9b43fSPeter A. G. Crosthwaite     }
11008cc9b43fSPeter A. G. Crosthwaite 
11019f8beb66SEdgar E. Iglesias     if (rev && size != 4) {
11029f8beb66SEdgar E. Iglesias         /* Endian reverse the address. t is addr.  */
11039f8beb66SEdgar E. Iglesias         switch (size) {
11049f8beb66SEdgar E. Iglesias             case 1:
11059f8beb66SEdgar E. Iglesias             {
1106a6338015SEdgar E. Iglesias                 tcg_gen_xori_tl(addr, addr, 3);
11079f8beb66SEdgar E. Iglesias                 break;
11089f8beb66SEdgar E. Iglesias             }
11099f8beb66SEdgar E. Iglesias 
11109f8beb66SEdgar E. Iglesias             case 2:
11119f8beb66SEdgar E. Iglesias                 /* 00 -> 10
11129f8beb66SEdgar E. Iglesias                    10 -> 00.  */
11139f8beb66SEdgar E. Iglesias                 /* Force addr into the temp.  */
1114403322eaSEdgar E. Iglesias                 tcg_gen_xori_tl(addr, addr, 2);
11159f8beb66SEdgar E. Iglesias                 break;
11169f8beb66SEdgar E. Iglesias             default:
11170063ebd6SAndreas Färber                 cpu_abort(CPU(dc->cpu), "Invalid reverse size\n");
11189f8beb66SEdgar E. Iglesias                 break;
11199f8beb66SEdgar E. Iglesias         }
11209f8beb66SEdgar E. Iglesias     }
1121071cdc67SEdgar E. Iglesias 
1122071cdc67SEdgar E. Iglesias     if (!ex) {
1123d248e1beSEdgar E. Iglesias         tcg_gen_qemu_st_i32(cpu_R[dc->rd], addr, mem_index, mop);
1124071cdc67SEdgar E. Iglesias     }
1125a12f6507SEdgar E. Iglesias 
1126968a40f6SEdgar E. Iglesias     /* Verify alignment if needed.  */
11271507e5f6SEdgar E. Iglesias     if (dc->cpu->cfg.unaligned_exceptions && size > 1) {
1128a6338015SEdgar E. Iglesias         TCGv_i32 t1 = tcg_const_i32(1);
1129a6338015SEdgar E. Iglesias         TCGv_i32 treg = tcg_const_i32(dc->rd);
1130a6338015SEdgar E. Iglesias         TCGv_i32 tsize = tcg_const_i32(size - 1);
1131a6338015SEdgar E. Iglesias 
11320f96e96bSRichard Henderson         tcg_gen_movi_i32(cpu_pc, dc->pc);
1133a12f6507SEdgar E. Iglesias         /* FIXME: if the alignment is wrong, we should restore the value
11344abf79a4SDong Xu Wang          *        in memory. One possible way to achieve this is to probe
11359f8beb66SEdgar E. Iglesias          *        the MMU prior to the memaccess, thay way we could put
11369f8beb66SEdgar E. Iglesias          *        the alignment checks in between the probe and the mem
11379f8beb66SEdgar E. Iglesias          *        access.
1138a12f6507SEdgar E. Iglesias          */
1139a6338015SEdgar E. Iglesias         gen_helper_memalign(cpu_env, addr, treg, t1, tsize);
1140a6338015SEdgar E. Iglesias 
1141a6338015SEdgar E. Iglesias         tcg_temp_free_i32(t1);
1142a6338015SEdgar E. Iglesias         tcg_temp_free_i32(treg);
1143a6338015SEdgar E. Iglesias         tcg_temp_free_i32(tsize);
1144968a40f6SEdgar E. Iglesias     }
1145083dbf48SPeter A. G. Crosthwaite 
11468cc9b43fSPeter A. G. Crosthwaite     if (ex) {
11478cc9b43fSPeter A. G. Crosthwaite         gen_set_label(swx_skip);
1148083dbf48SPeter A. G. Crosthwaite     }
1149968a40f6SEdgar E. Iglesias 
1150403322eaSEdgar E. Iglesias     tcg_temp_free(addr);
11514acb54baSEdgar E. Iglesias }
11524acb54baSEdgar E. Iglesias 
11534acb54baSEdgar E. Iglesias static inline void eval_cc(DisasContext *dc, unsigned int cc,
11549e6e1828SEdgar E. Iglesias                            TCGv_i32 d, TCGv_i32 a)
11554acb54baSEdgar E. Iglesias {
1156d89b86e9SEdgar E. Iglesias     static const int mb_to_tcg_cc[] = {
1157d89b86e9SEdgar E. Iglesias         [CC_EQ] = TCG_COND_EQ,
1158d89b86e9SEdgar E. Iglesias         [CC_NE] = TCG_COND_NE,
1159d89b86e9SEdgar E. Iglesias         [CC_LT] = TCG_COND_LT,
1160d89b86e9SEdgar E. Iglesias         [CC_LE] = TCG_COND_LE,
1161d89b86e9SEdgar E. Iglesias         [CC_GE] = TCG_COND_GE,
1162d89b86e9SEdgar E. Iglesias         [CC_GT] = TCG_COND_GT,
1163d89b86e9SEdgar E. Iglesias     };
1164d89b86e9SEdgar E. Iglesias 
11654acb54baSEdgar E. Iglesias     switch (cc) {
11664acb54baSEdgar E. Iglesias     case CC_EQ:
11674acb54baSEdgar E. Iglesias     case CC_NE:
11684acb54baSEdgar E. Iglesias     case CC_LT:
11694acb54baSEdgar E. Iglesias     case CC_LE:
11704acb54baSEdgar E. Iglesias     case CC_GE:
11714acb54baSEdgar E. Iglesias     case CC_GT:
11729e6e1828SEdgar E. Iglesias         tcg_gen_setcondi_i32(mb_to_tcg_cc[cc], d, a, 0);
11734acb54baSEdgar E. Iglesias         break;
11744acb54baSEdgar E. Iglesias     default:
11750063ebd6SAndreas Färber         cpu_abort(CPU(dc->cpu), "Unknown condition code %x.\n", cc);
11764acb54baSEdgar E. Iglesias         break;
11774acb54baSEdgar E. Iglesias     }
11784acb54baSEdgar E. Iglesias }
11794acb54baSEdgar E. Iglesias 
11800f96e96bSRichard Henderson static void eval_cond_jmp(DisasContext *dc, TCGv_i32 pc_true, TCGv_i32 pc_false)
11814acb54baSEdgar E. Iglesias {
11820f96e96bSRichard Henderson     TCGv_i32 zero = tcg_const_i32(0);
1183e956caf2SEdgar E. Iglesias 
11840f96e96bSRichard Henderson     tcg_gen_movcond_i32(TCG_COND_NE, cpu_pc,
11850f96e96bSRichard Henderson                         env_btaken, zero,
1186e956caf2SEdgar E. Iglesias                         pc_true, pc_false);
1187e956caf2SEdgar E. Iglesias 
11880f96e96bSRichard Henderson     tcg_temp_free_i32(zero);
11894acb54baSEdgar E. Iglesias }
11904acb54baSEdgar E. Iglesias 
1191f91c60f0SEdgar E. Iglesias static void dec_setup_dslot(DisasContext *dc)
1192f91c60f0SEdgar E. Iglesias {
1193f91c60f0SEdgar E. Iglesias         TCGv_i32 tmp = tcg_const_i32(dc->type_b && (dc->tb_flags & IMM_FLAG));
1194f91c60f0SEdgar E. Iglesias 
1195f91c60f0SEdgar E. Iglesias         dc->delayed_branch = 2;
1196f91c60f0SEdgar E. Iglesias         dc->tb_flags |= D_FLAG;
1197f91c60f0SEdgar E. Iglesias 
1198f91c60f0SEdgar E. Iglesias         tcg_gen_st_i32(tmp, cpu_env, offsetof(CPUMBState, bimm));
1199f91c60f0SEdgar E. Iglesias         tcg_temp_free_i32(tmp);
1200f91c60f0SEdgar E. Iglesias }
1201f91c60f0SEdgar E. Iglesias 
12024acb54baSEdgar E. Iglesias static void dec_bcc(DisasContext *dc)
12034acb54baSEdgar E. Iglesias {
12044acb54baSEdgar E. Iglesias     unsigned int cc;
12054acb54baSEdgar E. Iglesias     unsigned int dslot;
12064acb54baSEdgar E. Iglesias 
12074acb54baSEdgar E. Iglesias     cc = EXTRACT_FIELD(dc->ir, 21, 23);
12084acb54baSEdgar E. Iglesias     dslot = dc->ir & (1 << 25);
12094acb54baSEdgar E. Iglesias     LOG_DIS("bcc%s r%d %x\n", dslot ? "d" : "", dc->ra, dc->imm);
12104acb54baSEdgar E. Iglesias 
12114acb54baSEdgar E. Iglesias     dc->delayed_branch = 1;
12124acb54baSEdgar E. Iglesias     if (dslot) {
1213f91c60f0SEdgar E. Iglesias         dec_setup_dslot(dc);
12144acb54baSEdgar E. Iglesias     }
12154acb54baSEdgar E. Iglesias 
121661204ce8SEdgar E. Iglesias     if (dec_alu_op_b_is_small_imm(dc)) {
121761204ce8SEdgar E. Iglesias         int32_t offset = (int32_t)((int16_t)dc->imm); /* sign-extend.  */
121861204ce8SEdgar E. Iglesias 
12190f96e96bSRichard Henderson         tcg_gen_movi_i32(cpu_btarget, dc->pc + offset);
1220844bab60SEdgar E. Iglesias         dc->jmp = JMP_DIRECT_CC;
122123979dc5SEdgar E. Iglesias         dc->jmp_pc = dc->pc + offset;
122261204ce8SEdgar E. Iglesias     } else {
122323979dc5SEdgar E. Iglesias         dc->jmp = JMP_INDIRECT;
12240f96e96bSRichard Henderson         tcg_gen_addi_i32(cpu_btarget, *dec_alu_op_b(dc), dc->pc);
122561204ce8SEdgar E. Iglesias     }
12269e6e1828SEdgar E. Iglesias     eval_cc(dc, cc, env_btaken, cpu_R[dc->ra]);
12274acb54baSEdgar E. Iglesias }
12284acb54baSEdgar E. Iglesias 
12294acb54baSEdgar E. Iglesias static void dec_br(DisasContext *dc)
12304acb54baSEdgar E. Iglesias {
12319f6113c7SEdgar E. Iglesias     unsigned int dslot, link, abs, mbar;
12324acb54baSEdgar E. Iglesias 
12334acb54baSEdgar E. Iglesias     dslot = dc->ir & (1 << 20);
12344acb54baSEdgar E. Iglesias     abs = dc->ir & (1 << 19);
12354acb54baSEdgar E. Iglesias     link = dc->ir & (1 << 18);
12369f6113c7SEdgar E. Iglesias 
12379f6113c7SEdgar E. Iglesias     /* Memory barrier.  */
12389f6113c7SEdgar E. Iglesias     mbar = (dc->ir >> 16) & 31;
12399f6113c7SEdgar E. Iglesias     if (mbar == 2 && dc->imm == 4) {
1240badcbf9dSEdgar E. Iglesias         uint16_t mbar_imm = dc->rd;
1241badcbf9dSEdgar E. Iglesias 
12426f3c458bSEdgar E. Iglesias         LOG_DIS("mbar %d\n", mbar_imm);
12436f3c458bSEdgar E. Iglesias 
12443f172744SEdgar E. Iglesias         /* Data access memory barrier.  */
12453f172744SEdgar E. Iglesias         if ((mbar_imm & 2) == 0) {
12463f172744SEdgar E. Iglesias             tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL);
12473f172744SEdgar E. Iglesias         }
12483f172744SEdgar E. Iglesias 
12495d45de97SEdgar E. Iglesias         /* mbar IMM & 16 decodes to sleep.  */
1250badcbf9dSEdgar E. Iglesias         if (mbar_imm & 16) {
12515d45de97SEdgar E. Iglesias             TCGv_i32 tmp_hlt = tcg_const_i32(EXCP_HLT);
12525d45de97SEdgar E. Iglesias             TCGv_i32 tmp_1 = tcg_const_i32(1);
12535d45de97SEdgar E. Iglesias 
12545d45de97SEdgar E. Iglesias             LOG_DIS("sleep\n");
12555d45de97SEdgar E. Iglesias 
1256b4919e7dSEdgar E. Iglesias             if (trap_userspace(dc, true)) {
1257b4919e7dSEdgar E. Iglesias                 /* Sleep is a privileged instruction.  */
1258b4919e7dSEdgar E. Iglesias                 return;
1259b4919e7dSEdgar E. Iglesias             }
1260b4919e7dSEdgar E. Iglesias 
12615d45de97SEdgar E. Iglesias             t_sync_flags(dc);
12625d45de97SEdgar E. Iglesias             tcg_gen_st_i32(tmp_1, cpu_env,
12635d45de97SEdgar E. Iglesias                            -offsetof(MicroBlazeCPU, env)
12645d45de97SEdgar E. Iglesias                            +offsetof(CPUState, halted));
12650f96e96bSRichard Henderson             tcg_gen_movi_i32(cpu_pc, dc->pc + 4);
12665d45de97SEdgar E. Iglesias             gen_helper_raise_exception(cpu_env, tmp_hlt);
12675d45de97SEdgar E. Iglesias             tcg_temp_free_i32(tmp_hlt);
12685d45de97SEdgar E. Iglesias             tcg_temp_free_i32(tmp_1);
12695d45de97SEdgar E. Iglesias             return;
12705d45de97SEdgar E. Iglesias         }
12719f6113c7SEdgar E. Iglesias         /* Break the TB.  */
12729f6113c7SEdgar E. Iglesias         dc->cpustate_changed = 1;
12739f6113c7SEdgar E. Iglesias         return;
12749f6113c7SEdgar E. Iglesias     }
12759f6113c7SEdgar E. Iglesias 
12764acb54baSEdgar E. Iglesias     LOG_DIS("br%s%s%s%s imm=%x\n",
12774acb54baSEdgar E. Iglesias              abs ? "a" : "", link ? "l" : "",
12784acb54baSEdgar E. Iglesias              dc->type_b ? "i" : "", dslot ? "d" : "",
12794acb54baSEdgar E. Iglesias              dc->imm);
12804acb54baSEdgar E. Iglesias 
12814acb54baSEdgar E. Iglesias     dc->delayed_branch = 1;
12824acb54baSEdgar E. Iglesias     if (dslot) {
1283f91c60f0SEdgar E. Iglesias         dec_setup_dslot(dc);
12844acb54baSEdgar E. Iglesias     }
12854acb54baSEdgar E. Iglesias     if (link && dc->rd)
1286cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(cpu_R[dc->rd], dc->pc);
12874acb54baSEdgar E. Iglesias 
12884acb54baSEdgar E. Iglesias     dc->jmp = JMP_INDIRECT;
12894acb54baSEdgar E. Iglesias     if (abs) {
1290cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(env_btaken, 1);
12910f96e96bSRichard Henderson         tcg_gen_mov_i32(cpu_btarget, *(dec_alu_op_b(dc)));
1292ff21f70aSEdgar E. Iglesias         if (link && !dslot) {
1293ff21f70aSEdgar E. Iglesias             if (!(dc->tb_flags & IMM_FLAG) && (dc->imm == 8 || dc->imm == 0x18))
12944acb54baSEdgar E. Iglesias                 t_gen_raise_exception(dc, EXCP_BREAK);
1295ff21f70aSEdgar E. Iglesias             if (dc->imm == 0) {
1296bdfc1e88SEdgar E. Iglesias                 if (trap_userspace(dc, true)) {
1297ff21f70aSEdgar E. Iglesias                     return;
1298ff21f70aSEdgar E. Iglesias                 }
1299ff21f70aSEdgar E. Iglesias 
13004acb54baSEdgar E. Iglesias                 t_gen_raise_exception(dc, EXCP_DEBUG);
1301ff21f70aSEdgar E. Iglesias             }
1302ff21f70aSEdgar E. Iglesias         }
13034acb54baSEdgar E. Iglesias     } else {
130461204ce8SEdgar E. Iglesias         if (dec_alu_op_b_is_small_imm(dc)) {
130561204ce8SEdgar E. Iglesias             dc->jmp = JMP_DIRECT;
130661204ce8SEdgar E. Iglesias             dc->jmp_pc = dc->pc + (int32_t)((int16_t)dc->imm);
130761204ce8SEdgar E. Iglesias         } else {
1308cfeea807SEdgar E. Iglesias             tcg_gen_movi_i32(env_btaken, 1);
13090f96e96bSRichard Henderson             tcg_gen_addi_i32(cpu_btarget, *dec_alu_op_b(dc), dc->pc);
13104acb54baSEdgar E. Iglesias         }
13114acb54baSEdgar E. Iglesias     }
13124acb54baSEdgar E. Iglesias }
13134acb54baSEdgar E. Iglesias 
13144acb54baSEdgar E. Iglesias static inline void do_rti(DisasContext *dc)
13154acb54baSEdgar E. Iglesias {
1316cfeea807SEdgar E. Iglesias     TCGv_i32 t0, t1;
1317cfeea807SEdgar E. Iglesias     t0 = tcg_temp_new_i32();
1318cfeea807SEdgar E. Iglesias     t1 = tcg_temp_new_i32();
13193e0e16aeSRichard Henderson     tcg_gen_mov_i32(t1, cpu_msr);
13200a22f8cfSEdgar E. Iglesias     tcg_gen_shri_i32(t0, t1, 1);
13210a22f8cfSEdgar E. Iglesias     tcg_gen_ori_i32(t1, t1, MSR_IE);
1322cfeea807SEdgar E. Iglesias     tcg_gen_andi_i32(t0, t0, (MSR_VM | MSR_UM));
13234acb54baSEdgar E. Iglesias 
1324cfeea807SEdgar E. Iglesias     tcg_gen_andi_i32(t1, t1, ~(MSR_VM | MSR_UM));
1325cfeea807SEdgar E. Iglesias     tcg_gen_or_i32(t1, t1, t0);
13264acb54baSEdgar E. Iglesias     msr_write(dc, t1);
1327cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(t1);
1328cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(t0);
13294acb54baSEdgar E. Iglesias     dc->tb_flags &= ~DRTI_FLAG;
13304acb54baSEdgar E. Iglesias }
13314acb54baSEdgar E. Iglesias 
13324acb54baSEdgar E. Iglesias static inline void do_rtb(DisasContext *dc)
13334acb54baSEdgar E. Iglesias {
1334cfeea807SEdgar E. Iglesias     TCGv_i32 t0, t1;
1335cfeea807SEdgar E. Iglesias     t0 = tcg_temp_new_i32();
1336cfeea807SEdgar E. Iglesias     t1 = tcg_temp_new_i32();
13373e0e16aeSRichard Henderson     tcg_gen_mov_i32(t1, cpu_msr);
13380a22f8cfSEdgar E. Iglesias     tcg_gen_andi_i32(t1, t1, ~MSR_BIP);
1339cfeea807SEdgar E. Iglesias     tcg_gen_shri_i32(t0, t1, 1);
1340cfeea807SEdgar E. Iglesias     tcg_gen_andi_i32(t0, t0, (MSR_VM | MSR_UM));
13414acb54baSEdgar E. Iglesias 
1342cfeea807SEdgar E. Iglesias     tcg_gen_andi_i32(t1, t1, ~(MSR_VM | MSR_UM));
1343cfeea807SEdgar E. Iglesias     tcg_gen_or_i32(t1, t1, t0);
13444acb54baSEdgar E. Iglesias     msr_write(dc, t1);
1345cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(t1);
1346cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(t0);
13474acb54baSEdgar E. Iglesias     dc->tb_flags &= ~DRTB_FLAG;
13484acb54baSEdgar E. Iglesias }
13494acb54baSEdgar E. Iglesias 
13504acb54baSEdgar E. Iglesias static inline void do_rte(DisasContext *dc)
13514acb54baSEdgar E. Iglesias {
1352cfeea807SEdgar E. Iglesias     TCGv_i32 t0, t1;
1353cfeea807SEdgar E. Iglesias     t0 = tcg_temp_new_i32();
1354cfeea807SEdgar E. Iglesias     t1 = tcg_temp_new_i32();
13554acb54baSEdgar E. Iglesias 
13563e0e16aeSRichard Henderson     tcg_gen_mov_i32(t1, cpu_msr);
13570a22f8cfSEdgar E. Iglesias     tcg_gen_ori_i32(t1, t1, MSR_EE);
1358cfeea807SEdgar E. Iglesias     tcg_gen_andi_i32(t1, t1, ~MSR_EIP);
1359cfeea807SEdgar E. Iglesias     tcg_gen_shri_i32(t0, t1, 1);
1360cfeea807SEdgar E. Iglesias     tcg_gen_andi_i32(t0, t0, (MSR_VM | MSR_UM));
13614acb54baSEdgar E. Iglesias 
1362cfeea807SEdgar E. Iglesias     tcg_gen_andi_i32(t1, t1, ~(MSR_VM | MSR_UM));
1363cfeea807SEdgar E. Iglesias     tcg_gen_or_i32(t1, t1, t0);
13644acb54baSEdgar E. Iglesias     msr_write(dc, t1);
1365cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(t1);
1366cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(t0);
13674acb54baSEdgar E. Iglesias     dc->tb_flags &= ~DRTE_FLAG;
13684acb54baSEdgar E. Iglesias }
13694acb54baSEdgar E. Iglesias 
13704acb54baSEdgar E. Iglesias static void dec_rts(DisasContext *dc)
13714acb54baSEdgar E. Iglesias {
13724acb54baSEdgar E. Iglesias     unsigned int b_bit, i_bit, e_bit;
13734acb54baSEdgar E. Iglesias 
13744acb54baSEdgar E. Iglesias     i_bit = dc->ir & (1 << 21);
13754acb54baSEdgar E. Iglesias     b_bit = dc->ir & (1 << 22);
13764acb54baSEdgar E. Iglesias     e_bit = dc->ir & (1 << 23);
13774acb54baSEdgar E. Iglesias 
1378bdfc1e88SEdgar E. Iglesias     if (trap_userspace(dc, i_bit || b_bit || e_bit)) {
1379bdfc1e88SEdgar E. Iglesias         return;
1380bdfc1e88SEdgar E. Iglesias     }
1381bdfc1e88SEdgar E. Iglesias 
1382f91c60f0SEdgar E. Iglesias     dec_setup_dslot(dc);
13834acb54baSEdgar E. Iglesias 
13844acb54baSEdgar E. Iglesias     if (i_bit) {
13854acb54baSEdgar E. Iglesias         LOG_DIS("rtid ir=%x\n", dc->ir);
13864acb54baSEdgar E. Iglesias         dc->tb_flags |= DRTI_FLAG;
13874acb54baSEdgar E. Iglesias     } else if (b_bit) {
13884acb54baSEdgar E. Iglesias         LOG_DIS("rtbd ir=%x\n", dc->ir);
13894acb54baSEdgar E. Iglesias         dc->tb_flags |= DRTB_FLAG;
13904acb54baSEdgar E. Iglesias     } else if (e_bit) {
13914acb54baSEdgar E. Iglesias         LOG_DIS("rted ir=%x\n", dc->ir);
13924acb54baSEdgar E. Iglesias         dc->tb_flags |= DRTE_FLAG;
13934acb54baSEdgar E. Iglesias     } else
13944acb54baSEdgar E. Iglesias         LOG_DIS("rts ir=%x\n", dc->ir);
13954acb54baSEdgar E. Iglesias 
139623979dc5SEdgar E. Iglesias     dc->jmp = JMP_INDIRECT;
1397cfeea807SEdgar E. Iglesias     tcg_gen_movi_i32(env_btaken, 1);
13980f96e96bSRichard Henderson     tcg_gen_add_i32(cpu_btarget, cpu_R[dc->ra], *dec_alu_op_b(dc));
13994acb54baSEdgar E. Iglesias }
14004acb54baSEdgar E. Iglesias 
140197694c57SEdgar E. Iglesias static int dec_check_fpuv2(DisasContext *dc)
140297694c57SEdgar E. Iglesias {
1403be67e9abSAlistair Francis     if ((dc->cpu->cfg.use_fpu != 2) && (dc->tb_flags & MSR_EE_FLAG)) {
14046efd5599SRichard Henderson         tcg_gen_movi_i32(cpu_esr, ESR_EC_FPU);
140597694c57SEdgar E. Iglesias         t_gen_raise_exception(dc, EXCP_HW_EXCP);
140697694c57SEdgar E. Iglesias     }
14072016a6a7SJoe Komlodi     return (dc->cpu->cfg.use_fpu == 2) ? PVR2_USE_FPU2_MASK : 0;
140897694c57SEdgar E. Iglesias }
140997694c57SEdgar E. Iglesias 
14101567a005SEdgar E. Iglesias static void dec_fpu(DisasContext *dc)
14111567a005SEdgar E. Iglesias {
141297694c57SEdgar E. Iglesias     unsigned int fpu_insn;
141397694c57SEdgar E. Iglesias 
14149ba8cd45SEdgar E. Iglesias     if (trap_illegal(dc, !dc->cpu->cfg.use_fpu)) {
14151567a005SEdgar E. Iglesias         return;
14161567a005SEdgar E. Iglesias     }
14171567a005SEdgar E. Iglesias 
141897694c57SEdgar E. Iglesias     fpu_insn = (dc->ir >> 7) & 7;
141997694c57SEdgar E. Iglesias 
142097694c57SEdgar E. Iglesias     switch (fpu_insn) {
142197694c57SEdgar E. Iglesias         case 0:
142264254ebaSBlue Swirl             gen_helper_fadd(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra],
142364254ebaSBlue Swirl                             cpu_R[dc->rb]);
142497694c57SEdgar E. Iglesias             break;
142597694c57SEdgar E. Iglesias 
142697694c57SEdgar E. Iglesias         case 1:
142764254ebaSBlue Swirl             gen_helper_frsub(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra],
142864254ebaSBlue Swirl                              cpu_R[dc->rb]);
142997694c57SEdgar E. Iglesias             break;
143097694c57SEdgar E. Iglesias 
143197694c57SEdgar E. Iglesias         case 2:
143264254ebaSBlue Swirl             gen_helper_fmul(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra],
143364254ebaSBlue Swirl                             cpu_R[dc->rb]);
143497694c57SEdgar E. Iglesias             break;
143597694c57SEdgar E. Iglesias 
143697694c57SEdgar E. Iglesias         case 3:
143764254ebaSBlue Swirl             gen_helper_fdiv(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra],
143864254ebaSBlue Swirl                             cpu_R[dc->rb]);
143997694c57SEdgar E. Iglesias             break;
144097694c57SEdgar E. Iglesias 
144197694c57SEdgar E. Iglesias         case 4:
144297694c57SEdgar E. Iglesias             switch ((dc->ir >> 4) & 7) {
144397694c57SEdgar E. Iglesias                 case 0:
144464254ebaSBlue Swirl                     gen_helper_fcmp_un(cpu_R[dc->rd], cpu_env,
144597694c57SEdgar E. Iglesias                                        cpu_R[dc->ra], cpu_R[dc->rb]);
144697694c57SEdgar E. Iglesias                     break;
144797694c57SEdgar E. Iglesias                 case 1:
144864254ebaSBlue Swirl                     gen_helper_fcmp_lt(cpu_R[dc->rd], cpu_env,
144997694c57SEdgar E. Iglesias                                        cpu_R[dc->ra], cpu_R[dc->rb]);
145097694c57SEdgar E. Iglesias                     break;
145197694c57SEdgar E. Iglesias                 case 2:
145264254ebaSBlue Swirl                     gen_helper_fcmp_eq(cpu_R[dc->rd], cpu_env,
145397694c57SEdgar E. Iglesias                                        cpu_R[dc->ra], cpu_R[dc->rb]);
145497694c57SEdgar E. Iglesias                     break;
145597694c57SEdgar E. Iglesias                 case 3:
145664254ebaSBlue Swirl                     gen_helper_fcmp_le(cpu_R[dc->rd], cpu_env,
145797694c57SEdgar E. Iglesias                                        cpu_R[dc->ra], cpu_R[dc->rb]);
145897694c57SEdgar E. Iglesias                     break;
145997694c57SEdgar E. Iglesias                 case 4:
146064254ebaSBlue Swirl                     gen_helper_fcmp_gt(cpu_R[dc->rd], cpu_env,
146197694c57SEdgar E. Iglesias                                        cpu_R[dc->ra], cpu_R[dc->rb]);
146297694c57SEdgar E. Iglesias                     break;
146397694c57SEdgar E. Iglesias                 case 5:
146464254ebaSBlue Swirl                     gen_helper_fcmp_ne(cpu_R[dc->rd], cpu_env,
146597694c57SEdgar E. Iglesias                                        cpu_R[dc->ra], cpu_R[dc->rb]);
146697694c57SEdgar E. Iglesias                     break;
146797694c57SEdgar E. Iglesias                 case 6:
146864254ebaSBlue Swirl                     gen_helper_fcmp_ge(cpu_R[dc->rd], cpu_env,
146997694c57SEdgar E. Iglesias                                        cpu_R[dc->ra], cpu_R[dc->rb]);
147097694c57SEdgar E. Iglesias                     break;
147197694c57SEdgar E. Iglesias                 default:
147271547a3bSBlue Swirl                     qemu_log_mask(LOG_UNIMP,
147371547a3bSBlue Swirl                                   "unimplemented fcmp fpu_insn=%x pc=%x"
147471547a3bSBlue Swirl                                   " opc=%x\n",
147597694c57SEdgar E. Iglesias                                   fpu_insn, dc->pc, dc->opcode);
14761567a005SEdgar E. Iglesias                     dc->abort_at_next_insn = 1;
147797694c57SEdgar E. Iglesias                     break;
147897694c57SEdgar E. Iglesias             }
147997694c57SEdgar E. Iglesias             break;
148097694c57SEdgar E. Iglesias 
148197694c57SEdgar E. Iglesias         case 5:
148297694c57SEdgar E. Iglesias             if (!dec_check_fpuv2(dc)) {
148397694c57SEdgar E. Iglesias                 return;
148497694c57SEdgar E. Iglesias             }
148564254ebaSBlue Swirl             gen_helper_flt(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra]);
148697694c57SEdgar E. Iglesias             break;
148797694c57SEdgar E. Iglesias 
148897694c57SEdgar E. Iglesias         case 6:
148997694c57SEdgar E. Iglesias             if (!dec_check_fpuv2(dc)) {
149097694c57SEdgar E. Iglesias                 return;
149197694c57SEdgar E. Iglesias             }
149264254ebaSBlue Swirl             gen_helper_fint(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra]);
149397694c57SEdgar E. Iglesias             break;
149497694c57SEdgar E. Iglesias 
149597694c57SEdgar E. Iglesias         case 7:
149697694c57SEdgar E. Iglesias             if (!dec_check_fpuv2(dc)) {
149797694c57SEdgar E. Iglesias                 return;
149897694c57SEdgar E. Iglesias             }
149964254ebaSBlue Swirl             gen_helper_fsqrt(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra]);
150097694c57SEdgar E. Iglesias             break;
150197694c57SEdgar E. Iglesias 
150297694c57SEdgar E. Iglesias         default:
150371547a3bSBlue Swirl             qemu_log_mask(LOG_UNIMP, "unimplemented FPU insn fpu_insn=%x pc=%x"
150471547a3bSBlue Swirl                           " opc=%x\n",
150597694c57SEdgar E. Iglesias                           fpu_insn, dc->pc, dc->opcode);
150697694c57SEdgar E. Iglesias             dc->abort_at_next_insn = 1;
150797694c57SEdgar E. Iglesias             break;
150897694c57SEdgar E. Iglesias     }
15091567a005SEdgar E. Iglesias }
15101567a005SEdgar E. Iglesias 
15114acb54baSEdgar E. Iglesias static void dec_null(DisasContext *dc)
15124acb54baSEdgar E. Iglesias {
15139ba8cd45SEdgar E. Iglesias     if (trap_illegal(dc, true)) {
151402b33596SEdgar E. Iglesias         return;
151502b33596SEdgar E. Iglesias     }
15161d512a65SPaolo Bonzini     qemu_log_mask(LOG_GUEST_ERROR, "unknown insn pc=%x opc=%x\n", dc->pc, dc->opcode);
15174acb54baSEdgar E. Iglesias     dc->abort_at_next_insn = 1;
15184acb54baSEdgar E. Iglesias }
15194acb54baSEdgar E. Iglesias 
15206d76d23eSEdgar E. Iglesias /* Insns connected to FSL or AXI stream attached devices.  */
15216d76d23eSEdgar E. Iglesias static void dec_stream(DisasContext *dc)
15226d76d23eSEdgar E. Iglesias {
15236d76d23eSEdgar E. Iglesias     TCGv_i32 t_id, t_ctrl;
15246d76d23eSEdgar E. Iglesias     int ctrl;
15256d76d23eSEdgar E. Iglesias 
15266d76d23eSEdgar E. Iglesias     LOG_DIS("%s%s imm=%x\n", dc->rd ? "get" : "put",
15276d76d23eSEdgar E. Iglesias             dc->type_b ? "" : "d", dc->imm);
15286d76d23eSEdgar E. Iglesias 
1529bdfc1e88SEdgar E. Iglesias     if (trap_userspace(dc, true)) {
15306d76d23eSEdgar E. Iglesias         return;
15316d76d23eSEdgar E. Iglesias     }
15326d76d23eSEdgar E. Iglesias 
1533cfeea807SEdgar E. Iglesias     t_id = tcg_temp_new_i32();
15346d76d23eSEdgar E. Iglesias     if (dc->type_b) {
1535cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(t_id, dc->imm & 0xf);
15366d76d23eSEdgar E. Iglesias         ctrl = dc->imm >> 10;
15376d76d23eSEdgar E. Iglesias     } else {
1538cfeea807SEdgar E. Iglesias         tcg_gen_andi_i32(t_id, cpu_R[dc->rb], 0xf);
15396d76d23eSEdgar E. Iglesias         ctrl = dc->imm >> 5;
15406d76d23eSEdgar E. Iglesias     }
15416d76d23eSEdgar E. Iglesias 
1542cfeea807SEdgar E. Iglesias     t_ctrl = tcg_const_i32(ctrl);
15436d76d23eSEdgar E. Iglesias 
15446d76d23eSEdgar E. Iglesias     if (dc->rd == 0) {
15456d76d23eSEdgar E. Iglesias         gen_helper_put(t_id, t_ctrl, cpu_R[dc->ra]);
15466d76d23eSEdgar E. Iglesias     } else {
15476d76d23eSEdgar E. Iglesias         gen_helper_get(cpu_R[dc->rd], t_id, t_ctrl);
15486d76d23eSEdgar E. Iglesias     }
1549cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(t_id);
1550cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(t_ctrl);
15516d76d23eSEdgar E. Iglesias }
15526d76d23eSEdgar E. Iglesias 
15534acb54baSEdgar E. Iglesias static struct decoder_info {
15544acb54baSEdgar E. Iglesias     struct {
15554acb54baSEdgar E. Iglesias         uint32_t bits;
15564acb54baSEdgar E. Iglesias         uint32_t mask;
15574acb54baSEdgar E. Iglesias     };
15584acb54baSEdgar E. Iglesias     void (*dec)(DisasContext *dc);
15594acb54baSEdgar E. Iglesias } decinfo[] = {
15604acb54baSEdgar E. Iglesias     {DEC_ADD, dec_add},
15614acb54baSEdgar E. Iglesias     {DEC_SUB, dec_sub},
15624acb54baSEdgar E. Iglesias     {DEC_AND, dec_and},
15634acb54baSEdgar E. Iglesias     {DEC_XOR, dec_xor},
15644acb54baSEdgar E. Iglesias     {DEC_OR, dec_or},
15654acb54baSEdgar E. Iglesias     {DEC_BIT, dec_bit},
15664acb54baSEdgar E. Iglesias     {DEC_BARREL, dec_barrel},
15674acb54baSEdgar E. Iglesias     {DEC_LD, dec_load},
15684acb54baSEdgar E. Iglesias     {DEC_ST, dec_store},
15694acb54baSEdgar E. Iglesias     {DEC_IMM, dec_imm},
15704acb54baSEdgar E. Iglesias     {DEC_BR, dec_br},
15714acb54baSEdgar E. Iglesias     {DEC_BCC, dec_bcc},
15724acb54baSEdgar E. Iglesias     {DEC_RTS, dec_rts},
15731567a005SEdgar E. Iglesias     {DEC_FPU, dec_fpu},
15744acb54baSEdgar E. Iglesias     {DEC_MUL, dec_mul},
15754acb54baSEdgar E. Iglesias     {DEC_DIV, dec_div},
15764acb54baSEdgar E. Iglesias     {DEC_MSR, dec_msr},
15776d76d23eSEdgar E. Iglesias     {DEC_STREAM, dec_stream},
15784acb54baSEdgar E. Iglesias     {{0, 0}, dec_null}
15794acb54baSEdgar E. Iglesias };
15804acb54baSEdgar E. Iglesias 
158164254ebaSBlue Swirl static inline void decode(DisasContext *dc, uint32_t ir)
15824acb54baSEdgar E. Iglesias {
15834acb54baSEdgar E. Iglesias     int i;
15844acb54baSEdgar E. Iglesias 
158564254ebaSBlue Swirl     dc->ir = ir;
15864acb54baSEdgar E. Iglesias     LOG_DIS("%8.8x\t", dc->ir);
15874acb54baSEdgar E. Iglesias 
1588462c2544SEdgar E. Iglesias     if (ir == 0) {
15891ee1bd28SEdgar E. Iglesias         trap_illegal(dc, dc->cpu->cfg.opcode_0_illegal);
1590462c2544SEdgar E. Iglesias         /* Don't decode nop/zero instructions any further.  */
1591462c2544SEdgar E. Iglesias         return;
1592462c2544SEdgar E. Iglesias     }
15931567a005SEdgar E. Iglesias 
15944acb54baSEdgar E. Iglesias     /* bit 2 seems to indicate insn type.  */
15954acb54baSEdgar E. Iglesias     dc->type_b = ir & (1 << 29);
15964acb54baSEdgar E. Iglesias 
15974acb54baSEdgar E. Iglesias     dc->opcode = EXTRACT_FIELD(ir, 26, 31);
15984acb54baSEdgar E. Iglesias     dc->rd = EXTRACT_FIELD(ir, 21, 25);
15994acb54baSEdgar E. Iglesias     dc->ra = EXTRACT_FIELD(ir, 16, 20);
16004acb54baSEdgar E. Iglesias     dc->rb = EXTRACT_FIELD(ir, 11, 15);
16014acb54baSEdgar E. Iglesias     dc->imm = EXTRACT_FIELD(ir, 0, 15);
16024acb54baSEdgar E. Iglesias 
16034acb54baSEdgar E. Iglesias     /* Large switch for all insns.  */
16044acb54baSEdgar E. Iglesias     for (i = 0; i < ARRAY_SIZE(decinfo); i++) {
16054acb54baSEdgar E. Iglesias         if ((dc->opcode & decinfo[i].mask) == decinfo[i].bits) {
16064acb54baSEdgar E. Iglesias             decinfo[i].dec(dc);
16074acb54baSEdgar E. Iglesias             break;
16084acb54baSEdgar E. Iglesias         }
16094acb54baSEdgar E. Iglesias     }
16104acb54baSEdgar E. Iglesias }
16114acb54baSEdgar E. Iglesias 
16124acb54baSEdgar E. Iglesias /* generate intermediate code for basic block 'tb'.  */
16138b86d6d2SRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int max_insns)
16144acb54baSEdgar E. Iglesias {
16159c489ea6SLluís Vilanova     CPUMBState *env = cs->env_ptr;
1616f5c7e93aSRichard Henderson     MicroBlazeCPU *cpu = env_archcpu(env);
16174acb54baSEdgar E. Iglesias     uint32_t pc_start;
16184acb54baSEdgar E. Iglesias     struct DisasContext ctx;
16194acb54baSEdgar E. Iglesias     struct DisasContext *dc = &ctx;
162056371527SEmilio G. Cota     uint32_t page_start, org_flags;
1621cfeea807SEdgar E. Iglesias     uint32_t npc;
16224acb54baSEdgar E. Iglesias     int num_insns;
16234acb54baSEdgar E. Iglesias 
16244acb54baSEdgar E. Iglesias     pc_start = tb->pc;
16250063ebd6SAndreas Färber     dc->cpu = cpu;
16264acb54baSEdgar E. Iglesias     dc->tb = tb;
16274acb54baSEdgar E. Iglesias     org_flags = dc->synced_flags = dc->tb_flags = tb->flags;
16284acb54baSEdgar E. Iglesias 
16294acb54baSEdgar E. Iglesias     dc->is_jmp = DISAS_NEXT;
16304acb54baSEdgar E. Iglesias     dc->jmp = 0;
16314acb54baSEdgar E. Iglesias     dc->delayed_branch = !!(dc->tb_flags & D_FLAG);
163223979dc5SEdgar E. Iglesias     if (dc->delayed_branch) {
163323979dc5SEdgar E. Iglesias         dc->jmp = JMP_INDIRECT;
163423979dc5SEdgar E. Iglesias     }
16354acb54baSEdgar E. Iglesias     dc->pc = pc_start;
1636ed2803daSAndreas Färber     dc->singlestep_enabled = cs->singlestep_enabled;
16374acb54baSEdgar E. Iglesias     dc->cpustate_changed = 0;
16384acb54baSEdgar E. Iglesias     dc->abort_at_next_insn = 0;
16394acb54baSEdgar E. Iglesias 
1640a47dddd7SAndreas Färber     if (pc_start & 3) {
1641a47dddd7SAndreas Färber         cpu_abort(cs, "Microblaze: unaligned PC=%x\n", pc_start);
1642a47dddd7SAndreas Färber     }
16434acb54baSEdgar E. Iglesias 
164456371527SEmilio G. Cota     page_start = pc_start & TARGET_PAGE_MASK;
16454acb54baSEdgar E. Iglesias     num_insns = 0;
16464acb54baSEdgar E. Iglesias 
1647cd42d5b2SPaolo Bonzini     gen_tb_start(tb);
16484acb54baSEdgar E. Iglesias     do
16494acb54baSEdgar E. Iglesias     {
1650667b8e29SRichard Henderson         tcg_gen_insn_start(dc->pc);
1651959082fcSRichard Henderson         num_insns++;
16524acb54baSEdgar E. Iglesias 
1653b933066aSRichard Henderson #if SIM_COMPAT
1654b933066aSRichard Henderson         if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)) {
16550f96e96bSRichard Henderson             tcg_gen_movi_i32(cpu_pc, dc->pc);
1656b933066aSRichard Henderson             gen_helper_debug();
1657b933066aSRichard Henderson         }
1658b933066aSRichard Henderson #endif
1659b933066aSRichard Henderson 
1660b933066aSRichard Henderson         if (unlikely(cpu_breakpoint_test(cs, dc->pc, BP_ANY))) {
1661b933066aSRichard Henderson             t_gen_raise_exception(dc, EXCP_DEBUG);
1662b933066aSRichard Henderson             dc->is_jmp = DISAS_UPDATE;
1663522a0d4eSRichard Henderson             /* The address covered by the breakpoint must be included in
1664522a0d4eSRichard Henderson                [tb->pc, tb->pc + tb->size) in order to for it to be
1665522a0d4eSRichard Henderson                properly cleared -- thus we increment the PC here so that
1666522a0d4eSRichard Henderson                the logic setting tb->size below does the right thing.  */
1667522a0d4eSRichard Henderson             dc->pc += 4;
1668b933066aSRichard Henderson             break;
1669b933066aSRichard Henderson         }
1670b933066aSRichard Henderson 
16714acb54baSEdgar E. Iglesias         /* Pretty disas.  */
16724acb54baSEdgar E. Iglesias         LOG_DIS("%8.8x:\t", dc->pc);
16734acb54baSEdgar E. Iglesias 
1674c5a49c63SEmilio G. Cota         if (num_insns == max_insns && (tb_cflags(tb) & CF_LAST_IO)) {
16754acb54baSEdgar E. Iglesias             gen_io_start();
1676959082fcSRichard Henderson         }
16774acb54baSEdgar E. Iglesias 
16784acb54baSEdgar E. Iglesias         dc->clear_imm = 1;
167964254ebaSBlue Swirl         decode(dc, cpu_ldl_code(env, dc->pc));
16804acb54baSEdgar E. Iglesias         if (dc->clear_imm)
16814acb54baSEdgar E. Iglesias             dc->tb_flags &= ~IMM_FLAG;
16824acb54baSEdgar E. Iglesias         dc->pc += 4;
16834acb54baSEdgar E. Iglesias 
16844acb54baSEdgar E. Iglesias         if (dc->delayed_branch) {
16854acb54baSEdgar E. Iglesias             dc->delayed_branch--;
16864acb54baSEdgar E. Iglesias             if (!dc->delayed_branch) {
16874acb54baSEdgar E. Iglesias                 if (dc->tb_flags & DRTI_FLAG)
16884acb54baSEdgar E. Iglesias                     do_rti(dc);
16894acb54baSEdgar E. Iglesias                  if (dc->tb_flags & DRTB_FLAG)
16904acb54baSEdgar E. Iglesias                     do_rtb(dc);
16914acb54baSEdgar E. Iglesias                 if (dc->tb_flags & DRTE_FLAG)
16924acb54baSEdgar E. Iglesias                     do_rte(dc);
16934acb54baSEdgar E. Iglesias                 /* Clear the delay slot flag.  */
16944acb54baSEdgar E. Iglesias                 dc->tb_flags &= ~D_FLAG;
16954acb54baSEdgar E. Iglesias                 /* If it is a direct jump, try direct chaining.  */
169623979dc5SEdgar E. Iglesias                 if (dc->jmp == JMP_INDIRECT) {
16970f96e96bSRichard Henderson                     TCGv_i32 tmp_pc = tcg_const_i32(dc->pc);
16980f96e96bSRichard Henderson                     eval_cond_jmp(dc, cpu_btarget, tmp_pc);
16990f96e96bSRichard Henderson                     tcg_temp_free_i32(tmp_pc);
17004acb54baSEdgar E. Iglesias                     dc->is_jmp = DISAS_JUMP;
170123979dc5SEdgar E. Iglesias                 } else if (dc->jmp == JMP_DIRECT) {
1702844bab60SEdgar E. Iglesias                     t_sync_flags(dc);
1703844bab60SEdgar E. Iglesias                     gen_goto_tb(dc, 0, dc->jmp_pc);
1704844bab60SEdgar E. Iglesias                     dc->is_jmp = DISAS_TB_JUMP;
1705844bab60SEdgar E. Iglesias                 } else if (dc->jmp == JMP_DIRECT_CC) {
170642a268c2SRichard Henderson                     TCGLabel *l1 = gen_new_label();
170723979dc5SEdgar E. Iglesias                     t_sync_flags(dc);
170823979dc5SEdgar E. Iglesias                     /* Conditional jmp.  */
1709cfeea807SEdgar E. Iglesias                     tcg_gen_brcondi_i32(TCG_COND_NE, env_btaken, 0, l1);
171023979dc5SEdgar E. Iglesias                     gen_goto_tb(dc, 1, dc->pc);
171123979dc5SEdgar E. Iglesias                     gen_set_label(l1);
171223979dc5SEdgar E. Iglesias                     gen_goto_tb(dc, 0, dc->jmp_pc);
171323979dc5SEdgar E. Iglesias 
171423979dc5SEdgar E. Iglesias                     dc->is_jmp = DISAS_TB_JUMP;
17154acb54baSEdgar E. Iglesias                 }
17164acb54baSEdgar E. Iglesias                 break;
17174acb54baSEdgar E. Iglesias             }
17184acb54baSEdgar E. Iglesias         }
1719ed2803daSAndreas Färber         if (cs->singlestep_enabled) {
17204acb54baSEdgar E. Iglesias             break;
1721ed2803daSAndreas Färber         }
17224acb54baSEdgar E. Iglesias     } while (!dc->is_jmp && !dc->cpustate_changed
1723fe700adbSRichard Henderson              && !tcg_op_buf_full()
17244acb54baSEdgar E. Iglesias              && !singlestep
172556371527SEmilio G. Cota              && (dc->pc - page_start < TARGET_PAGE_SIZE)
17264acb54baSEdgar E. Iglesias              && num_insns < max_insns);
17274acb54baSEdgar E. Iglesias 
17284acb54baSEdgar E. Iglesias     npc = dc->pc;
1729844bab60SEdgar E. Iglesias     if (dc->jmp == JMP_DIRECT || dc->jmp == JMP_DIRECT_CC) {
17304acb54baSEdgar E. Iglesias         if (dc->tb_flags & D_FLAG) {
17314acb54baSEdgar E. Iglesias             dc->is_jmp = DISAS_UPDATE;
17320f96e96bSRichard Henderson             tcg_gen_movi_i32(cpu_pc, npc);
17334acb54baSEdgar E. Iglesias             sync_jmpstate(dc);
17344acb54baSEdgar E. Iglesias         } else
17354acb54baSEdgar E. Iglesias             npc = dc->jmp_pc;
17364acb54baSEdgar E. Iglesias     }
17374acb54baSEdgar E. Iglesias 
17384acb54baSEdgar E. Iglesias     /* Force an update if the per-tb cpu state has changed.  */
17394acb54baSEdgar E. Iglesias     if (dc->is_jmp == DISAS_NEXT
17404acb54baSEdgar E. Iglesias         && (dc->cpustate_changed || org_flags != dc->tb_flags)) {
17414acb54baSEdgar E. Iglesias         dc->is_jmp = DISAS_UPDATE;
17420f96e96bSRichard Henderson         tcg_gen_movi_i32(cpu_pc, npc);
17434acb54baSEdgar E. Iglesias     }
17444acb54baSEdgar E. Iglesias     t_sync_flags(dc);
17454acb54baSEdgar E. Iglesias 
1746ed2803daSAndreas Färber     if (unlikely(cs->singlestep_enabled)) {
17476c5f738dSEdgar E. Iglesias         TCGv_i32 tmp = tcg_const_i32(EXCP_DEBUG);
17486c5f738dSEdgar E. Iglesias 
17496c5f738dSEdgar E. Iglesias         if (dc->is_jmp != DISAS_JUMP) {
17500f96e96bSRichard Henderson             tcg_gen_movi_i32(cpu_pc, npc);
17516c5f738dSEdgar E. Iglesias         }
175264254ebaSBlue Swirl         gen_helper_raise_exception(cpu_env, tmp);
17536c5f738dSEdgar E. Iglesias         tcg_temp_free_i32(tmp);
17544acb54baSEdgar E. Iglesias     } else {
17554acb54baSEdgar E. Iglesias         switch(dc->is_jmp) {
17564acb54baSEdgar E. Iglesias             case DISAS_NEXT:
17574acb54baSEdgar E. Iglesias                 gen_goto_tb(dc, 1, npc);
17584acb54baSEdgar E. Iglesias                 break;
17594acb54baSEdgar E. Iglesias             default:
17604acb54baSEdgar E. Iglesias             case DISAS_JUMP:
17614acb54baSEdgar E. Iglesias             case DISAS_UPDATE:
17624acb54baSEdgar E. Iglesias                 /* indicate that the hash table must be used
17634acb54baSEdgar E. Iglesias                    to find the next TB */
176407ea28b4SRichard Henderson                 tcg_gen_exit_tb(NULL, 0);
17654acb54baSEdgar E. Iglesias                 break;
17664acb54baSEdgar E. Iglesias             case DISAS_TB_JUMP:
17674acb54baSEdgar E. Iglesias                 /* nothing more to generate */
17684acb54baSEdgar E. Iglesias                 break;
17694acb54baSEdgar E. Iglesias         }
17704acb54baSEdgar E. Iglesias     }
1771806f352dSPeter Maydell     gen_tb_end(tb, num_insns);
17720a7df5daSRichard Henderson 
17734acb54baSEdgar E. Iglesias     tb->size = dc->pc - pc_start;
17744acb54baSEdgar E. Iglesias     tb->icount = num_insns;
17754acb54baSEdgar E. Iglesias 
17764acb54baSEdgar E. Iglesias #ifdef DEBUG_DISAS
17774acb54baSEdgar E. Iglesias #if !SIM_COMPAT
17784910e6e4SRichard Henderson     if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)
17794910e6e4SRichard Henderson         && qemu_log_in_addr_range(pc_start)) {
1780fc59d2d8SRobert Foley         FILE *logfile = qemu_log_lock();
1781f01a5e7eSRichard Henderson         qemu_log("--------------\n");
17821d48474dSRichard Henderson         log_target_disas(cs, pc_start, dc->pc - pc_start);
1783fc59d2d8SRobert Foley         qemu_log_unlock(logfile);
17844acb54baSEdgar E. Iglesias     }
17854acb54baSEdgar E. Iglesias #endif
17864acb54baSEdgar E. Iglesias #endif
17874acb54baSEdgar E. Iglesias     assert(!dc->abort_at_next_insn);
17884acb54baSEdgar E. Iglesias }
17894acb54baSEdgar E. Iglesias 
179090c84c56SMarkus Armbruster void mb_cpu_dump_state(CPUState *cs, FILE *f, int flags)
17914acb54baSEdgar E. Iglesias {
1792878096eeSAndreas Färber     MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs);
1793878096eeSAndreas Färber     CPUMBState *env = &cpu->env;
17944acb54baSEdgar E. Iglesias     int i;
17954acb54baSEdgar E. Iglesias 
179690c84c56SMarkus Armbruster     if (!env) {
17974acb54baSEdgar E. Iglesias         return;
179890c84c56SMarkus Armbruster     }
17994acb54baSEdgar E. Iglesias 
18000f96e96bSRichard Henderson     qemu_fprintf(f, "IN: PC=%x %s\n",
180176e8187dSRichard Henderson                  env->pc, lookup_symbol(env->pc));
18026efd5599SRichard Henderson     qemu_fprintf(f, "rmsr=%x resr=%x rear=%" PRIx64 " "
1803*ccf628b7SRichard Henderson                  "debug=%x imm=%x iflags=%x fsr=%x rbtr=%x\n",
180478e9caf2SRichard Henderson                  env->msr, env->esr, env->ear,
18055a8e0136SRichard Henderson                  env->debug, env->imm, env->iflags, env->fsr,
18066fbf78f2SRichard Henderson                  env->btr);
18070f96e96bSRichard Henderson     qemu_fprintf(f, "btaken=%d btarget=%x mode=%s(saved=%s) eip=%d ie=%d\n",
18084acb54baSEdgar E. Iglesias                  env->btaken, env->btarget,
18092e5282caSRichard Henderson                  (env->msr & MSR_UM) ? "user" : "kernel",
18102e5282caSRichard Henderson                  (env->msr & MSR_UMS) ? "user" : "kernel",
18112e5282caSRichard Henderson                  (bool)(env->msr & MSR_EIP),
18122e5282caSRichard Henderson                  (bool)(env->msr & MSR_IE));
18132ead1b18SJoe Komlodi     for (i = 0; i < 12; i++) {
18142ead1b18SJoe Komlodi         qemu_fprintf(f, "rpvr%2.2d=%8.8x ", i, env->pvr.regs[i]);
18152ead1b18SJoe Komlodi         if ((i + 1) % 4 == 0) {
18162ead1b18SJoe Komlodi             qemu_fprintf(f, "\n");
18172ead1b18SJoe Komlodi         }
18182ead1b18SJoe Komlodi     }
181917c52a43SEdgar E. Iglesias 
18202ead1b18SJoe Komlodi     /* Registers that aren't modeled are reported as 0 */
18212ead1b18SJoe Komlodi     qemu_fprintf(f, "redr=%" PRIx64 " rpid=0 rzpr=0 rtlbx=0 rtlbsx=0 "
1822af20a93aSRichard Henderson                     "rtlblo=0 rtlbhi=0\n", env->edr);
18232ead1b18SJoe Komlodi     qemu_fprintf(f, "slr=%x shr=%x\n", env->slr, env->shr);
18244acb54baSEdgar E. Iglesias     for (i = 0; i < 32; i++) {
182590c84c56SMarkus Armbruster         qemu_fprintf(f, "r%2.2d=%8.8x ", i, env->regs[i]);
18264acb54baSEdgar E. Iglesias         if ((i + 1) % 4 == 0)
182790c84c56SMarkus Armbruster             qemu_fprintf(f, "\n");
18284acb54baSEdgar E. Iglesias         }
182990c84c56SMarkus Armbruster     qemu_fprintf(f, "\n\n");
18304acb54baSEdgar E. Iglesias }
18314acb54baSEdgar E. Iglesias 
1832cd0c24f9SAndreas Färber void mb_tcg_init(void)
1833cd0c24f9SAndreas Färber {
1834cd0c24f9SAndreas Färber     int i;
18354acb54baSEdgar E. Iglesias 
1836cfeea807SEdgar E. Iglesias     env_debug = tcg_global_mem_new_i32(cpu_env,
183768cee38aSAndreas Färber                     offsetof(CPUMBState, debug),
18384acb54baSEdgar E. Iglesias                     "debug0");
1839cfeea807SEdgar E. Iglesias     env_iflags = tcg_global_mem_new_i32(cpu_env,
184068cee38aSAndreas Färber                     offsetof(CPUMBState, iflags),
18414acb54baSEdgar E. Iglesias                     "iflags");
1842cfeea807SEdgar E. Iglesias     env_imm = tcg_global_mem_new_i32(cpu_env,
184368cee38aSAndreas Färber                     offsetof(CPUMBState, imm),
18444acb54baSEdgar E. Iglesias                     "imm");
18450f96e96bSRichard Henderson     cpu_btarget = tcg_global_mem_new_i32(cpu_env,
184668cee38aSAndreas Färber                      offsetof(CPUMBState, btarget),
18474acb54baSEdgar E. Iglesias                      "btarget");
1848cfeea807SEdgar E. Iglesias     env_btaken = tcg_global_mem_new_i32(cpu_env,
184968cee38aSAndreas Färber                      offsetof(CPUMBState, btaken),
18504acb54baSEdgar E. Iglesias                      "btaken");
1851403322eaSEdgar E. Iglesias     env_res_addr = tcg_global_mem_new(cpu_env,
18524a536270SEdgar E. Iglesias                      offsetof(CPUMBState, res_addr),
18534a536270SEdgar E. Iglesias                      "res_addr");
1854cfeea807SEdgar E. Iglesias     env_res_val = tcg_global_mem_new_i32(cpu_env,
185511a76217SEdgar E. Iglesias                      offsetof(CPUMBState, res_val),
185611a76217SEdgar E. Iglesias                      "res_val");
18574acb54baSEdgar E. Iglesias     for (i = 0; i < ARRAY_SIZE(cpu_R); i++) {
1858cfeea807SEdgar E. Iglesias         cpu_R[i] = tcg_global_mem_new_i32(cpu_env,
185968cee38aSAndreas Färber                           offsetof(CPUMBState, regs[i]),
18604acb54baSEdgar E. Iglesias                           regnames[i]);
18614acb54baSEdgar E. Iglesias     }
186276e8187dSRichard Henderson 
1863aa28e6d4SRichard Henderson     cpu_pc =
18640f96e96bSRichard Henderson         tcg_global_mem_new_i32(cpu_env, offsetof(CPUMBState, pc), "rpc");
1865aa28e6d4SRichard Henderson     cpu_msr =
18663e0e16aeSRichard Henderson         tcg_global_mem_new_i32(cpu_env, offsetof(CPUMBState, msr), "rmsr");
1867aa28e6d4SRichard Henderson     cpu_ear =
1868b2e80a3cSRichard Henderson         tcg_global_mem_new_i64(cpu_env, offsetof(CPUMBState, ear), "rear");
1869aa28e6d4SRichard Henderson     cpu_esr =
18706efd5599SRichard Henderson         tcg_global_mem_new_i32(cpu_env, offsetof(CPUMBState, esr), "resr");
1871aa28e6d4SRichard Henderson     cpu_edr =
1872af20a93aSRichard Henderson         tcg_global_mem_new_i64(cpu_env, offsetof(CPUMBState, edr), "redr");
18734acb54baSEdgar E. Iglesias }
18744acb54baSEdgar E. Iglesias 
1875bad729e2SRichard Henderson void restore_state_to_opc(CPUMBState *env, TranslationBlock *tb,
1876bad729e2SRichard Henderson                           target_ulong *data)
18774acb54baSEdgar E. Iglesias {
187876e8187dSRichard Henderson     env->pc = data[0];
18794acb54baSEdgar E. Iglesias }
1880