14acb54baSEdgar E. Iglesias /* 24acb54baSEdgar E. Iglesias * Xilinx MicroBlaze emulation for qemu: main translation routines. 34acb54baSEdgar E. Iglesias * 44acb54baSEdgar E. Iglesias * Copyright (c) 2009 Edgar E. Iglesias. 5dadc1064SPeter A. G. Crosthwaite * Copyright (c) 2009-2012 PetaLogix Qld Pty Ltd. 64acb54baSEdgar E. Iglesias * 74acb54baSEdgar E. Iglesias * This library is free software; you can redistribute it and/or 84acb54baSEdgar E. Iglesias * modify it under the terms of the GNU Lesser General Public 94acb54baSEdgar E. Iglesias * License as published by the Free Software Foundation; either 104acb54baSEdgar E. Iglesias * version 2 of the License, or (at your option) any later version. 114acb54baSEdgar E. Iglesias * 124acb54baSEdgar E. Iglesias * This library is distributed in the hope that it will be useful, 134acb54baSEdgar E. Iglesias * but WITHOUT ANY WARRANTY; without even the implied warranty of 144acb54baSEdgar E. Iglesias * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 154acb54baSEdgar E. Iglesias * Lesser General Public License for more details. 164acb54baSEdgar E. Iglesias * 174acb54baSEdgar E. Iglesias * You should have received a copy of the GNU Lesser General Public 188167ee88SBlue Swirl * License along with this library; if not, see <http://www.gnu.org/licenses/>. 194acb54baSEdgar E. Iglesias */ 204acb54baSEdgar E. Iglesias 218fd9deceSPeter Maydell #include "qemu/osdep.h" 224acb54baSEdgar E. Iglesias #include "cpu.h" 2376cad711SPaolo Bonzini #include "disas/disas.h" 2463c91552SPaolo Bonzini #include "exec/exec-all.h" 254acb54baSEdgar E. Iglesias #include "tcg-op.h" 262ef6175aSRichard Henderson #include "exec/helper-proto.h" 274acb54baSEdgar E. Iglesias #include "microblaze-decode.h" 28f08b6170SPaolo Bonzini #include "exec/cpu_ldst.h" 292ef6175aSRichard Henderson #include "exec/helper-gen.h" 3077fc6f5eSLluís Vilanova #include "exec/translator.h" 314acb54baSEdgar E. Iglesias 32a7e30d84SLluís Vilanova #include "trace-tcg.h" 33508127e2SPaolo Bonzini #include "exec/log.h" 34a7e30d84SLluís Vilanova 35a7e30d84SLluís Vilanova 364acb54baSEdgar E. Iglesias #define SIM_COMPAT 0 374acb54baSEdgar E. Iglesias #define DISAS_GNU 1 384acb54baSEdgar E. Iglesias #define DISAS_MB 1 394acb54baSEdgar E. Iglesias #if DISAS_MB && !SIM_COMPAT 404acb54baSEdgar E. Iglesias # define LOG_DIS(...) qemu_log_mask(CPU_LOG_TB_IN_ASM, ## __VA_ARGS__) 414acb54baSEdgar E. Iglesias #else 424acb54baSEdgar E. Iglesias # define LOG_DIS(...) do { } while (0) 434acb54baSEdgar E. Iglesias #endif 444acb54baSEdgar E. Iglesias 454acb54baSEdgar E. Iglesias #define D(x) 464acb54baSEdgar E. Iglesias 474acb54baSEdgar E. Iglesias #define EXTRACT_FIELD(src, start, end) \ 484acb54baSEdgar E. Iglesias (((src) >> start) & ((1 << (end - start + 1)) - 1)) 494acb54baSEdgar E. Iglesias 5077fc6f5eSLluís Vilanova /* is_jmp field values */ 5177fc6f5eSLluís Vilanova #define DISAS_JUMP DISAS_TARGET_0 /* only pc was modified dynamically */ 5277fc6f5eSLluís Vilanova #define DISAS_UPDATE DISAS_TARGET_1 /* cpu state was modified dynamically */ 5377fc6f5eSLluís Vilanova #define DISAS_TB_JUMP DISAS_TARGET_2 /* only pc was modified statically */ 5477fc6f5eSLluís Vilanova 554acb54baSEdgar E. Iglesias static TCGv env_debug; 564acb54baSEdgar E. Iglesias static TCGv cpu_R[32]; 574acb54baSEdgar E. Iglesias static TCGv cpu_SR[18]; 584acb54baSEdgar E. Iglesias static TCGv env_imm; 594acb54baSEdgar E. Iglesias static TCGv env_btaken; 604acb54baSEdgar E. Iglesias static TCGv env_btarget; 614acb54baSEdgar E. Iglesias static TCGv env_iflags; 624a536270SEdgar E. Iglesias static TCGv env_res_addr; 6311a76217SEdgar E. Iglesias static TCGv env_res_val; 644acb54baSEdgar E. Iglesias 65022c62cbSPaolo Bonzini #include "exec/gen-icount.h" 664acb54baSEdgar E. Iglesias 674acb54baSEdgar E. Iglesias /* This is the state at translation time. */ 684acb54baSEdgar E. Iglesias typedef struct DisasContext { 690063ebd6SAndreas Färber MicroBlazeCPU *cpu; 70a5efa644SEdgar E. Iglesias target_ulong pc; 714acb54baSEdgar E. Iglesias 724acb54baSEdgar E. Iglesias /* Decoder. */ 734acb54baSEdgar E. Iglesias int type_b; 744acb54baSEdgar E. Iglesias uint32_t ir; 754acb54baSEdgar E. Iglesias uint8_t opcode; 764acb54baSEdgar E. Iglesias uint8_t rd, ra, rb; 774acb54baSEdgar E. Iglesias uint16_t imm; 784acb54baSEdgar E. Iglesias 794acb54baSEdgar E. Iglesias unsigned int cpustate_changed; 804acb54baSEdgar E. Iglesias unsigned int delayed_branch; 814acb54baSEdgar E. Iglesias unsigned int tb_flags, synced_flags; /* tb dependent flags. */ 824acb54baSEdgar E. Iglesias unsigned int clear_imm; 834acb54baSEdgar E. Iglesias int is_jmp; 844acb54baSEdgar E. Iglesias 854acb54baSEdgar E. Iglesias #define JMP_NOJMP 0 864acb54baSEdgar E. Iglesias #define JMP_DIRECT 1 87844bab60SEdgar E. Iglesias #define JMP_DIRECT_CC 2 88844bab60SEdgar E. Iglesias #define JMP_INDIRECT 3 894acb54baSEdgar E. Iglesias unsigned int jmp; 904acb54baSEdgar E. Iglesias uint32_t jmp_pc; 914acb54baSEdgar E. Iglesias 924acb54baSEdgar E. Iglesias int abort_at_next_insn; 934acb54baSEdgar E. Iglesias int nr_nops; 944acb54baSEdgar E. Iglesias struct TranslationBlock *tb; 954acb54baSEdgar E. Iglesias int singlestep_enabled; 964acb54baSEdgar E. Iglesias } DisasContext; 974acb54baSEdgar E. Iglesias 9838972938SJuan Quintela static const char *regnames[] = 994acb54baSEdgar E. Iglesias { 1004acb54baSEdgar E. Iglesias "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 1014acb54baSEdgar E. Iglesias "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 1024acb54baSEdgar E. Iglesias "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 1034acb54baSEdgar E. Iglesias "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31", 1044acb54baSEdgar E. Iglesias }; 1054acb54baSEdgar E. Iglesias 10638972938SJuan Quintela static const char *special_regnames[] = 1074acb54baSEdgar E. Iglesias { 1084acb54baSEdgar E. Iglesias "rpc", "rmsr", "sr2", "sr3", "sr4", "sr5", "sr6", "sr7", 1094acb54baSEdgar E. Iglesias "sr8", "sr9", "sr10", "sr11", "sr12", "sr13", "sr14", "sr15", 1104acb54baSEdgar E. Iglesias "sr16", "sr17", "sr18" 1114acb54baSEdgar E. Iglesias }; 1124acb54baSEdgar E. Iglesias 1134acb54baSEdgar E. Iglesias static inline void t_sync_flags(DisasContext *dc) 1144acb54baSEdgar E. Iglesias { 1154abf79a4SDong Xu Wang /* Synch the tb dependent flags between translator and runtime. */ 1164acb54baSEdgar E. Iglesias if (dc->tb_flags != dc->synced_flags) { 1174acb54baSEdgar E. Iglesias tcg_gen_movi_tl(env_iflags, dc->tb_flags); 1184acb54baSEdgar E. Iglesias dc->synced_flags = dc->tb_flags; 1194acb54baSEdgar E. Iglesias } 1204acb54baSEdgar E. Iglesias } 1214acb54baSEdgar E. Iglesias 1224acb54baSEdgar E. Iglesias static inline void t_gen_raise_exception(DisasContext *dc, uint32_t index) 1234acb54baSEdgar E. Iglesias { 1244acb54baSEdgar E. Iglesias TCGv_i32 tmp = tcg_const_i32(index); 1254acb54baSEdgar E. Iglesias 1264acb54baSEdgar E. Iglesias t_sync_flags(dc); 1274acb54baSEdgar E. Iglesias tcg_gen_movi_tl(cpu_SR[SR_PC], dc->pc); 12864254ebaSBlue Swirl gen_helper_raise_exception(cpu_env, tmp); 1294acb54baSEdgar E. Iglesias tcg_temp_free_i32(tmp); 1304acb54baSEdgar E. Iglesias dc->is_jmp = DISAS_UPDATE; 1314acb54baSEdgar E. Iglesias } 1324acb54baSEdgar E. Iglesias 13390aa39a1SSergey Fedorov static inline bool use_goto_tb(DisasContext *dc, target_ulong dest) 13490aa39a1SSergey Fedorov { 13590aa39a1SSergey Fedorov #ifndef CONFIG_USER_ONLY 13690aa39a1SSergey Fedorov return (dc->tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK); 13790aa39a1SSergey Fedorov #else 13890aa39a1SSergey Fedorov return true; 13990aa39a1SSergey Fedorov #endif 14090aa39a1SSergey Fedorov } 14190aa39a1SSergey Fedorov 1424acb54baSEdgar E. Iglesias static void gen_goto_tb(DisasContext *dc, int n, target_ulong dest) 1434acb54baSEdgar E. Iglesias { 14490aa39a1SSergey Fedorov if (use_goto_tb(dc, dest)) { 1454acb54baSEdgar E. Iglesias tcg_gen_goto_tb(n); 1464acb54baSEdgar E. Iglesias tcg_gen_movi_tl(cpu_SR[SR_PC], dest); 14790aa39a1SSergey Fedorov tcg_gen_exit_tb((uintptr_t)dc->tb + n); 1484acb54baSEdgar E. Iglesias } else { 1494acb54baSEdgar E. Iglesias tcg_gen_movi_tl(cpu_SR[SR_PC], dest); 1504acb54baSEdgar E. Iglesias tcg_gen_exit_tb(0); 1514acb54baSEdgar E. Iglesias } 1524acb54baSEdgar E. Iglesias } 1534acb54baSEdgar E. Iglesias 154ee8b246fSEdgar E. Iglesias static void read_carry(DisasContext *dc, TCGv d) 155ee8b246fSEdgar E. Iglesias { 156ee8b246fSEdgar E. Iglesias tcg_gen_shri_tl(d, cpu_SR[SR_MSR], 31); 157ee8b246fSEdgar E. Iglesias } 158ee8b246fSEdgar E. Iglesias 15904ec7df7SEdgar E. Iglesias /* 16004ec7df7SEdgar E. Iglesias * write_carry sets the carry bits in MSR based on bit 0 of v. 16104ec7df7SEdgar E. Iglesias * v[31:1] are ignored. 16204ec7df7SEdgar E. Iglesias */ 163ee8b246fSEdgar E. Iglesias static void write_carry(DisasContext *dc, TCGv v) 164ee8b246fSEdgar E. Iglesias { 165ee8b246fSEdgar E. Iglesias TCGv t0 = tcg_temp_new(); 166ee8b246fSEdgar E. Iglesias tcg_gen_shli_tl(t0, v, 31); 167ee8b246fSEdgar E. Iglesias tcg_gen_sari_tl(t0, t0, 31); 168ee8b246fSEdgar E. Iglesias tcg_gen_andi_tl(t0, t0, (MSR_C | MSR_CC)); 169ee8b246fSEdgar E. Iglesias tcg_gen_andi_tl(cpu_SR[SR_MSR], cpu_SR[SR_MSR], 170ee8b246fSEdgar E. Iglesias ~(MSR_C | MSR_CC)); 171ee8b246fSEdgar E. Iglesias tcg_gen_or_tl(cpu_SR[SR_MSR], cpu_SR[SR_MSR], t0); 172ee8b246fSEdgar E. Iglesias tcg_temp_free(t0); 173ee8b246fSEdgar E. Iglesias } 174ee8b246fSEdgar E. Iglesias 17565ab5eb4SEdgar E. Iglesias static void write_carryi(DisasContext *dc, bool carry) 1768cc9b43fSPeter A. G. Crosthwaite { 1778cc9b43fSPeter A. G. Crosthwaite TCGv t0 = tcg_temp_new(); 17865ab5eb4SEdgar E. Iglesias tcg_gen_movi_tl(t0, carry); 1798cc9b43fSPeter A. G. Crosthwaite write_carry(dc, t0); 1808cc9b43fSPeter A. G. Crosthwaite tcg_temp_free(t0); 1818cc9b43fSPeter A. G. Crosthwaite } 1828cc9b43fSPeter A. G. Crosthwaite 18361204ce8SEdgar E. Iglesias /* True if ALU operand b is a small immediate that may deserve 18461204ce8SEdgar E. Iglesias faster treatment. */ 18561204ce8SEdgar E. Iglesias static inline int dec_alu_op_b_is_small_imm(DisasContext *dc) 18661204ce8SEdgar E. Iglesias { 18761204ce8SEdgar E. Iglesias /* Immediate insn without the imm prefix ? */ 18861204ce8SEdgar E. Iglesias return dc->type_b && !(dc->tb_flags & IMM_FLAG); 18961204ce8SEdgar E. Iglesias } 19061204ce8SEdgar E. Iglesias 1914acb54baSEdgar E. Iglesias static inline TCGv *dec_alu_op_b(DisasContext *dc) 1924acb54baSEdgar E. Iglesias { 1934acb54baSEdgar E. Iglesias if (dc->type_b) { 1944acb54baSEdgar E. Iglesias if (dc->tb_flags & IMM_FLAG) 1954acb54baSEdgar E. Iglesias tcg_gen_ori_tl(env_imm, env_imm, dc->imm); 1964acb54baSEdgar E. Iglesias else 1974acb54baSEdgar E. Iglesias tcg_gen_movi_tl(env_imm, (int32_t)((int16_t)dc->imm)); 1984acb54baSEdgar E. Iglesias return &env_imm; 1994acb54baSEdgar E. Iglesias } else 2004acb54baSEdgar E. Iglesias return &cpu_R[dc->rb]; 2014acb54baSEdgar E. Iglesias } 2024acb54baSEdgar E. Iglesias 2034acb54baSEdgar E. Iglesias static void dec_add(DisasContext *dc) 2044acb54baSEdgar E. Iglesias { 2054acb54baSEdgar E. Iglesias unsigned int k, c; 20640cbf5b7SEdgar E. Iglesias TCGv cf; 2074acb54baSEdgar E. Iglesias 2084acb54baSEdgar E. Iglesias k = dc->opcode & 4; 2094acb54baSEdgar E. Iglesias c = dc->opcode & 2; 2104acb54baSEdgar E. Iglesias 2114acb54baSEdgar E. Iglesias LOG_DIS("add%s%s%s r%d r%d r%d\n", 2124acb54baSEdgar E. Iglesias dc->type_b ? "i" : "", k ? "k" : "", c ? "c" : "", 2134acb54baSEdgar E. Iglesias dc->rd, dc->ra, dc->rb); 2144acb54baSEdgar E. Iglesias 21540cbf5b7SEdgar E. Iglesias /* Take care of the easy cases first. */ 21640cbf5b7SEdgar E. Iglesias if (k) { 21740cbf5b7SEdgar E. Iglesias /* k - keep carry, no need to update MSR. */ 21840cbf5b7SEdgar E. Iglesias /* If rd == r0, it's a nop. */ 21940cbf5b7SEdgar E. Iglesias if (dc->rd) { 2204acb54baSEdgar E. Iglesias tcg_gen_add_tl(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc))); 22140cbf5b7SEdgar E. Iglesias 22240cbf5b7SEdgar E. Iglesias if (c) { 22340cbf5b7SEdgar E. Iglesias /* c - Add carry into the result. */ 22440cbf5b7SEdgar E. Iglesias cf = tcg_temp_new(); 22540cbf5b7SEdgar E. Iglesias 22640cbf5b7SEdgar E. Iglesias read_carry(dc, cf); 22740cbf5b7SEdgar E. Iglesias tcg_gen_add_tl(cpu_R[dc->rd], cpu_R[dc->rd], cf); 22840cbf5b7SEdgar E. Iglesias tcg_temp_free(cf); 2294acb54baSEdgar E. Iglesias } 2304acb54baSEdgar E. Iglesias } 23140cbf5b7SEdgar E. Iglesias return; 23240cbf5b7SEdgar E. Iglesias } 23340cbf5b7SEdgar E. Iglesias 23440cbf5b7SEdgar E. Iglesias /* From now on, we can assume k is zero. So we need to update MSR. */ 23540cbf5b7SEdgar E. Iglesias /* Extract carry. */ 23640cbf5b7SEdgar E. Iglesias cf = tcg_temp_new(); 23740cbf5b7SEdgar E. Iglesias if (c) { 23840cbf5b7SEdgar E. Iglesias read_carry(dc, cf); 23940cbf5b7SEdgar E. Iglesias } else { 24040cbf5b7SEdgar E. Iglesias tcg_gen_movi_tl(cf, 0); 24140cbf5b7SEdgar E. Iglesias } 24240cbf5b7SEdgar E. Iglesias 24340cbf5b7SEdgar E. Iglesias if (dc->rd) { 24440cbf5b7SEdgar E. Iglesias TCGv ncf = tcg_temp_new(); 2455d0bb823SEdgar E. Iglesias gen_helper_carry(ncf, cpu_R[dc->ra], *(dec_alu_op_b(dc)), cf); 24640cbf5b7SEdgar E. Iglesias tcg_gen_add_tl(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc))); 24740cbf5b7SEdgar E. Iglesias tcg_gen_add_tl(cpu_R[dc->rd], cpu_R[dc->rd], cf); 24840cbf5b7SEdgar E. Iglesias write_carry(dc, ncf); 24940cbf5b7SEdgar E. Iglesias tcg_temp_free(ncf); 25040cbf5b7SEdgar E. Iglesias } else { 2515d0bb823SEdgar E. Iglesias gen_helper_carry(cf, cpu_R[dc->ra], *(dec_alu_op_b(dc)), cf); 25240cbf5b7SEdgar E. Iglesias write_carry(dc, cf); 25340cbf5b7SEdgar E. Iglesias } 25440cbf5b7SEdgar E. Iglesias tcg_temp_free(cf); 25540cbf5b7SEdgar E. Iglesias } 2564acb54baSEdgar E. Iglesias 2574acb54baSEdgar E. Iglesias static void dec_sub(DisasContext *dc) 2584acb54baSEdgar E. Iglesias { 2594acb54baSEdgar E. Iglesias unsigned int u, cmp, k, c; 260e0a42ebcSEdgar E. Iglesias TCGv cf, na; 2614acb54baSEdgar E. Iglesias 2624acb54baSEdgar E. Iglesias u = dc->imm & 2; 2634acb54baSEdgar E. Iglesias k = dc->opcode & 4; 2644acb54baSEdgar E. Iglesias c = dc->opcode & 2; 2654acb54baSEdgar E. Iglesias cmp = (dc->imm & 1) && (!dc->type_b) && k; 2664acb54baSEdgar E. Iglesias 2674acb54baSEdgar E. Iglesias if (cmp) { 2684acb54baSEdgar E. Iglesias LOG_DIS("cmp%s r%d, r%d ir=%x\n", u ? "u" : "", dc->rd, dc->ra, dc->ir); 2694acb54baSEdgar E. Iglesias if (dc->rd) { 2704acb54baSEdgar E. Iglesias if (u) 2714acb54baSEdgar E. Iglesias gen_helper_cmpu(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]); 2724acb54baSEdgar E. Iglesias else 2734acb54baSEdgar E. Iglesias gen_helper_cmp(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]); 2744acb54baSEdgar E. Iglesias } 275e0a42ebcSEdgar E. Iglesias return; 276e0a42ebcSEdgar E. Iglesias } 277e0a42ebcSEdgar E. Iglesias 2784acb54baSEdgar E. Iglesias LOG_DIS("sub%s%s r%d, r%d r%d\n", 2794acb54baSEdgar E. Iglesias k ? "k" : "", c ? "c" : "", dc->rd, dc->ra, dc->rb); 2804acb54baSEdgar E. Iglesias 281e0a42ebcSEdgar E. Iglesias /* Take care of the easy cases first. */ 282e0a42ebcSEdgar E. Iglesias if (k) { 283e0a42ebcSEdgar E. Iglesias /* k - keep carry, no need to update MSR. */ 284e0a42ebcSEdgar E. Iglesias /* If rd == r0, it's a nop. */ 285e0a42ebcSEdgar E. Iglesias if (dc->rd) { 2864acb54baSEdgar E. Iglesias tcg_gen_sub_tl(cpu_R[dc->rd], *(dec_alu_op_b(dc)), cpu_R[dc->ra]); 287e0a42ebcSEdgar E. Iglesias 288e0a42ebcSEdgar E. Iglesias if (c) { 289e0a42ebcSEdgar E. Iglesias /* c - Add carry into the result. */ 290e0a42ebcSEdgar E. Iglesias cf = tcg_temp_new(); 291e0a42ebcSEdgar E. Iglesias 292e0a42ebcSEdgar E. Iglesias read_carry(dc, cf); 293e0a42ebcSEdgar E. Iglesias tcg_gen_add_tl(cpu_R[dc->rd], cpu_R[dc->rd], cf); 294e0a42ebcSEdgar E. Iglesias tcg_temp_free(cf); 2954acb54baSEdgar E. Iglesias } 2964acb54baSEdgar E. Iglesias } 297e0a42ebcSEdgar E. Iglesias return; 298e0a42ebcSEdgar E. Iglesias } 299e0a42ebcSEdgar E. Iglesias 300e0a42ebcSEdgar E. Iglesias /* From now on, we can assume k is zero. So we need to update MSR. */ 301e0a42ebcSEdgar E. Iglesias /* Extract carry. And complement a into na. */ 302e0a42ebcSEdgar E. Iglesias cf = tcg_temp_new(); 303e0a42ebcSEdgar E. Iglesias na = tcg_temp_new(); 304e0a42ebcSEdgar E. Iglesias if (c) { 305e0a42ebcSEdgar E. Iglesias read_carry(dc, cf); 306e0a42ebcSEdgar E. Iglesias } else { 307e0a42ebcSEdgar E. Iglesias tcg_gen_movi_tl(cf, 1); 308e0a42ebcSEdgar E. Iglesias } 309e0a42ebcSEdgar E. Iglesias 310e0a42ebcSEdgar E. Iglesias /* d = b + ~a + c. carry defaults to 1. */ 311e0a42ebcSEdgar E. Iglesias tcg_gen_not_tl(na, cpu_R[dc->ra]); 312e0a42ebcSEdgar E. Iglesias 313e0a42ebcSEdgar E. Iglesias if (dc->rd) { 314e0a42ebcSEdgar E. Iglesias TCGv ncf = tcg_temp_new(); 3155d0bb823SEdgar E. Iglesias gen_helper_carry(ncf, na, *(dec_alu_op_b(dc)), cf); 316e0a42ebcSEdgar E. Iglesias tcg_gen_add_tl(cpu_R[dc->rd], na, *(dec_alu_op_b(dc))); 317e0a42ebcSEdgar E. Iglesias tcg_gen_add_tl(cpu_R[dc->rd], cpu_R[dc->rd], cf); 318e0a42ebcSEdgar E. Iglesias write_carry(dc, ncf); 319e0a42ebcSEdgar E. Iglesias tcg_temp_free(ncf); 320e0a42ebcSEdgar E. Iglesias } else { 3215d0bb823SEdgar E. Iglesias gen_helper_carry(cf, na, *(dec_alu_op_b(dc)), cf); 322e0a42ebcSEdgar E. Iglesias write_carry(dc, cf); 323e0a42ebcSEdgar E. Iglesias } 324e0a42ebcSEdgar E. Iglesias tcg_temp_free(cf); 325e0a42ebcSEdgar E. Iglesias tcg_temp_free(na); 326e0a42ebcSEdgar E. Iglesias } 3274acb54baSEdgar E. Iglesias 3284acb54baSEdgar E. Iglesias static void dec_pattern(DisasContext *dc) 3294acb54baSEdgar E. Iglesias { 3304acb54baSEdgar E. Iglesias unsigned int mode; 3314acb54baSEdgar E. Iglesias 3321567a005SEdgar E. Iglesias if ((dc->tb_flags & MSR_EE_FLAG) 3330063ebd6SAndreas Färber && (dc->cpu->env.pvr.regs[2] & PVR2_ILL_OPCODE_EXC_MASK) 3348fc5239eSEdgar E. Iglesias && !dc->cpu->cfg.use_pcmp_instr) { 3351567a005SEdgar E. Iglesias tcg_gen_movi_tl(cpu_SR[SR_ESR], ESR_EC_ILLEGAL_OP); 3361567a005SEdgar E. Iglesias t_gen_raise_exception(dc, EXCP_HW_EXCP); 3371567a005SEdgar E. Iglesias } 3381567a005SEdgar E. Iglesias 3394acb54baSEdgar E. Iglesias mode = dc->opcode & 3; 3404acb54baSEdgar E. Iglesias switch (mode) { 3414acb54baSEdgar E. Iglesias case 0: 3424acb54baSEdgar E. Iglesias /* pcmpbf. */ 3434acb54baSEdgar E. Iglesias LOG_DIS("pcmpbf r%d r%d r%d\n", dc->rd, dc->ra, dc->rb); 3444acb54baSEdgar E. Iglesias if (dc->rd) 3454acb54baSEdgar E. Iglesias gen_helper_pcmpbf(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]); 3464acb54baSEdgar E. Iglesias break; 3474acb54baSEdgar E. Iglesias case 2: 3484acb54baSEdgar E. Iglesias LOG_DIS("pcmpeq r%d r%d r%d\n", dc->rd, dc->ra, dc->rb); 3494acb54baSEdgar E. Iglesias if (dc->rd) { 35086112805SRichard Henderson tcg_gen_setcond_tl(TCG_COND_EQ, cpu_R[dc->rd], 35186112805SRichard Henderson cpu_R[dc->ra], cpu_R[dc->rb]); 3524acb54baSEdgar E. Iglesias } 3534acb54baSEdgar E. Iglesias break; 3544acb54baSEdgar E. Iglesias case 3: 3554acb54baSEdgar E. Iglesias LOG_DIS("pcmpne r%d r%d r%d\n", dc->rd, dc->ra, dc->rb); 3564acb54baSEdgar E. Iglesias if (dc->rd) { 35786112805SRichard Henderson tcg_gen_setcond_tl(TCG_COND_NE, cpu_R[dc->rd], 35886112805SRichard Henderson cpu_R[dc->ra], cpu_R[dc->rb]); 3594acb54baSEdgar E. Iglesias } 3604acb54baSEdgar E. Iglesias break; 3614acb54baSEdgar E. Iglesias default: 3620063ebd6SAndreas Färber cpu_abort(CPU(dc->cpu), 3634acb54baSEdgar E. Iglesias "unsupported pattern insn opcode=%x\n", dc->opcode); 3644acb54baSEdgar E. Iglesias break; 3654acb54baSEdgar E. Iglesias } 3664acb54baSEdgar E. Iglesias } 3674acb54baSEdgar E. Iglesias 3684acb54baSEdgar E. Iglesias static void dec_and(DisasContext *dc) 3694acb54baSEdgar E. Iglesias { 3704acb54baSEdgar E. Iglesias unsigned int not; 3714acb54baSEdgar E. Iglesias 3724acb54baSEdgar E. Iglesias if (!dc->type_b && (dc->imm & (1 << 10))) { 3734acb54baSEdgar E. Iglesias dec_pattern(dc); 3744acb54baSEdgar E. Iglesias return; 3754acb54baSEdgar E. Iglesias } 3764acb54baSEdgar E. Iglesias 3774acb54baSEdgar E. Iglesias not = dc->opcode & (1 << 1); 3784acb54baSEdgar E. Iglesias LOG_DIS("and%s\n", not ? "n" : ""); 3794acb54baSEdgar E. Iglesias 3804acb54baSEdgar E. Iglesias if (!dc->rd) 3814acb54baSEdgar E. Iglesias return; 3824acb54baSEdgar E. Iglesias 3834acb54baSEdgar E. Iglesias if (not) { 384a235900eSEdgar E. Iglesias tcg_gen_andc_tl(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc))); 3854acb54baSEdgar E. Iglesias } else 3864acb54baSEdgar E. Iglesias tcg_gen_and_tl(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc))); 3874acb54baSEdgar E. Iglesias } 3884acb54baSEdgar E. Iglesias 3894acb54baSEdgar E. Iglesias static void dec_or(DisasContext *dc) 3904acb54baSEdgar E. Iglesias { 3914acb54baSEdgar E. Iglesias if (!dc->type_b && (dc->imm & (1 << 10))) { 3924acb54baSEdgar E. Iglesias dec_pattern(dc); 3934acb54baSEdgar E. Iglesias return; 3944acb54baSEdgar E. Iglesias } 3954acb54baSEdgar E. Iglesias 3964acb54baSEdgar E. Iglesias LOG_DIS("or r%d r%d r%d imm=%x\n", dc->rd, dc->ra, dc->rb, dc->imm); 3974acb54baSEdgar E. Iglesias if (dc->rd) 3984acb54baSEdgar E. Iglesias tcg_gen_or_tl(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc))); 3994acb54baSEdgar E. Iglesias } 4004acb54baSEdgar E. Iglesias 4014acb54baSEdgar E. Iglesias static void dec_xor(DisasContext *dc) 4024acb54baSEdgar E. Iglesias { 4034acb54baSEdgar E. Iglesias if (!dc->type_b && (dc->imm & (1 << 10))) { 4044acb54baSEdgar E. Iglesias dec_pattern(dc); 4054acb54baSEdgar E. Iglesias return; 4064acb54baSEdgar E. Iglesias } 4074acb54baSEdgar E. Iglesias 4084acb54baSEdgar E. Iglesias LOG_DIS("xor r%d\n", dc->rd); 4094acb54baSEdgar E. Iglesias if (dc->rd) 4104acb54baSEdgar E. Iglesias tcg_gen_xor_tl(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc))); 4114acb54baSEdgar E. Iglesias } 4124acb54baSEdgar E. Iglesias 4134acb54baSEdgar E. Iglesias static inline void msr_read(DisasContext *dc, TCGv d) 4144acb54baSEdgar E. Iglesias { 4154acb54baSEdgar E. Iglesias tcg_gen_mov_tl(d, cpu_SR[SR_MSR]); 4164acb54baSEdgar E. Iglesias } 4174acb54baSEdgar E. Iglesias 4184acb54baSEdgar E. Iglesias static inline void msr_write(DisasContext *dc, TCGv v) 4194acb54baSEdgar E. Iglesias { 42097b833c5SEdgar E. Iglesias TCGv t; 42197b833c5SEdgar E. Iglesias 42297b833c5SEdgar E. Iglesias t = tcg_temp_new(); 4234acb54baSEdgar E. Iglesias dc->cpustate_changed = 1; 42497b833c5SEdgar E. Iglesias /* PVR bit is not writable. */ 4258a84fc6bSEdgar E. Iglesias tcg_gen_andi_tl(t, v, ~MSR_PVR); 4268a84fc6bSEdgar E. Iglesias tcg_gen_andi_tl(cpu_SR[SR_MSR], cpu_SR[SR_MSR], MSR_PVR); 42759b1a90bSEdgar E. Iglesias tcg_gen_or_tl(cpu_SR[SR_MSR], cpu_SR[SR_MSR], t); 42897b833c5SEdgar E. Iglesias tcg_temp_free(t); 4294acb54baSEdgar E. Iglesias } 4304acb54baSEdgar E. Iglesias 4314acb54baSEdgar E. Iglesias static void dec_msr(DisasContext *dc) 4324acb54baSEdgar E. Iglesias { 4330063ebd6SAndreas Färber CPUState *cs = CPU(dc->cpu); 4344acb54baSEdgar E. Iglesias TCGv t0, t1; 4354acb54baSEdgar E. Iglesias unsigned int sr, to, rn; 43697ed5ccdSBenjamin Herrenschmidt int mem_index = cpu_mmu_index(&dc->cpu->env, false); 4374acb54baSEdgar E. Iglesias 4384acb54baSEdgar E. Iglesias sr = dc->imm & ((1 << 14) - 1); 4394acb54baSEdgar E. Iglesias to = dc->imm & (1 << 14); 4404acb54baSEdgar E. Iglesias dc->type_b = 1; 4414acb54baSEdgar E. Iglesias if (to) 4424acb54baSEdgar E. Iglesias dc->cpustate_changed = 1; 4434acb54baSEdgar E. Iglesias 4444acb54baSEdgar E. Iglesias /* msrclr and msrset. */ 4454acb54baSEdgar E. Iglesias if (!(dc->imm & (1 << 15))) { 4464acb54baSEdgar E. Iglesias unsigned int clr = dc->ir & (1 << 16); 4474acb54baSEdgar E. Iglesias 4484acb54baSEdgar E. Iglesias LOG_DIS("msr%s r%d imm=%x\n", clr ? "clr" : "set", 4494acb54baSEdgar E. Iglesias dc->rd, dc->imm); 4501567a005SEdgar E. Iglesias 45156837509SEdgar E. Iglesias if (!dc->cpu->cfg.use_msr_instr) { 4521567a005SEdgar E. Iglesias /* nop??? */ 4531567a005SEdgar E. Iglesias return; 4541567a005SEdgar E. Iglesias } 4551567a005SEdgar E. Iglesias 4561567a005SEdgar E. Iglesias if ((dc->tb_flags & MSR_EE_FLAG) 4571567a005SEdgar E. Iglesias && mem_index == MMU_USER_IDX && (dc->imm != 4 && dc->imm != 0)) { 4581567a005SEdgar E. Iglesias tcg_gen_movi_tl(cpu_SR[SR_ESR], ESR_EC_PRIVINSN); 4591567a005SEdgar E. Iglesias t_gen_raise_exception(dc, EXCP_HW_EXCP); 4601567a005SEdgar E. Iglesias return; 4611567a005SEdgar E. Iglesias } 4621567a005SEdgar E. Iglesias 4634acb54baSEdgar E. Iglesias if (dc->rd) 4644acb54baSEdgar E. Iglesias msr_read(dc, cpu_R[dc->rd]); 4654acb54baSEdgar E. Iglesias 4664acb54baSEdgar E. Iglesias t0 = tcg_temp_new(); 4674acb54baSEdgar E. Iglesias t1 = tcg_temp_new(); 4684acb54baSEdgar E. Iglesias msr_read(dc, t0); 4694acb54baSEdgar E. Iglesias tcg_gen_mov_tl(t1, *(dec_alu_op_b(dc))); 4704acb54baSEdgar E. Iglesias 4714acb54baSEdgar E. Iglesias if (clr) { 4724acb54baSEdgar E. Iglesias tcg_gen_not_tl(t1, t1); 4734acb54baSEdgar E. Iglesias tcg_gen_and_tl(t0, t0, t1); 4744acb54baSEdgar E. Iglesias } else 4754acb54baSEdgar E. Iglesias tcg_gen_or_tl(t0, t0, t1); 4764acb54baSEdgar E. Iglesias msr_write(dc, t0); 4774acb54baSEdgar E. Iglesias tcg_temp_free(t0); 4784acb54baSEdgar E. Iglesias tcg_temp_free(t1); 4794acb54baSEdgar E. Iglesias tcg_gen_movi_tl(cpu_SR[SR_PC], dc->pc + 4); 4804acb54baSEdgar E. Iglesias dc->is_jmp = DISAS_UPDATE; 4814acb54baSEdgar E. Iglesias return; 4824acb54baSEdgar E. Iglesias } 4834acb54baSEdgar E. Iglesias 4841567a005SEdgar E. Iglesias if (to) { 4851567a005SEdgar E. Iglesias if ((dc->tb_flags & MSR_EE_FLAG) 4861567a005SEdgar E. Iglesias && mem_index == MMU_USER_IDX) { 4871567a005SEdgar E. Iglesias tcg_gen_movi_tl(cpu_SR[SR_ESR], ESR_EC_PRIVINSN); 4881567a005SEdgar E. Iglesias t_gen_raise_exception(dc, EXCP_HW_EXCP); 4891567a005SEdgar E. Iglesias return; 4901567a005SEdgar E. Iglesias } 4911567a005SEdgar E. Iglesias } 4921567a005SEdgar E. Iglesias 4934acb54baSEdgar E. Iglesias #if !defined(CONFIG_USER_ONLY) 4944acb54baSEdgar E. Iglesias /* Catch read/writes to the mmu block. */ 4954acb54baSEdgar E. Iglesias if ((sr & ~0xff) == 0x1000) { 4964acb54baSEdgar E. Iglesias sr &= 7; 4974acb54baSEdgar E. Iglesias LOG_DIS("m%ss sr%d r%d imm=%x\n", to ? "t" : "f", sr, dc->ra, dc->imm); 4984acb54baSEdgar E. Iglesias if (to) 49964254ebaSBlue Swirl gen_helper_mmu_write(cpu_env, tcg_const_tl(sr), cpu_R[dc->ra]); 5004acb54baSEdgar E. Iglesias else 50164254ebaSBlue Swirl gen_helper_mmu_read(cpu_R[dc->rd], cpu_env, tcg_const_tl(sr)); 5024acb54baSEdgar E. Iglesias return; 5034acb54baSEdgar E. Iglesias } 5044acb54baSEdgar E. Iglesias #endif 5054acb54baSEdgar E. Iglesias 5064acb54baSEdgar E. Iglesias if (to) { 5074acb54baSEdgar E. Iglesias LOG_DIS("m%ss sr%x r%d imm=%x\n", to ? "t" : "f", sr, dc->ra, dc->imm); 5084acb54baSEdgar E. Iglesias switch (sr) { 5094acb54baSEdgar E. Iglesias case 0: 5104acb54baSEdgar E. Iglesias break; 5114acb54baSEdgar E. Iglesias case 1: 5124acb54baSEdgar E. Iglesias msr_write(dc, cpu_R[dc->ra]); 5134acb54baSEdgar E. Iglesias break; 5144acb54baSEdgar E. Iglesias case 0x3: 5154acb54baSEdgar E. Iglesias tcg_gen_mov_tl(cpu_SR[SR_EAR], cpu_R[dc->ra]); 5164acb54baSEdgar E. Iglesias break; 5174acb54baSEdgar E. Iglesias case 0x5: 5184acb54baSEdgar E. Iglesias tcg_gen_mov_tl(cpu_SR[SR_ESR], cpu_R[dc->ra]); 5194acb54baSEdgar E. Iglesias break; 5204acb54baSEdgar E. Iglesias case 0x7: 52197694c57SEdgar E. Iglesias tcg_gen_andi_tl(cpu_SR[SR_FSR], cpu_R[dc->ra], 31); 5224acb54baSEdgar E. Iglesias break; 5235818dee5SEdgar E. Iglesias case 0x800: 52468cee38aSAndreas Färber tcg_gen_st_tl(cpu_R[dc->ra], cpu_env, offsetof(CPUMBState, slr)); 5255818dee5SEdgar E. Iglesias break; 5265818dee5SEdgar E. Iglesias case 0x802: 52768cee38aSAndreas Färber tcg_gen_st_tl(cpu_R[dc->ra], cpu_env, offsetof(CPUMBState, shr)); 5285818dee5SEdgar E. Iglesias break; 5294acb54baSEdgar E. Iglesias default: 5300063ebd6SAndreas Färber cpu_abort(CPU(dc->cpu), "unknown mts reg %x\n", sr); 5314acb54baSEdgar E. Iglesias break; 5324acb54baSEdgar E. Iglesias } 5334acb54baSEdgar E. Iglesias } else { 5344acb54baSEdgar E. Iglesias LOG_DIS("m%ss r%d sr%x imm=%x\n", to ? "t" : "f", dc->rd, sr, dc->imm); 5354acb54baSEdgar E. Iglesias 5364acb54baSEdgar E. Iglesias switch (sr) { 5374acb54baSEdgar E. Iglesias case 0: 5384acb54baSEdgar E. Iglesias tcg_gen_movi_tl(cpu_R[dc->rd], dc->pc); 5394acb54baSEdgar E. Iglesias break; 5404acb54baSEdgar E. Iglesias case 1: 5414acb54baSEdgar E. Iglesias msr_read(dc, cpu_R[dc->rd]); 5424acb54baSEdgar E. Iglesias break; 5434acb54baSEdgar E. Iglesias case 0x3: 5444acb54baSEdgar E. Iglesias tcg_gen_mov_tl(cpu_R[dc->rd], cpu_SR[SR_EAR]); 5454acb54baSEdgar E. Iglesias break; 5464acb54baSEdgar E. Iglesias case 0x5: 5474acb54baSEdgar E. Iglesias tcg_gen_mov_tl(cpu_R[dc->rd], cpu_SR[SR_ESR]); 5484acb54baSEdgar E. Iglesias break; 5494acb54baSEdgar E. Iglesias case 0x7: 55097694c57SEdgar E. Iglesias tcg_gen_mov_tl(cpu_R[dc->rd], cpu_SR[SR_FSR]); 5514acb54baSEdgar E. Iglesias break; 5524acb54baSEdgar E. Iglesias case 0xb: 5534acb54baSEdgar E. Iglesias tcg_gen_mov_tl(cpu_R[dc->rd], cpu_SR[SR_BTR]); 5544acb54baSEdgar E. Iglesias break; 5555818dee5SEdgar E. Iglesias case 0x800: 55668cee38aSAndreas Färber tcg_gen_ld_tl(cpu_R[dc->rd], cpu_env, offsetof(CPUMBState, slr)); 5575818dee5SEdgar E. Iglesias break; 5585818dee5SEdgar E. Iglesias case 0x802: 55968cee38aSAndreas Färber tcg_gen_ld_tl(cpu_R[dc->rd], cpu_env, offsetof(CPUMBState, shr)); 5605818dee5SEdgar E. Iglesias break; 5614acb54baSEdgar E. Iglesias case 0x2000: 5624acb54baSEdgar E. Iglesias case 0x2001: 5634acb54baSEdgar E. Iglesias case 0x2002: 5644acb54baSEdgar E. Iglesias case 0x2003: 5654acb54baSEdgar E. Iglesias case 0x2004: 5664acb54baSEdgar E. Iglesias case 0x2005: 5674acb54baSEdgar E. Iglesias case 0x2006: 5684acb54baSEdgar E. Iglesias case 0x2007: 5694acb54baSEdgar E. Iglesias case 0x2008: 5704acb54baSEdgar E. Iglesias case 0x2009: 5714acb54baSEdgar E. Iglesias case 0x200a: 5724acb54baSEdgar E. Iglesias case 0x200b: 5734acb54baSEdgar E. Iglesias case 0x200c: 5744acb54baSEdgar E. Iglesias rn = sr & 0xf; 5754acb54baSEdgar E. Iglesias tcg_gen_ld_tl(cpu_R[dc->rd], 57668cee38aSAndreas Färber cpu_env, offsetof(CPUMBState, pvr.regs[rn])); 5774acb54baSEdgar E. Iglesias break; 5784acb54baSEdgar E. Iglesias default: 579a47dddd7SAndreas Färber cpu_abort(cs, "unknown mfs reg %x\n", sr); 5804acb54baSEdgar E. Iglesias break; 5814acb54baSEdgar E. Iglesias } 5824acb54baSEdgar E. Iglesias } 583ee7dbcf8SEdgar E. Iglesias 584ee7dbcf8SEdgar E. Iglesias if (dc->rd == 0) { 585ee7dbcf8SEdgar E. Iglesias tcg_gen_movi_tl(cpu_R[0], 0); 586ee7dbcf8SEdgar E. Iglesias } 5874acb54baSEdgar E. Iglesias } 5884acb54baSEdgar E. Iglesias 5894acb54baSEdgar E. Iglesias /* Multiplier unit. */ 5904acb54baSEdgar E. Iglesias static void dec_mul(DisasContext *dc) 5914acb54baSEdgar E. Iglesias { 59216ece88dSRichard Henderson TCGv tmp; 5934acb54baSEdgar E. Iglesias unsigned int subcode; 5944acb54baSEdgar E. Iglesias 5951567a005SEdgar E. Iglesias if ((dc->tb_flags & MSR_EE_FLAG) 5960063ebd6SAndreas Färber && (dc->cpu->env.pvr.regs[2] & PVR2_ILL_OPCODE_EXC_MASK) 5979b964318SEdgar E. Iglesias && !dc->cpu->cfg.use_hw_mul) { 5981567a005SEdgar E. Iglesias tcg_gen_movi_tl(cpu_SR[SR_ESR], ESR_EC_ILLEGAL_OP); 5991567a005SEdgar E. Iglesias t_gen_raise_exception(dc, EXCP_HW_EXCP); 6001567a005SEdgar E. Iglesias return; 6011567a005SEdgar E. Iglesias } 6021567a005SEdgar E. Iglesias 6034acb54baSEdgar E. Iglesias subcode = dc->imm & 3; 6044acb54baSEdgar E. Iglesias 6054acb54baSEdgar E. Iglesias if (dc->type_b) { 6064acb54baSEdgar E. Iglesias LOG_DIS("muli r%d r%d %x\n", dc->rd, dc->ra, dc->imm); 60716ece88dSRichard Henderson tcg_gen_mul_tl(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc))); 60816ece88dSRichard Henderson return; 6094acb54baSEdgar E. Iglesias } 6104acb54baSEdgar E. Iglesias 6111567a005SEdgar E. Iglesias /* mulh, mulhsu and mulhu are not available if C_USE_HW_MUL is < 2. */ 6129b964318SEdgar E. Iglesias if (subcode >= 1 && subcode <= 3 && dc->cpu->cfg.use_hw_mul < 2) { 6131567a005SEdgar E. Iglesias /* nop??? */ 6141567a005SEdgar E. Iglesias } 6151567a005SEdgar E. Iglesias 61616ece88dSRichard Henderson tmp = tcg_temp_new(); 6174acb54baSEdgar E. Iglesias switch (subcode) { 6184acb54baSEdgar E. Iglesias case 0: 6194acb54baSEdgar E. Iglesias LOG_DIS("mul r%d r%d r%d\n", dc->rd, dc->ra, dc->rb); 62016ece88dSRichard Henderson tcg_gen_mul_tl(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]); 6214acb54baSEdgar E. Iglesias break; 6224acb54baSEdgar E. Iglesias case 1: 6234acb54baSEdgar E. Iglesias LOG_DIS("mulh r%d r%d r%d\n", dc->rd, dc->ra, dc->rb); 62416ece88dSRichard Henderson tcg_gen_muls2_tl(tmp, cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]); 6254acb54baSEdgar E. Iglesias break; 6264acb54baSEdgar E. Iglesias case 2: 6274acb54baSEdgar E. Iglesias LOG_DIS("mulhsu r%d r%d r%d\n", dc->rd, dc->ra, dc->rb); 62816ece88dSRichard Henderson tcg_gen_mulsu2_tl(tmp, cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]); 6294acb54baSEdgar E. Iglesias break; 6304acb54baSEdgar E. Iglesias case 3: 6314acb54baSEdgar E. Iglesias LOG_DIS("mulhu r%d r%d r%d\n", dc->rd, dc->ra, dc->rb); 63216ece88dSRichard Henderson tcg_gen_mulu2_tl(tmp, cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]); 6334acb54baSEdgar E. Iglesias break; 6344acb54baSEdgar E. Iglesias default: 6350063ebd6SAndreas Färber cpu_abort(CPU(dc->cpu), "unknown MUL insn %x\n", subcode); 6364acb54baSEdgar E. Iglesias break; 6374acb54baSEdgar E. Iglesias } 63816ece88dSRichard Henderson tcg_temp_free(tmp); 6394acb54baSEdgar E. Iglesias } 6404acb54baSEdgar E. Iglesias 6414acb54baSEdgar E. Iglesias /* Div unit. */ 6424acb54baSEdgar E. Iglesias static void dec_div(DisasContext *dc) 6434acb54baSEdgar E. Iglesias { 6444acb54baSEdgar E. Iglesias unsigned int u; 6454acb54baSEdgar E. Iglesias 6464acb54baSEdgar E. Iglesias u = dc->imm & 2; 6474acb54baSEdgar E. Iglesias LOG_DIS("div\n"); 6484acb54baSEdgar E. Iglesias 6490063ebd6SAndreas Färber if ((dc->cpu->env.pvr.regs[2] & PVR2_ILL_OPCODE_EXC_MASK) 65047709e4cSEdgar E. Iglesias && !dc->cpu->cfg.use_div) { 6511567a005SEdgar E. Iglesias tcg_gen_movi_tl(cpu_SR[SR_ESR], ESR_EC_ILLEGAL_OP); 6521567a005SEdgar E. Iglesias t_gen_raise_exception(dc, EXCP_HW_EXCP); 6531567a005SEdgar E. Iglesias } 6541567a005SEdgar E. Iglesias 6554acb54baSEdgar E. Iglesias if (u) 65664254ebaSBlue Swirl gen_helper_divu(cpu_R[dc->rd], cpu_env, *(dec_alu_op_b(dc)), 65764254ebaSBlue Swirl cpu_R[dc->ra]); 6584acb54baSEdgar E. Iglesias else 65964254ebaSBlue Swirl gen_helper_divs(cpu_R[dc->rd], cpu_env, *(dec_alu_op_b(dc)), 66064254ebaSBlue Swirl cpu_R[dc->ra]); 6614acb54baSEdgar E. Iglesias if (!dc->rd) 6624acb54baSEdgar E. Iglesias tcg_gen_movi_tl(cpu_R[dc->rd], 0); 6634acb54baSEdgar E. Iglesias } 6644acb54baSEdgar E. Iglesias 6654acb54baSEdgar E. Iglesias static void dec_barrel(DisasContext *dc) 6664acb54baSEdgar E. Iglesias { 6674acb54baSEdgar E. Iglesias TCGv t0; 668faa48d74SEdgar E. Iglesias unsigned int imm_w, imm_s; 669d09b2585SEdgar E. Iglesias bool s, t, e = false, i = false; 6704acb54baSEdgar E. Iglesias 6711567a005SEdgar E. Iglesias if ((dc->tb_flags & MSR_EE_FLAG) 6720063ebd6SAndreas Färber && (dc->cpu->env.pvr.regs[2] & PVR2_ILL_OPCODE_EXC_MASK) 6737faa66aaSEdgar E. Iglesias && !dc->cpu->cfg.use_barrel) { 6741567a005SEdgar E. Iglesias tcg_gen_movi_tl(cpu_SR[SR_ESR], ESR_EC_ILLEGAL_OP); 6751567a005SEdgar E. Iglesias t_gen_raise_exception(dc, EXCP_HW_EXCP); 6761567a005SEdgar E. Iglesias return; 6771567a005SEdgar E. Iglesias } 6781567a005SEdgar E. Iglesias 679faa48d74SEdgar E. Iglesias if (dc->type_b) { 680faa48d74SEdgar E. Iglesias /* Insert and extract are only available in immediate mode. */ 681d09b2585SEdgar E. Iglesias i = extract32(dc->imm, 15, 1); 682faa48d74SEdgar E. Iglesias e = extract32(dc->imm, 14, 1); 683faa48d74SEdgar E. Iglesias } 684e3e84983SEdgar E. Iglesias s = extract32(dc->imm, 10, 1); 685e3e84983SEdgar E. Iglesias t = extract32(dc->imm, 9, 1); 686faa48d74SEdgar E. Iglesias imm_w = extract32(dc->imm, 6, 5); 687faa48d74SEdgar E. Iglesias imm_s = extract32(dc->imm, 0, 5); 6884acb54baSEdgar E. Iglesias 689faa48d74SEdgar E. Iglesias LOG_DIS("bs%s%s%s r%d r%d r%d\n", 690faa48d74SEdgar E. Iglesias e ? "e" : "", 6914acb54baSEdgar E. Iglesias s ? "l" : "r", t ? "a" : "l", dc->rd, dc->ra, dc->rb); 6924acb54baSEdgar E. Iglesias 693faa48d74SEdgar E. Iglesias if (e) { 694faa48d74SEdgar E. Iglesias if (imm_w + imm_s > 32 || imm_w == 0) { 695faa48d74SEdgar E. Iglesias /* These inputs have an undefined behavior. */ 696faa48d74SEdgar E. Iglesias qemu_log_mask(LOG_GUEST_ERROR, "bsefi: Bad input w=%d s=%d\n", 697faa48d74SEdgar E. Iglesias imm_w, imm_s); 698faa48d74SEdgar E. Iglesias } else { 699faa48d74SEdgar E. Iglesias tcg_gen_extract_i32(cpu_R[dc->rd], cpu_R[dc->ra], imm_s, imm_w); 700faa48d74SEdgar E. Iglesias } 701d09b2585SEdgar E. Iglesias } else if (i) { 702d09b2585SEdgar E. Iglesias int width = imm_w - imm_s + 1; 703d09b2585SEdgar E. Iglesias 704d09b2585SEdgar E. Iglesias if (imm_w < imm_s) { 705d09b2585SEdgar E. Iglesias /* These inputs have an undefined behavior. */ 706d09b2585SEdgar E. Iglesias qemu_log_mask(LOG_GUEST_ERROR, "bsifi: Bad input w=%d s=%d\n", 707d09b2585SEdgar E. Iglesias imm_w, imm_s); 708d09b2585SEdgar E. Iglesias } else { 709d09b2585SEdgar E. Iglesias tcg_gen_deposit_i32(cpu_R[dc->rd], cpu_R[dc->rd], cpu_R[dc->ra], 710d09b2585SEdgar E. Iglesias imm_s, width); 711d09b2585SEdgar E. Iglesias } 712faa48d74SEdgar E. Iglesias } else { 7134acb54baSEdgar E. Iglesias t0 = tcg_temp_new(); 7144acb54baSEdgar E. Iglesias 7154acb54baSEdgar E. Iglesias tcg_gen_mov_tl(t0, *(dec_alu_op_b(dc))); 7164acb54baSEdgar E. Iglesias tcg_gen_andi_tl(t0, t0, 31); 7174acb54baSEdgar E. Iglesias 7182acf6d53SEdgar E. Iglesias if (s) { 7194acb54baSEdgar E. Iglesias tcg_gen_shl_tl(cpu_R[dc->rd], cpu_R[dc->ra], t0); 7202acf6d53SEdgar E. Iglesias } else { 7212acf6d53SEdgar E. Iglesias if (t) { 7224acb54baSEdgar E. Iglesias tcg_gen_sar_tl(cpu_R[dc->rd], cpu_R[dc->ra], t0); 7232acf6d53SEdgar E. Iglesias } else { 7244acb54baSEdgar E. Iglesias tcg_gen_shr_tl(cpu_R[dc->rd], cpu_R[dc->ra], t0); 7254acb54baSEdgar E. Iglesias } 7264acb54baSEdgar E. Iglesias } 7275c8f44b7SEdgar E. Iglesias tcg_temp_free(t0); 7282acf6d53SEdgar E. Iglesias } 729faa48d74SEdgar E. Iglesias } 7304acb54baSEdgar E. Iglesias 7314acb54baSEdgar E. Iglesias static void dec_bit(DisasContext *dc) 7324acb54baSEdgar E. Iglesias { 7330063ebd6SAndreas Färber CPUState *cs = CPU(dc->cpu); 73409b9f113SEdgar E. Iglesias TCGv t0; 7354acb54baSEdgar E. Iglesias unsigned int op; 73697ed5ccdSBenjamin Herrenschmidt int mem_index = cpu_mmu_index(&dc->cpu->env, false); 7374acb54baSEdgar E. Iglesias 738ace2e4daSPeter A. G. Crosthwaite op = dc->ir & ((1 << 9) - 1); 7394acb54baSEdgar E. Iglesias switch (op) { 7404acb54baSEdgar E. Iglesias case 0x21: 7414acb54baSEdgar E. Iglesias /* src. */ 7424acb54baSEdgar E. Iglesias t0 = tcg_temp_new(); 7434acb54baSEdgar E. Iglesias 7444acb54baSEdgar E. Iglesias LOG_DIS("src r%d r%d\n", dc->rd, dc->ra); 74509b9f113SEdgar E. Iglesias tcg_gen_andi_tl(t0, cpu_SR[SR_MSR], MSR_CC); 74609b9f113SEdgar E. Iglesias write_carry(dc, cpu_R[dc->ra]); 7474acb54baSEdgar E. Iglesias if (dc->rd) { 7484acb54baSEdgar E. Iglesias tcg_gen_shri_tl(cpu_R[dc->rd], cpu_R[dc->ra], 1); 74909b9f113SEdgar E. Iglesias tcg_gen_or_tl(cpu_R[dc->rd], cpu_R[dc->rd], t0); 7504acb54baSEdgar E. Iglesias } 7514acb54baSEdgar E. Iglesias tcg_temp_free(t0); 7524acb54baSEdgar E. Iglesias break; 7534acb54baSEdgar E. Iglesias 7544acb54baSEdgar E. Iglesias case 0x1: 7554acb54baSEdgar E. Iglesias case 0x41: 7564acb54baSEdgar E. Iglesias /* srl. */ 7574acb54baSEdgar E. Iglesias LOG_DIS("srl r%d r%d\n", dc->rd, dc->ra); 7584acb54baSEdgar E. Iglesias 759bb3cb951SEdgar E. Iglesias /* Update carry. Note that write carry only looks at the LSB. */ 760bb3cb951SEdgar E. Iglesias write_carry(dc, cpu_R[dc->ra]); 7614acb54baSEdgar E. Iglesias if (dc->rd) { 7624acb54baSEdgar E. Iglesias if (op == 0x41) 7634acb54baSEdgar E. Iglesias tcg_gen_shri_tl(cpu_R[dc->rd], cpu_R[dc->ra], 1); 7644acb54baSEdgar E. Iglesias else 7654acb54baSEdgar E. Iglesias tcg_gen_sari_tl(cpu_R[dc->rd], cpu_R[dc->ra], 1); 7664acb54baSEdgar E. Iglesias } 7674acb54baSEdgar E. Iglesias break; 7684acb54baSEdgar E. Iglesias case 0x60: 7694acb54baSEdgar E. Iglesias LOG_DIS("ext8s r%d r%d\n", dc->rd, dc->ra); 7704acb54baSEdgar E. Iglesias tcg_gen_ext8s_i32(cpu_R[dc->rd], cpu_R[dc->ra]); 7714acb54baSEdgar E. Iglesias break; 7724acb54baSEdgar E. Iglesias case 0x61: 7734acb54baSEdgar E. Iglesias LOG_DIS("ext16s r%d r%d\n", dc->rd, dc->ra); 7744acb54baSEdgar E. Iglesias tcg_gen_ext16s_i32(cpu_R[dc->rd], cpu_R[dc->ra]); 7754acb54baSEdgar E. Iglesias break; 7764acb54baSEdgar E. Iglesias case 0x64: 777f062a3c7SEdgar E. Iglesias case 0x66: 778f062a3c7SEdgar E. Iglesias case 0x74: 779f062a3c7SEdgar E. Iglesias case 0x76: 7804acb54baSEdgar E. Iglesias /* wdc. */ 7814acb54baSEdgar E. Iglesias LOG_DIS("wdc r%d\n", dc->ra); 7821567a005SEdgar E. Iglesias if ((dc->tb_flags & MSR_EE_FLAG) 7831567a005SEdgar E. Iglesias && mem_index == MMU_USER_IDX) { 7841567a005SEdgar E. Iglesias tcg_gen_movi_tl(cpu_SR[SR_ESR], ESR_EC_PRIVINSN); 7851567a005SEdgar E. Iglesias t_gen_raise_exception(dc, EXCP_HW_EXCP); 7861567a005SEdgar E. Iglesias return; 7871567a005SEdgar E. Iglesias } 7884acb54baSEdgar E. Iglesias break; 7894acb54baSEdgar E. Iglesias case 0x68: 7904acb54baSEdgar E. Iglesias /* wic. */ 7914acb54baSEdgar E. Iglesias LOG_DIS("wic r%d\n", dc->ra); 7921567a005SEdgar E. Iglesias if ((dc->tb_flags & MSR_EE_FLAG) 7931567a005SEdgar E. Iglesias && mem_index == MMU_USER_IDX) { 7941567a005SEdgar E. Iglesias tcg_gen_movi_tl(cpu_SR[SR_ESR], ESR_EC_PRIVINSN); 7951567a005SEdgar E. Iglesias t_gen_raise_exception(dc, EXCP_HW_EXCP); 7961567a005SEdgar E. Iglesias return; 7971567a005SEdgar E. Iglesias } 7984acb54baSEdgar E. Iglesias break; 79948b5e96fSEdgar E. Iglesias case 0xe0: 80048b5e96fSEdgar E. Iglesias if ((dc->tb_flags & MSR_EE_FLAG) 8010063ebd6SAndreas Färber && (dc->cpu->env.pvr.regs[2] & PVR2_ILL_OPCODE_EXC_MASK) 8028fc5239eSEdgar E. Iglesias && !dc->cpu->cfg.use_pcmp_instr) { 80348b5e96fSEdgar E. Iglesias tcg_gen_movi_tl(cpu_SR[SR_ESR], ESR_EC_ILLEGAL_OP); 80448b5e96fSEdgar E. Iglesias t_gen_raise_exception(dc, EXCP_HW_EXCP); 80548b5e96fSEdgar E. Iglesias } 8068fc5239eSEdgar E. Iglesias if (dc->cpu->cfg.use_pcmp_instr) { 8075318420cSRichard Henderson tcg_gen_clzi_i32(cpu_R[dc->rd], cpu_R[dc->ra], 32); 80848b5e96fSEdgar E. Iglesias } 80948b5e96fSEdgar E. Iglesias break; 810ace2e4daSPeter A. G. Crosthwaite case 0x1e0: 811ace2e4daSPeter A. G. Crosthwaite /* swapb */ 812ace2e4daSPeter A. G. Crosthwaite LOG_DIS("swapb r%d r%d\n", dc->rd, dc->ra); 813ace2e4daSPeter A. G. Crosthwaite tcg_gen_bswap32_i32(cpu_R[dc->rd], cpu_R[dc->ra]); 814ace2e4daSPeter A. G. Crosthwaite break; 815b8c6a5d9SPeter Crosthwaite case 0x1e2: 816ace2e4daSPeter A. G. Crosthwaite /*swaph */ 817ace2e4daSPeter A. G. Crosthwaite LOG_DIS("swaph r%d r%d\n", dc->rd, dc->ra); 818ace2e4daSPeter A. G. Crosthwaite tcg_gen_rotri_i32(cpu_R[dc->rd], cpu_R[dc->ra], 16); 819ace2e4daSPeter A. G. Crosthwaite break; 8204acb54baSEdgar E. Iglesias default: 821a47dddd7SAndreas Färber cpu_abort(cs, "unknown bit oc=%x op=%x rd=%d ra=%d rb=%d\n", 8224acb54baSEdgar E. Iglesias dc->pc, op, dc->rd, dc->ra, dc->rb); 8234acb54baSEdgar E. Iglesias break; 8244acb54baSEdgar E. Iglesias } 8254acb54baSEdgar E. Iglesias } 8264acb54baSEdgar E. Iglesias 8274acb54baSEdgar E. Iglesias static inline void sync_jmpstate(DisasContext *dc) 8284acb54baSEdgar E. Iglesias { 829844bab60SEdgar E. Iglesias if (dc->jmp == JMP_DIRECT || dc->jmp == JMP_DIRECT_CC) { 8304acb54baSEdgar E. Iglesias if (dc->jmp == JMP_DIRECT) { 831844bab60SEdgar E. Iglesias tcg_gen_movi_tl(env_btaken, 1); 832844bab60SEdgar E. Iglesias } 8334acb54baSEdgar E. Iglesias dc->jmp = JMP_INDIRECT; 8344acb54baSEdgar E. Iglesias tcg_gen_movi_tl(env_btarget, dc->jmp_pc); 8354acb54baSEdgar E. Iglesias } 8364acb54baSEdgar E. Iglesias } 8374acb54baSEdgar E. Iglesias 8384acb54baSEdgar E. Iglesias static void dec_imm(DisasContext *dc) 8394acb54baSEdgar E. Iglesias { 8404acb54baSEdgar E. Iglesias LOG_DIS("imm %x\n", dc->imm << 16); 8414acb54baSEdgar E. Iglesias tcg_gen_movi_tl(env_imm, (dc->imm << 16)); 8424acb54baSEdgar E. Iglesias dc->tb_flags |= IMM_FLAG; 8434acb54baSEdgar E. Iglesias dc->clear_imm = 0; 8444acb54baSEdgar E. Iglesias } 8454acb54baSEdgar E. Iglesias 8464acb54baSEdgar E. Iglesias static inline TCGv *compute_ldst_addr(DisasContext *dc, TCGv *t) 8474acb54baSEdgar E. Iglesias { 8484acb54baSEdgar E. Iglesias unsigned int extimm = dc->tb_flags & IMM_FLAG; 8495818dee5SEdgar E. Iglesias /* Should be set to one if r1 is used by loadstores. */ 8505818dee5SEdgar E. Iglesias int stackprot = 0; 8515818dee5SEdgar E. Iglesias 8525818dee5SEdgar E. Iglesias /* All load/stores use ra. */ 8539aaaa181SAlistair Francis if (dc->ra == 1 && dc->cpu->cfg.stackprot) { 8545818dee5SEdgar E. Iglesias stackprot = 1; 8555818dee5SEdgar E. Iglesias } 8564acb54baSEdgar E. Iglesias 8579ef55357SEdgar E. Iglesias /* Treat the common cases first. */ 8584acb54baSEdgar E. Iglesias if (!dc->type_b) { 8594b5ef0b5SEdgar E. Iglesias /* If any of the regs is r0, return a ptr to the other. */ 8604b5ef0b5SEdgar E. Iglesias if (dc->ra == 0) { 8614b5ef0b5SEdgar E. Iglesias return &cpu_R[dc->rb]; 8624b5ef0b5SEdgar E. Iglesias } else if (dc->rb == 0) { 8634b5ef0b5SEdgar E. Iglesias return &cpu_R[dc->ra]; 8644b5ef0b5SEdgar E. Iglesias } 8654b5ef0b5SEdgar E. Iglesias 8669aaaa181SAlistair Francis if (dc->rb == 1 && dc->cpu->cfg.stackprot) { 8675818dee5SEdgar E. Iglesias stackprot = 1; 8685818dee5SEdgar E. Iglesias } 8695818dee5SEdgar E. Iglesias 8704acb54baSEdgar E. Iglesias *t = tcg_temp_new(); 8714acb54baSEdgar E. Iglesias tcg_gen_add_tl(*t, cpu_R[dc->ra], cpu_R[dc->rb]); 8725818dee5SEdgar E. Iglesias 8735818dee5SEdgar E. Iglesias if (stackprot) { 87464254ebaSBlue Swirl gen_helper_stackprot(cpu_env, *t); 8755818dee5SEdgar E. Iglesias } 8764acb54baSEdgar E. Iglesias return t; 8774acb54baSEdgar E. Iglesias } 8784acb54baSEdgar E. Iglesias /* Immediate. */ 8794acb54baSEdgar E. Iglesias if (!extimm) { 8804acb54baSEdgar E. Iglesias if (dc->imm == 0) { 8814acb54baSEdgar E. Iglesias return &cpu_R[dc->ra]; 8824acb54baSEdgar E. Iglesias } 8834acb54baSEdgar E. Iglesias *t = tcg_temp_new(); 8844acb54baSEdgar E. Iglesias tcg_gen_movi_tl(*t, (int32_t)((int16_t)dc->imm)); 8854acb54baSEdgar E. Iglesias tcg_gen_add_tl(*t, cpu_R[dc->ra], *t); 8864acb54baSEdgar E. Iglesias } else { 8874acb54baSEdgar E. Iglesias *t = tcg_temp_new(); 8884acb54baSEdgar E. Iglesias tcg_gen_add_tl(*t, cpu_R[dc->ra], *(dec_alu_op_b(dc))); 8894acb54baSEdgar E. Iglesias } 8904acb54baSEdgar E. Iglesias 8915818dee5SEdgar E. Iglesias if (stackprot) { 89264254ebaSBlue Swirl gen_helper_stackprot(cpu_env, *t); 8935818dee5SEdgar E. Iglesias } 8944acb54baSEdgar E. Iglesias return t; 8954acb54baSEdgar E. Iglesias } 8964acb54baSEdgar E. Iglesias 8974acb54baSEdgar E. Iglesias static void dec_load(DisasContext *dc) 8984acb54baSEdgar E. Iglesias { 89947acdd63SRichard Henderson TCGv t, v, *addr; 9008cc9b43fSPeter A. G. Crosthwaite unsigned int size, rev = 0, ex = 0; 90147acdd63SRichard Henderson TCGMemOp mop; 9024acb54baSEdgar E. Iglesias 90347acdd63SRichard Henderson mop = dc->opcode & 3; 90447acdd63SRichard Henderson size = 1 << mop; 9059f8beb66SEdgar E. Iglesias if (!dc->type_b) { 9069f8beb66SEdgar E. Iglesias rev = (dc->ir >> 9) & 1; 9078cc9b43fSPeter A. G. Crosthwaite ex = (dc->ir >> 10) & 1; 9089f8beb66SEdgar E. Iglesias } 90947acdd63SRichard Henderson mop |= MO_TE; 91047acdd63SRichard Henderson if (rev) { 91147acdd63SRichard Henderson mop ^= MO_BSWAP; 91247acdd63SRichard Henderson } 9139f8beb66SEdgar E. Iglesias 9140187688fSEdgar E. Iglesias if (size > 4 && (dc->tb_flags & MSR_EE_FLAG) 9150063ebd6SAndreas Färber && (dc->cpu->env.pvr.regs[2] & PVR2_ILL_OPCODE_EXC_MASK)) { 9160187688fSEdgar E. Iglesias tcg_gen_movi_tl(cpu_SR[SR_ESR], ESR_EC_ILLEGAL_OP); 9170187688fSEdgar E. Iglesias t_gen_raise_exception(dc, EXCP_HW_EXCP); 9180187688fSEdgar E. Iglesias return; 9190187688fSEdgar E. Iglesias } 9204acb54baSEdgar E. Iglesias 9218cc9b43fSPeter A. G. Crosthwaite LOG_DIS("l%d%s%s%s\n", size, dc->type_b ? "i" : "", rev ? "r" : "", 9228cc9b43fSPeter A. G. Crosthwaite ex ? "x" : ""); 9239f8beb66SEdgar E. Iglesias 9244acb54baSEdgar E. Iglesias t_sync_flags(dc); 9254acb54baSEdgar E. Iglesias addr = compute_ldst_addr(dc, &t); 9264acb54baSEdgar E. Iglesias 9279f8beb66SEdgar E. Iglesias /* 9289f8beb66SEdgar E. Iglesias * When doing reverse accesses we need to do two things. 9299f8beb66SEdgar E. Iglesias * 9304ff9786cSStefan Weil * 1. Reverse the address wrt endianness. 9319f8beb66SEdgar E. Iglesias * 2. Byteswap the data lanes on the way back into the CPU core. 9329f8beb66SEdgar E. Iglesias */ 9339f8beb66SEdgar E. Iglesias if (rev && size != 4) { 9349f8beb66SEdgar E. Iglesias /* Endian reverse the address. t is addr. */ 9359f8beb66SEdgar E. Iglesias switch (size) { 9369f8beb66SEdgar E. Iglesias case 1: 9379f8beb66SEdgar E. Iglesias { 9389f8beb66SEdgar E. Iglesias /* 00 -> 11 9399f8beb66SEdgar E. Iglesias 01 -> 10 9409f8beb66SEdgar E. Iglesias 10 -> 10 9419f8beb66SEdgar E. Iglesias 11 -> 00 */ 9429f8beb66SEdgar E. Iglesias TCGv low = tcg_temp_new(); 9439f8beb66SEdgar E. Iglesias 9449f8beb66SEdgar E. Iglesias /* Force addr into the temp. */ 9459f8beb66SEdgar E. Iglesias if (addr != &t) { 9469f8beb66SEdgar E. Iglesias t = tcg_temp_new(); 9479f8beb66SEdgar E. Iglesias tcg_gen_mov_tl(t, *addr); 9489f8beb66SEdgar E. Iglesias addr = &t; 9499f8beb66SEdgar E. Iglesias } 9509f8beb66SEdgar E. Iglesias 9519f8beb66SEdgar E. Iglesias tcg_gen_andi_tl(low, t, 3); 9529f8beb66SEdgar E. Iglesias tcg_gen_sub_tl(low, tcg_const_tl(3), low); 9539f8beb66SEdgar E. Iglesias tcg_gen_andi_tl(t, t, ~3); 9549f8beb66SEdgar E. Iglesias tcg_gen_or_tl(t, t, low); 9559f8beb66SEdgar E. Iglesias tcg_temp_free(low); 9569f8beb66SEdgar E. Iglesias break; 9579f8beb66SEdgar E. Iglesias } 9589f8beb66SEdgar E. Iglesias 9599f8beb66SEdgar E. Iglesias case 2: 9609f8beb66SEdgar E. Iglesias /* 00 -> 10 9619f8beb66SEdgar E. Iglesias 10 -> 00. */ 9629f8beb66SEdgar E. Iglesias /* Force addr into the temp. */ 9639f8beb66SEdgar E. Iglesias if (addr != &t) { 9649f8beb66SEdgar E. Iglesias t = tcg_temp_new(); 9659f8beb66SEdgar E. Iglesias tcg_gen_xori_tl(t, *addr, 2); 9669f8beb66SEdgar E. Iglesias addr = &t; 9679f8beb66SEdgar E. Iglesias } else { 9689f8beb66SEdgar E. Iglesias tcg_gen_xori_tl(t, t, 2); 9699f8beb66SEdgar E. Iglesias } 9709f8beb66SEdgar E. Iglesias break; 9719f8beb66SEdgar E. Iglesias default: 9720063ebd6SAndreas Färber cpu_abort(CPU(dc->cpu), "Invalid reverse size\n"); 9739f8beb66SEdgar E. Iglesias break; 9749f8beb66SEdgar E. Iglesias } 9759f8beb66SEdgar E. Iglesias } 9769f8beb66SEdgar E. Iglesias 9778cc9b43fSPeter A. G. Crosthwaite /* lwx does not throw unaligned access errors, so force alignment */ 9788cc9b43fSPeter A. G. Crosthwaite if (ex) { 9798cc9b43fSPeter A. G. Crosthwaite /* Force addr into the temp. */ 9808cc9b43fSPeter A. G. Crosthwaite if (addr != &t) { 9818cc9b43fSPeter A. G. Crosthwaite t = tcg_temp_new(); 9828cc9b43fSPeter A. G. Crosthwaite tcg_gen_mov_tl(t, *addr); 9838cc9b43fSPeter A. G. Crosthwaite addr = &t; 9848cc9b43fSPeter A. G. Crosthwaite } 9858cc9b43fSPeter A. G. Crosthwaite tcg_gen_andi_tl(t, t, ~3); 9868cc9b43fSPeter A. G. Crosthwaite } 9878cc9b43fSPeter A. G. Crosthwaite 9884acb54baSEdgar E. Iglesias /* If we get a fault on a dslot, the jmpstate better be in sync. */ 9894acb54baSEdgar E. Iglesias sync_jmpstate(dc); 990968a40f6SEdgar E. Iglesias 991968a40f6SEdgar E. Iglesias /* Verify alignment if needed. */ 992a12f6507SEdgar E. Iglesias /* 993a12f6507SEdgar E. Iglesias * Microblaze gives MMU faults priority over faults due to 994a12f6507SEdgar E. Iglesias * unaligned addresses. That's why we speculatively do the load 995a12f6507SEdgar E. Iglesias * into v. If the load succeeds, we verify alignment of the 996a12f6507SEdgar E. Iglesias * address and if that succeeds we write into the destination reg. 997a12f6507SEdgar E. Iglesias */ 99847acdd63SRichard Henderson v = tcg_temp_new(); 99997ed5ccdSBenjamin Herrenschmidt tcg_gen_qemu_ld_tl(v, *addr, cpu_mmu_index(&dc->cpu->env, false), mop); 1000a12f6507SEdgar E. Iglesias 10010063ebd6SAndreas Färber if ((dc->cpu->env.pvr.regs[2] & PVR2_UNALIGNED_EXC_MASK) && size > 1) { 1002a12f6507SEdgar E. Iglesias tcg_gen_movi_tl(cpu_SR[SR_PC], dc->pc); 100364254ebaSBlue Swirl gen_helper_memalign(cpu_env, *addr, tcg_const_tl(dc->rd), 10043aa80988SEdgar E. Iglesias tcg_const_tl(0), tcg_const_tl(size - 1)); 100547acdd63SRichard Henderson } 100647acdd63SRichard Henderson 100747acdd63SRichard Henderson if (ex) { 100847acdd63SRichard Henderson tcg_gen_mov_tl(env_res_addr, *addr); 100947acdd63SRichard Henderson tcg_gen_mov_tl(env_res_val, v); 101047acdd63SRichard Henderson } 10119f8beb66SEdgar E. Iglesias if (dc->rd) { 1012a12f6507SEdgar E. Iglesias tcg_gen_mov_tl(cpu_R[dc->rd], v); 10139f8beb66SEdgar E. Iglesias } 1014a12f6507SEdgar E. Iglesias tcg_temp_free(v); 10154acb54baSEdgar E. Iglesias 10168cc9b43fSPeter A. G. Crosthwaite if (ex) { /* lwx */ 1017b6af0975SDaniel P. Berrange /* no support for AXI exclusive so always clear C */ 10188cc9b43fSPeter A. G. Crosthwaite write_carryi(dc, 0); 10198cc9b43fSPeter A. G. Crosthwaite } 10208cc9b43fSPeter A. G. Crosthwaite 10214acb54baSEdgar E. Iglesias if (addr == &t) 10224acb54baSEdgar E. Iglesias tcg_temp_free(t); 10234acb54baSEdgar E. Iglesias } 10244acb54baSEdgar E. Iglesias 10254acb54baSEdgar E. Iglesias static void dec_store(DisasContext *dc) 10264acb54baSEdgar E. Iglesias { 10274a536270SEdgar E. Iglesias TCGv t, *addr, swx_addr; 102842a268c2SRichard Henderson TCGLabel *swx_skip = NULL; 10298cc9b43fSPeter A. G. Crosthwaite unsigned int size, rev = 0, ex = 0; 103047acdd63SRichard Henderson TCGMemOp mop; 10314acb54baSEdgar E. Iglesias 103247acdd63SRichard Henderson mop = dc->opcode & 3; 103347acdd63SRichard Henderson size = 1 << mop; 10349f8beb66SEdgar E. Iglesias if (!dc->type_b) { 10359f8beb66SEdgar E. Iglesias rev = (dc->ir >> 9) & 1; 10368cc9b43fSPeter A. G. Crosthwaite ex = (dc->ir >> 10) & 1; 10379f8beb66SEdgar E. Iglesias } 103847acdd63SRichard Henderson mop |= MO_TE; 103947acdd63SRichard Henderson if (rev) { 104047acdd63SRichard Henderson mop ^= MO_BSWAP; 104147acdd63SRichard Henderson } 10424acb54baSEdgar E. Iglesias 10430187688fSEdgar E. Iglesias if (size > 4 && (dc->tb_flags & MSR_EE_FLAG) 10440063ebd6SAndreas Färber && (dc->cpu->env.pvr.regs[2] & PVR2_ILL_OPCODE_EXC_MASK)) { 10450187688fSEdgar E. Iglesias tcg_gen_movi_tl(cpu_SR[SR_ESR], ESR_EC_ILLEGAL_OP); 10460187688fSEdgar E. Iglesias t_gen_raise_exception(dc, EXCP_HW_EXCP); 10470187688fSEdgar E. Iglesias return; 10480187688fSEdgar E. Iglesias } 10490187688fSEdgar E. Iglesias 10508cc9b43fSPeter A. G. Crosthwaite LOG_DIS("s%d%s%s%s\n", size, dc->type_b ? "i" : "", rev ? "r" : "", 10518cc9b43fSPeter A. G. Crosthwaite ex ? "x" : ""); 10524acb54baSEdgar E. Iglesias t_sync_flags(dc); 10534acb54baSEdgar E. Iglesias /* If we get a fault on a dslot, the jmpstate better be in sync. */ 10544acb54baSEdgar E. Iglesias sync_jmpstate(dc); 10554acb54baSEdgar E. Iglesias addr = compute_ldst_addr(dc, &t); 1056968a40f6SEdgar E. Iglesias 10578cc9b43fSPeter A. G. Crosthwaite swx_addr = tcg_temp_local_new(); 1058083dbf48SPeter A. G. Crosthwaite if (ex) { /* swx */ 105911a76217SEdgar E. Iglesias TCGv tval; 10608cc9b43fSPeter A. G. Crosthwaite 10618cc9b43fSPeter A. G. Crosthwaite /* Force addr into the swx_addr. */ 10628cc9b43fSPeter A. G. Crosthwaite tcg_gen_mov_tl(swx_addr, *addr); 10638cc9b43fSPeter A. G. Crosthwaite addr = &swx_addr; 10648cc9b43fSPeter A. G. Crosthwaite /* swx does not throw unaligned access errors, so force alignment */ 10658cc9b43fSPeter A. G. Crosthwaite tcg_gen_andi_tl(swx_addr, swx_addr, ~3); 10668cc9b43fSPeter A. G. Crosthwaite 10678cc9b43fSPeter A. G. Crosthwaite write_carryi(dc, 1); 10688cc9b43fSPeter A. G. Crosthwaite swx_skip = gen_new_label(); 10694a536270SEdgar E. Iglesias tcg_gen_brcond_tl(TCG_COND_NE, env_res_addr, swx_addr, swx_skip); 107011a76217SEdgar E. Iglesias 107111a76217SEdgar E. Iglesias /* Compare the value loaded at lwx with current contents of 107211a76217SEdgar E. Iglesias the reserved location. 107311a76217SEdgar E. Iglesias FIXME: This only works for system emulation where we can expect 107411a76217SEdgar E. Iglesias this compare and the following write to be atomic. For user 107511a76217SEdgar E. Iglesias emulation we need to add atomicity between threads. */ 107611a76217SEdgar E. Iglesias tval = tcg_temp_new(); 107797ed5ccdSBenjamin Herrenschmidt tcg_gen_qemu_ld_tl(tval, swx_addr, cpu_mmu_index(&dc->cpu->env, false), 10780063ebd6SAndreas Färber MO_TEUL); 107911a76217SEdgar E. Iglesias tcg_gen_brcond_tl(TCG_COND_NE, env_res_val, tval, swx_skip); 10808cc9b43fSPeter A. G. Crosthwaite write_carryi(dc, 0); 108111a76217SEdgar E. Iglesias tcg_temp_free(tval); 10828cc9b43fSPeter A. G. Crosthwaite } 10838cc9b43fSPeter A. G. Crosthwaite 10849f8beb66SEdgar E. Iglesias if (rev && size != 4) { 10859f8beb66SEdgar E. Iglesias /* Endian reverse the address. t is addr. */ 10869f8beb66SEdgar E. Iglesias switch (size) { 10879f8beb66SEdgar E. Iglesias case 1: 10889f8beb66SEdgar E. Iglesias { 10899f8beb66SEdgar E. Iglesias /* 00 -> 11 10909f8beb66SEdgar E. Iglesias 01 -> 10 10919f8beb66SEdgar E. Iglesias 10 -> 10 10929f8beb66SEdgar E. Iglesias 11 -> 00 */ 10939f8beb66SEdgar E. Iglesias TCGv low = tcg_temp_new(); 10949f8beb66SEdgar E. Iglesias 10959f8beb66SEdgar E. Iglesias /* Force addr into the temp. */ 10969f8beb66SEdgar E. Iglesias if (addr != &t) { 10979f8beb66SEdgar E. Iglesias t = tcg_temp_new(); 10989f8beb66SEdgar E. Iglesias tcg_gen_mov_tl(t, *addr); 10999f8beb66SEdgar E. Iglesias addr = &t; 11009f8beb66SEdgar E. Iglesias } 11019f8beb66SEdgar E. Iglesias 11029f8beb66SEdgar E. Iglesias tcg_gen_andi_tl(low, t, 3); 11039f8beb66SEdgar E. Iglesias tcg_gen_sub_tl(low, tcg_const_tl(3), low); 11049f8beb66SEdgar E. Iglesias tcg_gen_andi_tl(t, t, ~3); 11059f8beb66SEdgar E. Iglesias tcg_gen_or_tl(t, t, low); 11069f8beb66SEdgar E. Iglesias tcg_temp_free(low); 11079f8beb66SEdgar E. Iglesias break; 11089f8beb66SEdgar E. Iglesias } 11099f8beb66SEdgar E. Iglesias 11109f8beb66SEdgar E. Iglesias case 2: 11119f8beb66SEdgar E. Iglesias /* 00 -> 10 11129f8beb66SEdgar E. Iglesias 10 -> 00. */ 11139f8beb66SEdgar E. Iglesias /* Force addr into the temp. */ 11149f8beb66SEdgar E. Iglesias if (addr != &t) { 11159f8beb66SEdgar E. Iglesias t = tcg_temp_new(); 11169f8beb66SEdgar E. Iglesias tcg_gen_xori_tl(t, *addr, 2); 11179f8beb66SEdgar E. Iglesias addr = &t; 11189f8beb66SEdgar E. Iglesias } else { 11199f8beb66SEdgar E. Iglesias tcg_gen_xori_tl(t, t, 2); 11209f8beb66SEdgar E. Iglesias } 11219f8beb66SEdgar E. Iglesias break; 11229f8beb66SEdgar E. Iglesias default: 11230063ebd6SAndreas Färber cpu_abort(CPU(dc->cpu), "Invalid reverse size\n"); 11249f8beb66SEdgar E. Iglesias break; 11259f8beb66SEdgar E. Iglesias } 11269f8beb66SEdgar E. Iglesias } 112797ed5ccdSBenjamin Herrenschmidt tcg_gen_qemu_st_tl(cpu_R[dc->rd], *addr, cpu_mmu_index(&dc->cpu->env, false), mop); 1128a12f6507SEdgar E. Iglesias 1129968a40f6SEdgar E. Iglesias /* Verify alignment if needed. */ 11300063ebd6SAndreas Färber if ((dc->cpu->env.pvr.regs[2] & PVR2_UNALIGNED_EXC_MASK) && size > 1) { 1131a12f6507SEdgar E. Iglesias tcg_gen_movi_tl(cpu_SR[SR_PC], dc->pc); 1132a12f6507SEdgar E. Iglesias /* FIXME: if the alignment is wrong, we should restore the value 11334abf79a4SDong Xu Wang * in memory. One possible way to achieve this is to probe 11349f8beb66SEdgar E. Iglesias * the MMU prior to the memaccess, thay way we could put 11359f8beb66SEdgar E. Iglesias * the alignment checks in between the probe and the mem 11369f8beb66SEdgar E. Iglesias * access. 1137a12f6507SEdgar E. Iglesias */ 113864254ebaSBlue Swirl gen_helper_memalign(cpu_env, *addr, tcg_const_tl(dc->rd), 11393aa80988SEdgar E. Iglesias tcg_const_tl(1), tcg_const_tl(size - 1)); 1140968a40f6SEdgar E. Iglesias } 1141083dbf48SPeter A. G. Crosthwaite 11428cc9b43fSPeter A. G. Crosthwaite if (ex) { 11438cc9b43fSPeter A. G. Crosthwaite gen_set_label(swx_skip); 1144083dbf48SPeter A. G. Crosthwaite } 11458cc9b43fSPeter A. G. Crosthwaite tcg_temp_free(swx_addr); 1146968a40f6SEdgar E. Iglesias 11474acb54baSEdgar E. Iglesias if (addr == &t) 11484acb54baSEdgar E. Iglesias tcg_temp_free(t); 11494acb54baSEdgar E. Iglesias } 11504acb54baSEdgar E. Iglesias 11514acb54baSEdgar E. Iglesias static inline void eval_cc(DisasContext *dc, unsigned int cc, 11524acb54baSEdgar E. Iglesias TCGv d, TCGv a, TCGv b) 11534acb54baSEdgar E. Iglesias { 11544acb54baSEdgar E. Iglesias switch (cc) { 11554acb54baSEdgar E. Iglesias case CC_EQ: 1156b2565c69SEdgar E. Iglesias tcg_gen_setcond_tl(TCG_COND_EQ, d, a, b); 11574acb54baSEdgar E. Iglesias break; 11584acb54baSEdgar E. Iglesias case CC_NE: 1159b2565c69SEdgar E. Iglesias tcg_gen_setcond_tl(TCG_COND_NE, d, a, b); 11604acb54baSEdgar E. Iglesias break; 11614acb54baSEdgar E. Iglesias case CC_LT: 1162b2565c69SEdgar E. Iglesias tcg_gen_setcond_tl(TCG_COND_LT, d, a, b); 11634acb54baSEdgar E. Iglesias break; 11644acb54baSEdgar E. Iglesias case CC_LE: 1165b2565c69SEdgar E. Iglesias tcg_gen_setcond_tl(TCG_COND_LE, d, a, b); 11664acb54baSEdgar E. Iglesias break; 11674acb54baSEdgar E. Iglesias case CC_GE: 1168b2565c69SEdgar E. Iglesias tcg_gen_setcond_tl(TCG_COND_GE, d, a, b); 11694acb54baSEdgar E. Iglesias break; 11704acb54baSEdgar E. Iglesias case CC_GT: 1171b2565c69SEdgar E. Iglesias tcg_gen_setcond_tl(TCG_COND_GT, d, a, b); 11724acb54baSEdgar E. Iglesias break; 11734acb54baSEdgar E. Iglesias default: 11740063ebd6SAndreas Färber cpu_abort(CPU(dc->cpu), "Unknown condition code %x.\n", cc); 11754acb54baSEdgar E. Iglesias break; 11764acb54baSEdgar E. Iglesias } 11774acb54baSEdgar E. Iglesias } 11784acb54baSEdgar E. Iglesias 11794acb54baSEdgar E. Iglesias static void eval_cond_jmp(DisasContext *dc, TCGv pc_true, TCGv pc_false) 11804acb54baSEdgar E. Iglesias { 118142a268c2SRichard Henderson TCGLabel *l1 = gen_new_label(); 11824acb54baSEdgar E. Iglesias /* Conditional jmp. */ 11834acb54baSEdgar E. Iglesias tcg_gen_mov_tl(cpu_SR[SR_PC], pc_false); 11844acb54baSEdgar E. Iglesias tcg_gen_brcondi_tl(TCG_COND_EQ, env_btaken, 0, l1); 11854acb54baSEdgar E. Iglesias tcg_gen_mov_tl(cpu_SR[SR_PC], pc_true); 11864acb54baSEdgar E. Iglesias gen_set_label(l1); 11874acb54baSEdgar E. Iglesias } 11884acb54baSEdgar E. Iglesias 11894acb54baSEdgar E. Iglesias static void dec_bcc(DisasContext *dc) 11904acb54baSEdgar E. Iglesias { 11914acb54baSEdgar E. Iglesias unsigned int cc; 11924acb54baSEdgar E. Iglesias unsigned int dslot; 11934acb54baSEdgar E. Iglesias 11944acb54baSEdgar E. Iglesias cc = EXTRACT_FIELD(dc->ir, 21, 23); 11954acb54baSEdgar E. Iglesias dslot = dc->ir & (1 << 25); 11964acb54baSEdgar E. Iglesias LOG_DIS("bcc%s r%d %x\n", dslot ? "d" : "", dc->ra, dc->imm); 11974acb54baSEdgar E. Iglesias 11984acb54baSEdgar E. Iglesias dc->delayed_branch = 1; 11994acb54baSEdgar E. Iglesias if (dslot) { 12004acb54baSEdgar E. Iglesias dc->delayed_branch = 2; 12014acb54baSEdgar E. Iglesias dc->tb_flags |= D_FLAG; 12024acb54baSEdgar E. Iglesias tcg_gen_st_tl(tcg_const_tl(dc->type_b && (dc->tb_flags & IMM_FLAG)), 120368cee38aSAndreas Färber cpu_env, offsetof(CPUMBState, bimm)); 12044acb54baSEdgar E. Iglesias } 12054acb54baSEdgar E. Iglesias 120661204ce8SEdgar E. Iglesias if (dec_alu_op_b_is_small_imm(dc)) { 120761204ce8SEdgar E. Iglesias int32_t offset = (int32_t)((int16_t)dc->imm); /* sign-extend. */ 120861204ce8SEdgar E. Iglesias 120961204ce8SEdgar E. Iglesias tcg_gen_movi_tl(env_btarget, dc->pc + offset); 1210844bab60SEdgar E. Iglesias dc->jmp = JMP_DIRECT_CC; 121123979dc5SEdgar E. Iglesias dc->jmp_pc = dc->pc + offset; 121261204ce8SEdgar E. Iglesias } else { 121323979dc5SEdgar E. Iglesias dc->jmp = JMP_INDIRECT; 12144acb54baSEdgar E. Iglesias tcg_gen_movi_tl(env_btarget, dc->pc); 12154acb54baSEdgar E. Iglesias tcg_gen_add_tl(env_btarget, env_btarget, *(dec_alu_op_b(dc))); 121661204ce8SEdgar E. Iglesias } 121761204ce8SEdgar E. Iglesias eval_cc(dc, cc, env_btaken, cpu_R[dc->ra], tcg_const_tl(0)); 12184acb54baSEdgar E. Iglesias } 12194acb54baSEdgar E. Iglesias 12204acb54baSEdgar E. Iglesias static void dec_br(DisasContext *dc) 12214acb54baSEdgar E. Iglesias { 12229f6113c7SEdgar E. Iglesias unsigned int dslot, link, abs, mbar; 122397ed5ccdSBenjamin Herrenschmidt int mem_index = cpu_mmu_index(&dc->cpu->env, false); 12244acb54baSEdgar E. Iglesias 12254acb54baSEdgar E. Iglesias dslot = dc->ir & (1 << 20); 12264acb54baSEdgar E. Iglesias abs = dc->ir & (1 << 19); 12274acb54baSEdgar E. Iglesias link = dc->ir & (1 << 18); 12289f6113c7SEdgar E. Iglesias 12299f6113c7SEdgar E. Iglesias /* Memory barrier. */ 12309f6113c7SEdgar E. Iglesias mbar = (dc->ir >> 16) & 31; 12319f6113c7SEdgar E. Iglesias if (mbar == 2 && dc->imm == 4) { 12325d45de97SEdgar E. Iglesias /* mbar IMM & 16 decodes to sleep. */ 12335d45de97SEdgar E. Iglesias if (dc->rd & 16) { 12345d45de97SEdgar E. Iglesias TCGv_i32 tmp_hlt = tcg_const_i32(EXCP_HLT); 12355d45de97SEdgar E. Iglesias TCGv_i32 tmp_1 = tcg_const_i32(1); 12365d45de97SEdgar E. Iglesias 12375d45de97SEdgar E. Iglesias LOG_DIS("sleep\n"); 12385d45de97SEdgar E. Iglesias 12395d45de97SEdgar E. Iglesias t_sync_flags(dc); 12405d45de97SEdgar E. Iglesias tcg_gen_st_i32(tmp_1, cpu_env, 12415d45de97SEdgar E. Iglesias -offsetof(MicroBlazeCPU, env) 12425d45de97SEdgar E. Iglesias +offsetof(CPUState, halted)); 12435d45de97SEdgar E. Iglesias tcg_gen_movi_tl(cpu_SR[SR_PC], dc->pc + 4); 12445d45de97SEdgar E. Iglesias gen_helper_raise_exception(cpu_env, tmp_hlt); 12455d45de97SEdgar E. Iglesias tcg_temp_free_i32(tmp_hlt); 12465d45de97SEdgar E. Iglesias tcg_temp_free_i32(tmp_1); 12475d45de97SEdgar E. Iglesias return; 12485d45de97SEdgar E. Iglesias } 12499f6113c7SEdgar E. Iglesias LOG_DIS("mbar %d\n", dc->rd); 12509f6113c7SEdgar E. Iglesias /* Break the TB. */ 12519f6113c7SEdgar E. Iglesias dc->cpustate_changed = 1; 12529f6113c7SEdgar E. Iglesias return; 12539f6113c7SEdgar E. Iglesias } 12549f6113c7SEdgar E. Iglesias 12554acb54baSEdgar E. Iglesias LOG_DIS("br%s%s%s%s imm=%x\n", 12564acb54baSEdgar E. Iglesias abs ? "a" : "", link ? "l" : "", 12574acb54baSEdgar E. Iglesias dc->type_b ? "i" : "", dslot ? "d" : "", 12584acb54baSEdgar E. Iglesias dc->imm); 12594acb54baSEdgar E. Iglesias 12604acb54baSEdgar E. Iglesias dc->delayed_branch = 1; 12614acb54baSEdgar E. Iglesias if (dslot) { 12624acb54baSEdgar E. Iglesias dc->delayed_branch = 2; 12634acb54baSEdgar E. Iglesias dc->tb_flags |= D_FLAG; 12644acb54baSEdgar E. Iglesias tcg_gen_st_tl(tcg_const_tl(dc->type_b && (dc->tb_flags & IMM_FLAG)), 126568cee38aSAndreas Färber cpu_env, offsetof(CPUMBState, bimm)); 12664acb54baSEdgar E. Iglesias } 12674acb54baSEdgar E. Iglesias if (link && dc->rd) 12684acb54baSEdgar E. Iglesias tcg_gen_movi_tl(cpu_R[dc->rd], dc->pc); 12694acb54baSEdgar E. Iglesias 12704acb54baSEdgar E. Iglesias dc->jmp = JMP_INDIRECT; 12714acb54baSEdgar E. Iglesias if (abs) { 12724acb54baSEdgar E. Iglesias tcg_gen_movi_tl(env_btaken, 1); 12734acb54baSEdgar E. Iglesias tcg_gen_mov_tl(env_btarget, *(dec_alu_op_b(dc))); 1274ff21f70aSEdgar E. Iglesias if (link && !dslot) { 1275ff21f70aSEdgar E. Iglesias if (!(dc->tb_flags & IMM_FLAG) && (dc->imm == 8 || dc->imm == 0x18)) 12764acb54baSEdgar E. Iglesias t_gen_raise_exception(dc, EXCP_BREAK); 1277ff21f70aSEdgar E. Iglesias if (dc->imm == 0) { 1278ff21f70aSEdgar E. Iglesias if ((dc->tb_flags & MSR_EE_FLAG) && mem_index == MMU_USER_IDX) { 1279ff21f70aSEdgar E. Iglesias tcg_gen_movi_tl(cpu_SR[SR_ESR], ESR_EC_PRIVINSN); 1280ff21f70aSEdgar E. Iglesias t_gen_raise_exception(dc, EXCP_HW_EXCP); 1281ff21f70aSEdgar E. Iglesias return; 1282ff21f70aSEdgar E. Iglesias } 1283ff21f70aSEdgar E. Iglesias 12844acb54baSEdgar E. Iglesias t_gen_raise_exception(dc, EXCP_DEBUG); 1285ff21f70aSEdgar E. Iglesias } 1286ff21f70aSEdgar E. Iglesias } 12874acb54baSEdgar E. Iglesias } else { 128861204ce8SEdgar E. Iglesias if (dec_alu_op_b_is_small_imm(dc)) { 128961204ce8SEdgar E. Iglesias dc->jmp = JMP_DIRECT; 129061204ce8SEdgar E. Iglesias dc->jmp_pc = dc->pc + (int32_t)((int16_t)dc->imm); 129161204ce8SEdgar E. Iglesias } else { 12924acb54baSEdgar E. Iglesias tcg_gen_movi_tl(env_btaken, 1); 12934acb54baSEdgar E. Iglesias tcg_gen_movi_tl(env_btarget, dc->pc); 12944acb54baSEdgar E. Iglesias tcg_gen_add_tl(env_btarget, env_btarget, *(dec_alu_op_b(dc))); 12954acb54baSEdgar E. Iglesias } 12964acb54baSEdgar E. Iglesias } 12974acb54baSEdgar E. Iglesias } 12984acb54baSEdgar E. Iglesias 12994acb54baSEdgar E. Iglesias static inline void do_rti(DisasContext *dc) 13004acb54baSEdgar E. Iglesias { 13014acb54baSEdgar E. Iglesias TCGv t0, t1; 13024acb54baSEdgar E. Iglesias t0 = tcg_temp_new(); 13034acb54baSEdgar E. Iglesias t1 = tcg_temp_new(); 13044acb54baSEdgar E. Iglesias tcg_gen_shri_tl(t0, cpu_SR[SR_MSR], 1); 13054acb54baSEdgar E. Iglesias tcg_gen_ori_tl(t1, cpu_SR[SR_MSR], MSR_IE); 13064acb54baSEdgar E. Iglesias tcg_gen_andi_tl(t0, t0, (MSR_VM | MSR_UM)); 13074acb54baSEdgar E. Iglesias 13084acb54baSEdgar E. Iglesias tcg_gen_andi_tl(t1, t1, ~(MSR_VM | MSR_UM)); 13094acb54baSEdgar E. Iglesias tcg_gen_or_tl(t1, t1, t0); 13104acb54baSEdgar E. Iglesias msr_write(dc, t1); 13114acb54baSEdgar E. Iglesias tcg_temp_free(t1); 13124acb54baSEdgar E. Iglesias tcg_temp_free(t0); 13134acb54baSEdgar E. Iglesias dc->tb_flags &= ~DRTI_FLAG; 13144acb54baSEdgar E. Iglesias } 13154acb54baSEdgar E. Iglesias 13164acb54baSEdgar E. Iglesias static inline void do_rtb(DisasContext *dc) 13174acb54baSEdgar E. Iglesias { 13184acb54baSEdgar E. Iglesias TCGv t0, t1; 13194acb54baSEdgar E. Iglesias t0 = tcg_temp_new(); 13204acb54baSEdgar E. Iglesias t1 = tcg_temp_new(); 13214acb54baSEdgar E. Iglesias tcg_gen_andi_tl(t1, cpu_SR[SR_MSR], ~MSR_BIP); 13224acb54baSEdgar E. Iglesias tcg_gen_shri_tl(t0, t1, 1); 13234acb54baSEdgar E. Iglesias tcg_gen_andi_tl(t0, t0, (MSR_VM | MSR_UM)); 13244acb54baSEdgar E. Iglesias 13254acb54baSEdgar E. Iglesias tcg_gen_andi_tl(t1, t1, ~(MSR_VM | MSR_UM)); 13264acb54baSEdgar E. Iglesias tcg_gen_or_tl(t1, t1, t0); 13274acb54baSEdgar E. Iglesias msr_write(dc, t1); 13284acb54baSEdgar E. Iglesias tcg_temp_free(t1); 13294acb54baSEdgar E. Iglesias tcg_temp_free(t0); 13304acb54baSEdgar E. Iglesias dc->tb_flags &= ~DRTB_FLAG; 13314acb54baSEdgar E. Iglesias } 13324acb54baSEdgar E. Iglesias 13334acb54baSEdgar E. Iglesias static inline void do_rte(DisasContext *dc) 13344acb54baSEdgar E. Iglesias { 13354acb54baSEdgar E. Iglesias TCGv t0, t1; 13364acb54baSEdgar E. Iglesias t0 = tcg_temp_new(); 13374acb54baSEdgar E. Iglesias t1 = tcg_temp_new(); 13384acb54baSEdgar E. Iglesias 13394acb54baSEdgar E. Iglesias tcg_gen_ori_tl(t1, cpu_SR[SR_MSR], MSR_EE); 13404acb54baSEdgar E. Iglesias tcg_gen_andi_tl(t1, t1, ~MSR_EIP); 13414acb54baSEdgar E. Iglesias tcg_gen_shri_tl(t0, t1, 1); 13424acb54baSEdgar E. Iglesias tcg_gen_andi_tl(t0, t0, (MSR_VM | MSR_UM)); 13434acb54baSEdgar E. Iglesias 13444acb54baSEdgar E. Iglesias tcg_gen_andi_tl(t1, t1, ~(MSR_VM | MSR_UM)); 13454acb54baSEdgar E. Iglesias tcg_gen_or_tl(t1, t1, t0); 13464acb54baSEdgar E. Iglesias msr_write(dc, t1); 13474acb54baSEdgar E. Iglesias tcg_temp_free(t1); 13484acb54baSEdgar E. Iglesias tcg_temp_free(t0); 13494acb54baSEdgar E. Iglesias dc->tb_flags &= ~DRTE_FLAG; 13504acb54baSEdgar E. Iglesias } 13514acb54baSEdgar E. Iglesias 13524acb54baSEdgar E. Iglesias static void dec_rts(DisasContext *dc) 13534acb54baSEdgar E. Iglesias { 13544acb54baSEdgar E. Iglesias unsigned int b_bit, i_bit, e_bit; 135597ed5ccdSBenjamin Herrenschmidt int mem_index = cpu_mmu_index(&dc->cpu->env, false); 13564acb54baSEdgar E. Iglesias 13574acb54baSEdgar E. Iglesias i_bit = dc->ir & (1 << 21); 13584acb54baSEdgar E. Iglesias b_bit = dc->ir & (1 << 22); 13594acb54baSEdgar E. Iglesias e_bit = dc->ir & (1 << 23); 13604acb54baSEdgar E. Iglesias 13614acb54baSEdgar E. Iglesias dc->delayed_branch = 2; 13624acb54baSEdgar E. Iglesias dc->tb_flags |= D_FLAG; 13634acb54baSEdgar E. Iglesias tcg_gen_st_tl(tcg_const_tl(dc->type_b && (dc->tb_flags & IMM_FLAG)), 136468cee38aSAndreas Färber cpu_env, offsetof(CPUMBState, bimm)); 13654acb54baSEdgar E. Iglesias 13664acb54baSEdgar E. Iglesias if (i_bit) { 13674acb54baSEdgar E. Iglesias LOG_DIS("rtid ir=%x\n", dc->ir); 13681567a005SEdgar E. Iglesias if ((dc->tb_flags & MSR_EE_FLAG) 13691567a005SEdgar E. Iglesias && mem_index == MMU_USER_IDX) { 13701567a005SEdgar E. Iglesias tcg_gen_movi_tl(cpu_SR[SR_ESR], ESR_EC_PRIVINSN); 13711567a005SEdgar E. Iglesias t_gen_raise_exception(dc, EXCP_HW_EXCP); 13721567a005SEdgar E. Iglesias } 13734acb54baSEdgar E. Iglesias dc->tb_flags |= DRTI_FLAG; 13744acb54baSEdgar E. Iglesias } else if (b_bit) { 13754acb54baSEdgar E. Iglesias LOG_DIS("rtbd ir=%x\n", dc->ir); 13761567a005SEdgar E. Iglesias if ((dc->tb_flags & MSR_EE_FLAG) 13771567a005SEdgar E. Iglesias && mem_index == MMU_USER_IDX) { 13781567a005SEdgar E. Iglesias tcg_gen_movi_tl(cpu_SR[SR_ESR], ESR_EC_PRIVINSN); 13791567a005SEdgar E. Iglesias t_gen_raise_exception(dc, EXCP_HW_EXCP); 13801567a005SEdgar E. Iglesias } 13814acb54baSEdgar E. Iglesias dc->tb_flags |= DRTB_FLAG; 13824acb54baSEdgar E. Iglesias } else if (e_bit) { 13834acb54baSEdgar E. Iglesias LOG_DIS("rted ir=%x\n", dc->ir); 13841567a005SEdgar E. Iglesias if ((dc->tb_flags & MSR_EE_FLAG) 13851567a005SEdgar E. Iglesias && mem_index == MMU_USER_IDX) { 13861567a005SEdgar E. Iglesias tcg_gen_movi_tl(cpu_SR[SR_ESR], ESR_EC_PRIVINSN); 13871567a005SEdgar E. Iglesias t_gen_raise_exception(dc, EXCP_HW_EXCP); 13881567a005SEdgar E. Iglesias } 13894acb54baSEdgar E. Iglesias dc->tb_flags |= DRTE_FLAG; 13904acb54baSEdgar E. Iglesias } else 13914acb54baSEdgar E. Iglesias LOG_DIS("rts ir=%x\n", dc->ir); 13924acb54baSEdgar E. Iglesias 139323979dc5SEdgar E. Iglesias dc->jmp = JMP_INDIRECT; 13944acb54baSEdgar E. Iglesias tcg_gen_movi_tl(env_btaken, 1); 13954acb54baSEdgar E. Iglesias tcg_gen_add_tl(env_btarget, cpu_R[dc->ra], *(dec_alu_op_b(dc))); 13964acb54baSEdgar E. Iglesias } 13974acb54baSEdgar E. Iglesias 139897694c57SEdgar E. Iglesias static int dec_check_fpuv2(DisasContext *dc) 139997694c57SEdgar E. Iglesias { 1400be67e9abSAlistair Francis if ((dc->cpu->cfg.use_fpu != 2) && (dc->tb_flags & MSR_EE_FLAG)) { 140197694c57SEdgar E. Iglesias tcg_gen_movi_tl(cpu_SR[SR_ESR], ESR_EC_FPU); 140297694c57SEdgar E. Iglesias t_gen_raise_exception(dc, EXCP_HW_EXCP); 140397694c57SEdgar E. Iglesias } 1404be67e9abSAlistair Francis return (dc->cpu->cfg.use_fpu == 2) ? 0 : PVR2_USE_FPU2_MASK; 140597694c57SEdgar E. Iglesias } 140697694c57SEdgar E. Iglesias 14071567a005SEdgar E. Iglesias static void dec_fpu(DisasContext *dc) 14081567a005SEdgar E. Iglesias { 140997694c57SEdgar E. Iglesias unsigned int fpu_insn; 141097694c57SEdgar E. Iglesias 14111567a005SEdgar E. Iglesias if ((dc->tb_flags & MSR_EE_FLAG) 14120063ebd6SAndreas Färber && (dc->cpu->env.pvr.regs[2] & PVR2_ILL_OPCODE_EXC_MASK) 14135153bb89SEdgar E. Iglesias && !dc->cpu->cfg.use_fpu) { 141497694c57SEdgar E. Iglesias tcg_gen_movi_tl(cpu_SR[SR_ESR], ESR_EC_ILLEGAL_OP); 14151567a005SEdgar E. Iglesias t_gen_raise_exception(dc, EXCP_HW_EXCP); 14161567a005SEdgar E. Iglesias return; 14171567a005SEdgar E. Iglesias } 14181567a005SEdgar E. Iglesias 141997694c57SEdgar E. Iglesias fpu_insn = (dc->ir >> 7) & 7; 142097694c57SEdgar E. Iglesias 142197694c57SEdgar E. Iglesias switch (fpu_insn) { 142297694c57SEdgar E. Iglesias case 0: 142364254ebaSBlue Swirl gen_helper_fadd(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra], 142464254ebaSBlue Swirl cpu_R[dc->rb]); 142597694c57SEdgar E. Iglesias break; 142697694c57SEdgar E. Iglesias 142797694c57SEdgar E. Iglesias case 1: 142864254ebaSBlue Swirl gen_helper_frsub(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra], 142964254ebaSBlue Swirl cpu_R[dc->rb]); 143097694c57SEdgar E. Iglesias break; 143197694c57SEdgar E. Iglesias 143297694c57SEdgar E. Iglesias case 2: 143364254ebaSBlue Swirl gen_helper_fmul(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra], 143464254ebaSBlue Swirl cpu_R[dc->rb]); 143597694c57SEdgar E. Iglesias break; 143697694c57SEdgar E. Iglesias 143797694c57SEdgar E. Iglesias case 3: 143864254ebaSBlue Swirl gen_helper_fdiv(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra], 143964254ebaSBlue Swirl cpu_R[dc->rb]); 144097694c57SEdgar E. Iglesias break; 144197694c57SEdgar E. Iglesias 144297694c57SEdgar E. Iglesias case 4: 144397694c57SEdgar E. Iglesias switch ((dc->ir >> 4) & 7) { 144497694c57SEdgar E. Iglesias case 0: 144564254ebaSBlue Swirl gen_helper_fcmp_un(cpu_R[dc->rd], cpu_env, 144697694c57SEdgar E. Iglesias cpu_R[dc->ra], cpu_R[dc->rb]); 144797694c57SEdgar E. Iglesias break; 144897694c57SEdgar E. Iglesias case 1: 144964254ebaSBlue Swirl gen_helper_fcmp_lt(cpu_R[dc->rd], cpu_env, 145097694c57SEdgar E. Iglesias cpu_R[dc->ra], cpu_R[dc->rb]); 145197694c57SEdgar E. Iglesias break; 145297694c57SEdgar E. Iglesias case 2: 145364254ebaSBlue Swirl gen_helper_fcmp_eq(cpu_R[dc->rd], cpu_env, 145497694c57SEdgar E. Iglesias cpu_R[dc->ra], cpu_R[dc->rb]); 145597694c57SEdgar E. Iglesias break; 145697694c57SEdgar E. Iglesias case 3: 145764254ebaSBlue Swirl gen_helper_fcmp_le(cpu_R[dc->rd], cpu_env, 145897694c57SEdgar E. Iglesias cpu_R[dc->ra], cpu_R[dc->rb]); 145997694c57SEdgar E. Iglesias break; 146097694c57SEdgar E. Iglesias case 4: 146164254ebaSBlue Swirl gen_helper_fcmp_gt(cpu_R[dc->rd], cpu_env, 146297694c57SEdgar E. Iglesias cpu_R[dc->ra], cpu_R[dc->rb]); 146397694c57SEdgar E. Iglesias break; 146497694c57SEdgar E. Iglesias case 5: 146564254ebaSBlue Swirl gen_helper_fcmp_ne(cpu_R[dc->rd], cpu_env, 146697694c57SEdgar E. Iglesias cpu_R[dc->ra], cpu_R[dc->rb]); 146797694c57SEdgar E. Iglesias break; 146897694c57SEdgar E. Iglesias case 6: 146964254ebaSBlue Swirl gen_helper_fcmp_ge(cpu_R[dc->rd], cpu_env, 147097694c57SEdgar E. Iglesias cpu_R[dc->ra], cpu_R[dc->rb]); 147197694c57SEdgar E. Iglesias break; 147297694c57SEdgar E. Iglesias default: 147371547a3bSBlue Swirl qemu_log_mask(LOG_UNIMP, 147471547a3bSBlue Swirl "unimplemented fcmp fpu_insn=%x pc=%x" 147571547a3bSBlue Swirl " opc=%x\n", 147697694c57SEdgar E. Iglesias fpu_insn, dc->pc, dc->opcode); 14771567a005SEdgar E. Iglesias dc->abort_at_next_insn = 1; 147897694c57SEdgar E. Iglesias break; 147997694c57SEdgar E. Iglesias } 148097694c57SEdgar E. Iglesias break; 148197694c57SEdgar E. Iglesias 148297694c57SEdgar E. Iglesias case 5: 148397694c57SEdgar E. Iglesias if (!dec_check_fpuv2(dc)) { 148497694c57SEdgar E. Iglesias return; 148597694c57SEdgar E. Iglesias } 148664254ebaSBlue Swirl gen_helper_flt(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra]); 148797694c57SEdgar E. Iglesias break; 148897694c57SEdgar E. Iglesias 148997694c57SEdgar E. Iglesias case 6: 149097694c57SEdgar E. Iglesias if (!dec_check_fpuv2(dc)) { 149197694c57SEdgar E. Iglesias return; 149297694c57SEdgar E. Iglesias } 149364254ebaSBlue Swirl gen_helper_fint(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra]); 149497694c57SEdgar E. Iglesias break; 149597694c57SEdgar E. Iglesias 149697694c57SEdgar E. Iglesias case 7: 149797694c57SEdgar E. Iglesias if (!dec_check_fpuv2(dc)) { 149897694c57SEdgar E. Iglesias return; 149997694c57SEdgar E. Iglesias } 150064254ebaSBlue Swirl gen_helper_fsqrt(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra]); 150197694c57SEdgar E. Iglesias break; 150297694c57SEdgar E. Iglesias 150397694c57SEdgar E. Iglesias default: 150471547a3bSBlue Swirl qemu_log_mask(LOG_UNIMP, "unimplemented FPU insn fpu_insn=%x pc=%x" 150571547a3bSBlue Swirl " opc=%x\n", 150697694c57SEdgar E. Iglesias fpu_insn, dc->pc, dc->opcode); 150797694c57SEdgar E. Iglesias dc->abort_at_next_insn = 1; 150897694c57SEdgar E. Iglesias break; 150997694c57SEdgar E. Iglesias } 15101567a005SEdgar E. Iglesias } 15111567a005SEdgar E. Iglesias 15124acb54baSEdgar E. Iglesias static void dec_null(DisasContext *dc) 15134acb54baSEdgar E. Iglesias { 151402b33596SEdgar E. Iglesias if ((dc->tb_flags & MSR_EE_FLAG) 15150063ebd6SAndreas Färber && (dc->cpu->env.pvr.regs[2] & PVR2_ILL_OPCODE_EXC_MASK)) { 151602b33596SEdgar E. Iglesias tcg_gen_movi_tl(cpu_SR[SR_ESR], ESR_EC_ILLEGAL_OP); 151702b33596SEdgar E. Iglesias t_gen_raise_exception(dc, EXCP_HW_EXCP); 151802b33596SEdgar E. Iglesias return; 151902b33596SEdgar E. Iglesias } 15201d512a65SPaolo Bonzini qemu_log_mask(LOG_GUEST_ERROR, "unknown insn pc=%x opc=%x\n", dc->pc, dc->opcode); 15214acb54baSEdgar E. Iglesias dc->abort_at_next_insn = 1; 15224acb54baSEdgar E. Iglesias } 15234acb54baSEdgar E. Iglesias 15246d76d23eSEdgar E. Iglesias /* Insns connected to FSL or AXI stream attached devices. */ 15256d76d23eSEdgar E. Iglesias static void dec_stream(DisasContext *dc) 15266d76d23eSEdgar E. Iglesias { 152797ed5ccdSBenjamin Herrenschmidt int mem_index = cpu_mmu_index(&dc->cpu->env, false); 15286d76d23eSEdgar E. Iglesias TCGv_i32 t_id, t_ctrl; 15296d76d23eSEdgar E. Iglesias int ctrl; 15306d76d23eSEdgar E. Iglesias 15316d76d23eSEdgar E. Iglesias LOG_DIS("%s%s imm=%x\n", dc->rd ? "get" : "put", 15326d76d23eSEdgar E. Iglesias dc->type_b ? "" : "d", dc->imm); 15336d76d23eSEdgar E. Iglesias 15346d76d23eSEdgar E. Iglesias if ((dc->tb_flags & MSR_EE_FLAG) && (mem_index == MMU_USER_IDX)) { 15356d76d23eSEdgar E. Iglesias tcg_gen_movi_tl(cpu_SR[SR_ESR], ESR_EC_PRIVINSN); 15366d76d23eSEdgar E. Iglesias t_gen_raise_exception(dc, EXCP_HW_EXCP); 15376d76d23eSEdgar E. Iglesias return; 15386d76d23eSEdgar E. Iglesias } 15396d76d23eSEdgar E. Iglesias 15406d76d23eSEdgar E. Iglesias t_id = tcg_temp_new(); 15416d76d23eSEdgar E. Iglesias if (dc->type_b) { 15426d76d23eSEdgar E. Iglesias tcg_gen_movi_tl(t_id, dc->imm & 0xf); 15436d76d23eSEdgar E. Iglesias ctrl = dc->imm >> 10; 15446d76d23eSEdgar E. Iglesias } else { 15456d76d23eSEdgar E. Iglesias tcg_gen_andi_tl(t_id, cpu_R[dc->rb], 0xf); 15466d76d23eSEdgar E. Iglesias ctrl = dc->imm >> 5; 15476d76d23eSEdgar E. Iglesias } 15486d76d23eSEdgar E. Iglesias 15496d76d23eSEdgar E. Iglesias t_ctrl = tcg_const_tl(ctrl); 15506d76d23eSEdgar E. Iglesias 15516d76d23eSEdgar E. Iglesias if (dc->rd == 0) { 15526d76d23eSEdgar E. Iglesias gen_helper_put(t_id, t_ctrl, cpu_R[dc->ra]); 15536d76d23eSEdgar E. Iglesias } else { 15546d76d23eSEdgar E. Iglesias gen_helper_get(cpu_R[dc->rd], t_id, t_ctrl); 15556d76d23eSEdgar E. Iglesias } 15566d76d23eSEdgar E. Iglesias tcg_temp_free(t_id); 15576d76d23eSEdgar E. Iglesias tcg_temp_free(t_ctrl); 15586d76d23eSEdgar E. Iglesias } 15596d76d23eSEdgar E. Iglesias 15604acb54baSEdgar E. Iglesias static struct decoder_info { 15614acb54baSEdgar E. Iglesias struct { 15624acb54baSEdgar E. Iglesias uint32_t bits; 15634acb54baSEdgar E. Iglesias uint32_t mask; 15644acb54baSEdgar E. Iglesias }; 15654acb54baSEdgar E. Iglesias void (*dec)(DisasContext *dc); 15664acb54baSEdgar E. Iglesias } decinfo[] = { 15674acb54baSEdgar E. Iglesias {DEC_ADD, dec_add}, 15684acb54baSEdgar E. Iglesias {DEC_SUB, dec_sub}, 15694acb54baSEdgar E. Iglesias {DEC_AND, dec_and}, 15704acb54baSEdgar E. Iglesias {DEC_XOR, dec_xor}, 15714acb54baSEdgar E. Iglesias {DEC_OR, dec_or}, 15724acb54baSEdgar E. Iglesias {DEC_BIT, dec_bit}, 15734acb54baSEdgar E. Iglesias {DEC_BARREL, dec_barrel}, 15744acb54baSEdgar E. Iglesias {DEC_LD, dec_load}, 15754acb54baSEdgar E. Iglesias {DEC_ST, dec_store}, 15764acb54baSEdgar E. Iglesias {DEC_IMM, dec_imm}, 15774acb54baSEdgar E. Iglesias {DEC_BR, dec_br}, 15784acb54baSEdgar E. Iglesias {DEC_BCC, dec_bcc}, 15794acb54baSEdgar E. Iglesias {DEC_RTS, dec_rts}, 15801567a005SEdgar E. Iglesias {DEC_FPU, dec_fpu}, 15814acb54baSEdgar E. Iglesias {DEC_MUL, dec_mul}, 15824acb54baSEdgar E. Iglesias {DEC_DIV, dec_div}, 15834acb54baSEdgar E. Iglesias {DEC_MSR, dec_msr}, 15846d76d23eSEdgar E. Iglesias {DEC_STREAM, dec_stream}, 15854acb54baSEdgar E. Iglesias {{0, 0}, dec_null} 15864acb54baSEdgar E. Iglesias }; 15874acb54baSEdgar E. Iglesias 158864254ebaSBlue Swirl static inline void decode(DisasContext *dc, uint32_t ir) 15894acb54baSEdgar E. Iglesias { 15904acb54baSEdgar E. Iglesias int i; 15914acb54baSEdgar E. Iglesias 159264254ebaSBlue Swirl dc->ir = ir; 15934acb54baSEdgar E. Iglesias LOG_DIS("%8.8x\t", dc->ir); 15944acb54baSEdgar E. Iglesias 15954acb54baSEdgar E. Iglesias if (dc->ir) 15964acb54baSEdgar E. Iglesias dc->nr_nops = 0; 15974acb54baSEdgar E. Iglesias else { 15981567a005SEdgar E. Iglesias if ((dc->tb_flags & MSR_EE_FLAG) 15990063ebd6SAndreas Färber && (dc->cpu->env.pvr.regs[2] & PVR2_ILL_OPCODE_EXC_MASK) 16000063ebd6SAndreas Färber && (dc->cpu->env.pvr.regs[2] & PVR2_OPCODE_0x0_ILL_MASK)) { 16011567a005SEdgar E. Iglesias tcg_gen_movi_tl(cpu_SR[SR_ESR], ESR_EC_ILLEGAL_OP); 16021567a005SEdgar E. Iglesias t_gen_raise_exception(dc, EXCP_HW_EXCP); 16031567a005SEdgar E. Iglesias return; 16041567a005SEdgar E. Iglesias } 16051567a005SEdgar E. Iglesias 16064acb54baSEdgar E. Iglesias LOG_DIS("nr_nops=%d\t", dc->nr_nops); 16074acb54baSEdgar E. Iglesias dc->nr_nops++; 1608a47dddd7SAndreas Färber if (dc->nr_nops > 4) { 16090063ebd6SAndreas Färber cpu_abort(CPU(dc->cpu), "fetching nop sequence\n"); 1610a47dddd7SAndreas Färber } 16114acb54baSEdgar E. Iglesias } 16124acb54baSEdgar E. Iglesias /* bit 2 seems to indicate insn type. */ 16134acb54baSEdgar E. Iglesias dc->type_b = ir & (1 << 29); 16144acb54baSEdgar E. Iglesias 16154acb54baSEdgar E. Iglesias dc->opcode = EXTRACT_FIELD(ir, 26, 31); 16164acb54baSEdgar E. Iglesias dc->rd = EXTRACT_FIELD(ir, 21, 25); 16174acb54baSEdgar E. Iglesias dc->ra = EXTRACT_FIELD(ir, 16, 20); 16184acb54baSEdgar E. Iglesias dc->rb = EXTRACT_FIELD(ir, 11, 15); 16194acb54baSEdgar E. Iglesias dc->imm = EXTRACT_FIELD(ir, 0, 15); 16204acb54baSEdgar E. Iglesias 16214acb54baSEdgar E. Iglesias /* Large switch for all insns. */ 16224acb54baSEdgar E. Iglesias for (i = 0; i < ARRAY_SIZE(decinfo); i++) { 16234acb54baSEdgar E. Iglesias if ((dc->opcode & decinfo[i].mask) == decinfo[i].bits) { 16244acb54baSEdgar E. Iglesias decinfo[i].dec(dc); 16254acb54baSEdgar E. Iglesias break; 16264acb54baSEdgar E. Iglesias } 16274acb54baSEdgar E. Iglesias } 16284acb54baSEdgar E. Iglesias } 16294acb54baSEdgar E. Iglesias 16304acb54baSEdgar E. Iglesias /* generate intermediate code for basic block 'tb'. */ 16319c489ea6SLluís Vilanova void gen_intermediate_code(CPUState *cs, struct TranslationBlock *tb) 16324acb54baSEdgar E. Iglesias { 16339c489ea6SLluís Vilanova CPUMBState *env = cs->env_ptr; 16344e5e1215SRichard Henderson MicroBlazeCPU *cpu = mb_env_get_cpu(env); 16354acb54baSEdgar E. Iglesias uint32_t pc_start; 16364acb54baSEdgar E. Iglesias struct DisasContext ctx; 16374acb54baSEdgar E. Iglesias struct DisasContext *dc = &ctx; 1638*56371527SEmilio G. Cota uint32_t page_start, org_flags; 16394acb54baSEdgar E. Iglesias target_ulong npc; 16404acb54baSEdgar E. Iglesias int num_insns; 16414acb54baSEdgar E. Iglesias int max_insns; 16424acb54baSEdgar E. Iglesias 16434acb54baSEdgar E. Iglesias pc_start = tb->pc; 16440063ebd6SAndreas Färber dc->cpu = cpu; 16454acb54baSEdgar E. Iglesias dc->tb = tb; 16464acb54baSEdgar E. Iglesias org_flags = dc->synced_flags = dc->tb_flags = tb->flags; 16474acb54baSEdgar E. Iglesias 16484acb54baSEdgar E. Iglesias dc->is_jmp = DISAS_NEXT; 16494acb54baSEdgar E. Iglesias dc->jmp = 0; 16504acb54baSEdgar E. Iglesias dc->delayed_branch = !!(dc->tb_flags & D_FLAG); 165123979dc5SEdgar E. Iglesias if (dc->delayed_branch) { 165223979dc5SEdgar E. Iglesias dc->jmp = JMP_INDIRECT; 165323979dc5SEdgar E. Iglesias } 16544acb54baSEdgar E. Iglesias dc->pc = pc_start; 1655ed2803daSAndreas Färber dc->singlestep_enabled = cs->singlestep_enabled; 16564acb54baSEdgar E. Iglesias dc->cpustate_changed = 0; 16574acb54baSEdgar E. Iglesias dc->abort_at_next_insn = 0; 16584acb54baSEdgar E. Iglesias dc->nr_nops = 0; 16594acb54baSEdgar E. Iglesias 1660a47dddd7SAndreas Färber if (pc_start & 3) { 1661a47dddd7SAndreas Färber cpu_abort(cs, "Microblaze: unaligned PC=%x\n", pc_start); 1662a47dddd7SAndreas Färber } 16634acb54baSEdgar E. Iglesias 1664*56371527SEmilio G. Cota page_start = pc_start & TARGET_PAGE_MASK; 16654acb54baSEdgar E. Iglesias num_insns = 0; 1666c5a49c63SEmilio G. Cota max_insns = tb_cflags(tb) & CF_COUNT_MASK; 1667190ce7fbSRichard Henderson if (max_insns == 0) { 16684acb54baSEdgar E. Iglesias max_insns = CF_COUNT_MASK; 1669190ce7fbSRichard Henderson } 1670190ce7fbSRichard Henderson if (max_insns > TCG_MAX_INSNS) { 1671190ce7fbSRichard Henderson max_insns = TCG_MAX_INSNS; 1672190ce7fbSRichard Henderson } 16734acb54baSEdgar E. Iglesias 1674cd42d5b2SPaolo Bonzini gen_tb_start(tb); 16754acb54baSEdgar E. Iglesias do 16764acb54baSEdgar E. Iglesias { 1677667b8e29SRichard Henderson tcg_gen_insn_start(dc->pc); 1678959082fcSRichard Henderson num_insns++; 16794acb54baSEdgar E. Iglesias 1680b933066aSRichard Henderson #if SIM_COMPAT 1681b933066aSRichard Henderson if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)) { 1682b933066aSRichard Henderson tcg_gen_movi_tl(cpu_SR[SR_PC], dc->pc); 1683b933066aSRichard Henderson gen_helper_debug(); 1684b933066aSRichard Henderson } 1685b933066aSRichard Henderson #endif 1686b933066aSRichard Henderson 1687b933066aSRichard Henderson if (unlikely(cpu_breakpoint_test(cs, dc->pc, BP_ANY))) { 1688b933066aSRichard Henderson t_gen_raise_exception(dc, EXCP_DEBUG); 1689b933066aSRichard Henderson dc->is_jmp = DISAS_UPDATE; 1690522a0d4eSRichard Henderson /* The address covered by the breakpoint must be included in 1691522a0d4eSRichard Henderson [tb->pc, tb->pc + tb->size) in order to for it to be 1692522a0d4eSRichard Henderson properly cleared -- thus we increment the PC here so that 1693522a0d4eSRichard Henderson the logic setting tb->size below does the right thing. */ 1694522a0d4eSRichard Henderson dc->pc += 4; 1695b933066aSRichard Henderson break; 1696b933066aSRichard Henderson } 1697b933066aSRichard Henderson 16984acb54baSEdgar E. Iglesias /* Pretty disas. */ 16994acb54baSEdgar E. Iglesias LOG_DIS("%8.8x:\t", dc->pc); 17004acb54baSEdgar E. Iglesias 1701c5a49c63SEmilio G. Cota if (num_insns == max_insns && (tb_cflags(tb) & CF_LAST_IO)) { 17024acb54baSEdgar E. Iglesias gen_io_start(); 1703959082fcSRichard Henderson } 17044acb54baSEdgar E. Iglesias 17054acb54baSEdgar E. Iglesias dc->clear_imm = 1; 170664254ebaSBlue Swirl decode(dc, cpu_ldl_code(env, dc->pc)); 17074acb54baSEdgar E. Iglesias if (dc->clear_imm) 17084acb54baSEdgar E. Iglesias dc->tb_flags &= ~IMM_FLAG; 17094acb54baSEdgar E. Iglesias dc->pc += 4; 17104acb54baSEdgar E. Iglesias 17114acb54baSEdgar E. Iglesias if (dc->delayed_branch) { 17124acb54baSEdgar E. Iglesias dc->delayed_branch--; 17134acb54baSEdgar E. Iglesias if (!dc->delayed_branch) { 17144acb54baSEdgar E. Iglesias if (dc->tb_flags & DRTI_FLAG) 17154acb54baSEdgar E. Iglesias do_rti(dc); 17164acb54baSEdgar E. Iglesias if (dc->tb_flags & DRTB_FLAG) 17174acb54baSEdgar E. Iglesias do_rtb(dc); 17184acb54baSEdgar E. Iglesias if (dc->tb_flags & DRTE_FLAG) 17194acb54baSEdgar E. Iglesias do_rte(dc); 17204acb54baSEdgar E. Iglesias /* Clear the delay slot flag. */ 17214acb54baSEdgar E. Iglesias dc->tb_flags &= ~D_FLAG; 17224acb54baSEdgar E. Iglesias /* If it is a direct jump, try direct chaining. */ 172323979dc5SEdgar E. Iglesias if (dc->jmp == JMP_INDIRECT) { 17244acb54baSEdgar E. Iglesias eval_cond_jmp(dc, env_btarget, tcg_const_tl(dc->pc)); 17254acb54baSEdgar E. Iglesias dc->is_jmp = DISAS_JUMP; 172623979dc5SEdgar E. Iglesias } else if (dc->jmp == JMP_DIRECT) { 1727844bab60SEdgar E. Iglesias t_sync_flags(dc); 1728844bab60SEdgar E. Iglesias gen_goto_tb(dc, 0, dc->jmp_pc); 1729844bab60SEdgar E. Iglesias dc->is_jmp = DISAS_TB_JUMP; 1730844bab60SEdgar E. Iglesias } else if (dc->jmp == JMP_DIRECT_CC) { 173142a268c2SRichard Henderson TCGLabel *l1 = gen_new_label(); 173223979dc5SEdgar E. Iglesias t_sync_flags(dc); 173323979dc5SEdgar E. Iglesias /* Conditional jmp. */ 173423979dc5SEdgar E. Iglesias tcg_gen_brcondi_tl(TCG_COND_NE, env_btaken, 0, l1); 173523979dc5SEdgar E. Iglesias gen_goto_tb(dc, 1, dc->pc); 173623979dc5SEdgar E. Iglesias gen_set_label(l1); 173723979dc5SEdgar E. Iglesias gen_goto_tb(dc, 0, dc->jmp_pc); 173823979dc5SEdgar E. Iglesias 173923979dc5SEdgar E. Iglesias dc->is_jmp = DISAS_TB_JUMP; 17404acb54baSEdgar E. Iglesias } 17414acb54baSEdgar E. Iglesias break; 17424acb54baSEdgar E. Iglesias } 17434acb54baSEdgar E. Iglesias } 1744ed2803daSAndreas Färber if (cs->singlestep_enabled) { 17454acb54baSEdgar E. Iglesias break; 1746ed2803daSAndreas Färber } 17474acb54baSEdgar E. Iglesias } while (!dc->is_jmp && !dc->cpustate_changed 1748fe700adbSRichard Henderson && !tcg_op_buf_full() 17494acb54baSEdgar E. Iglesias && !singlestep 1750*56371527SEmilio G. Cota && (dc->pc - page_start < TARGET_PAGE_SIZE) 17514acb54baSEdgar E. Iglesias && num_insns < max_insns); 17524acb54baSEdgar E. Iglesias 17534acb54baSEdgar E. Iglesias npc = dc->pc; 1754844bab60SEdgar E. Iglesias if (dc->jmp == JMP_DIRECT || dc->jmp == JMP_DIRECT_CC) { 17554acb54baSEdgar E. Iglesias if (dc->tb_flags & D_FLAG) { 17564acb54baSEdgar E. Iglesias dc->is_jmp = DISAS_UPDATE; 17574acb54baSEdgar E. Iglesias tcg_gen_movi_tl(cpu_SR[SR_PC], npc); 17584acb54baSEdgar E. Iglesias sync_jmpstate(dc); 17594acb54baSEdgar E. Iglesias } else 17604acb54baSEdgar E. Iglesias npc = dc->jmp_pc; 17614acb54baSEdgar E. Iglesias } 17624acb54baSEdgar E. Iglesias 1763c5a49c63SEmilio G. Cota if (tb_cflags(tb) & CF_LAST_IO) 17644acb54baSEdgar E. Iglesias gen_io_end(); 17654acb54baSEdgar E. Iglesias /* Force an update if the per-tb cpu state has changed. */ 17664acb54baSEdgar E. Iglesias if (dc->is_jmp == DISAS_NEXT 17674acb54baSEdgar E. Iglesias && (dc->cpustate_changed || org_flags != dc->tb_flags)) { 17684acb54baSEdgar E. Iglesias dc->is_jmp = DISAS_UPDATE; 17694acb54baSEdgar E. Iglesias tcg_gen_movi_tl(cpu_SR[SR_PC], npc); 17704acb54baSEdgar E. Iglesias } 17714acb54baSEdgar E. Iglesias t_sync_flags(dc); 17724acb54baSEdgar E. Iglesias 1773ed2803daSAndreas Färber if (unlikely(cs->singlestep_enabled)) { 17746c5f738dSEdgar E. Iglesias TCGv_i32 tmp = tcg_const_i32(EXCP_DEBUG); 17756c5f738dSEdgar E. Iglesias 17766c5f738dSEdgar E. Iglesias if (dc->is_jmp != DISAS_JUMP) { 17774acb54baSEdgar E. Iglesias tcg_gen_movi_tl(cpu_SR[SR_PC], npc); 17786c5f738dSEdgar E. Iglesias } 177964254ebaSBlue Swirl gen_helper_raise_exception(cpu_env, tmp); 17806c5f738dSEdgar E. Iglesias tcg_temp_free_i32(tmp); 17814acb54baSEdgar E. Iglesias } else { 17824acb54baSEdgar E. Iglesias switch(dc->is_jmp) { 17834acb54baSEdgar E. Iglesias case DISAS_NEXT: 17844acb54baSEdgar E. Iglesias gen_goto_tb(dc, 1, npc); 17854acb54baSEdgar E. Iglesias break; 17864acb54baSEdgar E. Iglesias default: 17874acb54baSEdgar E. Iglesias case DISAS_JUMP: 17884acb54baSEdgar E. Iglesias case DISAS_UPDATE: 17894acb54baSEdgar E. Iglesias /* indicate that the hash table must be used 17904acb54baSEdgar E. Iglesias to find the next TB */ 17914acb54baSEdgar E. Iglesias tcg_gen_exit_tb(0); 17924acb54baSEdgar E. Iglesias break; 17934acb54baSEdgar E. Iglesias case DISAS_TB_JUMP: 17944acb54baSEdgar E. Iglesias /* nothing more to generate */ 17954acb54baSEdgar E. Iglesias break; 17964acb54baSEdgar E. Iglesias } 17974acb54baSEdgar E. Iglesias } 1798806f352dSPeter Maydell gen_tb_end(tb, num_insns); 17990a7df5daSRichard Henderson 18004acb54baSEdgar E. Iglesias tb->size = dc->pc - pc_start; 18014acb54baSEdgar E. Iglesias tb->icount = num_insns; 18024acb54baSEdgar E. Iglesias 18034acb54baSEdgar E. Iglesias #ifdef DEBUG_DISAS 18044acb54baSEdgar E. Iglesias #if !SIM_COMPAT 18054910e6e4SRichard Henderson if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM) 18064910e6e4SRichard Henderson && qemu_log_in_addr_range(pc_start)) { 18071ee73216SRichard Henderson qemu_log_lock(); 1808f01a5e7eSRichard Henderson qemu_log("--------------\n"); 18091d48474dSRichard Henderson log_target_disas(cs, pc_start, dc->pc - pc_start); 18101ee73216SRichard Henderson qemu_log_unlock(); 18114acb54baSEdgar E. Iglesias } 18124acb54baSEdgar E. Iglesias #endif 18134acb54baSEdgar E. Iglesias #endif 18144acb54baSEdgar E. Iglesias assert(!dc->abort_at_next_insn); 18154acb54baSEdgar E. Iglesias } 18164acb54baSEdgar E. Iglesias 1817878096eeSAndreas Färber void mb_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function cpu_fprintf, 18184acb54baSEdgar E. Iglesias int flags) 18194acb54baSEdgar E. Iglesias { 1820878096eeSAndreas Färber MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs); 1821878096eeSAndreas Färber CPUMBState *env = &cpu->env; 18224acb54baSEdgar E. Iglesias int i; 18234acb54baSEdgar E. Iglesias 18244acb54baSEdgar E. Iglesias if (!env || !f) 18254acb54baSEdgar E. Iglesias return; 18264acb54baSEdgar E. Iglesias 18274acb54baSEdgar E. Iglesias cpu_fprintf(f, "IN: PC=%x %s\n", 18284acb54baSEdgar E. Iglesias env->sregs[SR_PC], lookup_symbol(env->sregs[SR_PC])); 182997694c57SEdgar E. Iglesias cpu_fprintf(f, "rmsr=%x resr=%x rear=%x debug=%x imm=%x iflags=%x fsr=%x\n", 18304c24aa0aSMichal Simek env->sregs[SR_MSR], env->sregs[SR_ESR], env->sregs[SR_EAR], 183197694c57SEdgar E. Iglesias env->debug, env->imm, env->iflags, env->sregs[SR_FSR]); 183217c52a43SEdgar E. Iglesias cpu_fprintf(f, "btaken=%d btarget=%x mode=%s(saved=%s) eip=%d ie=%d\n", 18334acb54baSEdgar E. Iglesias env->btaken, env->btarget, 18344acb54baSEdgar E. Iglesias (env->sregs[SR_MSR] & MSR_UM) ? "user" : "kernel", 183517c52a43SEdgar E. Iglesias (env->sregs[SR_MSR] & MSR_UMS) ? "user" : "kernel", 183617c52a43SEdgar E. Iglesias (env->sregs[SR_MSR] & MSR_EIP), 183717c52a43SEdgar E. Iglesias (env->sregs[SR_MSR] & MSR_IE)); 183817c52a43SEdgar E. Iglesias 18394acb54baSEdgar E. Iglesias for (i = 0; i < 32; i++) { 18404acb54baSEdgar E. Iglesias cpu_fprintf(f, "r%2.2d=%8.8x ", i, env->regs[i]); 18414acb54baSEdgar E. Iglesias if ((i + 1) % 4 == 0) 18424acb54baSEdgar E. Iglesias cpu_fprintf(f, "\n"); 18434acb54baSEdgar E. Iglesias } 18444acb54baSEdgar E. Iglesias cpu_fprintf(f, "\n\n"); 18454acb54baSEdgar E. Iglesias } 18464acb54baSEdgar E. Iglesias 1847cd0c24f9SAndreas Färber void mb_tcg_init(void) 1848cd0c24f9SAndreas Färber { 1849cd0c24f9SAndreas Färber int i; 18504acb54baSEdgar E. Iglesias 1851e1ccc054SRichard Henderson env_debug = tcg_global_mem_new(cpu_env, 185268cee38aSAndreas Färber offsetof(CPUMBState, debug), 18534acb54baSEdgar E. Iglesias "debug0"); 1854e1ccc054SRichard Henderson env_iflags = tcg_global_mem_new(cpu_env, 185568cee38aSAndreas Färber offsetof(CPUMBState, iflags), 18564acb54baSEdgar E. Iglesias "iflags"); 1857e1ccc054SRichard Henderson env_imm = tcg_global_mem_new(cpu_env, 185868cee38aSAndreas Färber offsetof(CPUMBState, imm), 18594acb54baSEdgar E. Iglesias "imm"); 1860e1ccc054SRichard Henderson env_btarget = tcg_global_mem_new(cpu_env, 186168cee38aSAndreas Färber offsetof(CPUMBState, btarget), 18624acb54baSEdgar E. Iglesias "btarget"); 1863e1ccc054SRichard Henderson env_btaken = tcg_global_mem_new(cpu_env, 186468cee38aSAndreas Färber offsetof(CPUMBState, btaken), 18654acb54baSEdgar E. Iglesias "btaken"); 1866e1ccc054SRichard Henderson env_res_addr = tcg_global_mem_new(cpu_env, 18674a536270SEdgar E. Iglesias offsetof(CPUMBState, res_addr), 18684a536270SEdgar E. Iglesias "res_addr"); 1869e1ccc054SRichard Henderson env_res_val = tcg_global_mem_new(cpu_env, 187011a76217SEdgar E. Iglesias offsetof(CPUMBState, res_val), 187111a76217SEdgar E. Iglesias "res_val"); 18724acb54baSEdgar E. Iglesias for (i = 0; i < ARRAY_SIZE(cpu_R); i++) { 1873e1ccc054SRichard Henderson cpu_R[i] = tcg_global_mem_new(cpu_env, 187468cee38aSAndreas Färber offsetof(CPUMBState, regs[i]), 18754acb54baSEdgar E. Iglesias regnames[i]); 18764acb54baSEdgar E. Iglesias } 18774acb54baSEdgar E. Iglesias for (i = 0; i < ARRAY_SIZE(cpu_SR); i++) { 1878e1ccc054SRichard Henderson cpu_SR[i] = tcg_global_mem_new(cpu_env, 187968cee38aSAndreas Färber offsetof(CPUMBState, sregs[i]), 18804acb54baSEdgar E. Iglesias special_regnames[i]); 18814acb54baSEdgar E. Iglesias } 18824acb54baSEdgar E. Iglesias } 18834acb54baSEdgar E. Iglesias 1884bad729e2SRichard Henderson void restore_state_to_opc(CPUMBState *env, TranslationBlock *tb, 1885bad729e2SRichard Henderson target_ulong *data) 18864acb54baSEdgar E. Iglesias { 1887bad729e2SRichard Henderson env->sregs[SR_PC] = data[0]; 18884acb54baSEdgar E. Iglesias } 1889