14acb54baSEdgar E. Iglesias /* 24acb54baSEdgar E. Iglesias * Xilinx MicroBlaze emulation for qemu: main translation routines. 34acb54baSEdgar E. Iglesias * 44acb54baSEdgar E. Iglesias * Copyright (c) 2009 Edgar E. Iglesias. 5dadc1064SPeter A. G. Crosthwaite * Copyright (c) 2009-2012 PetaLogix Qld Pty Ltd. 64acb54baSEdgar E. Iglesias * 74acb54baSEdgar E. Iglesias * This library is free software; you can redistribute it and/or 84acb54baSEdgar E. Iglesias * modify it under the terms of the GNU Lesser General Public 94acb54baSEdgar E. Iglesias * License as published by the Free Software Foundation; either 104acb54baSEdgar E. Iglesias * version 2 of the License, or (at your option) any later version. 114acb54baSEdgar E. Iglesias * 124acb54baSEdgar E. Iglesias * This library is distributed in the hope that it will be useful, 134acb54baSEdgar E. Iglesias * but WITHOUT ANY WARRANTY; without even the implied warranty of 144acb54baSEdgar E. Iglesias * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 154acb54baSEdgar E. Iglesias * Lesser General Public License for more details. 164acb54baSEdgar E. Iglesias * 174acb54baSEdgar E. Iglesias * You should have received a copy of the GNU Lesser General Public 188167ee88SBlue Swirl * License along with this library; if not, see <http://www.gnu.org/licenses/>. 194acb54baSEdgar E. Iglesias */ 204acb54baSEdgar E. Iglesias 218fd9deceSPeter Maydell #include "qemu/osdep.h" 224acb54baSEdgar E. Iglesias #include "cpu.h" 2376cad711SPaolo Bonzini #include "disas/disas.h" 2463c91552SPaolo Bonzini #include "exec/exec-all.h" 25dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h" 262ef6175aSRichard Henderson #include "exec/helper-proto.h" 274acb54baSEdgar E. Iglesias #include "microblaze-decode.h" 28f08b6170SPaolo Bonzini #include "exec/cpu_ldst.h" 292ef6175aSRichard Henderson #include "exec/helper-gen.h" 3077fc6f5eSLluís Vilanova #include "exec/translator.h" 3190c84c56SMarkus Armbruster #include "qemu/qemu-print.h" 324acb54baSEdgar E. Iglesias 33a7e30d84SLluís Vilanova #include "trace-tcg.h" 34508127e2SPaolo Bonzini #include "exec/log.h" 35a7e30d84SLluís Vilanova 36a7e30d84SLluís Vilanova 374acb54baSEdgar E. Iglesias #define SIM_COMPAT 0 384acb54baSEdgar E. Iglesias #define DISAS_GNU 1 394acb54baSEdgar E. Iglesias #define DISAS_MB 1 404acb54baSEdgar E. Iglesias #if DISAS_MB && !SIM_COMPAT 414acb54baSEdgar E. Iglesias # define LOG_DIS(...) qemu_log_mask(CPU_LOG_TB_IN_ASM, ## __VA_ARGS__) 424acb54baSEdgar E. Iglesias #else 434acb54baSEdgar E. Iglesias # define LOG_DIS(...) do { } while (0) 444acb54baSEdgar E. Iglesias #endif 454acb54baSEdgar E. Iglesias 464acb54baSEdgar E. Iglesias #define D(x) 474acb54baSEdgar E. Iglesias 484acb54baSEdgar E. Iglesias #define EXTRACT_FIELD(src, start, end) \ 494acb54baSEdgar E. Iglesias (((src) >> start) & ((1 << (end - start + 1)) - 1)) 504acb54baSEdgar E. Iglesias 5177fc6f5eSLluís Vilanova /* is_jmp field values */ 5277fc6f5eSLluís Vilanova #define DISAS_JUMP DISAS_TARGET_0 /* only pc was modified dynamically */ 5377fc6f5eSLluís Vilanova #define DISAS_UPDATE DISAS_TARGET_1 /* cpu state was modified dynamically */ 5477fc6f5eSLluís Vilanova #define DISAS_TB_JUMP DISAS_TARGET_2 /* only pc was modified statically */ 5577fc6f5eSLluís Vilanova 56cfeea807SEdgar E. Iglesias static TCGv_i32 env_debug; 57cfeea807SEdgar E. Iglesias static TCGv_i32 cpu_R[32]; 580f96e96bSRichard Henderson static TCGv_i32 cpu_pc; 593e0e16aeSRichard Henderson static TCGv_i32 cpu_msr; 60aa28e6d4SRichard Henderson static TCGv_i64 cpu_ear; 616efd5599SRichard Henderson static TCGv_i32 cpu_esr; 62cfeea807SEdgar E. Iglesias static TCGv_i32 env_imm; 63cfeea807SEdgar E. Iglesias static TCGv_i32 env_btaken; 640f96e96bSRichard Henderson static TCGv_i32 cpu_btarget; 65cfeea807SEdgar E. Iglesias static TCGv_i32 env_iflags; 66403322eaSEdgar E. Iglesias static TCGv env_res_addr; 67cfeea807SEdgar E. Iglesias static TCGv_i32 env_res_val; 684acb54baSEdgar E. Iglesias 69022c62cbSPaolo Bonzini #include "exec/gen-icount.h" 704acb54baSEdgar E. Iglesias 714acb54baSEdgar E. Iglesias /* This is the state at translation time. */ 724acb54baSEdgar E. Iglesias typedef struct DisasContext { 730063ebd6SAndreas Färber MicroBlazeCPU *cpu; 74cfeea807SEdgar E. Iglesias uint32_t pc; 754acb54baSEdgar E. Iglesias 764acb54baSEdgar E. Iglesias /* Decoder. */ 774acb54baSEdgar E. Iglesias int type_b; 784acb54baSEdgar E. Iglesias uint32_t ir; 794acb54baSEdgar E. Iglesias uint8_t opcode; 804acb54baSEdgar E. Iglesias uint8_t rd, ra, rb; 814acb54baSEdgar E. Iglesias uint16_t imm; 824acb54baSEdgar E. Iglesias 834acb54baSEdgar E. Iglesias unsigned int cpustate_changed; 844acb54baSEdgar E. Iglesias unsigned int delayed_branch; 854acb54baSEdgar E. Iglesias unsigned int tb_flags, synced_flags; /* tb dependent flags. */ 864acb54baSEdgar E. Iglesias unsigned int clear_imm; 874acb54baSEdgar E. Iglesias int is_jmp; 884acb54baSEdgar E. Iglesias 894acb54baSEdgar E. Iglesias #define JMP_NOJMP 0 904acb54baSEdgar E. Iglesias #define JMP_DIRECT 1 91844bab60SEdgar E. Iglesias #define JMP_DIRECT_CC 2 92844bab60SEdgar E. Iglesias #define JMP_INDIRECT 3 934acb54baSEdgar E. Iglesias unsigned int jmp; 944acb54baSEdgar E. Iglesias uint32_t jmp_pc; 954acb54baSEdgar E. Iglesias 964acb54baSEdgar E. Iglesias int abort_at_next_insn; 974acb54baSEdgar E. Iglesias struct TranslationBlock *tb; 984acb54baSEdgar E. Iglesias int singlestep_enabled; 994acb54baSEdgar E. Iglesias } DisasContext; 1004acb54baSEdgar E. Iglesias 10138972938SJuan Quintela static const char *regnames[] = 1024acb54baSEdgar E. Iglesias { 1034acb54baSEdgar E. Iglesias "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", 1044acb54baSEdgar E. Iglesias "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", 1054acb54baSEdgar E. Iglesias "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", 1064acb54baSEdgar E. Iglesias "r24", "r25", "r26", "r27", "r28", "r29", "r30", "r31", 1074acb54baSEdgar E. Iglesias }; 1084acb54baSEdgar E. Iglesias 1094acb54baSEdgar E. Iglesias static inline void t_sync_flags(DisasContext *dc) 1104acb54baSEdgar E. Iglesias { 1114abf79a4SDong Xu Wang /* Synch the tb dependent flags between translator and runtime. */ 1124acb54baSEdgar E. Iglesias if (dc->tb_flags != dc->synced_flags) { 113cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(env_iflags, dc->tb_flags); 1144acb54baSEdgar E. Iglesias dc->synced_flags = dc->tb_flags; 1154acb54baSEdgar E. Iglesias } 1164acb54baSEdgar E. Iglesias } 1174acb54baSEdgar E. Iglesias 1184acb54baSEdgar E. Iglesias static inline void t_gen_raise_exception(DisasContext *dc, uint32_t index) 1194acb54baSEdgar E. Iglesias { 1204acb54baSEdgar E. Iglesias TCGv_i32 tmp = tcg_const_i32(index); 1214acb54baSEdgar E. Iglesias 1224acb54baSEdgar E. Iglesias t_sync_flags(dc); 1230f96e96bSRichard Henderson tcg_gen_movi_i32(cpu_pc, dc->pc); 12464254ebaSBlue Swirl gen_helper_raise_exception(cpu_env, tmp); 1254acb54baSEdgar E. Iglesias tcg_temp_free_i32(tmp); 1264acb54baSEdgar E. Iglesias dc->is_jmp = DISAS_UPDATE; 1274acb54baSEdgar E. Iglesias } 1284acb54baSEdgar E. Iglesias 12990aa39a1SSergey Fedorov static inline bool use_goto_tb(DisasContext *dc, target_ulong dest) 13090aa39a1SSergey Fedorov { 13190aa39a1SSergey Fedorov #ifndef CONFIG_USER_ONLY 13290aa39a1SSergey Fedorov return (dc->tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK); 13390aa39a1SSergey Fedorov #else 13490aa39a1SSergey Fedorov return true; 13590aa39a1SSergey Fedorov #endif 13690aa39a1SSergey Fedorov } 13790aa39a1SSergey Fedorov 1384acb54baSEdgar E. Iglesias static void gen_goto_tb(DisasContext *dc, int n, target_ulong dest) 1394acb54baSEdgar E. Iglesias { 14090aa39a1SSergey Fedorov if (use_goto_tb(dc, dest)) { 1414acb54baSEdgar E. Iglesias tcg_gen_goto_tb(n); 1420f96e96bSRichard Henderson tcg_gen_movi_i32(cpu_pc, dest); 14307ea28b4SRichard Henderson tcg_gen_exit_tb(dc->tb, n); 1444acb54baSEdgar E. Iglesias } else { 1450f96e96bSRichard Henderson tcg_gen_movi_i32(cpu_pc, dest); 14607ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 1474acb54baSEdgar E. Iglesias } 1484acb54baSEdgar E. Iglesias } 1494acb54baSEdgar E. Iglesias 150cfeea807SEdgar E. Iglesias static void read_carry(DisasContext *dc, TCGv_i32 d) 151ee8b246fSEdgar E. Iglesias { 1523e0e16aeSRichard Henderson tcg_gen_shri_i32(d, cpu_msr, 31); 153ee8b246fSEdgar E. Iglesias } 154ee8b246fSEdgar E. Iglesias 15504ec7df7SEdgar E. Iglesias /* 15604ec7df7SEdgar E. Iglesias * write_carry sets the carry bits in MSR based on bit 0 of v. 15704ec7df7SEdgar E. Iglesias * v[31:1] are ignored. 15804ec7df7SEdgar E. Iglesias */ 159cfeea807SEdgar E. Iglesias static void write_carry(DisasContext *dc, TCGv_i32 v) 160ee8b246fSEdgar E. Iglesias { 1610a22f8cfSEdgar E. Iglesias /* Deposit bit 0 into MSR_C and the alias MSR_CC. */ 1623e0e16aeSRichard Henderson tcg_gen_deposit_i32(cpu_msr, cpu_msr, v, 2, 1); 1633e0e16aeSRichard Henderson tcg_gen_deposit_i32(cpu_msr, cpu_msr, v, 31, 1); 164ee8b246fSEdgar E. Iglesias } 165ee8b246fSEdgar E. Iglesias 16665ab5eb4SEdgar E. Iglesias static void write_carryi(DisasContext *dc, bool carry) 1678cc9b43fSPeter A. G. Crosthwaite { 168cfeea807SEdgar E. Iglesias TCGv_i32 t0 = tcg_temp_new_i32(); 169cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(t0, carry); 1708cc9b43fSPeter A. G. Crosthwaite write_carry(dc, t0); 171cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t0); 1728cc9b43fSPeter A. G. Crosthwaite } 1738cc9b43fSPeter A. G. Crosthwaite 174bdfc1e88SEdgar E. Iglesias /* 1759ba8cd45SEdgar E. Iglesias * Returns true if the insn an illegal operation. 1769ba8cd45SEdgar E. Iglesias * If exceptions are enabled, an exception is raised. 1779ba8cd45SEdgar E. Iglesias */ 1789ba8cd45SEdgar E. Iglesias static bool trap_illegal(DisasContext *dc, bool cond) 1799ba8cd45SEdgar E. Iglesias { 1809ba8cd45SEdgar E. Iglesias if (cond && (dc->tb_flags & MSR_EE_FLAG) 1815143fdf3SEdgar E. Iglesias && dc->cpu->cfg.illegal_opcode_exception) { 1826efd5599SRichard Henderson tcg_gen_movi_i32(cpu_esr, ESR_EC_ILLEGAL_OP); 1839ba8cd45SEdgar E. Iglesias t_gen_raise_exception(dc, EXCP_HW_EXCP); 1849ba8cd45SEdgar E. Iglesias } 1859ba8cd45SEdgar E. Iglesias return cond; 1869ba8cd45SEdgar E. Iglesias } 1879ba8cd45SEdgar E. Iglesias 1889ba8cd45SEdgar E. Iglesias /* 189bdfc1e88SEdgar E. Iglesias * Returns true if the insn is illegal in userspace. 190bdfc1e88SEdgar E. Iglesias * If exceptions are enabled, an exception is raised. 191bdfc1e88SEdgar E. Iglesias */ 192bdfc1e88SEdgar E. Iglesias static bool trap_userspace(DisasContext *dc, bool cond) 193bdfc1e88SEdgar E. Iglesias { 194bdfc1e88SEdgar E. Iglesias int mem_index = cpu_mmu_index(&dc->cpu->env, false); 195bdfc1e88SEdgar E. Iglesias bool cond_user = cond && mem_index == MMU_USER_IDX; 196bdfc1e88SEdgar E. Iglesias 197bdfc1e88SEdgar E. Iglesias if (cond_user && (dc->tb_flags & MSR_EE_FLAG)) { 1986efd5599SRichard Henderson tcg_gen_movi_i32(cpu_esr, ESR_EC_PRIVINSN); 199bdfc1e88SEdgar E. Iglesias t_gen_raise_exception(dc, EXCP_HW_EXCP); 200bdfc1e88SEdgar E. Iglesias } 201bdfc1e88SEdgar E. Iglesias return cond_user; 202bdfc1e88SEdgar E. Iglesias } 203bdfc1e88SEdgar E. Iglesias 20461204ce8SEdgar E. Iglesias /* True if ALU operand b is a small immediate that may deserve 20561204ce8SEdgar E. Iglesias faster treatment. */ 20661204ce8SEdgar E. Iglesias static inline int dec_alu_op_b_is_small_imm(DisasContext *dc) 20761204ce8SEdgar E. Iglesias { 20861204ce8SEdgar E. Iglesias /* Immediate insn without the imm prefix ? */ 20961204ce8SEdgar E. Iglesias return dc->type_b && !(dc->tb_flags & IMM_FLAG); 21061204ce8SEdgar E. Iglesias } 21161204ce8SEdgar E. Iglesias 212cfeea807SEdgar E. Iglesias static inline TCGv_i32 *dec_alu_op_b(DisasContext *dc) 2134acb54baSEdgar E. Iglesias { 2144acb54baSEdgar E. Iglesias if (dc->type_b) { 2154acb54baSEdgar E. Iglesias if (dc->tb_flags & IMM_FLAG) 216cfeea807SEdgar E. Iglesias tcg_gen_ori_i32(env_imm, env_imm, dc->imm); 2174acb54baSEdgar E. Iglesias else 218cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(env_imm, (int32_t)((int16_t)dc->imm)); 2194acb54baSEdgar E. Iglesias return &env_imm; 2204acb54baSEdgar E. Iglesias } else 2214acb54baSEdgar E. Iglesias return &cpu_R[dc->rb]; 2224acb54baSEdgar E. Iglesias } 2234acb54baSEdgar E. Iglesias 2244acb54baSEdgar E. Iglesias static void dec_add(DisasContext *dc) 2254acb54baSEdgar E. Iglesias { 2264acb54baSEdgar E. Iglesias unsigned int k, c; 227cfeea807SEdgar E. Iglesias TCGv_i32 cf; 2284acb54baSEdgar E. Iglesias 2294acb54baSEdgar E. Iglesias k = dc->opcode & 4; 2304acb54baSEdgar E. Iglesias c = dc->opcode & 2; 2314acb54baSEdgar E. Iglesias 2324acb54baSEdgar E. Iglesias LOG_DIS("add%s%s%s r%d r%d r%d\n", 2334acb54baSEdgar E. Iglesias dc->type_b ? "i" : "", k ? "k" : "", c ? "c" : "", 2344acb54baSEdgar E. Iglesias dc->rd, dc->ra, dc->rb); 2354acb54baSEdgar E. Iglesias 23640cbf5b7SEdgar E. Iglesias /* Take care of the easy cases first. */ 23740cbf5b7SEdgar E. Iglesias if (k) { 23840cbf5b7SEdgar E. Iglesias /* k - keep carry, no need to update MSR. */ 23940cbf5b7SEdgar E. Iglesias /* If rd == r0, it's a nop. */ 24040cbf5b7SEdgar E. Iglesias if (dc->rd) { 241cfeea807SEdgar E. Iglesias tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc))); 24240cbf5b7SEdgar E. Iglesias 24340cbf5b7SEdgar E. Iglesias if (c) { 24440cbf5b7SEdgar E. Iglesias /* c - Add carry into the result. */ 245cfeea807SEdgar E. Iglesias cf = tcg_temp_new_i32(); 24640cbf5b7SEdgar E. Iglesias 24740cbf5b7SEdgar E. Iglesias read_carry(dc, cf); 248cfeea807SEdgar E. Iglesias tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->rd], cf); 249cfeea807SEdgar E. Iglesias tcg_temp_free_i32(cf); 2504acb54baSEdgar E. Iglesias } 2514acb54baSEdgar E. Iglesias } 25240cbf5b7SEdgar E. Iglesias return; 25340cbf5b7SEdgar E. Iglesias } 25440cbf5b7SEdgar E. Iglesias 25540cbf5b7SEdgar E. Iglesias /* From now on, we can assume k is zero. So we need to update MSR. */ 25640cbf5b7SEdgar E. Iglesias /* Extract carry. */ 257cfeea807SEdgar E. Iglesias cf = tcg_temp_new_i32(); 25840cbf5b7SEdgar E. Iglesias if (c) { 25940cbf5b7SEdgar E. Iglesias read_carry(dc, cf); 26040cbf5b7SEdgar E. Iglesias } else { 261cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(cf, 0); 26240cbf5b7SEdgar E. Iglesias } 26340cbf5b7SEdgar E. Iglesias 26440cbf5b7SEdgar E. Iglesias if (dc->rd) { 265cfeea807SEdgar E. Iglesias TCGv_i32 ncf = tcg_temp_new_i32(); 2665d0bb823SEdgar E. Iglesias gen_helper_carry(ncf, cpu_R[dc->ra], *(dec_alu_op_b(dc)), cf); 267cfeea807SEdgar E. Iglesias tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc))); 268cfeea807SEdgar E. Iglesias tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->rd], cf); 26940cbf5b7SEdgar E. Iglesias write_carry(dc, ncf); 270cfeea807SEdgar E. Iglesias tcg_temp_free_i32(ncf); 27140cbf5b7SEdgar E. Iglesias } else { 2725d0bb823SEdgar E. Iglesias gen_helper_carry(cf, cpu_R[dc->ra], *(dec_alu_op_b(dc)), cf); 27340cbf5b7SEdgar E. Iglesias write_carry(dc, cf); 27440cbf5b7SEdgar E. Iglesias } 275cfeea807SEdgar E. Iglesias tcg_temp_free_i32(cf); 27640cbf5b7SEdgar E. Iglesias } 2774acb54baSEdgar E. Iglesias 2784acb54baSEdgar E. Iglesias static void dec_sub(DisasContext *dc) 2794acb54baSEdgar E. Iglesias { 2804acb54baSEdgar E. Iglesias unsigned int u, cmp, k, c; 281cfeea807SEdgar E. Iglesias TCGv_i32 cf, na; 2824acb54baSEdgar E. Iglesias 2834acb54baSEdgar E. Iglesias u = dc->imm & 2; 2844acb54baSEdgar E. Iglesias k = dc->opcode & 4; 2854acb54baSEdgar E. Iglesias c = dc->opcode & 2; 2864acb54baSEdgar E. Iglesias cmp = (dc->imm & 1) && (!dc->type_b) && k; 2874acb54baSEdgar E. Iglesias 2884acb54baSEdgar E. Iglesias if (cmp) { 2894acb54baSEdgar E. Iglesias LOG_DIS("cmp%s r%d, r%d ir=%x\n", u ? "u" : "", dc->rd, dc->ra, dc->ir); 2904acb54baSEdgar E. Iglesias if (dc->rd) { 2914acb54baSEdgar E. Iglesias if (u) 2924acb54baSEdgar E. Iglesias gen_helper_cmpu(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]); 2934acb54baSEdgar E. Iglesias else 2944acb54baSEdgar E. Iglesias gen_helper_cmp(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]); 2954acb54baSEdgar E. Iglesias } 296e0a42ebcSEdgar E. Iglesias return; 297e0a42ebcSEdgar E. Iglesias } 298e0a42ebcSEdgar E. Iglesias 2994acb54baSEdgar E. Iglesias LOG_DIS("sub%s%s r%d, r%d r%d\n", 3004acb54baSEdgar E. Iglesias k ? "k" : "", c ? "c" : "", dc->rd, dc->ra, dc->rb); 3014acb54baSEdgar E. Iglesias 302e0a42ebcSEdgar E. Iglesias /* Take care of the easy cases first. */ 303e0a42ebcSEdgar E. Iglesias if (k) { 304e0a42ebcSEdgar E. Iglesias /* k - keep carry, no need to update MSR. */ 305e0a42ebcSEdgar E. Iglesias /* If rd == r0, it's a nop. */ 306e0a42ebcSEdgar E. Iglesias if (dc->rd) { 307cfeea807SEdgar E. Iglesias tcg_gen_sub_i32(cpu_R[dc->rd], *(dec_alu_op_b(dc)), cpu_R[dc->ra]); 308e0a42ebcSEdgar E. Iglesias 309e0a42ebcSEdgar E. Iglesias if (c) { 310e0a42ebcSEdgar E. Iglesias /* c - Add carry into the result. */ 311cfeea807SEdgar E. Iglesias cf = tcg_temp_new_i32(); 312e0a42ebcSEdgar E. Iglesias 313e0a42ebcSEdgar E. Iglesias read_carry(dc, cf); 314cfeea807SEdgar E. Iglesias tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->rd], cf); 315cfeea807SEdgar E. Iglesias tcg_temp_free_i32(cf); 3164acb54baSEdgar E. Iglesias } 3174acb54baSEdgar E. Iglesias } 318e0a42ebcSEdgar E. Iglesias return; 319e0a42ebcSEdgar E. Iglesias } 320e0a42ebcSEdgar E. Iglesias 321e0a42ebcSEdgar E. Iglesias /* From now on, we can assume k is zero. So we need to update MSR. */ 322e0a42ebcSEdgar E. Iglesias /* Extract carry. And complement a into na. */ 323cfeea807SEdgar E. Iglesias cf = tcg_temp_new_i32(); 324cfeea807SEdgar E. Iglesias na = tcg_temp_new_i32(); 325e0a42ebcSEdgar E. Iglesias if (c) { 326e0a42ebcSEdgar E. Iglesias read_carry(dc, cf); 327e0a42ebcSEdgar E. Iglesias } else { 328cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(cf, 1); 329e0a42ebcSEdgar E. Iglesias } 330e0a42ebcSEdgar E. Iglesias 331e0a42ebcSEdgar E. Iglesias /* d = b + ~a + c. carry defaults to 1. */ 332cfeea807SEdgar E. Iglesias tcg_gen_not_i32(na, cpu_R[dc->ra]); 333e0a42ebcSEdgar E. Iglesias 334e0a42ebcSEdgar E. Iglesias if (dc->rd) { 335cfeea807SEdgar E. Iglesias TCGv_i32 ncf = tcg_temp_new_i32(); 3365d0bb823SEdgar E. Iglesias gen_helper_carry(ncf, na, *(dec_alu_op_b(dc)), cf); 337cfeea807SEdgar E. Iglesias tcg_gen_add_i32(cpu_R[dc->rd], na, *(dec_alu_op_b(dc))); 338cfeea807SEdgar E. Iglesias tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->rd], cf); 339e0a42ebcSEdgar E. Iglesias write_carry(dc, ncf); 340cfeea807SEdgar E. Iglesias tcg_temp_free_i32(ncf); 341e0a42ebcSEdgar E. Iglesias } else { 3425d0bb823SEdgar E. Iglesias gen_helper_carry(cf, na, *(dec_alu_op_b(dc)), cf); 343e0a42ebcSEdgar E. Iglesias write_carry(dc, cf); 344e0a42ebcSEdgar E. Iglesias } 345cfeea807SEdgar E. Iglesias tcg_temp_free_i32(cf); 346cfeea807SEdgar E. Iglesias tcg_temp_free_i32(na); 347e0a42ebcSEdgar E. Iglesias } 3484acb54baSEdgar E. Iglesias 3494acb54baSEdgar E. Iglesias static void dec_pattern(DisasContext *dc) 3504acb54baSEdgar E. Iglesias { 3514acb54baSEdgar E. Iglesias unsigned int mode; 3524acb54baSEdgar E. Iglesias 3539ba8cd45SEdgar E. Iglesias if (trap_illegal(dc, !dc->cpu->cfg.use_pcmp_instr)) { 3549ba8cd45SEdgar E. Iglesias return; 3551567a005SEdgar E. Iglesias } 3561567a005SEdgar E. Iglesias 3574acb54baSEdgar E. Iglesias mode = dc->opcode & 3; 3584acb54baSEdgar E. Iglesias switch (mode) { 3594acb54baSEdgar E. Iglesias case 0: 3604acb54baSEdgar E. Iglesias /* pcmpbf. */ 3614acb54baSEdgar E. Iglesias LOG_DIS("pcmpbf r%d r%d r%d\n", dc->rd, dc->ra, dc->rb); 3624acb54baSEdgar E. Iglesias if (dc->rd) 3634acb54baSEdgar E. Iglesias gen_helper_pcmpbf(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]); 3644acb54baSEdgar E. Iglesias break; 3654acb54baSEdgar E. Iglesias case 2: 3664acb54baSEdgar E. Iglesias LOG_DIS("pcmpeq r%d r%d r%d\n", dc->rd, dc->ra, dc->rb); 3674acb54baSEdgar E. Iglesias if (dc->rd) { 368cfeea807SEdgar E. Iglesias tcg_gen_setcond_i32(TCG_COND_EQ, cpu_R[dc->rd], 36986112805SRichard Henderson cpu_R[dc->ra], cpu_R[dc->rb]); 3704acb54baSEdgar E. Iglesias } 3714acb54baSEdgar E. Iglesias break; 3724acb54baSEdgar E. Iglesias case 3: 3734acb54baSEdgar E. Iglesias LOG_DIS("pcmpne r%d r%d r%d\n", dc->rd, dc->ra, dc->rb); 3744acb54baSEdgar E. Iglesias if (dc->rd) { 375cfeea807SEdgar E. Iglesias tcg_gen_setcond_i32(TCG_COND_NE, cpu_R[dc->rd], 37686112805SRichard Henderson cpu_R[dc->ra], cpu_R[dc->rb]); 3774acb54baSEdgar E. Iglesias } 3784acb54baSEdgar E. Iglesias break; 3794acb54baSEdgar E. Iglesias default: 3800063ebd6SAndreas Färber cpu_abort(CPU(dc->cpu), 3814acb54baSEdgar E. Iglesias "unsupported pattern insn opcode=%x\n", dc->opcode); 3824acb54baSEdgar E. Iglesias break; 3834acb54baSEdgar E. Iglesias } 3844acb54baSEdgar E. Iglesias } 3854acb54baSEdgar E. Iglesias 3864acb54baSEdgar E. Iglesias static void dec_and(DisasContext *dc) 3874acb54baSEdgar E. Iglesias { 3884acb54baSEdgar E. Iglesias unsigned int not; 3894acb54baSEdgar E. Iglesias 3904acb54baSEdgar E. Iglesias if (!dc->type_b && (dc->imm & (1 << 10))) { 3914acb54baSEdgar E. Iglesias dec_pattern(dc); 3924acb54baSEdgar E. Iglesias return; 3934acb54baSEdgar E. Iglesias } 3944acb54baSEdgar E. Iglesias 3954acb54baSEdgar E. Iglesias not = dc->opcode & (1 << 1); 3964acb54baSEdgar E. Iglesias LOG_DIS("and%s\n", not ? "n" : ""); 3974acb54baSEdgar E. Iglesias 3984acb54baSEdgar E. Iglesias if (!dc->rd) 3994acb54baSEdgar E. Iglesias return; 4004acb54baSEdgar E. Iglesias 4014acb54baSEdgar E. Iglesias if (not) { 402cfeea807SEdgar E. Iglesias tcg_gen_andc_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc))); 4034acb54baSEdgar E. Iglesias } else 404cfeea807SEdgar E. Iglesias tcg_gen_and_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc))); 4054acb54baSEdgar E. Iglesias } 4064acb54baSEdgar E. Iglesias 4074acb54baSEdgar E. Iglesias static void dec_or(DisasContext *dc) 4084acb54baSEdgar E. Iglesias { 4094acb54baSEdgar E. Iglesias if (!dc->type_b && (dc->imm & (1 << 10))) { 4104acb54baSEdgar E. Iglesias dec_pattern(dc); 4114acb54baSEdgar E. Iglesias return; 4124acb54baSEdgar E. Iglesias } 4134acb54baSEdgar E. Iglesias 4144acb54baSEdgar E. Iglesias LOG_DIS("or r%d r%d r%d imm=%x\n", dc->rd, dc->ra, dc->rb, dc->imm); 4154acb54baSEdgar E. Iglesias if (dc->rd) 416cfeea807SEdgar E. Iglesias tcg_gen_or_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc))); 4174acb54baSEdgar E. Iglesias } 4184acb54baSEdgar E. Iglesias 4194acb54baSEdgar E. Iglesias static void dec_xor(DisasContext *dc) 4204acb54baSEdgar E. Iglesias { 4214acb54baSEdgar E. Iglesias if (!dc->type_b && (dc->imm & (1 << 10))) { 4224acb54baSEdgar E. Iglesias dec_pattern(dc); 4234acb54baSEdgar E. Iglesias return; 4244acb54baSEdgar E. Iglesias } 4254acb54baSEdgar E. Iglesias 4264acb54baSEdgar E. Iglesias LOG_DIS("xor r%d\n", dc->rd); 4274acb54baSEdgar E. Iglesias if (dc->rd) 428cfeea807SEdgar E. Iglesias tcg_gen_xor_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc))); 4294acb54baSEdgar E. Iglesias } 4304acb54baSEdgar E. Iglesias 431cfeea807SEdgar E. Iglesias static inline void msr_read(DisasContext *dc, TCGv_i32 d) 4324acb54baSEdgar E. Iglesias { 4333e0e16aeSRichard Henderson tcg_gen_mov_i32(d, cpu_msr); 4344acb54baSEdgar E. Iglesias } 4354acb54baSEdgar E. Iglesias 436cfeea807SEdgar E. Iglesias static inline void msr_write(DisasContext *dc, TCGv_i32 v) 4374acb54baSEdgar E. Iglesias { 4384acb54baSEdgar E. Iglesias dc->cpustate_changed = 1; 4393e0e16aeSRichard Henderson /* PVR bit is not writable, and is never set. */ 4403e0e16aeSRichard Henderson tcg_gen_andi_i32(cpu_msr, v, ~MSR_PVR); 4414acb54baSEdgar E. Iglesias } 4424acb54baSEdgar E. Iglesias 4434acb54baSEdgar E. Iglesias static void dec_msr(DisasContext *dc) 4444acb54baSEdgar E. Iglesias { 4450063ebd6SAndreas Färber CPUState *cs = CPU(dc->cpu); 446cfeea807SEdgar E. Iglesias TCGv_i32 t0, t1; 4472023e9a3SEdgar E. Iglesias unsigned int sr, rn; 448f0f7e7f7SEdgar E. Iglesias bool to, clrset, extended = false; 4494acb54baSEdgar E. Iglesias 4502023e9a3SEdgar E. Iglesias sr = extract32(dc->imm, 0, 14); 4512023e9a3SEdgar E. Iglesias to = extract32(dc->imm, 14, 1); 4522023e9a3SEdgar E. Iglesias clrset = extract32(dc->imm, 15, 1) == 0; 4534acb54baSEdgar E. Iglesias dc->type_b = 1; 4542023e9a3SEdgar E. Iglesias if (to) { 4554acb54baSEdgar E. Iglesias dc->cpustate_changed = 1; 456f0f7e7f7SEdgar E. Iglesias } 457f0f7e7f7SEdgar E. Iglesias 458f0f7e7f7SEdgar E. Iglesias /* Extended MSRs are only available if addr_size > 32. */ 459f0f7e7f7SEdgar E. Iglesias if (dc->cpu->cfg.addr_size > 32) { 460f0f7e7f7SEdgar E. Iglesias /* The E-bit is encoded differently for To/From MSR. */ 461f0f7e7f7SEdgar E. Iglesias static const unsigned int e_bit[] = { 19, 24 }; 462f0f7e7f7SEdgar E. Iglesias 463f0f7e7f7SEdgar E. Iglesias extended = extract32(dc->imm, e_bit[to], 1); 4642023e9a3SEdgar E. Iglesias } 4654acb54baSEdgar E. Iglesias 4664acb54baSEdgar E. Iglesias /* msrclr and msrset. */ 4672023e9a3SEdgar E. Iglesias if (clrset) { 4682023e9a3SEdgar E. Iglesias bool clr = extract32(dc->ir, 16, 1); 4694acb54baSEdgar E. Iglesias 4704acb54baSEdgar E. Iglesias LOG_DIS("msr%s r%d imm=%x\n", clr ? "clr" : "set", 4714acb54baSEdgar E. Iglesias dc->rd, dc->imm); 4721567a005SEdgar E. Iglesias 47356837509SEdgar E. Iglesias if (!dc->cpu->cfg.use_msr_instr) { 4741567a005SEdgar E. Iglesias /* nop??? */ 4751567a005SEdgar E. Iglesias return; 4761567a005SEdgar E. Iglesias } 4771567a005SEdgar E. Iglesias 478bdfc1e88SEdgar E. Iglesias if (trap_userspace(dc, dc->imm != 4 && dc->imm != 0)) { 4791567a005SEdgar E. Iglesias return; 4801567a005SEdgar E. Iglesias } 4811567a005SEdgar E. Iglesias 4824acb54baSEdgar E. Iglesias if (dc->rd) 4834acb54baSEdgar E. Iglesias msr_read(dc, cpu_R[dc->rd]); 4844acb54baSEdgar E. Iglesias 485cfeea807SEdgar E. Iglesias t0 = tcg_temp_new_i32(); 486cfeea807SEdgar E. Iglesias t1 = tcg_temp_new_i32(); 4874acb54baSEdgar E. Iglesias msr_read(dc, t0); 488cfeea807SEdgar E. Iglesias tcg_gen_mov_i32(t1, *(dec_alu_op_b(dc))); 4894acb54baSEdgar E. Iglesias 4904acb54baSEdgar E. Iglesias if (clr) { 491cfeea807SEdgar E. Iglesias tcg_gen_not_i32(t1, t1); 492cfeea807SEdgar E. Iglesias tcg_gen_and_i32(t0, t0, t1); 4934acb54baSEdgar E. Iglesias } else 494cfeea807SEdgar E. Iglesias tcg_gen_or_i32(t0, t0, t1); 4954acb54baSEdgar E. Iglesias msr_write(dc, t0); 496cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t0); 497cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t1); 4980f96e96bSRichard Henderson tcg_gen_movi_i32(cpu_pc, dc->pc + 4); 4994acb54baSEdgar E. Iglesias dc->is_jmp = DISAS_UPDATE; 5004acb54baSEdgar E. Iglesias return; 5014acb54baSEdgar E. Iglesias } 5024acb54baSEdgar E. Iglesias 503bdfc1e88SEdgar E. Iglesias if (trap_userspace(dc, to)) { 5041567a005SEdgar E. Iglesias return; 5051567a005SEdgar E. Iglesias } 5061567a005SEdgar E. Iglesias 5074acb54baSEdgar E. Iglesias #if !defined(CONFIG_USER_ONLY) 5084acb54baSEdgar E. Iglesias /* Catch read/writes to the mmu block. */ 5094acb54baSEdgar E. Iglesias if ((sr & ~0xff) == 0x1000) { 510f0f7e7f7SEdgar E. Iglesias TCGv_i32 tmp_ext = tcg_const_i32(extended); 51105a9a651SEdgar E. Iglesias TCGv_i32 tmp_sr; 51205a9a651SEdgar E. Iglesias 5134acb54baSEdgar E. Iglesias sr &= 7; 51405a9a651SEdgar E. Iglesias tmp_sr = tcg_const_i32(sr); 5154acb54baSEdgar E. Iglesias LOG_DIS("m%ss sr%d r%d imm=%x\n", to ? "t" : "f", sr, dc->ra, dc->imm); 51605a9a651SEdgar E. Iglesias if (to) { 517f0f7e7f7SEdgar E. Iglesias gen_helper_mmu_write(cpu_env, tmp_ext, tmp_sr, cpu_R[dc->ra]); 51805a9a651SEdgar E. Iglesias } else { 519f0f7e7f7SEdgar E. Iglesias gen_helper_mmu_read(cpu_R[dc->rd], cpu_env, tmp_ext, tmp_sr); 52005a9a651SEdgar E. Iglesias } 52105a9a651SEdgar E. Iglesias tcg_temp_free_i32(tmp_sr); 522f0f7e7f7SEdgar E. Iglesias tcg_temp_free_i32(tmp_ext); 5234acb54baSEdgar E. Iglesias return; 5244acb54baSEdgar E. Iglesias } 5254acb54baSEdgar E. Iglesias #endif 5264acb54baSEdgar E. Iglesias 5274acb54baSEdgar E. Iglesias if (to) { 5284acb54baSEdgar E. Iglesias LOG_DIS("m%ss sr%x r%d imm=%x\n", to ? "t" : "f", sr, dc->ra, dc->imm); 5294acb54baSEdgar E. Iglesias switch (sr) { 530aa28e6d4SRichard Henderson case SR_PC: 5314acb54baSEdgar E. Iglesias break; 532aa28e6d4SRichard Henderson case SR_MSR: 5334acb54baSEdgar E. Iglesias msr_write(dc, cpu_R[dc->ra]); 5344acb54baSEdgar E. Iglesias break; 535351527b7SEdgar E. Iglesias case SR_EAR: 536aa28e6d4SRichard Henderson tcg_gen_extu_i32_i64(cpu_ear, cpu_R[dc->ra]); 537aa28e6d4SRichard Henderson break; 538351527b7SEdgar E. Iglesias case SR_ESR: 5396efd5599SRichard Henderson tcg_gen_mov_i32(cpu_esr, cpu_R[dc->ra]); 540aa28e6d4SRichard Henderson break; 541ab6dd380SEdgar E. Iglesias case SR_FSR: 54286017ccfSRichard Henderson tcg_gen_st_i32(cpu_R[dc->ra], 54386017ccfSRichard Henderson cpu_env, offsetof(CPUMBState, fsr)); 544aa28e6d4SRichard Henderson break; 545aa28e6d4SRichard Henderson case SR_BTR: 546ccf628b7SRichard Henderson tcg_gen_st_i32(cpu_R[dc->ra], 547ccf628b7SRichard Henderson cpu_env, offsetof(CPUMBState, btr)); 548aa28e6d4SRichard Henderson break; 549aa28e6d4SRichard Henderson case SR_EDR: 550*39db007eSRichard Henderson tcg_gen_st_i32(cpu_R[dc->ra], 551*39db007eSRichard Henderson cpu_env, offsetof(CPUMBState, edr)); 5524acb54baSEdgar E. Iglesias break; 5535818dee5SEdgar E. Iglesias case 0x800: 554cfeea807SEdgar E. Iglesias tcg_gen_st_i32(cpu_R[dc->ra], 555cfeea807SEdgar E. Iglesias cpu_env, offsetof(CPUMBState, slr)); 5565818dee5SEdgar E. Iglesias break; 5575818dee5SEdgar E. Iglesias case 0x802: 558cfeea807SEdgar E. Iglesias tcg_gen_st_i32(cpu_R[dc->ra], 559cfeea807SEdgar E. Iglesias cpu_env, offsetof(CPUMBState, shr)); 5605818dee5SEdgar E. Iglesias break; 5614acb54baSEdgar E. Iglesias default: 5620063ebd6SAndreas Färber cpu_abort(CPU(dc->cpu), "unknown mts reg %x\n", sr); 5634acb54baSEdgar E. Iglesias break; 5644acb54baSEdgar E. Iglesias } 5654acb54baSEdgar E. Iglesias } else { 5664acb54baSEdgar E. Iglesias LOG_DIS("m%ss r%d sr%x imm=%x\n", to ? "t" : "f", dc->rd, sr, dc->imm); 5674acb54baSEdgar E. Iglesias 5684acb54baSEdgar E. Iglesias switch (sr) { 569aa28e6d4SRichard Henderson case SR_PC: 570cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(cpu_R[dc->rd], dc->pc); 5714acb54baSEdgar E. Iglesias break; 572aa28e6d4SRichard Henderson case SR_MSR: 5734acb54baSEdgar E. Iglesias msr_read(dc, cpu_R[dc->rd]); 5744acb54baSEdgar E. Iglesias break; 575351527b7SEdgar E. Iglesias case SR_EAR: 576a1b48e3aSEdgar E. Iglesias if (extended) { 577aa28e6d4SRichard Henderson tcg_gen_extrh_i64_i32(cpu_R[dc->rd], cpu_ear); 578aa28e6d4SRichard Henderson } else { 579aa28e6d4SRichard Henderson tcg_gen_extrl_i64_i32(cpu_R[dc->rd], cpu_ear); 580a1b48e3aSEdgar E. Iglesias } 581aa28e6d4SRichard Henderson break; 582351527b7SEdgar E. Iglesias case SR_ESR: 5836efd5599SRichard Henderson tcg_gen_mov_i32(cpu_R[dc->rd], cpu_esr); 584aa28e6d4SRichard Henderson break; 585351527b7SEdgar E. Iglesias case SR_FSR: 58686017ccfSRichard Henderson tcg_gen_ld_i32(cpu_R[dc->rd], 58786017ccfSRichard Henderson cpu_env, offsetof(CPUMBState, fsr)); 588aa28e6d4SRichard Henderson break; 589351527b7SEdgar E. Iglesias case SR_BTR: 590ccf628b7SRichard Henderson tcg_gen_ld_i32(cpu_R[dc->rd], 591ccf628b7SRichard Henderson cpu_env, offsetof(CPUMBState, btr)); 592aa28e6d4SRichard Henderson break; 5937cdae31dSTong Ho case SR_EDR: 594*39db007eSRichard Henderson tcg_gen_ld_i32(cpu_R[dc->rd], 595*39db007eSRichard Henderson cpu_env, offsetof(CPUMBState, edr)); 5964acb54baSEdgar E. Iglesias break; 5975818dee5SEdgar E. Iglesias case 0x800: 598cfeea807SEdgar E. Iglesias tcg_gen_ld_i32(cpu_R[dc->rd], 599cfeea807SEdgar E. Iglesias cpu_env, offsetof(CPUMBState, slr)); 6005818dee5SEdgar E. Iglesias break; 6015818dee5SEdgar E. Iglesias case 0x802: 602cfeea807SEdgar E. Iglesias tcg_gen_ld_i32(cpu_R[dc->rd], 603cfeea807SEdgar E. Iglesias cpu_env, offsetof(CPUMBState, shr)); 6045818dee5SEdgar E. Iglesias break; 605351527b7SEdgar E. Iglesias case 0x2000 ... 0x200c: 6064acb54baSEdgar E. Iglesias rn = sr & 0xf; 607cfeea807SEdgar E. Iglesias tcg_gen_ld_i32(cpu_R[dc->rd], 60868cee38aSAndreas Färber cpu_env, offsetof(CPUMBState, pvr.regs[rn])); 6094acb54baSEdgar E. Iglesias break; 6104acb54baSEdgar E. Iglesias default: 611a47dddd7SAndreas Färber cpu_abort(cs, "unknown mfs reg %x\n", sr); 6124acb54baSEdgar E. Iglesias break; 6134acb54baSEdgar E. Iglesias } 6144acb54baSEdgar E. Iglesias } 615ee7dbcf8SEdgar E. Iglesias 616ee7dbcf8SEdgar E. Iglesias if (dc->rd == 0) { 617cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(cpu_R[0], 0); 618ee7dbcf8SEdgar E. Iglesias } 6194acb54baSEdgar E. Iglesias } 6204acb54baSEdgar E. Iglesias 6214acb54baSEdgar E. Iglesias /* Multiplier unit. */ 6224acb54baSEdgar E. Iglesias static void dec_mul(DisasContext *dc) 6234acb54baSEdgar E. Iglesias { 624cfeea807SEdgar E. Iglesias TCGv_i32 tmp; 6254acb54baSEdgar E. Iglesias unsigned int subcode; 6264acb54baSEdgar E. Iglesias 6279ba8cd45SEdgar E. Iglesias if (trap_illegal(dc, !dc->cpu->cfg.use_hw_mul)) { 6281567a005SEdgar E. Iglesias return; 6291567a005SEdgar E. Iglesias } 6301567a005SEdgar E. Iglesias 6314acb54baSEdgar E. Iglesias subcode = dc->imm & 3; 6324acb54baSEdgar E. Iglesias 6334acb54baSEdgar E. Iglesias if (dc->type_b) { 6344acb54baSEdgar E. Iglesias LOG_DIS("muli r%d r%d %x\n", dc->rd, dc->ra, dc->imm); 635cfeea807SEdgar E. Iglesias tcg_gen_mul_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc))); 63616ece88dSRichard Henderson return; 6374acb54baSEdgar E. Iglesias } 6384acb54baSEdgar E. Iglesias 6391567a005SEdgar E. Iglesias /* mulh, mulhsu and mulhu are not available if C_USE_HW_MUL is < 2. */ 6409b964318SEdgar E. Iglesias if (subcode >= 1 && subcode <= 3 && dc->cpu->cfg.use_hw_mul < 2) { 6411567a005SEdgar E. Iglesias /* nop??? */ 6421567a005SEdgar E. Iglesias } 6431567a005SEdgar E. Iglesias 644cfeea807SEdgar E. Iglesias tmp = tcg_temp_new_i32(); 6454acb54baSEdgar E. Iglesias switch (subcode) { 6464acb54baSEdgar E. Iglesias case 0: 6474acb54baSEdgar E. Iglesias LOG_DIS("mul r%d r%d r%d\n", dc->rd, dc->ra, dc->rb); 648cfeea807SEdgar E. Iglesias tcg_gen_mul_i32(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]); 6494acb54baSEdgar E. Iglesias break; 6504acb54baSEdgar E. Iglesias case 1: 6514acb54baSEdgar E. Iglesias LOG_DIS("mulh r%d r%d r%d\n", dc->rd, dc->ra, dc->rb); 652cfeea807SEdgar E. Iglesias tcg_gen_muls2_i32(tmp, cpu_R[dc->rd], 653cfeea807SEdgar E. Iglesias cpu_R[dc->ra], cpu_R[dc->rb]); 6544acb54baSEdgar E. Iglesias break; 6554acb54baSEdgar E. Iglesias case 2: 6564acb54baSEdgar E. Iglesias LOG_DIS("mulhsu r%d r%d r%d\n", dc->rd, dc->ra, dc->rb); 657cfeea807SEdgar E. Iglesias tcg_gen_mulsu2_i32(tmp, cpu_R[dc->rd], 658cfeea807SEdgar E. Iglesias cpu_R[dc->ra], cpu_R[dc->rb]); 6594acb54baSEdgar E. Iglesias break; 6604acb54baSEdgar E. Iglesias case 3: 6614acb54baSEdgar E. Iglesias LOG_DIS("mulhu r%d r%d r%d\n", dc->rd, dc->ra, dc->rb); 662cfeea807SEdgar E. Iglesias tcg_gen_mulu2_i32(tmp, cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]); 6634acb54baSEdgar E. Iglesias break; 6644acb54baSEdgar E. Iglesias default: 6650063ebd6SAndreas Färber cpu_abort(CPU(dc->cpu), "unknown MUL insn %x\n", subcode); 6664acb54baSEdgar E. Iglesias break; 6674acb54baSEdgar E. Iglesias } 668cfeea807SEdgar E. Iglesias tcg_temp_free_i32(tmp); 6694acb54baSEdgar E. Iglesias } 6704acb54baSEdgar E. Iglesias 6714acb54baSEdgar E. Iglesias /* Div unit. */ 6724acb54baSEdgar E. Iglesias static void dec_div(DisasContext *dc) 6734acb54baSEdgar E. Iglesias { 6744acb54baSEdgar E. Iglesias unsigned int u; 6754acb54baSEdgar E. Iglesias 6764acb54baSEdgar E. Iglesias u = dc->imm & 2; 6774acb54baSEdgar E. Iglesias LOG_DIS("div\n"); 6784acb54baSEdgar E. Iglesias 6799ba8cd45SEdgar E. Iglesias if (trap_illegal(dc, !dc->cpu->cfg.use_div)) { 6809ba8cd45SEdgar E. Iglesias return; 6811567a005SEdgar E. Iglesias } 6821567a005SEdgar E. Iglesias 6834acb54baSEdgar E. Iglesias if (u) 68464254ebaSBlue Swirl gen_helper_divu(cpu_R[dc->rd], cpu_env, *(dec_alu_op_b(dc)), 68564254ebaSBlue Swirl cpu_R[dc->ra]); 6864acb54baSEdgar E. Iglesias else 68764254ebaSBlue Swirl gen_helper_divs(cpu_R[dc->rd], cpu_env, *(dec_alu_op_b(dc)), 68864254ebaSBlue Swirl cpu_R[dc->ra]); 6894acb54baSEdgar E. Iglesias if (!dc->rd) 690cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(cpu_R[dc->rd], 0); 6914acb54baSEdgar E. Iglesias } 6924acb54baSEdgar E. Iglesias 6934acb54baSEdgar E. Iglesias static void dec_barrel(DisasContext *dc) 6944acb54baSEdgar E. Iglesias { 695cfeea807SEdgar E. Iglesias TCGv_i32 t0; 696faa48d74SEdgar E. Iglesias unsigned int imm_w, imm_s; 697d09b2585SEdgar E. Iglesias bool s, t, e = false, i = false; 6984acb54baSEdgar E. Iglesias 6999ba8cd45SEdgar E. Iglesias if (trap_illegal(dc, !dc->cpu->cfg.use_barrel)) { 7001567a005SEdgar E. Iglesias return; 7011567a005SEdgar E. Iglesias } 7021567a005SEdgar E. Iglesias 703faa48d74SEdgar E. Iglesias if (dc->type_b) { 704faa48d74SEdgar E. Iglesias /* Insert and extract are only available in immediate mode. */ 705d09b2585SEdgar E. Iglesias i = extract32(dc->imm, 15, 1); 706faa48d74SEdgar E. Iglesias e = extract32(dc->imm, 14, 1); 707faa48d74SEdgar E. Iglesias } 708e3e84983SEdgar E. Iglesias s = extract32(dc->imm, 10, 1); 709e3e84983SEdgar E. Iglesias t = extract32(dc->imm, 9, 1); 710faa48d74SEdgar E. Iglesias imm_w = extract32(dc->imm, 6, 5); 711faa48d74SEdgar E. Iglesias imm_s = extract32(dc->imm, 0, 5); 7124acb54baSEdgar E. Iglesias 713faa48d74SEdgar E. Iglesias LOG_DIS("bs%s%s%s r%d r%d r%d\n", 714faa48d74SEdgar E. Iglesias e ? "e" : "", 7154acb54baSEdgar E. Iglesias s ? "l" : "r", t ? "a" : "l", dc->rd, dc->ra, dc->rb); 7164acb54baSEdgar E. Iglesias 717faa48d74SEdgar E. Iglesias if (e) { 718faa48d74SEdgar E. Iglesias if (imm_w + imm_s > 32 || imm_w == 0) { 719faa48d74SEdgar E. Iglesias /* These inputs have an undefined behavior. */ 720faa48d74SEdgar E. Iglesias qemu_log_mask(LOG_GUEST_ERROR, "bsefi: Bad input w=%d s=%d\n", 721faa48d74SEdgar E. Iglesias imm_w, imm_s); 722faa48d74SEdgar E. Iglesias } else { 723faa48d74SEdgar E. Iglesias tcg_gen_extract_i32(cpu_R[dc->rd], cpu_R[dc->ra], imm_s, imm_w); 724faa48d74SEdgar E. Iglesias } 725d09b2585SEdgar E. Iglesias } else if (i) { 726d09b2585SEdgar E. Iglesias int width = imm_w - imm_s + 1; 727d09b2585SEdgar E. Iglesias 728d09b2585SEdgar E. Iglesias if (imm_w < imm_s) { 729d09b2585SEdgar E. Iglesias /* These inputs have an undefined behavior. */ 730d09b2585SEdgar E. Iglesias qemu_log_mask(LOG_GUEST_ERROR, "bsifi: Bad input w=%d s=%d\n", 731d09b2585SEdgar E. Iglesias imm_w, imm_s); 732d09b2585SEdgar E. Iglesias } else { 733d09b2585SEdgar E. Iglesias tcg_gen_deposit_i32(cpu_R[dc->rd], cpu_R[dc->rd], cpu_R[dc->ra], 734d09b2585SEdgar E. Iglesias imm_s, width); 735d09b2585SEdgar E. Iglesias } 736faa48d74SEdgar E. Iglesias } else { 737cfeea807SEdgar E. Iglesias t0 = tcg_temp_new_i32(); 7384acb54baSEdgar E. Iglesias 739cfeea807SEdgar E. Iglesias tcg_gen_mov_i32(t0, *(dec_alu_op_b(dc))); 740cfeea807SEdgar E. Iglesias tcg_gen_andi_i32(t0, t0, 31); 7414acb54baSEdgar E. Iglesias 7422acf6d53SEdgar E. Iglesias if (s) { 743cfeea807SEdgar E. Iglesias tcg_gen_shl_i32(cpu_R[dc->rd], cpu_R[dc->ra], t0); 7442acf6d53SEdgar E. Iglesias } else { 7452acf6d53SEdgar E. Iglesias if (t) { 746cfeea807SEdgar E. Iglesias tcg_gen_sar_i32(cpu_R[dc->rd], cpu_R[dc->ra], t0); 7472acf6d53SEdgar E. Iglesias } else { 748cfeea807SEdgar E. Iglesias tcg_gen_shr_i32(cpu_R[dc->rd], cpu_R[dc->ra], t0); 7494acb54baSEdgar E. Iglesias } 7504acb54baSEdgar E. Iglesias } 751cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t0); 7522acf6d53SEdgar E. Iglesias } 753faa48d74SEdgar E. Iglesias } 7544acb54baSEdgar E. Iglesias 7554acb54baSEdgar E. Iglesias static void dec_bit(DisasContext *dc) 7564acb54baSEdgar E. Iglesias { 7570063ebd6SAndreas Färber CPUState *cs = CPU(dc->cpu); 758cfeea807SEdgar E. Iglesias TCGv_i32 t0; 7594acb54baSEdgar E. Iglesias unsigned int op; 7604acb54baSEdgar E. Iglesias 761ace2e4daSPeter A. G. Crosthwaite op = dc->ir & ((1 << 9) - 1); 7624acb54baSEdgar E. Iglesias switch (op) { 7634acb54baSEdgar E. Iglesias case 0x21: 7644acb54baSEdgar E. Iglesias /* src. */ 765cfeea807SEdgar E. Iglesias t0 = tcg_temp_new_i32(); 7664acb54baSEdgar E. Iglesias 7674acb54baSEdgar E. Iglesias LOG_DIS("src r%d r%d\n", dc->rd, dc->ra); 7683e0e16aeSRichard Henderson tcg_gen_andi_i32(t0, cpu_msr, MSR_CC); 76909b9f113SEdgar E. Iglesias write_carry(dc, cpu_R[dc->ra]); 7704acb54baSEdgar E. Iglesias if (dc->rd) { 771cfeea807SEdgar E. Iglesias tcg_gen_shri_i32(cpu_R[dc->rd], cpu_R[dc->ra], 1); 772cfeea807SEdgar E. Iglesias tcg_gen_or_i32(cpu_R[dc->rd], cpu_R[dc->rd], t0); 7734acb54baSEdgar E. Iglesias } 774cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t0); 7754acb54baSEdgar E. Iglesias break; 7764acb54baSEdgar E. Iglesias 7774acb54baSEdgar E. Iglesias case 0x1: 7784acb54baSEdgar E. Iglesias case 0x41: 7794acb54baSEdgar E. Iglesias /* srl. */ 7804acb54baSEdgar E. Iglesias LOG_DIS("srl r%d r%d\n", dc->rd, dc->ra); 7814acb54baSEdgar E. Iglesias 782bb3cb951SEdgar E. Iglesias /* Update carry. Note that write carry only looks at the LSB. */ 783bb3cb951SEdgar E. Iglesias write_carry(dc, cpu_R[dc->ra]); 7844acb54baSEdgar E. Iglesias if (dc->rd) { 7854acb54baSEdgar E. Iglesias if (op == 0x41) 786cfeea807SEdgar E. Iglesias tcg_gen_shri_i32(cpu_R[dc->rd], cpu_R[dc->ra], 1); 7874acb54baSEdgar E. Iglesias else 788cfeea807SEdgar E. Iglesias tcg_gen_sari_i32(cpu_R[dc->rd], cpu_R[dc->ra], 1); 7894acb54baSEdgar E. Iglesias } 7904acb54baSEdgar E. Iglesias break; 7914acb54baSEdgar E. Iglesias case 0x60: 7924acb54baSEdgar E. Iglesias LOG_DIS("ext8s r%d r%d\n", dc->rd, dc->ra); 7934acb54baSEdgar E. Iglesias tcg_gen_ext8s_i32(cpu_R[dc->rd], cpu_R[dc->ra]); 7944acb54baSEdgar E. Iglesias break; 7954acb54baSEdgar E. Iglesias case 0x61: 7964acb54baSEdgar E. Iglesias LOG_DIS("ext16s r%d r%d\n", dc->rd, dc->ra); 7974acb54baSEdgar E. Iglesias tcg_gen_ext16s_i32(cpu_R[dc->rd], cpu_R[dc->ra]); 7984acb54baSEdgar E. Iglesias break; 7994acb54baSEdgar E. Iglesias case 0x64: 800f062a3c7SEdgar E. Iglesias case 0x66: 801f062a3c7SEdgar E. Iglesias case 0x74: 802f062a3c7SEdgar E. Iglesias case 0x76: 8034acb54baSEdgar E. Iglesias /* wdc. */ 8044acb54baSEdgar E. Iglesias LOG_DIS("wdc r%d\n", dc->ra); 805bdfc1e88SEdgar E. Iglesias trap_userspace(dc, true); 8064acb54baSEdgar E. Iglesias break; 8074acb54baSEdgar E. Iglesias case 0x68: 8084acb54baSEdgar E. Iglesias /* wic. */ 8094acb54baSEdgar E. Iglesias LOG_DIS("wic r%d\n", dc->ra); 810bdfc1e88SEdgar E. Iglesias trap_userspace(dc, true); 8114acb54baSEdgar E. Iglesias break; 81248b5e96fSEdgar E. Iglesias case 0xe0: 8139ba8cd45SEdgar E. Iglesias if (trap_illegal(dc, !dc->cpu->cfg.use_pcmp_instr)) { 8149ba8cd45SEdgar E. Iglesias return; 81548b5e96fSEdgar E. Iglesias } 8168fc5239eSEdgar E. Iglesias if (dc->cpu->cfg.use_pcmp_instr) { 8175318420cSRichard Henderson tcg_gen_clzi_i32(cpu_R[dc->rd], cpu_R[dc->ra], 32); 81848b5e96fSEdgar E. Iglesias } 81948b5e96fSEdgar E. Iglesias break; 820ace2e4daSPeter A. G. Crosthwaite case 0x1e0: 821ace2e4daSPeter A. G. Crosthwaite /* swapb */ 822ace2e4daSPeter A. G. Crosthwaite LOG_DIS("swapb r%d r%d\n", dc->rd, dc->ra); 823ace2e4daSPeter A. G. Crosthwaite tcg_gen_bswap32_i32(cpu_R[dc->rd], cpu_R[dc->ra]); 824ace2e4daSPeter A. G. Crosthwaite break; 825b8c6a5d9SPeter Crosthwaite case 0x1e2: 826ace2e4daSPeter A. G. Crosthwaite /*swaph */ 827ace2e4daSPeter A. G. Crosthwaite LOG_DIS("swaph r%d r%d\n", dc->rd, dc->ra); 828ace2e4daSPeter A. G. Crosthwaite tcg_gen_rotri_i32(cpu_R[dc->rd], cpu_R[dc->ra], 16); 829ace2e4daSPeter A. G. Crosthwaite break; 8304acb54baSEdgar E. Iglesias default: 831a47dddd7SAndreas Färber cpu_abort(cs, "unknown bit oc=%x op=%x rd=%d ra=%d rb=%d\n", 8324acb54baSEdgar E. Iglesias dc->pc, op, dc->rd, dc->ra, dc->rb); 8334acb54baSEdgar E. Iglesias break; 8344acb54baSEdgar E. Iglesias } 8354acb54baSEdgar E. Iglesias } 8364acb54baSEdgar E. Iglesias 8374acb54baSEdgar E. Iglesias static inline void sync_jmpstate(DisasContext *dc) 8384acb54baSEdgar E. Iglesias { 839844bab60SEdgar E. Iglesias if (dc->jmp == JMP_DIRECT || dc->jmp == JMP_DIRECT_CC) { 8404acb54baSEdgar E. Iglesias if (dc->jmp == JMP_DIRECT) { 841cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(env_btaken, 1); 842844bab60SEdgar E. Iglesias } 8434acb54baSEdgar E. Iglesias dc->jmp = JMP_INDIRECT; 8440f96e96bSRichard Henderson tcg_gen_movi_i32(cpu_btarget, dc->jmp_pc); 8454acb54baSEdgar E. Iglesias } 8464acb54baSEdgar E. Iglesias } 8474acb54baSEdgar E. Iglesias 8484acb54baSEdgar E. Iglesias static void dec_imm(DisasContext *dc) 8494acb54baSEdgar E. Iglesias { 8504acb54baSEdgar E. Iglesias LOG_DIS("imm %x\n", dc->imm << 16); 851cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(env_imm, (dc->imm << 16)); 8524acb54baSEdgar E. Iglesias dc->tb_flags |= IMM_FLAG; 8534acb54baSEdgar E. Iglesias dc->clear_imm = 0; 8544acb54baSEdgar E. Iglesias } 8554acb54baSEdgar E. Iglesias 856d248e1beSEdgar E. Iglesias static inline void compute_ldst_addr(DisasContext *dc, bool ea, TCGv t) 8574acb54baSEdgar E. Iglesias { 8580e9033c8SEdgar E. Iglesias bool extimm = dc->tb_flags & IMM_FLAG; 8590e9033c8SEdgar E. Iglesias /* Should be set to true if r1 is used by loadstores. */ 8600e9033c8SEdgar E. Iglesias bool stackprot = false; 861403322eaSEdgar E. Iglesias TCGv_i32 t32; 8625818dee5SEdgar E. Iglesias 8635818dee5SEdgar E. Iglesias /* All load/stores use ra. */ 8649aaaa181SAlistair Francis if (dc->ra == 1 && dc->cpu->cfg.stackprot) { 8650e9033c8SEdgar E. Iglesias stackprot = true; 8665818dee5SEdgar E. Iglesias } 8674acb54baSEdgar E. Iglesias 8689ef55357SEdgar E. Iglesias /* Treat the common cases first. */ 8694acb54baSEdgar E. Iglesias if (!dc->type_b) { 870d248e1beSEdgar E. Iglesias if (ea) { 871d248e1beSEdgar E. Iglesias int addr_size = dc->cpu->cfg.addr_size; 872d248e1beSEdgar E. Iglesias 873d248e1beSEdgar E. Iglesias if (addr_size == 32) { 874d248e1beSEdgar E. Iglesias tcg_gen_extu_i32_tl(t, cpu_R[dc->rb]); 875d248e1beSEdgar E. Iglesias return; 876d248e1beSEdgar E. Iglesias } 877d248e1beSEdgar E. Iglesias 878d248e1beSEdgar E. Iglesias tcg_gen_concat_i32_i64(t, cpu_R[dc->rb], cpu_R[dc->ra]); 879d248e1beSEdgar E. Iglesias if (addr_size < 64) { 880d248e1beSEdgar E. Iglesias /* Mask off out of range bits. */ 881d248e1beSEdgar E. Iglesias tcg_gen_andi_i64(t, t, MAKE_64BIT_MASK(0, addr_size)); 882d248e1beSEdgar E. Iglesias } 883d248e1beSEdgar E. Iglesias return; 884d248e1beSEdgar E. Iglesias } 885d248e1beSEdgar E. Iglesias 8860dc4af5cSEdgar E. Iglesias /* If any of the regs is r0, set t to the value of the other reg. */ 8874b5ef0b5SEdgar E. Iglesias if (dc->ra == 0) { 888403322eaSEdgar E. Iglesias tcg_gen_extu_i32_tl(t, cpu_R[dc->rb]); 8890dc4af5cSEdgar E. Iglesias return; 8904b5ef0b5SEdgar E. Iglesias } else if (dc->rb == 0) { 891403322eaSEdgar E. Iglesias tcg_gen_extu_i32_tl(t, cpu_R[dc->ra]); 8920dc4af5cSEdgar E. Iglesias return; 8934b5ef0b5SEdgar E. Iglesias } 8944b5ef0b5SEdgar E. Iglesias 8959aaaa181SAlistair Francis if (dc->rb == 1 && dc->cpu->cfg.stackprot) { 8960e9033c8SEdgar E. Iglesias stackprot = true; 8975818dee5SEdgar E. Iglesias } 8985818dee5SEdgar E. Iglesias 899403322eaSEdgar E. Iglesias t32 = tcg_temp_new_i32(); 900403322eaSEdgar E. Iglesias tcg_gen_add_i32(t32, cpu_R[dc->ra], cpu_R[dc->rb]); 901403322eaSEdgar E. Iglesias tcg_gen_extu_i32_tl(t, t32); 902403322eaSEdgar E. Iglesias tcg_temp_free_i32(t32); 9035818dee5SEdgar E. Iglesias 9045818dee5SEdgar E. Iglesias if (stackprot) { 9050a87e691SEdgar E. Iglesias gen_helper_stackprot(cpu_env, t); 9065818dee5SEdgar E. Iglesias } 9070dc4af5cSEdgar E. Iglesias return; 9084acb54baSEdgar E. Iglesias } 9094acb54baSEdgar E. Iglesias /* Immediate. */ 910403322eaSEdgar E. Iglesias t32 = tcg_temp_new_i32(); 9114acb54baSEdgar E. Iglesias if (!extimm) { 912f7a66e3aSEdgar E. Iglesias tcg_gen_addi_i32(t32, cpu_R[dc->ra], (int16_t)dc->imm); 913403322eaSEdgar E. Iglesias } else { 914403322eaSEdgar E. Iglesias tcg_gen_add_i32(t32, cpu_R[dc->ra], *(dec_alu_op_b(dc))); 915403322eaSEdgar E. Iglesias } 916403322eaSEdgar E. Iglesias tcg_gen_extu_i32_tl(t, t32); 917403322eaSEdgar E. Iglesias tcg_temp_free_i32(t32); 9184acb54baSEdgar E. Iglesias 9195818dee5SEdgar E. Iglesias if (stackprot) { 9200a87e691SEdgar E. Iglesias gen_helper_stackprot(cpu_env, t); 9215818dee5SEdgar E. Iglesias } 9220dc4af5cSEdgar E. Iglesias return; 9234acb54baSEdgar E. Iglesias } 9244acb54baSEdgar E. Iglesias 9254acb54baSEdgar E. Iglesias static void dec_load(DisasContext *dc) 9264acb54baSEdgar E. Iglesias { 927403322eaSEdgar E. Iglesias TCGv_i32 v; 928403322eaSEdgar E. Iglesias TCGv addr; 9298534063aSEdgar E. Iglesias unsigned int size; 930d248e1beSEdgar E. Iglesias bool rev = false, ex = false, ea = false; 931d248e1beSEdgar E. Iglesias int mem_index = cpu_mmu_index(&dc->cpu->env, false); 93214776ab5STony Nguyen MemOp mop; 9334acb54baSEdgar E. Iglesias 93447acdd63SRichard Henderson mop = dc->opcode & 3; 93547acdd63SRichard Henderson size = 1 << mop; 9369f8beb66SEdgar E. Iglesias if (!dc->type_b) { 937d248e1beSEdgar E. Iglesias ea = extract32(dc->ir, 7, 1); 9388534063aSEdgar E. Iglesias rev = extract32(dc->ir, 9, 1); 9398534063aSEdgar E. Iglesias ex = extract32(dc->ir, 10, 1); 9409f8beb66SEdgar E. Iglesias } 94147acdd63SRichard Henderson mop |= MO_TE; 94247acdd63SRichard Henderson if (rev) { 94347acdd63SRichard Henderson mop ^= MO_BSWAP; 94447acdd63SRichard Henderson } 9459f8beb66SEdgar E. Iglesias 9469ba8cd45SEdgar E. Iglesias if (trap_illegal(dc, size > 4)) { 9470187688fSEdgar E. Iglesias return; 9480187688fSEdgar E. Iglesias } 9494acb54baSEdgar E. Iglesias 950d248e1beSEdgar E. Iglesias if (trap_userspace(dc, ea)) { 951d248e1beSEdgar E. Iglesias return; 952d248e1beSEdgar E. Iglesias } 953d248e1beSEdgar E. Iglesias 954d248e1beSEdgar E. Iglesias LOG_DIS("l%d%s%s%s%s\n", size, dc->type_b ? "i" : "", rev ? "r" : "", 955d248e1beSEdgar E. Iglesias ex ? "x" : "", 956d248e1beSEdgar E. Iglesias ea ? "ea" : ""); 9579f8beb66SEdgar E. Iglesias 9584acb54baSEdgar E. Iglesias t_sync_flags(dc); 959403322eaSEdgar E. Iglesias addr = tcg_temp_new(); 960d248e1beSEdgar E. Iglesias compute_ldst_addr(dc, ea, addr); 961d248e1beSEdgar E. Iglesias /* Extended addressing bypasses the MMU. */ 962d248e1beSEdgar E. Iglesias mem_index = ea ? MMU_NOMMU_IDX : mem_index; 9634acb54baSEdgar E. Iglesias 9649f8beb66SEdgar E. Iglesias /* 9659f8beb66SEdgar E. Iglesias * When doing reverse accesses we need to do two things. 9669f8beb66SEdgar E. Iglesias * 9674ff9786cSStefan Weil * 1. Reverse the address wrt endianness. 9689f8beb66SEdgar E. Iglesias * 2. Byteswap the data lanes on the way back into the CPU core. 9699f8beb66SEdgar E. Iglesias */ 9709f8beb66SEdgar E. Iglesias if (rev && size != 4) { 9719f8beb66SEdgar E. Iglesias /* Endian reverse the address. t is addr. */ 9729f8beb66SEdgar E. Iglesias switch (size) { 9739f8beb66SEdgar E. Iglesias case 1: 9749f8beb66SEdgar E. Iglesias { 975a6338015SEdgar E. Iglesias tcg_gen_xori_tl(addr, addr, 3); 9769f8beb66SEdgar E. Iglesias break; 9779f8beb66SEdgar E. Iglesias } 9789f8beb66SEdgar E. Iglesias 9799f8beb66SEdgar E. Iglesias case 2: 9809f8beb66SEdgar E. Iglesias /* 00 -> 10 9819f8beb66SEdgar E. Iglesias 10 -> 00. */ 982403322eaSEdgar E. Iglesias tcg_gen_xori_tl(addr, addr, 2); 9839f8beb66SEdgar E. Iglesias break; 9849f8beb66SEdgar E. Iglesias default: 9850063ebd6SAndreas Färber cpu_abort(CPU(dc->cpu), "Invalid reverse size\n"); 9869f8beb66SEdgar E. Iglesias break; 9879f8beb66SEdgar E. Iglesias } 9889f8beb66SEdgar E. Iglesias } 9899f8beb66SEdgar E. Iglesias 9908cc9b43fSPeter A. G. Crosthwaite /* lwx does not throw unaligned access errors, so force alignment */ 9918cc9b43fSPeter A. G. Crosthwaite if (ex) { 992403322eaSEdgar E. Iglesias tcg_gen_andi_tl(addr, addr, ~3); 9938cc9b43fSPeter A. G. Crosthwaite } 9948cc9b43fSPeter A. G. Crosthwaite 9954acb54baSEdgar E. Iglesias /* If we get a fault on a dslot, the jmpstate better be in sync. */ 9964acb54baSEdgar E. Iglesias sync_jmpstate(dc); 997968a40f6SEdgar E. Iglesias 998968a40f6SEdgar E. Iglesias /* Verify alignment if needed. */ 999a12f6507SEdgar E. Iglesias /* 1000a12f6507SEdgar E. Iglesias * Microblaze gives MMU faults priority over faults due to 1001a12f6507SEdgar E. Iglesias * unaligned addresses. That's why we speculatively do the load 1002a12f6507SEdgar E. Iglesias * into v. If the load succeeds, we verify alignment of the 1003a12f6507SEdgar E. Iglesias * address and if that succeeds we write into the destination reg. 1004a12f6507SEdgar E. Iglesias */ 1005cfeea807SEdgar E. Iglesias v = tcg_temp_new_i32(); 1006d248e1beSEdgar E. Iglesias tcg_gen_qemu_ld_i32(v, addr, mem_index, mop); 1007a12f6507SEdgar E. Iglesias 10081507e5f6SEdgar E. Iglesias if (dc->cpu->cfg.unaligned_exceptions && size > 1) { 1009a6338015SEdgar E. Iglesias TCGv_i32 t0 = tcg_const_i32(0); 1010a6338015SEdgar E. Iglesias TCGv_i32 treg = tcg_const_i32(dc->rd); 1011a6338015SEdgar E. Iglesias TCGv_i32 tsize = tcg_const_i32(size - 1); 1012a6338015SEdgar E. Iglesias 10130f96e96bSRichard Henderson tcg_gen_movi_i32(cpu_pc, dc->pc); 1014a6338015SEdgar E. Iglesias gen_helper_memalign(cpu_env, addr, treg, t0, tsize); 1015a6338015SEdgar E. Iglesias 1016a6338015SEdgar E. Iglesias tcg_temp_free_i32(t0); 1017a6338015SEdgar E. Iglesias tcg_temp_free_i32(treg); 1018a6338015SEdgar E. Iglesias tcg_temp_free_i32(tsize); 101947acdd63SRichard Henderson } 102047acdd63SRichard Henderson 102147acdd63SRichard Henderson if (ex) { 1022403322eaSEdgar E. Iglesias tcg_gen_mov_tl(env_res_addr, addr); 1023cfeea807SEdgar E. Iglesias tcg_gen_mov_i32(env_res_val, v); 102447acdd63SRichard Henderson } 10259f8beb66SEdgar E. Iglesias if (dc->rd) { 1026cfeea807SEdgar E. Iglesias tcg_gen_mov_i32(cpu_R[dc->rd], v); 10279f8beb66SEdgar E. Iglesias } 1028cfeea807SEdgar E. Iglesias tcg_temp_free_i32(v); 10294acb54baSEdgar E. Iglesias 10308cc9b43fSPeter A. G. Crosthwaite if (ex) { /* lwx */ 1031b6af0975SDaniel P. Berrange /* no support for AXI exclusive so always clear C */ 10328cc9b43fSPeter A. G. Crosthwaite write_carryi(dc, 0); 10338cc9b43fSPeter A. G. Crosthwaite } 10348cc9b43fSPeter A. G. Crosthwaite 1035403322eaSEdgar E. Iglesias tcg_temp_free(addr); 10364acb54baSEdgar E. Iglesias } 10374acb54baSEdgar E. Iglesias 10384acb54baSEdgar E. Iglesias static void dec_store(DisasContext *dc) 10394acb54baSEdgar E. Iglesias { 1040403322eaSEdgar E. Iglesias TCGv addr; 104142a268c2SRichard Henderson TCGLabel *swx_skip = NULL; 1042b51b3d43SEdgar E. Iglesias unsigned int size; 1043d248e1beSEdgar E. Iglesias bool rev = false, ex = false, ea = false; 1044d248e1beSEdgar E. Iglesias int mem_index = cpu_mmu_index(&dc->cpu->env, false); 104514776ab5STony Nguyen MemOp mop; 10464acb54baSEdgar E. Iglesias 104747acdd63SRichard Henderson mop = dc->opcode & 3; 104847acdd63SRichard Henderson size = 1 << mop; 10499f8beb66SEdgar E. Iglesias if (!dc->type_b) { 1050d248e1beSEdgar E. Iglesias ea = extract32(dc->ir, 7, 1); 1051b51b3d43SEdgar E. Iglesias rev = extract32(dc->ir, 9, 1); 1052b51b3d43SEdgar E. Iglesias ex = extract32(dc->ir, 10, 1); 10539f8beb66SEdgar E. Iglesias } 105447acdd63SRichard Henderson mop |= MO_TE; 105547acdd63SRichard Henderson if (rev) { 105647acdd63SRichard Henderson mop ^= MO_BSWAP; 105747acdd63SRichard Henderson } 10584acb54baSEdgar E. Iglesias 10599ba8cd45SEdgar E. Iglesias if (trap_illegal(dc, size > 4)) { 10600187688fSEdgar E. Iglesias return; 10610187688fSEdgar E. Iglesias } 10620187688fSEdgar E. Iglesias 1063d248e1beSEdgar E. Iglesias trap_userspace(dc, ea); 1064d248e1beSEdgar E. Iglesias 1065d248e1beSEdgar E. Iglesias LOG_DIS("s%d%s%s%s%s\n", size, dc->type_b ? "i" : "", rev ? "r" : "", 1066d248e1beSEdgar E. Iglesias ex ? "x" : "", 1067d248e1beSEdgar E. Iglesias ea ? "ea" : ""); 10684acb54baSEdgar E. Iglesias t_sync_flags(dc); 10694acb54baSEdgar E. Iglesias /* If we get a fault on a dslot, the jmpstate better be in sync. */ 10704acb54baSEdgar E. Iglesias sync_jmpstate(dc); 10710dc4af5cSEdgar E. Iglesias /* SWX needs a temp_local. */ 1072403322eaSEdgar E. Iglesias addr = ex ? tcg_temp_local_new() : tcg_temp_new(); 1073d248e1beSEdgar E. Iglesias compute_ldst_addr(dc, ea, addr); 1074d248e1beSEdgar E. Iglesias /* Extended addressing bypasses the MMU. */ 1075d248e1beSEdgar E. Iglesias mem_index = ea ? MMU_NOMMU_IDX : mem_index; 1076968a40f6SEdgar E. Iglesias 1077083dbf48SPeter A. G. Crosthwaite if (ex) { /* swx */ 1078cfeea807SEdgar E. Iglesias TCGv_i32 tval; 10798cc9b43fSPeter A. G. Crosthwaite 10808cc9b43fSPeter A. G. Crosthwaite /* swx does not throw unaligned access errors, so force alignment */ 1081403322eaSEdgar E. Iglesias tcg_gen_andi_tl(addr, addr, ~3); 10828cc9b43fSPeter A. G. Crosthwaite 10838cc9b43fSPeter A. G. Crosthwaite write_carryi(dc, 1); 10848cc9b43fSPeter A. G. Crosthwaite swx_skip = gen_new_label(); 1085403322eaSEdgar E. Iglesias tcg_gen_brcond_tl(TCG_COND_NE, env_res_addr, addr, swx_skip); 108611a76217SEdgar E. Iglesias 1087071cdc67SEdgar E. Iglesias /* 1088071cdc67SEdgar E. Iglesias * Compare the value loaded at lwx with current contents of 1089071cdc67SEdgar E. Iglesias * the reserved location. 1090071cdc67SEdgar E. Iglesias */ 1091cfeea807SEdgar E. Iglesias tval = tcg_temp_new_i32(); 1092071cdc67SEdgar E. Iglesias 1093071cdc67SEdgar E. Iglesias tcg_gen_atomic_cmpxchg_i32(tval, addr, env_res_val, 1094071cdc67SEdgar E. Iglesias cpu_R[dc->rd], mem_index, 1095071cdc67SEdgar E. Iglesias mop); 1096071cdc67SEdgar E. Iglesias 1097cfeea807SEdgar E. Iglesias tcg_gen_brcond_i32(TCG_COND_NE, env_res_val, tval, swx_skip); 10988cc9b43fSPeter A. G. Crosthwaite write_carryi(dc, 0); 1099cfeea807SEdgar E. Iglesias tcg_temp_free_i32(tval); 11008cc9b43fSPeter A. G. Crosthwaite } 11018cc9b43fSPeter A. G. Crosthwaite 11029f8beb66SEdgar E. Iglesias if (rev && size != 4) { 11039f8beb66SEdgar E. Iglesias /* Endian reverse the address. t is addr. */ 11049f8beb66SEdgar E. Iglesias switch (size) { 11059f8beb66SEdgar E. Iglesias case 1: 11069f8beb66SEdgar E. Iglesias { 1107a6338015SEdgar E. Iglesias tcg_gen_xori_tl(addr, addr, 3); 11089f8beb66SEdgar E. Iglesias break; 11099f8beb66SEdgar E. Iglesias } 11109f8beb66SEdgar E. Iglesias 11119f8beb66SEdgar E. Iglesias case 2: 11129f8beb66SEdgar E. Iglesias /* 00 -> 10 11139f8beb66SEdgar E. Iglesias 10 -> 00. */ 11149f8beb66SEdgar E. Iglesias /* Force addr into the temp. */ 1115403322eaSEdgar E. Iglesias tcg_gen_xori_tl(addr, addr, 2); 11169f8beb66SEdgar E. Iglesias break; 11179f8beb66SEdgar E. Iglesias default: 11180063ebd6SAndreas Färber cpu_abort(CPU(dc->cpu), "Invalid reverse size\n"); 11199f8beb66SEdgar E. Iglesias break; 11209f8beb66SEdgar E. Iglesias } 11219f8beb66SEdgar E. Iglesias } 1122071cdc67SEdgar E. Iglesias 1123071cdc67SEdgar E. Iglesias if (!ex) { 1124d248e1beSEdgar E. Iglesias tcg_gen_qemu_st_i32(cpu_R[dc->rd], addr, mem_index, mop); 1125071cdc67SEdgar E. Iglesias } 1126a12f6507SEdgar E. Iglesias 1127968a40f6SEdgar E. Iglesias /* Verify alignment if needed. */ 11281507e5f6SEdgar E. Iglesias if (dc->cpu->cfg.unaligned_exceptions && size > 1) { 1129a6338015SEdgar E. Iglesias TCGv_i32 t1 = tcg_const_i32(1); 1130a6338015SEdgar E. Iglesias TCGv_i32 treg = tcg_const_i32(dc->rd); 1131a6338015SEdgar E. Iglesias TCGv_i32 tsize = tcg_const_i32(size - 1); 1132a6338015SEdgar E. Iglesias 11330f96e96bSRichard Henderson tcg_gen_movi_i32(cpu_pc, dc->pc); 1134a12f6507SEdgar E. Iglesias /* FIXME: if the alignment is wrong, we should restore the value 11354abf79a4SDong Xu Wang * in memory. One possible way to achieve this is to probe 11369f8beb66SEdgar E. Iglesias * the MMU prior to the memaccess, thay way we could put 11379f8beb66SEdgar E. Iglesias * the alignment checks in between the probe and the mem 11389f8beb66SEdgar E. Iglesias * access. 1139a12f6507SEdgar E. Iglesias */ 1140a6338015SEdgar E. Iglesias gen_helper_memalign(cpu_env, addr, treg, t1, tsize); 1141a6338015SEdgar E. Iglesias 1142a6338015SEdgar E. Iglesias tcg_temp_free_i32(t1); 1143a6338015SEdgar E. Iglesias tcg_temp_free_i32(treg); 1144a6338015SEdgar E. Iglesias tcg_temp_free_i32(tsize); 1145968a40f6SEdgar E. Iglesias } 1146083dbf48SPeter A. G. Crosthwaite 11478cc9b43fSPeter A. G. Crosthwaite if (ex) { 11488cc9b43fSPeter A. G. Crosthwaite gen_set_label(swx_skip); 1149083dbf48SPeter A. G. Crosthwaite } 1150968a40f6SEdgar E. Iglesias 1151403322eaSEdgar E. Iglesias tcg_temp_free(addr); 11524acb54baSEdgar E. Iglesias } 11534acb54baSEdgar E. Iglesias 11544acb54baSEdgar E. Iglesias static inline void eval_cc(DisasContext *dc, unsigned int cc, 11559e6e1828SEdgar E. Iglesias TCGv_i32 d, TCGv_i32 a) 11564acb54baSEdgar E. Iglesias { 1157d89b86e9SEdgar E. Iglesias static const int mb_to_tcg_cc[] = { 1158d89b86e9SEdgar E. Iglesias [CC_EQ] = TCG_COND_EQ, 1159d89b86e9SEdgar E. Iglesias [CC_NE] = TCG_COND_NE, 1160d89b86e9SEdgar E. Iglesias [CC_LT] = TCG_COND_LT, 1161d89b86e9SEdgar E. Iglesias [CC_LE] = TCG_COND_LE, 1162d89b86e9SEdgar E. Iglesias [CC_GE] = TCG_COND_GE, 1163d89b86e9SEdgar E. Iglesias [CC_GT] = TCG_COND_GT, 1164d89b86e9SEdgar E. Iglesias }; 1165d89b86e9SEdgar E. Iglesias 11664acb54baSEdgar E. Iglesias switch (cc) { 11674acb54baSEdgar E. Iglesias case CC_EQ: 11684acb54baSEdgar E. Iglesias case CC_NE: 11694acb54baSEdgar E. Iglesias case CC_LT: 11704acb54baSEdgar E. Iglesias case CC_LE: 11714acb54baSEdgar E. Iglesias case CC_GE: 11724acb54baSEdgar E. Iglesias case CC_GT: 11739e6e1828SEdgar E. Iglesias tcg_gen_setcondi_i32(mb_to_tcg_cc[cc], d, a, 0); 11744acb54baSEdgar E. Iglesias break; 11754acb54baSEdgar E. Iglesias default: 11760063ebd6SAndreas Färber cpu_abort(CPU(dc->cpu), "Unknown condition code %x.\n", cc); 11774acb54baSEdgar E. Iglesias break; 11784acb54baSEdgar E. Iglesias } 11794acb54baSEdgar E. Iglesias } 11804acb54baSEdgar E. Iglesias 11810f96e96bSRichard Henderson static void eval_cond_jmp(DisasContext *dc, TCGv_i32 pc_true, TCGv_i32 pc_false) 11824acb54baSEdgar E. Iglesias { 11830f96e96bSRichard Henderson TCGv_i32 zero = tcg_const_i32(0); 1184e956caf2SEdgar E. Iglesias 11850f96e96bSRichard Henderson tcg_gen_movcond_i32(TCG_COND_NE, cpu_pc, 11860f96e96bSRichard Henderson env_btaken, zero, 1187e956caf2SEdgar E. Iglesias pc_true, pc_false); 1188e956caf2SEdgar E. Iglesias 11890f96e96bSRichard Henderson tcg_temp_free_i32(zero); 11904acb54baSEdgar E. Iglesias } 11914acb54baSEdgar E. Iglesias 1192f91c60f0SEdgar E. Iglesias static void dec_setup_dslot(DisasContext *dc) 1193f91c60f0SEdgar E. Iglesias { 1194f91c60f0SEdgar E. Iglesias TCGv_i32 tmp = tcg_const_i32(dc->type_b && (dc->tb_flags & IMM_FLAG)); 1195f91c60f0SEdgar E. Iglesias 1196f91c60f0SEdgar E. Iglesias dc->delayed_branch = 2; 1197f91c60f0SEdgar E. Iglesias dc->tb_flags |= D_FLAG; 1198f91c60f0SEdgar E. Iglesias 1199f91c60f0SEdgar E. Iglesias tcg_gen_st_i32(tmp, cpu_env, offsetof(CPUMBState, bimm)); 1200f91c60f0SEdgar E. Iglesias tcg_temp_free_i32(tmp); 1201f91c60f0SEdgar E. Iglesias } 1202f91c60f0SEdgar E. Iglesias 12034acb54baSEdgar E. Iglesias static void dec_bcc(DisasContext *dc) 12044acb54baSEdgar E. Iglesias { 12054acb54baSEdgar E. Iglesias unsigned int cc; 12064acb54baSEdgar E. Iglesias unsigned int dslot; 12074acb54baSEdgar E. Iglesias 12084acb54baSEdgar E. Iglesias cc = EXTRACT_FIELD(dc->ir, 21, 23); 12094acb54baSEdgar E. Iglesias dslot = dc->ir & (1 << 25); 12104acb54baSEdgar E. Iglesias LOG_DIS("bcc%s r%d %x\n", dslot ? "d" : "", dc->ra, dc->imm); 12114acb54baSEdgar E. Iglesias 12124acb54baSEdgar E. Iglesias dc->delayed_branch = 1; 12134acb54baSEdgar E. Iglesias if (dslot) { 1214f91c60f0SEdgar E. Iglesias dec_setup_dslot(dc); 12154acb54baSEdgar E. Iglesias } 12164acb54baSEdgar E. Iglesias 121761204ce8SEdgar E. Iglesias if (dec_alu_op_b_is_small_imm(dc)) { 121861204ce8SEdgar E. Iglesias int32_t offset = (int32_t)((int16_t)dc->imm); /* sign-extend. */ 121961204ce8SEdgar E. Iglesias 12200f96e96bSRichard Henderson tcg_gen_movi_i32(cpu_btarget, dc->pc + offset); 1221844bab60SEdgar E. Iglesias dc->jmp = JMP_DIRECT_CC; 122223979dc5SEdgar E. Iglesias dc->jmp_pc = dc->pc + offset; 122361204ce8SEdgar E. Iglesias } else { 122423979dc5SEdgar E. Iglesias dc->jmp = JMP_INDIRECT; 12250f96e96bSRichard Henderson tcg_gen_addi_i32(cpu_btarget, *dec_alu_op_b(dc), dc->pc); 122661204ce8SEdgar E. Iglesias } 12279e6e1828SEdgar E. Iglesias eval_cc(dc, cc, env_btaken, cpu_R[dc->ra]); 12284acb54baSEdgar E. Iglesias } 12294acb54baSEdgar E. Iglesias 12304acb54baSEdgar E. Iglesias static void dec_br(DisasContext *dc) 12314acb54baSEdgar E. Iglesias { 12329f6113c7SEdgar E. Iglesias unsigned int dslot, link, abs, mbar; 12334acb54baSEdgar E. Iglesias 12344acb54baSEdgar E. Iglesias dslot = dc->ir & (1 << 20); 12354acb54baSEdgar E. Iglesias abs = dc->ir & (1 << 19); 12364acb54baSEdgar E. Iglesias link = dc->ir & (1 << 18); 12379f6113c7SEdgar E. Iglesias 12389f6113c7SEdgar E. Iglesias /* Memory barrier. */ 12399f6113c7SEdgar E. Iglesias mbar = (dc->ir >> 16) & 31; 12409f6113c7SEdgar E. Iglesias if (mbar == 2 && dc->imm == 4) { 1241badcbf9dSEdgar E. Iglesias uint16_t mbar_imm = dc->rd; 1242badcbf9dSEdgar E. Iglesias 12436f3c458bSEdgar E. Iglesias LOG_DIS("mbar %d\n", mbar_imm); 12446f3c458bSEdgar E. Iglesias 12453f172744SEdgar E. Iglesias /* Data access memory barrier. */ 12463f172744SEdgar E. Iglesias if ((mbar_imm & 2) == 0) { 12473f172744SEdgar E. Iglesias tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL); 12483f172744SEdgar E. Iglesias } 12493f172744SEdgar E. Iglesias 12505d45de97SEdgar E. Iglesias /* mbar IMM & 16 decodes to sleep. */ 1251badcbf9dSEdgar E. Iglesias if (mbar_imm & 16) { 12525d45de97SEdgar E. Iglesias TCGv_i32 tmp_hlt = tcg_const_i32(EXCP_HLT); 12535d45de97SEdgar E. Iglesias TCGv_i32 tmp_1 = tcg_const_i32(1); 12545d45de97SEdgar E. Iglesias 12555d45de97SEdgar E. Iglesias LOG_DIS("sleep\n"); 12565d45de97SEdgar E. Iglesias 1257b4919e7dSEdgar E. Iglesias if (trap_userspace(dc, true)) { 1258b4919e7dSEdgar E. Iglesias /* Sleep is a privileged instruction. */ 1259b4919e7dSEdgar E. Iglesias return; 1260b4919e7dSEdgar E. Iglesias } 1261b4919e7dSEdgar E. Iglesias 12625d45de97SEdgar E. Iglesias t_sync_flags(dc); 12635d45de97SEdgar E. Iglesias tcg_gen_st_i32(tmp_1, cpu_env, 12645d45de97SEdgar E. Iglesias -offsetof(MicroBlazeCPU, env) 12655d45de97SEdgar E. Iglesias +offsetof(CPUState, halted)); 12660f96e96bSRichard Henderson tcg_gen_movi_i32(cpu_pc, dc->pc + 4); 12675d45de97SEdgar E. Iglesias gen_helper_raise_exception(cpu_env, tmp_hlt); 12685d45de97SEdgar E. Iglesias tcg_temp_free_i32(tmp_hlt); 12695d45de97SEdgar E. Iglesias tcg_temp_free_i32(tmp_1); 12705d45de97SEdgar E. Iglesias return; 12715d45de97SEdgar E. Iglesias } 12729f6113c7SEdgar E. Iglesias /* Break the TB. */ 12739f6113c7SEdgar E. Iglesias dc->cpustate_changed = 1; 12749f6113c7SEdgar E. Iglesias return; 12759f6113c7SEdgar E. Iglesias } 12769f6113c7SEdgar E. Iglesias 12774acb54baSEdgar E. Iglesias LOG_DIS("br%s%s%s%s imm=%x\n", 12784acb54baSEdgar E. Iglesias abs ? "a" : "", link ? "l" : "", 12794acb54baSEdgar E. Iglesias dc->type_b ? "i" : "", dslot ? "d" : "", 12804acb54baSEdgar E. Iglesias dc->imm); 12814acb54baSEdgar E. Iglesias 12824acb54baSEdgar E. Iglesias dc->delayed_branch = 1; 12834acb54baSEdgar E. Iglesias if (dslot) { 1284f91c60f0SEdgar E. Iglesias dec_setup_dslot(dc); 12854acb54baSEdgar E. Iglesias } 12864acb54baSEdgar E. Iglesias if (link && dc->rd) 1287cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(cpu_R[dc->rd], dc->pc); 12884acb54baSEdgar E. Iglesias 12894acb54baSEdgar E. Iglesias dc->jmp = JMP_INDIRECT; 12904acb54baSEdgar E. Iglesias if (abs) { 1291cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(env_btaken, 1); 12920f96e96bSRichard Henderson tcg_gen_mov_i32(cpu_btarget, *(dec_alu_op_b(dc))); 1293ff21f70aSEdgar E. Iglesias if (link && !dslot) { 1294ff21f70aSEdgar E. Iglesias if (!(dc->tb_flags & IMM_FLAG) && (dc->imm == 8 || dc->imm == 0x18)) 12954acb54baSEdgar E. Iglesias t_gen_raise_exception(dc, EXCP_BREAK); 1296ff21f70aSEdgar E. Iglesias if (dc->imm == 0) { 1297bdfc1e88SEdgar E. Iglesias if (trap_userspace(dc, true)) { 1298ff21f70aSEdgar E. Iglesias return; 1299ff21f70aSEdgar E. Iglesias } 1300ff21f70aSEdgar E. Iglesias 13014acb54baSEdgar E. Iglesias t_gen_raise_exception(dc, EXCP_DEBUG); 1302ff21f70aSEdgar E. Iglesias } 1303ff21f70aSEdgar E. Iglesias } 13044acb54baSEdgar E. Iglesias } else { 130561204ce8SEdgar E. Iglesias if (dec_alu_op_b_is_small_imm(dc)) { 130661204ce8SEdgar E. Iglesias dc->jmp = JMP_DIRECT; 130761204ce8SEdgar E. Iglesias dc->jmp_pc = dc->pc + (int32_t)((int16_t)dc->imm); 130861204ce8SEdgar E. Iglesias } else { 1309cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(env_btaken, 1); 13100f96e96bSRichard Henderson tcg_gen_addi_i32(cpu_btarget, *dec_alu_op_b(dc), dc->pc); 13114acb54baSEdgar E. Iglesias } 13124acb54baSEdgar E. Iglesias } 13134acb54baSEdgar E. Iglesias } 13144acb54baSEdgar E. Iglesias 13154acb54baSEdgar E. Iglesias static inline void do_rti(DisasContext *dc) 13164acb54baSEdgar E. Iglesias { 1317cfeea807SEdgar E. Iglesias TCGv_i32 t0, t1; 1318cfeea807SEdgar E. Iglesias t0 = tcg_temp_new_i32(); 1319cfeea807SEdgar E. Iglesias t1 = tcg_temp_new_i32(); 13203e0e16aeSRichard Henderson tcg_gen_mov_i32(t1, cpu_msr); 13210a22f8cfSEdgar E. Iglesias tcg_gen_shri_i32(t0, t1, 1); 13220a22f8cfSEdgar E. Iglesias tcg_gen_ori_i32(t1, t1, MSR_IE); 1323cfeea807SEdgar E. Iglesias tcg_gen_andi_i32(t0, t0, (MSR_VM | MSR_UM)); 13244acb54baSEdgar E. Iglesias 1325cfeea807SEdgar E. Iglesias tcg_gen_andi_i32(t1, t1, ~(MSR_VM | MSR_UM)); 1326cfeea807SEdgar E. Iglesias tcg_gen_or_i32(t1, t1, t0); 13274acb54baSEdgar E. Iglesias msr_write(dc, t1); 1328cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t1); 1329cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t0); 13304acb54baSEdgar E. Iglesias dc->tb_flags &= ~DRTI_FLAG; 13314acb54baSEdgar E. Iglesias } 13324acb54baSEdgar E. Iglesias 13334acb54baSEdgar E. Iglesias static inline void do_rtb(DisasContext *dc) 13344acb54baSEdgar E. Iglesias { 1335cfeea807SEdgar E. Iglesias TCGv_i32 t0, t1; 1336cfeea807SEdgar E. Iglesias t0 = tcg_temp_new_i32(); 1337cfeea807SEdgar E. Iglesias t1 = tcg_temp_new_i32(); 13383e0e16aeSRichard Henderson tcg_gen_mov_i32(t1, cpu_msr); 13390a22f8cfSEdgar E. Iglesias tcg_gen_andi_i32(t1, t1, ~MSR_BIP); 1340cfeea807SEdgar E. Iglesias tcg_gen_shri_i32(t0, t1, 1); 1341cfeea807SEdgar E. Iglesias tcg_gen_andi_i32(t0, t0, (MSR_VM | MSR_UM)); 13424acb54baSEdgar E. Iglesias 1343cfeea807SEdgar E. Iglesias tcg_gen_andi_i32(t1, t1, ~(MSR_VM | MSR_UM)); 1344cfeea807SEdgar E. Iglesias tcg_gen_or_i32(t1, t1, t0); 13454acb54baSEdgar E. Iglesias msr_write(dc, t1); 1346cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t1); 1347cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t0); 13484acb54baSEdgar E. Iglesias dc->tb_flags &= ~DRTB_FLAG; 13494acb54baSEdgar E. Iglesias } 13504acb54baSEdgar E. Iglesias 13514acb54baSEdgar E. Iglesias static inline void do_rte(DisasContext *dc) 13524acb54baSEdgar E. Iglesias { 1353cfeea807SEdgar E. Iglesias TCGv_i32 t0, t1; 1354cfeea807SEdgar E. Iglesias t0 = tcg_temp_new_i32(); 1355cfeea807SEdgar E. Iglesias t1 = tcg_temp_new_i32(); 13564acb54baSEdgar E. Iglesias 13573e0e16aeSRichard Henderson tcg_gen_mov_i32(t1, cpu_msr); 13580a22f8cfSEdgar E. Iglesias tcg_gen_ori_i32(t1, t1, MSR_EE); 1359cfeea807SEdgar E. Iglesias tcg_gen_andi_i32(t1, t1, ~MSR_EIP); 1360cfeea807SEdgar E. Iglesias tcg_gen_shri_i32(t0, t1, 1); 1361cfeea807SEdgar E. Iglesias tcg_gen_andi_i32(t0, t0, (MSR_VM | MSR_UM)); 13624acb54baSEdgar E. Iglesias 1363cfeea807SEdgar E. Iglesias tcg_gen_andi_i32(t1, t1, ~(MSR_VM | MSR_UM)); 1364cfeea807SEdgar E. Iglesias tcg_gen_or_i32(t1, t1, t0); 13654acb54baSEdgar E. Iglesias msr_write(dc, t1); 1366cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t1); 1367cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t0); 13684acb54baSEdgar E. Iglesias dc->tb_flags &= ~DRTE_FLAG; 13694acb54baSEdgar E. Iglesias } 13704acb54baSEdgar E. Iglesias 13714acb54baSEdgar E. Iglesias static void dec_rts(DisasContext *dc) 13724acb54baSEdgar E. Iglesias { 13734acb54baSEdgar E. Iglesias unsigned int b_bit, i_bit, e_bit; 13744acb54baSEdgar E. Iglesias 13754acb54baSEdgar E. Iglesias i_bit = dc->ir & (1 << 21); 13764acb54baSEdgar E. Iglesias b_bit = dc->ir & (1 << 22); 13774acb54baSEdgar E. Iglesias e_bit = dc->ir & (1 << 23); 13784acb54baSEdgar E. Iglesias 1379bdfc1e88SEdgar E. Iglesias if (trap_userspace(dc, i_bit || b_bit || e_bit)) { 1380bdfc1e88SEdgar E. Iglesias return; 1381bdfc1e88SEdgar E. Iglesias } 1382bdfc1e88SEdgar E. Iglesias 1383f91c60f0SEdgar E. Iglesias dec_setup_dslot(dc); 13844acb54baSEdgar E. Iglesias 13854acb54baSEdgar E. Iglesias if (i_bit) { 13864acb54baSEdgar E. Iglesias LOG_DIS("rtid ir=%x\n", dc->ir); 13874acb54baSEdgar E. Iglesias dc->tb_flags |= DRTI_FLAG; 13884acb54baSEdgar E. Iglesias } else if (b_bit) { 13894acb54baSEdgar E. Iglesias LOG_DIS("rtbd ir=%x\n", dc->ir); 13904acb54baSEdgar E. Iglesias dc->tb_flags |= DRTB_FLAG; 13914acb54baSEdgar E. Iglesias } else if (e_bit) { 13924acb54baSEdgar E. Iglesias LOG_DIS("rted ir=%x\n", dc->ir); 13934acb54baSEdgar E. Iglesias dc->tb_flags |= DRTE_FLAG; 13944acb54baSEdgar E. Iglesias } else 13954acb54baSEdgar E. Iglesias LOG_DIS("rts ir=%x\n", dc->ir); 13964acb54baSEdgar E. Iglesias 139723979dc5SEdgar E. Iglesias dc->jmp = JMP_INDIRECT; 1398cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(env_btaken, 1); 13990f96e96bSRichard Henderson tcg_gen_add_i32(cpu_btarget, cpu_R[dc->ra], *dec_alu_op_b(dc)); 14004acb54baSEdgar E. Iglesias } 14014acb54baSEdgar E. Iglesias 140297694c57SEdgar E. Iglesias static int dec_check_fpuv2(DisasContext *dc) 140397694c57SEdgar E. Iglesias { 1404be67e9abSAlistair Francis if ((dc->cpu->cfg.use_fpu != 2) && (dc->tb_flags & MSR_EE_FLAG)) { 14056efd5599SRichard Henderson tcg_gen_movi_i32(cpu_esr, ESR_EC_FPU); 140697694c57SEdgar E. Iglesias t_gen_raise_exception(dc, EXCP_HW_EXCP); 140797694c57SEdgar E. Iglesias } 14082016a6a7SJoe Komlodi return (dc->cpu->cfg.use_fpu == 2) ? PVR2_USE_FPU2_MASK : 0; 140997694c57SEdgar E. Iglesias } 141097694c57SEdgar E. Iglesias 14111567a005SEdgar E. Iglesias static void dec_fpu(DisasContext *dc) 14121567a005SEdgar E. Iglesias { 141397694c57SEdgar E. Iglesias unsigned int fpu_insn; 141497694c57SEdgar E. Iglesias 14159ba8cd45SEdgar E. Iglesias if (trap_illegal(dc, !dc->cpu->cfg.use_fpu)) { 14161567a005SEdgar E. Iglesias return; 14171567a005SEdgar E. Iglesias } 14181567a005SEdgar E. Iglesias 141997694c57SEdgar E. Iglesias fpu_insn = (dc->ir >> 7) & 7; 142097694c57SEdgar E. Iglesias 142197694c57SEdgar E. Iglesias switch (fpu_insn) { 142297694c57SEdgar E. Iglesias case 0: 142364254ebaSBlue Swirl gen_helper_fadd(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra], 142464254ebaSBlue Swirl cpu_R[dc->rb]); 142597694c57SEdgar E. Iglesias break; 142697694c57SEdgar E. Iglesias 142797694c57SEdgar E. Iglesias case 1: 142864254ebaSBlue Swirl gen_helper_frsub(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra], 142964254ebaSBlue Swirl cpu_R[dc->rb]); 143097694c57SEdgar E. Iglesias break; 143197694c57SEdgar E. Iglesias 143297694c57SEdgar E. Iglesias case 2: 143364254ebaSBlue Swirl gen_helper_fmul(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra], 143464254ebaSBlue Swirl cpu_R[dc->rb]); 143597694c57SEdgar E. Iglesias break; 143697694c57SEdgar E. Iglesias 143797694c57SEdgar E. Iglesias case 3: 143864254ebaSBlue Swirl gen_helper_fdiv(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra], 143964254ebaSBlue Swirl cpu_R[dc->rb]); 144097694c57SEdgar E. Iglesias break; 144197694c57SEdgar E. Iglesias 144297694c57SEdgar E. Iglesias case 4: 144397694c57SEdgar E. Iglesias switch ((dc->ir >> 4) & 7) { 144497694c57SEdgar E. Iglesias case 0: 144564254ebaSBlue Swirl gen_helper_fcmp_un(cpu_R[dc->rd], cpu_env, 144697694c57SEdgar E. Iglesias cpu_R[dc->ra], cpu_R[dc->rb]); 144797694c57SEdgar E. Iglesias break; 144897694c57SEdgar E. Iglesias case 1: 144964254ebaSBlue Swirl gen_helper_fcmp_lt(cpu_R[dc->rd], cpu_env, 145097694c57SEdgar E. Iglesias cpu_R[dc->ra], cpu_R[dc->rb]); 145197694c57SEdgar E. Iglesias break; 145297694c57SEdgar E. Iglesias case 2: 145364254ebaSBlue Swirl gen_helper_fcmp_eq(cpu_R[dc->rd], cpu_env, 145497694c57SEdgar E. Iglesias cpu_R[dc->ra], cpu_R[dc->rb]); 145597694c57SEdgar E. Iglesias break; 145697694c57SEdgar E. Iglesias case 3: 145764254ebaSBlue Swirl gen_helper_fcmp_le(cpu_R[dc->rd], cpu_env, 145897694c57SEdgar E. Iglesias cpu_R[dc->ra], cpu_R[dc->rb]); 145997694c57SEdgar E. Iglesias break; 146097694c57SEdgar E. Iglesias case 4: 146164254ebaSBlue Swirl gen_helper_fcmp_gt(cpu_R[dc->rd], cpu_env, 146297694c57SEdgar E. Iglesias cpu_R[dc->ra], cpu_R[dc->rb]); 146397694c57SEdgar E. Iglesias break; 146497694c57SEdgar E. Iglesias case 5: 146564254ebaSBlue Swirl gen_helper_fcmp_ne(cpu_R[dc->rd], cpu_env, 146697694c57SEdgar E. Iglesias cpu_R[dc->ra], cpu_R[dc->rb]); 146797694c57SEdgar E. Iglesias break; 146897694c57SEdgar E. Iglesias case 6: 146964254ebaSBlue Swirl gen_helper_fcmp_ge(cpu_R[dc->rd], cpu_env, 147097694c57SEdgar E. Iglesias cpu_R[dc->ra], cpu_R[dc->rb]); 147197694c57SEdgar E. Iglesias break; 147297694c57SEdgar E. Iglesias default: 147371547a3bSBlue Swirl qemu_log_mask(LOG_UNIMP, 147471547a3bSBlue Swirl "unimplemented fcmp fpu_insn=%x pc=%x" 147571547a3bSBlue Swirl " opc=%x\n", 147697694c57SEdgar E. Iglesias fpu_insn, dc->pc, dc->opcode); 14771567a005SEdgar E. Iglesias dc->abort_at_next_insn = 1; 147897694c57SEdgar E. Iglesias break; 147997694c57SEdgar E. Iglesias } 148097694c57SEdgar E. Iglesias break; 148197694c57SEdgar E. Iglesias 148297694c57SEdgar E. Iglesias case 5: 148397694c57SEdgar E. Iglesias if (!dec_check_fpuv2(dc)) { 148497694c57SEdgar E. Iglesias return; 148597694c57SEdgar E. Iglesias } 148664254ebaSBlue Swirl gen_helper_flt(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra]); 148797694c57SEdgar E. Iglesias break; 148897694c57SEdgar E. Iglesias 148997694c57SEdgar E. Iglesias case 6: 149097694c57SEdgar E. Iglesias if (!dec_check_fpuv2(dc)) { 149197694c57SEdgar E. Iglesias return; 149297694c57SEdgar E. Iglesias } 149364254ebaSBlue Swirl gen_helper_fint(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra]); 149497694c57SEdgar E. Iglesias break; 149597694c57SEdgar E. Iglesias 149697694c57SEdgar E. Iglesias case 7: 149797694c57SEdgar E. Iglesias if (!dec_check_fpuv2(dc)) { 149897694c57SEdgar E. Iglesias return; 149997694c57SEdgar E. Iglesias } 150064254ebaSBlue Swirl gen_helper_fsqrt(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra]); 150197694c57SEdgar E. Iglesias break; 150297694c57SEdgar E. Iglesias 150397694c57SEdgar E. Iglesias default: 150471547a3bSBlue Swirl qemu_log_mask(LOG_UNIMP, "unimplemented FPU insn fpu_insn=%x pc=%x" 150571547a3bSBlue Swirl " opc=%x\n", 150697694c57SEdgar E. Iglesias fpu_insn, dc->pc, dc->opcode); 150797694c57SEdgar E. Iglesias dc->abort_at_next_insn = 1; 150897694c57SEdgar E. Iglesias break; 150997694c57SEdgar E. Iglesias } 15101567a005SEdgar E. Iglesias } 15111567a005SEdgar E. Iglesias 15124acb54baSEdgar E. Iglesias static void dec_null(DisasContext *dc) 15134acb54baSEdgar E. Iglesias { 15149ba8cd45SEdgar E. Iglesias if (trap_illegal(dc, true)) { 151502b33596SEdgar E. Iglesias return; 151602b33596SEdgar E. Iglesias } 15171d512a65SPaolo Bonzini qemu_log_mask(LOG_GUEST_ERROR, "unknown insn pc=%x opc=%x\n", dc->pc, dc->opcode); 15184acb54baSEdgar E. Iglesias dc->abort_at_next_insn = 1; 15194acb54baSEdgar E. Iglesias } 15204acb54baSEdgar E. Iglesias 15216d76d23eSEdgar E. Iglesias /* Insns connected to FSL or AXI stream attached devices. */ 15226d76d23eSEdgar E. Iglesias static void dec_stream(DisasContext *dc) 15236d76d23eSEdgar E. Iglesias { 15246d76d23eSEdgar E. Iglesias TCGv_i32 t_id, t_ctrl; 15256d76d23eSEdgar E. Iglesias int ctrl; 15266d76d23eSEdgar E. Iglesias 15276d76d23eSEdgar E. Iglesias LOG_DIS("%s%s imm=%x\n", dc->rd ? "get" : "put", 15286d76d23eSEdgar E. Iglesias dc->type_b ? "" : "d", dc->imm); 15296d76d23eSEdgar E. Iglesias 1530bdfc1e88SEdgar E. Iglesias if (trap_userspace(dc, true)) { 15316d76d23eSEdgar E. Iglesias return; 15326d76d23eSEdgar E. Iglesias } 15336d76d23eSEdgar E. Iglesias 1534cfeea807SEdgar E. Iglesias t_id = tcg_temp_new_i32(); 15356d76d23eSEdgar E. Iglesias if (dc->type_b) { 1536cfeea807SEdgar E. Iglesias tcg_gen_movi_i32(t_id, dc->imm & 0xf); 15376d76d23eSEdgar E. Iglesias ctrl = dc->imm >> 10; 15386d76d23eSEdgar E. Iglesias } else { 1539cfeea807SEdgar E. Iglesias tcg_gen_andi_i32(t_id, cpu_R[dc->rb], 0xf); 15406d76d23eSEdgar E. Iglesias ctrl = dc->imm >> 5; 15416d76d23eSEdgar E. Iglesias } 15426d76d23eSEdgar E. Iglesias 1543cfeea807SEdgar E. Iglesias t_ctrl = tcg_const_i32(ctrl); 15446d76d23eSEdgar E. Iglesias 15456d76d23eSEdgar E. Iglesias if (dc->rd == 0) { 15466d76d23eSEdgar E. Iglesias gen_helper_put(t_id, t_ctrl, cpu_R[dc->ra]); 15476d76d23eSEdgar E. Iglesias } else { 15486d76d23eSEdgar E. Iglesias gen_helper_get(cpu_R[dc->rd], t_id, t_ctrl); 15496d76d23eSEdgar E. Iglesias } 1550cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t_id); 1551cfeea807SEdgar E. Iglesias tcg_temp_free_i32(t_ctrl); 15526d76d23eSEdgar E. Iglesias } 15536d76d23eSEdgar E. Iglesias 15544acb54baSEdgar E. Iglesias static struct decoder_info { 15554acb54baSEdgar E. Iglesias struct { 15564acb54baSEdgar E. Iglesias uint32_t bits; 15574acb54baSEdgar E. Iglesias uint32_t mask; 15584acb54baSEdgar E. Iglesias }; 15594acb54baSEdgar E. Iglesias void (*dec)(DisasContext *dc); 15604acb54baSEdgar E. Iglesias } decinfo[] = { 15614acb54baSEdgar E. Iglesias {DEC_ADD, dec_add}, 15624acb54baSEdgar E. Iglesias {DEC_SUB, dec_sub}, 15634acb54baSEdgar E. Iglesias {DEC_AND, dec_and}, 15644acb54baSEdgar E. Iglesias {DEC_XOR, dec_xor}, 15654acb54baSEdgar E. Iglesias {DEC_OR, dec_or}, 15664acb54baSEdgar E. Iglesias {DEC_BIT, dec_bit}, 15674acb54baSEdgar E. Iglesias {DEC_BARREL, dec_barrel}, 15684acb54baSEdgar E. Iglesias {DEC_LD, dec_load}, 15694acb54baSEdgar E. Iglesias {DEC_ST, dec_store}, 15704acb54baSEdgar E. Iglesias {DEC_IMM, dec_imm}, 15714acb54baSEdgar E. Iglesias {DEC_BR, dec_br}, 15724acb54baSEdgar E. Iglesias {DEC_BCC, dec_bcc}, 15734acb54baSEdgar E. Iglesias {DEC_RTS, dec_rts}, 15741567a005SEdgar E. Iglesias {DEC_FPU, dec_fpu}, 15754acb54baSEdgar E. Iglesias {DEC_MUL, dec_mul}, 15764acb54baSEdgar E. Iglesias {DEC_DIV, dec_div}, 15774acb54baSEdgar E. Iglesias {DEC_MSR, dec_msr}, 15786d76d23eSEdgar E. Iglesias {DEC_STREAM, dec_stream}, 15794acb54baSEdgar E. Iglesias {{0, 0}, dec_null} 15804acb54baSEdgar E. Iglesias }; 15814acb54baSEdgar E. Iglesias 158264254ebaSBlue Swirl static inline void decode(DisasContext *dc, uint32_t ir) 15834acb54baSEdgar E. Iglesias { 15844acb54baSEdgar E. Iglesias int i; 15854acb54baSEdgar E. Iglesias 158664254ebaSBlue Swirl dc->ir = ir; 15874acb54baSEdgar E. Iglesias LOG_DIS("%8.8x\t", dc->ir); 15884acb54baSEdgar E. Iglesias 1589462c2544SEdgar E. Iglesias if (ir == 0) { 15901ee1bd28SEdgar E. Iglesias trap_illegal(dc, dc->cpu->cfg.opcode_0_illegal); 1591462c2544SEdgar E. Iglesias /* Don't decode nop/zero instructions any further. */ 1592462c2544SEdgar E. Iglesias return; 1593462c2544SEdgar E. Iglesias } 15941567a005SEdgar E. Iglesias 15954acb54baSEdgar E. Iglesias /* bit 2 seems to indicate insn type. */ 15964acb54baSEdgar E. Iglesias dc->type_b = ir & (1 << 29); 15974acb54baSEdgar E. Iglesias 15984acb54baSEdgar E. Iglesias dc->opcode = EXTRACT_FIELD(ir, 26, 31); 15994acb54baSEdgar E. Iglesias dc->rd = EXTRACT_FIELD(ir, 21, 25); 16004acb54baSEdgar E. Iglesias dc->ra = EXTRACT_FIELD(ir, 16, 20); 16014acb54baSEdgar E. Iglesias dc->rb = EXTRACT_FIELD(ir, 11, 15); 16024acb54baSEdgar E. Iglesias dc->imm = EXTRACT_FIELD(ir, 0, 15); 16034acb54baSEdgar E. Iglesias 16044acb54baSEdgar E. Iglesias /* Large switch for all insns. */ 16054acb54baSEdgar E. Iglesias for (i = 0; i < ARRAY_SIZE(decinfo); i++) { 16064acb54baSEdgar E. Iglesias if ((dc->opcode & decinfo[i].mask) == decinfo[i].bits) { 16074acb54baSEdgar E. Iglesias decinfo[i].dec(dc); 16084acb54baSEdgar E. Iglesias break; 16094acb54baSEdgar E. Iglesias } 16104acb54baSEdgar E. Iglesias } 16114acb54baSEdgar E. Iglesias } 16124acb54baSEdgar E. Iglesias 16134acb54baSEdgar E. Iglesias /* generate intermediate code for basic block 'tb'. */ 16148b86d6d2SRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int max_insns) 16154acb54baSEdgar E. Iglesias { 16169c489ea6SLluís Vilanova CPUMBState *env = cs->env_ptr; 1617f5c7e93aSRichard Henderson MicroBlazeCPU *cpu = env_archcpu(env); 16184acb54baSEdgar E. Iglesias uint32_t pc_start; 16194acb54baSEdgar E. Iglesias struct DisasContext ctx; 16204acb54baSEdgar E. Iglesias struct DisasContext *dc = &ctx; 162156371527SEmilio G. Cota uint32_t page_start, org_flags; 1622cfeea807SEdgar E. Iglesias uint32_t npc; 16234acb54baSEdgar E. Iglesias int num_insns; 16244acb54baSEdgar E. Iglesias 16254acb54baSEdgar E. Iglesias pc_start = tb->pc; 16260063ebd6SAndreas Färber dc->cpu = cpu; 16274acb54baSEdgar E. Iglesias dc->tb = tb; 16284acb54baSEdgar E. Iglesias org_flags = dc->synced_flags = dc->tb_flags = tb->flags; 16294acb54baSEdgar E. Iglesias 16304acb54baSEdgar E. Iglesias dc->is_jmp = DISAS_NEXT; 16314acb54baSEdgar E. Iglesias dc->jmp = 0; 16324acb54baSEdgar E. Iglesias dc->delayed_branch = !!(dc->tb_flags & D_FLAG); 163323979dc5SEdgar E. Iglesias if (dc->delayed_branch) { 163423979dc5SEdgar E. Iglesias dc->jmp = JMP_INDIRECT; 163523979dc5SEdgar E. Iglesias } 16364acb54baSEdgar E. Iglesias dc->pc = pc_start; 1637ed2803daSAndreas Färber dc->singlestep_enabled = cs->singlestep_enabled; 16384acb54baSEdgar E. Iglesias dc->cpustate_changed = 0; 16394acb54baSEdgar E. Iglesias dc->abort_at_next_insn = 0; 16404acb54baSEdgar E. Iglesias 1641a47dddd7SAndreas Färber if (pc_start & 3) { 1642a47dddd7SAndreas Färber cpu_abort(cs, "Microblaze: unaligned PC=%x\n", pc_start); 1643a47dddd7SAndreas Färber } 16444acb54baSEdgar E. Iglesias 164556371527SEmilio G. Cota page_start = pc_start & TARGET_PAGE_MASK; 16464acb54baSEdgar E. Iglesias num_insns = 0; 16474acb54baSEdgar E. Iglesias 1648cd42d5b2SPaolo Bonzini gen_tb_start(tb); 16494acb54baSEdgar E. Iglesias do 16504acb54baSEdgar E. Iglesias { 1651667b8e29SRichard Henderson tcg_gen_insn_start(dc->pc); 1652959082fcSRichard Henderson num_insns++; 16534acb54baSEdgar E. Iglesias 1654b933066aSRichard Henderson #if SIM_COMPAT 1655b933066aSRichard Henderson if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)) { 16560f96e96bSRichard Henderson tcg_gen_movi_i32(cpu_pc, dc->pc); 1657b933066aSRichard Henderson gen_helper_debug(); 1658b933066aSRichard Henderson } 1659b933066aSRichard Henderson #endif 1660b933066aSRichard Henderson 1661b933066aSRichard Henderson if (unlikely(cpu_breakpoint_test(cs, dc->pc, BP_ANY))) { 1662b933066aSRichard Henderson t_gen_raise_exception(dc, EXCP_DEBUG); 1663b933066aSRichard Henderson dc->is_jmp = DISAS_UPDATE; 1664522a0d4eSRichard Henderson /* The address covered by the breakpoint must be included in 1665522a0d4eSRichard Henderson [tb->pc, tb->pc + tb->size) in order to for it to be 1666522a0d4eSRichard Henderson properly cleared -- thus we increment the PC here so that 1667522a0d4eSRichard Henderson the logic setting tb->size below does the right thing. */ 1668522a0d4eSRichard Henderson dc->pc += 4; 1669b933066aSRichard Henderson break; 1670b933066aSRichard Henderson } 1671b933066aSRichard Henderson 16724acb54baSEdgar E. Iglesias /* Pretty disas. */ 16734acb54baSEdgar E. Iglesias LOG_DIS("%8.8x:\t", dc->pc); 16744acb54baSEdgar E. Iglesias 1675c5a49c63SEmilio G. Cota if (num_insns == max_insns && (tb_cflags(tb) & CF_LAST_IO)) { 16764acb54baSEdgar E. Iglesias gen_io_start(); 1677959082fcSRichard Henderson } 16784acb54baSEdgar E. Iglesias 16794acb54baSEdgar E. Iglesias dc->clear_imm = 1; 168064254ebaSBlue Swirl decode(dc, cpu_ldl_code(env, dc->pc)); 16814acb54baSEdgar E. Iglesias if (dc->clear_imm) 16824acb54baSEdgar E. Iglesias dc->tb_flags &= ~IMM_FLAG; 16834acb54baSEdgar E. Iglesias dc->pc += 4; 16844acb54baSEdgar E. Iglesias 16854acb54baSEdgar E. Iglesias if (dc->delayed_branch) { 16864acb54baSEdgar E. Iglesias dc->delayed_branch--; 16874acb54baSEdgar E. Iglesias if (!dc->delayed_branch) { 16884acb54baSEdgar E. Iglesias if (dc->tb_flags & DRTI_FLAG) 16894acb54baSEdgar E. Iglesias do_rti(dc); 16904acb54baSEdgar E. Iglesias if (dc->tb_flags & DRTB_FLAG) 16914acb54baSEdgar E. Iglesias do_rtb(dc); 16924acb54baSEdgar E. Iglesias if (dc->tb_flags & DRTE_FLAG) 16934acb54baSEdgar E. Iglesias do_rte(dc); 16944acb54baSEdgar E. Iglesias /* Clear the delay slot flag. */ 16954acb54baSEdgar E. Iglesias dc->tb_flags &= ~D_FLAG; 16964acb54baSEdgar E. Iglesias /* If it is a direct jump, try direct chaining. */ 169723979dc5SEdgar E. Iglesias if (dc->jmp == JMP_INDIRECT) { 16980f96e96bSRichard Henderson TCGv_i32 tmp_pc = tcg_const_i32(dc->pc); 16990f96e96bSRichard Henderson eval_cond_jmp(dc, cpu_btarget, tmp_pc); 17000f96e96bSRichard Henderson tcg_temp_free_i32(tmp_pc); 17014acb54baSEdgar E. Iglesias dc->is_jmp = DISAS_JUMP; 170223979dc5SEdgar E. Iglesias } else if (dc->jmp == JMP_DIRECT) { 1703844bab60SEdgar E. Iglesias t_sync_flags(dc); 1704844bab60SEdgar E. Iglesias gen_goto_tb(dc, 0, dc->jmp_pc); 1705844bab60SEdgar E. Iglesias dc->is_jmp = DISAS_TB_JUMP; 1706844bab60SEdgar E. Iglesias } else if (dc->jmp == JMP_DIRECT_CC) { 170742a268c2SRichard Henderson TCGLabel *l1 = gen_new_label(); 170823979dc5SEdgar E. Iglesias t_sync_flags(dc); 170923979dc5SEdgar E. Iglesias /* Conditional jmp. */ 1710cfeea807SEdgar E. Iglesias tcg_gen_brcondi_i32(TCG_COND_NE, env_btaken, 0, l1); 171123979dc5SEdgar E. Iglesias gen_goto_tb(dc, 1, dc->pc); 171223979dc5SEdgar E. Iglesias gen_set_label(l1); 171323979dc5SEdgar E. Iglesias gen_goto_tb(dc, 0, dc->jmp_pc); 171423979dc5SEdgar E. Iglesias 171523979dc5SEdgar E. Iglesias dc->is_jmp = DISAS_TB_JUMP; 17164acb54baSEdgar E. Iglesias } 17174acb54baSEdgar E. Iglesias break; 17184acb54baSEdgar E. Iglesias } 17194acb54baSEdgar E. Iglesias } 1720ed2803daSAndreas Färber if (cs->singlestep_enabled) { 17214acb54baSEdgar E. Iglesias break; 1722ed2803daSAndreas Färber } 17234acb54baSEdgar E. Iglesias } while (!dc->is_jmp && !dc->cpustate_changed 1724fe700adbSRichard Henderson && !tcg_op_buf_full() 17254acb54baSEdgar E. Iglesias && !singlestep 172656371527SEmilio G. Cota && (dc->pc - page_start < TARGET_PAGE_SIZE) 17274acb54baSEdgar E. Iglesias && num_insns < max_insns); 17284acb54baSEdgar E. Iglesias 17294acb54baSEdgar E. Iglesias npc = dc->pc; 1730844bab60SEdgar E. Iglesias if (dc->jmp == JMP_DIRECT || dc->jmp == JMP_DIRECT_CC) { 17314acb54baSEdgar E. Iglesias if (dc->tb_flags & D_FLAG) { 17324acb54baSEdgar E. Iglesias dc->is_jmp = DISAS_UPDATE; 17330f96e96bSRichard Henderson tcg_gen_movi_i32(cpu_pc, npc); 17344acb54baSEdgar E. Iglesias sync_jmpstate(dc); 17354acb54baSEdgar E. Iglesias } else 17364acb54baSEdgar E. Iglesias npc = dc->jmp_pc; 17374acb54baSEdgar E. Iglesias } 17384acb54baSEdgar E. Iglesias 17394acb54baSEdgar E. Iglesias /* Force an update if the per-tb cpu state has changed. */ 17404acb54baSEdgar E. Iglesias if (dc->is_jmp == DISAS_NEXT 17414acb54baSEdgar E. Iglesias && (dc->cpustate_changed || org_flags != dc->tb_flags)) { 17424acb54baSEdgar E. Iglesias dc->is_jmp = DISAS_UPDATE; 17430f96e96bSRichard Henderson tcg_gen_movi_i32(cpu_pc, npc); 17444acb54baSEdgar E. Iglesias } 17454acb54baSEdgar E. Iglesias t_sync_flags(dc); 17464acb54baSEdgar E. Iglesias 1747ed2803daSAndreas Färber if (unlikely(cs->singlestep_enabled)) { 17486c5f738dSEdgar E. Iglesias TCGv_i32 tmp = tcg_const_i32(EXCP_DEBUG); 17496c5f738dSEdgar E. Iglesias 17506c5f738dSEdgar E. Iglesias if (dc->is_jmp != DISAS_JUMP) { 17510f96e96bSRichard Henderson tcg_gen_movi_i32(cpu_pc, npc); 17526c5f738dSEdgar E. Iglesias } 175364254ebaSBlue Swirl gen_helper_raise_exception(cpu_env, tmp); 17546c5f738dSEdgar E. Iglesias tcg_temp_free_i32(tmp); 17554acb54baSEdgar E. Iglesias } else { 17564acb54baSEdgar E. Iglesias switch(dc->is_jmp) { 17574acb54baSEdgar E. Iglesias case DISAS_NEXT: 17584acb54baSEdgar E. Iglesias gen_goto_tb(dc, 1, npc); 17594acb54baSEdgar E. Iglesias break; 17604acb54baSEdgar E. Iglesias default: 17614acb54baSEdgar E. Iglesias case DISAS_JUMP: 17624acb54baSEdgar E. Iglesias case DISAS_UPDATE: 17634acb54baSEdgar E. Iglesias /* indicate that the hash table must be used 17644acb54baSEdgar E. Iglesias to find the next TB */ 176507ea28b4SRichard Henderson tcg_gen_exit_tb(NULL, 0); 17664acb54baSEdgar E. Iglesias break; 17674acb54baSEdgar E. Iglesias case DISAS_TB_JUMP: 17684acb54baSEdgar E. Iglesias /* nothing more to generate */ 17694acb54baSEdgar E. Iglesias break; 17704acb54baSEdgar E. Iglesias } 17714acb54baSEdgar E. Iglesias } 1772806f352dSPeter Maydell gen_tb_end(tb, num_insns); 17730a7df5daSRichard Henderson 17744acb54baSEdgar E. Iglesias tb->size = dc->pc - pc_start; 17754acb54baSEdgar E. Iglesias tb->icount = num_insns; 17764acb54baSEdgar E. Iglesias 17774acb54baSEdgar E. Iglesias #ifdef DEBUG_DISAS 17784acb54baSEdgar E. Iglesias #if !SIM_COMPAT 17794910e6e4SRichard Henderson if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM) 17804910e6e4SRichard Henderson && qemu_log_in_addr_range(pc_start)) { 1781fc59d2d8SRobert Foley FILE *logfile = qemu_log_lock(); 1782f01a5e7eSRichard Henderson qemu_log("--------------\n"); 17831d48474dSRichard Henderson log_target_disas(cs, pc_start, dc->pc - pc_start); 1784fc59d2d8SRobert Foley qemu_log_unlock(logfile); 17854acb54baSEdgar E. Iglesias } 17864acb54baSEdgar E. Iglesias #endif 17874acb54baSEdgar E. Iglesias #endif 17884acb54baSEdgar E. Iglesias assert(!dc->abort_at_next_insn); 17894acb54baSEdgar E. Iglesias } 17904acb54baSEdgar E. Iglesias 179190c84c56SMarkus Armbruster void mb_cpu_dump_state(CPUState *cs, FILE *f, int flags) 17924acb54baSEdgar E. Iglesias { 1793878096eeSAndreas Färber MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs); 1794878096eeSAndreas Färber CPUMBState *env = &cpu->env; 17954acb54baSEdgar E. Iglesias int i; 17964acb54baSEdgar E. Iglesias 179790c84c56SMarkus Armbruster if (!env) { 17984acb54baSEdgar E. Iglesias return; 179990c84c56SMarkus Armbruster } 18004acb54baSEdgar E. Iglesias 18010f96e96bSRichard Henderson qemu_fprintf(f, "IN: PC=%x %s\n", 180276e8187dSRichard Henderson env->pc, lookup_symbol(env->pc)); 18036efd5599SRichard Henderson qemu_fprintf(f, "rmsr=%x resr=%x rear=%" PRIx64 " " 1804ccf628b7SRichard Henderson "debug=%x imm=%x iflags=%x fsr=%x rbtr=%x\n", 180578e9caf2SRichard Henderson env->msr, env->esr, env->ear, 18065a8e0136SRichard Henderson env->debug, env->imm, env->iflags, env->fsr, 18076fbf78f2SRichard Henderson env->btr); 18080f96e96bSRichard Henderson qemu_fprintf(f, "btaken=%d btarget=%x mode=%s(saved=%s) eip=%d ie=%d\n", 18094acb54baSEdgar E. Iglesias env->btaken, env->btarget, 18102e5282caSRichard Henderson (env->msr & MSR_UM) ? "user" : "kernel", 18112e5282caSRichard Henderson (env->msr & MSR_UMS) ? "user" : "kernel", 18122e5282caSRichard Henderson (bool)(env->msr & MSR_EIP), 18132e5282caSRichard Henderson (bool)(env->msr & MSR_IE)); 18142ead1b18SJoe Komlodi for (i = 0; i < 12; i++) { 18152ead1b18SJoe Komlodi qemu_fprintf(f, "rpvr%2.2d=%8.8x ", i, env->pvr.regs[i]); 18162ead1b18SJoe Komlodi if ((i + 1) % 4 == 0) { 18172ead1b18SJoe Komlodi qemu_fprintf(f, "\n"); 18182ead1b18SJoe Komlodi } 18192ead1b18SJoe Komlodi } 182017c52a43SEdgar E. Iglesias 18212ead1b18SJoe Komlodi /* Registers that aren't modeled are reported as 0 */ 1822*39db007eSRichard Henderson qemu_fprintf(f, "redr=%x rpid=0 rzpr=0 rtlbx=0 rtlbsx=0 " 1823af20a93aSRichard Henderson "rtlblo=0 rtlbhi=0\n", env->edr); 18242ead1b18SJoe Komlodi qemu_fprintf(f, "slr=%x shr=%x\n", env->slr, env->shr); 18254acb54baSEdgar E. Iglesias for (i = 0; i < 32; i++) { 182690c84c56SMarkus Armbruster qemu_fprintf(f, "r%2.2d=%8.8x ", i, env->regs[i]); 18274acb54baSEdgar E. Iglesias if ((i + 1) % 4 == 0) 182890c84c56SMarkus Armbruster qemu_fprintf(f, "\n"); 18294acb54baSEdgar E. Iglesias } 183090c84c56SMarkus Armbruster qemu_fprintf(f, "\n\n"); 18314acb54baSEdgar E. Iglesias } 18324acb54baSEdgar E. Iglesias 1833cd0c24f9SAndreas Färber void mb_tcg_init(void) 1834cd0c24f9SAndreas Färber { 1835cd0c24f9SAndreas Färber int i; 18364acb54baSEdgar E. Iglesias 1837cfeea807SEdgar E. Iglesias env_debug = tcg_global_mem_new_i32(cpu_env, 183868cee38aSAndreas Färber offsetof(CPUMBState, debug), 18394acb54baSEdgar E. Iglesias "debug0"); 1840cfeea807SEdgar E. Iglesias env_iflags = tcg_global_mem_new_i32(cpu_env, 184168cee38aSAndreas Färber offsetof(CPUMBState, iflags), 18424acb54baSEdgar E. Iglesias "iflags"); 1843cfeea807SEdgar E. Iglesias env_imm = tcg_global_mem_new_i32(cpu_env, 184468cee38aSAndreas Färber offsetof(CPUMBState, imm), 18454acb54baSEdgar E. Iglesias "imm"); 18460f96e96bSRichard Henderson cpu_btarget = tcg_global_mem_new_i32(cpu_env, 184768cee38aSAndreas Färber offsetof(CPUMBState, btarget), 18484acb54baSEdgar E. Iglesias "btarget"); 1849cfeea807SEdgar E. Iglesias env_btaken = tcg_global_mem_new_i32(cpu_env, 185068cee38aSAndreas Färber offsetof(CPUMBState, btaken), 18514acb54baSEdgar E. Iglesias "btaken"); 1852403322eaSEdgar E. Iglesias env_res_addr = tcg_global_mem_new(cpu_env, 18534a536270SEdgar E. Iglesias offsetof(CPUMBState, res_addr), 18544a536270SEdgar E. Iglesias "res_addr"); 1855cfeea807SEdgar E. Iglesias env_res_val = tcg_global_mem_new_i32(cpu_env, 185611a76217SEdgar E. Iglesias offsetof(CPUMBState, res_val), 185711a76217SEdgar E. Iglesias "res_val"); 18584acb54baSEdgar E. Iglesias for (i = 0; i < ARRAY_SIZE(cpu_R); i++) { 1859cfeea807SEdgar E. Iglesias cpu_R[i] = tcg_global_mem_new_i32(cpu_env, 186068cee38aSAndreas Färber offsetof(CPUMBState, regs[i]), 18614acb54baSEdgar E. Iglesias regnames[i]); 18624acb54baSEdgar E. Iglesias } 186376e8187dSRichard Henderson 1864aa28e6d4SRichard Henderson cpu_pc = 18650f96e96bSRichard Henderson tcg_global_mem_new_i32(cpu_env, offsetof(CPUMBState, pc), "rpc"); 1866aa28e6d4SRichard Henderson cpu_msr = 18673e0e16aeSRichard Henderson tcg_global_mem_new_i32(cpu_env, offsetof(CPUMBState, msr), "rmsr"); 1868aa28e6d4SRichard Henderson cpu_ear = 1869b2e80a3cSRichard Henderson tcg_global_mem_new_i64(cpu_env, offsetof(CPUMBState, ear), "rear"); 1870aa28e6d4SRichard Henderson cpu_esr = 18716efd5599SRichard Henderson tcg_global_mem_new_i32(cpu_env, offsetof(CPUMBState, esr), "resr"); 18724acb54baSEdgar E. Iglesias } 18734acb54baSEdgar E. Iglesias 1874bad729e2SRichard Henderson void restore_state_to_opc(CPUMBState *env, TranslationBlock *tb, 1875bad729e2SRichard Henderson target_ulong *data) 18764acb54baSEdgar E. Iglesias { 187776e8187dSRichard Henderson env->pc = data[0]; 18784acb54baSEdgar E. Iglesias } 1879