xref: /qemu/target/microblaze/translate.c (revision 0b46fa08213b5e575b14a6dc883b45af8c37f6f6)
14acb54baSEdgar E. Iglesias /*
24acb54baSEdgar E. Iglesias  *  Xilinx MicroBlaze emulation for qemu: main translation routines.
34acb54baSEdgar E. Iglesias  *
44acb54baSEdgar E. Iglesias  *  Copyright (c) 2009 Edgar E. Iglesias.
5dadc1064SPeter A. G. Crosthwaite  *  Copyright (c) 2009-2012 PetaLogix Qld Pty Ltd.
64acb54baSEdgar E. Iglesias  *
74acb54baSEdgar E. Iglesias  * This library is free software; you can redistribute it and/or
84acb54baSEdgar E. Iglesias  * modify it under the terms of the GNU Lesser General Public
94acb54baSEdgar E. Iglesias  * License as published by the Free Software Foundation; either
104acb54baSEdgar E. Iglesias  * version 2 of the License, or (at your option) any later version.
114acb54baSEdgar E. Iglesias  *
124acb54baSEdgar E. Iglesias  * This library is distributed in the hope that it will be useful,
134acb54baSEdgar E. Iglesias  * but WITHOUT ANY WARRANTY; without even the implied warranty of
144acb54baSEdgar E. Iglesias  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
154acb54baSEdgar E. Iglesias  * Lesser General Public License for more details.
164acb54baSEdgar E. Iglesias  *
174acb54baSEdgar E. Iglesias  * You should have received a copy of the GNU Lesser General Public
188167ee88SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
194acb54baSEdgar E. Iglesias  */
204acb54baSEdgar E. Iglesias 
218fd9deceSPeter Maydell #include "qemu/osdep.h"
224acb54baSEdgar E. Iglesias #include "cpu.h"
2376cad711SPaolo Bonzini #include "disas/disas.h"
2463c91552SPaolo Bonzini #include "exec/exec-all.h"
25dcb32f1dSPhilippe Mathieu-Daudé #include "tcg/tcg-op.h"
262ef6175aSRichard Henderson #include "exec/helper-proto.h"
274acb54baSEdgar E. Iglesias #include "microblaze-decode.h"
28f08b6170SPaolo Bonzini #include "exec/cpu_ldst.h"
292ef6175aSRichard Henderson #include "exec/helper-gen.h"
3077fc6f5eSLluís Vilanova #include "exec/translator.h"
3190c84c56SMarkus Armbruster #include "qemu/qemu-print.h"
324acb54baSEdgar E. Iglesias 
33a7e30d84SLluís Vilanova #include "trace-tcg.h"
34508127e2SPaolo Bonzini #include "exec/log.h"
35a7e30d84SLluís Vilanova 
36a7e30d84SLluís Vilanova 
374acb54baSEdgar E. Iglesias #define SIM_COMPAT 0
384acb54baSEdgar E. Iglesias #define DISAS_GNU 1
394acb54baSEdgar E. Iglesias #define DISAS_MB 1
404acb54baSEdgar E. Iglesias #if DISAS_MB && !SIM_COMPAT
414acb54baSEdgar E. Iglesias #  define LOG_DIS(...) qemu_log_mask(CPU_LOG_TB_IN_ASM, ## __VA_ARGS__)
424acb54baSEdgar E. Iglesias #else
434acb54baSEdgar E. Iglesias #  define LOG_DIS(...) do { } while (0)
444acb54baSEdgar E. Iglesias #endif
454acb54baSEdgar E. Iglesias 
464acb54baSEdgar E. Iglesias #define D(x)
474acb54baSEdgar E. Iglesias 
484acb54baSEdgar E. Iglesias #define EXTRACT_FIELD(src, start, end) \
494acb54baSEdgar E. Iglesias             (((src) >> start) & ((1 << (end - start + 1)) - 1))
504acb54baSEdgar E. Iglesias 
5177fc6f5eSLluís Vilanova /* is_jmp field values */
5277fc6f5eSLluís Vilanova #define DISAS_JUMP    DISAS_TARGET_0 /* only pc was modified dynamically */
5377fc6f5eSLluís Vilanova #define DISAS_UPDATE  DISAS_TARGET_1 /* cpu state was modified dynamically */
5477fc6f5eSLluís Vilanova 
55cfeea807SEdgar E. Iglesias static TCGv_i32 cpu_R[32];
560f96e96bSRichard Henderson static TCGv_i32 cpu_pc;
573e0e16aeSRichard Henderson static TCGv_i32 cpu_msr;
581074c0fbSRichard Henderson static TCGv_i32 cpu_msr_c;
599b158558SRichard Henderson static TCGv_i32 cpu_imm;
609b158558SRichard Henderson static TCGv_i32 cpu_btaken;
610f96e96bSRichard Henderson static TCGv_i32 cpu_btarget;
629b158558SRichard Henderson static TCGv_i32 cpu_iflags;
639b158558SRichard Henderson static TCGv cpu_res_addr;
649b158558SRichard Henderson static TCGv_i32 cpu_res_val;
654acb54baSEdgar E. Iglesias 
66022c62cbSPaolo Bonzini #include "exec/gen-icount.h"
674acb54baSEdgar E. Iglesias 
684acb54baSEdgar E. Iglesias /* This is the state at translation time.  */
694acb54baSEdgar E. Iglesias typedef struct DisasContext {
700063ebd6SAndreas Färber     MicroBlazeCPU *cpu;
71cfeea807SEdgar E. Iglesias     uint32_t pc;
724acb54baSEdgar E. Iglesias 
734acb54baSEdgar E. Iglesias     /* Decoder.  */
744acb54baSEdgar E. Iglesias     int type_b;
754acb54baSEdgar E. Iglesias     uint32_t ir;
764acb54baSEdgar E. Iglesias     uint8_t opcode;
774acb54baSEdgar E. Iglesias     uint8_t rd, ra, rb;
784acb54baSEdgar E. Iglesias     uint16_t imm;
794acb54baSEdgar E. Iglesias 
804acb54baSEdgar E. Iglesias     unsigned int cpustate_changed;
814acb54baSEdgar E. Iglesias     unsigned int delayed_branch;
824acb54baSEdgar E. Iglesias     unsigned int tb_flags, synced_flags; /* tb dependent flags.  */
834acb54baSEdgar E. Iglesias     unsigned int clear_imm;
844acb54baSEdgar E. Iglesias     int is_jmp;
854acb54baSEdgar E. Iglesias 
864acb54baSEdgar E. Iglesias #define JMP_NOJMP     0
874acb54baSEdgar E. Iglesias #define JMP_DIRECT    1
88844bab60SEdgar E. Iglesias #define JMP_DIRECT_CC 2
89844bab60SEdgar E. Iglesias #define JMP_INDIRECT  3
904acb54baSEdgar E. Iglesias     unsigned int jmp;
914acb54baSEdgar E. Iglesias     uint32_t jmp_pc;
924acb54baSEdgar E. Iglesias 
934acb54baSEdgar E. Iglesias     int abort_at_next_insn;
944acb54baSEdgar E. Iglesias     struct TranslationBlock *tb;
954acb54baSEdgar E. Iglesias     int singlestep_enabled;
964acb54baSEdgar E. Iglesias } DisasContext;
974acb54baSEdgar E. Iglesias 
984acb54baSEdgar E. Iglesias static inline void t_sync_flags(DisasContext *dc)
994acb54baSEdgar E. Iglesias {
1004abf79a4SDong Xu Wang     /* Synch the tb dependent flags between translator and runtime.  */
1014acb54baSEdgar E. Iglesias     if (dc->tb_flags != dc->synced_flags) {
1029b158558SRichard Henderson         tcg_gen_movi_i32(cpu_iflags, dc->tb_flags);
1034acb54baSEdgar E. Iglesias         dc->synced_flags = dc->tb_flags;
1044acb54baSEdgar E. Iglesias     }
1054acb54baSEdgar E. Iglesias }
1064acb54baSEdgar E. Iglesias 
10741ba37c4SRichard Henderson static void gen_raise_exception(DisasContext *dc, uint32_t index)
1084acb54baSEdgar E. Iglesias {
1094acb54baSEdgar E. Iglesias     TCGv_i32 tmp = tcg_const_i32(index);
1104acb54baSEdgar E. Iglesias 
11164254ebaSBlue Swirl     gen_helper_raise_exception(cpu_env, tmp);
1124acb54baSEdgar E. Iglesias     tcg_temp_free_i32(tmp);
113a2b80dbdSRichard Henderson     dc->is_jmp = DISAS_NORETURN;
1144acb54baSEdgar E. Iglesias }
1154acb54baSEdgar E. Iglesias 
11641ba37c4SRichard Henderson static void gen_raise_exception_sync(DisasContext *dc, uint32_t index)
11741ba37c4SRichard Henderson {
11841ba37c4SRichard Henderson     t_sync_flags(dc);
11941ba37c4SRichard Henderson     tcg_gen_movi_i32(cpu_pc, dc->pc);
12041ba37c4SRichard Henderson     gen_raise_exception(dc, index);
12141ba37c4SRichard Henderson }
12241ba37c4SRichard Henderson 
12341ba37c4SRichard Henderson static void gen_raise_hw_excp(DisasContext *dc, uint32_t esr_ec)
12441ba37c4SRichard Henderson {
12541ba37c4SRichard Henderson     TCGv_i32 tmp = tcg_const_i32(esr_ec);
12641ba37c4SRichard Henderson     tcg_gen_st_i32(tmp, cpu_env, offsetof(CPUMBState, esr));
12741ba37c4SRichard Henderson     tcg_temp_free_i32(tmp);
12841ba37c4SRichard Henderson 
12941ba37c4SRichard Henderson     gen_raise_exception_sync(dc, EXCP_HW_EXCP);
13041ba37c4SRichard Henderson }
13141ba37c4SRichard Henderson 
13290aa39a1SSergey Fedorov static inline bool use_goto_tb(DisasContext *dc, target_ulong dest)
13390aa39a1SSergey Fedorov {
13490aa39a1SSergey Fedorov #ifndef CONFIG_USER_ONLY
13590aa39a1SSergey Fedorov     return (dc->tb->pc & TARGET_PAGE_MASK) == (dest & TARGET_PAGE_MASK);
13690aa39a1SSergey Fedorov #else
13790aa39a1SSergey Fedorov     return true;
13890aa39a1SSergey Fedorov #endif
13990aa39a1SSergey Fedorov }
14090aa39a1SSergey Fedorov 
1414acb54baSEdgar E. Iglesias static void gen_goto_tb(DisasContext *dc, int n, target_ulong dest)
1424acb54baSEdgar E. Iglesias {
143*0b46fa08SRichard Henderson     if (dc->singlestep_enabled) {
144*0b46fa08SRichard Henderson         TCGv_i32 tmp = tcg_const_i32(EXCP_DEBUG);
145*0b46fa08SRichard Henderson         tcg_gen_movi_i32(cpu_pc, dest);
146*0b46fa08SRichard Henderson         gen_helper_raise_exception(cpu_env, tmp);
147*0b46fa08SRichard Henderson         tcg_temp_free_i32(tmp);
148*0b46fa08SRichard Henderson     } else if (use_goto_tb(dc, dest)) {
1494acb54baSEdgar E. Iglesias         tcg_gen_goto_tb(n);
1500f96e96bSRichard Henderson         tcg_gen_movi_i32(cpu_pc, dest);
15107ea28b4SRichard Henderson         tcg_gen_exit_tb(dc->tb, n);
1524acb54baSEdgar E. Iglesias     } else {
1530f96e96bSRichard Henderson         tcg_gen_movi_i32(cpu_pc, dest);
15407ea28b4SRichard Henderson         tcg_gen_exit_tb(NULL, 0);
1554acb54baSEdgar E. Iglesias     }
156a2b80dbdSRichard Henderson     dc->is_jmp = DISAS_NORETURN;
1574acb54baSEdgar E. Iglesias }
1584acb54baSEdgar E. Iglesias 
159bdfc1e88SEdgar E. Iglesias /*
1609ba8cd45SEdgar E. Iglesias  * Returns true if the insn an illegal operation.
1619ba8cd45SEdgar E. Iglesias  * If exceptions are enabled, an exception is raised.
1629ba8cd45SEdgar E. Iglesias  */
1639ba8cd45SEdgar E. Iglesias static bool trap_illegal(DisasContext *dc, bool cond)
1649ba8cd45SEdgar E. Iglesias {
1659ba8cd45SEdgar E. Iglesias     if (cond && (dc->tb_flags & MSR_EE_FLAG)
1665143fdf3SEdgar E. Iglesias         && dc->cpu->cfg.illegal_opcode_exception) {
16741ba37c4SRichard Henderson         gen_raise_hw_excp(dc, ESR_EC_ILLEGAL_OP);
1689ba8cd45SEdgar E. Iglesias     }
1699ba8cd45SEdgar E. Iglesias     return cond;
1709ba8cd45SEdgar E. Iglesias }
1719ba8cd45SEdgar E. Iglesias 
1729ba8cd45SEdgar E. Iglesias /*
173bdfc1e88SEdgar E. Iglesias  * Returns true if the insn is illegal in userspace.
174bdfc1e88SEdgar E. Iglesias  * If exceptions are enabled, an exception is raised.
175bdfc1e88SEdgar E. Iglesias  */
176bdfc1e88SEdgar E. Iglesias static bool trap_userspace(DisasContext *dc, bool cond)
177bdfc1e88SEdgar E. Iglesias {
178bdfc1e88SEdgar E. Iglesias     int mem_index = cpu_mmu_index(&dc->cpu->env, false);
179bdfc1e88SEdgar E. Iglesias     bool cond_user = cond && mem_index == MMU_USER_IDX;
180bdfc1e88SEdgar E. Iglesias 
181bdfc1e88SEdgar E. Iglesias     if (cond_user && (dc->tb_flags & MSR_EE_FLAG)) {
18241ba37c4SRichard Henderson         gen_raise_hw_excp(dc, ESR_EC_PRIVINSN);
183bdfc1e88SEdgar E. Iglesias     }
184bdfc1e88SEdgar E. Iglesias     return cond_user;
185bdfc1e88SEdgar E. Iglesias }
186bdfc1e88SEdgar E. Iglesias 
18761204ce8SEdgar E. Iglesias /* True if ALU operand b is a small immediate that may deserve
18861204ce8SEdgar E. Iglesias    faster treatment.  */
18961204ce8SEdgar E. Iglesias static inline int dec_alu_op_b_is_small_imm(DisasContext *dc)
19061204ce8SEdgar E. Iglesias {
19161204ce8SEdgar E. Iglesias     /* Immediate insn without the imm prefix ?  */
19261204ce8SEdgar E. Iglesias     return dc->type_b && !(dc->tb_flags & IMM_FLAG);
19361204ce8SEdgar E. Iglesias }
19461204ce8SEdgar E. Iglesias 
195cfeea807SEdgar E. Iglesias static inline TCGv_i32 *dec_alu_op_b(DisasContext *dc)
1964acb54baSEdgar E. Iglesias {
1974acb54baSEdgar E. Iglesias     if (dc->type_b) {
1984acb54baSEdgar E. Iglesias         if (dc->tb_flags & IMM_FLAG)
1999b158558SRichard Henderson             tcg_gen_ori_i32(cpu_imm, cpu_imm, dc->imm);
2004acb54baSEdgar E. Iglesias         else
2019b158558SRichard Henderson             tcg_gen_movi_i32(cpu_imm, (int32_t)((int16_t)dc->imm));
2029b158558SRichard Henderson         return &cpu_imm;
2034acb54baSEdgar E. Iglesias     } else
2044acb54baSEdgar E. Iglesias         return &cpu_R[dc->rb];
2054acb54baSEdgar E. Iglesias }
2064acb54baSEdgar E. Iglesias 
2074acb54baSEdgar E. Iglesias static void dec_add(DisasContext *dc)
2084acb54baSEdgar E. Iglesias {
2094acb54baSEdgar E. Iglesias     unsigned int k, c;
210cfeea807SEdgar E. Iglesias     TCGv_i32 cf;
2114acb54baSEdgar E. Iglesias 
2124acb54baSEdgar E. Iglesias     k = dc->opcode & 4;
2134acb54baSEdgar E. Iglesias     c = dc->opcode & 2;
2144acb54baSEdgar E. Iglesias 
2154acb54baSEdgar E. Iglesias     LOG_DIS("add%s%s%s r%d r%d r%d\n",
2164acb54baSEdgar E. Iglesias             dc->type_b ? "i" : "", k ? "k" : "", c ? "c" : "",
2174acb54baSEdgar E. Iglesias             dc->rd, dc->ra, dc->rb);
2184acb54baSEdgar E. Iglesias 
21940cbf5b7SEdgar E. Iglesias     /* Take care of the easy cases first.  */
22040cbf5b7SEdgar E. Iglesias     if (k) {
22140cbf5b7SEdgar E. Iglesias         /* k - keep carry, no need to update MSR.  */
22240cbf5b7SEdgar E. Iglesias         /* If rd == r0, it's a nop.  */
22340cbf5b7SEdgar E. Iglesias         if (dc->rd) {
224cfeea807SEdgar E. Iglesias             tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc)));
22540cbf5b7SEdgar E. Iglesias 
22640cbf5b7SEdgar E. Iglesias             if (c) {
22740cbf5b7SEdgar E. Iglesias                 /* c - Add carry into the result.  */
2281074c0fbSRichard Henderson                 tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->rd], cpu_msr_c);
2294acb54baSEdgar E. Iglesias             }
2304acb54baSEdgar E. Iglesias         }
23140cbf5b7SEdgar E. Iglesias         return;
23240cbf5b7SEdgar E. Iglesias     }
23340cbf5b7SEdgar E. Iglesias 
23440cbf5b7SEdgar E. Iglesias     /* From now on, we can assume k is zero.  So we need to update MSR.  */
23540cbf5b7SEdgar E. Iglesias     /* Extract carry.  */
236cfeea807SEdgar E. Iglesias     cf = tcg_temp_new_i32();
23740cbf5b7SEdgar E. Iglesias     if (c) {
2381074c0fbSRichard Henderson         tcg_gen_mov_i32(cf, cpu_msr_c);
23940cbf5b7SEdgar E. Iglesias     } else {
240cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(cf, 0);
24140cbf5b7SEdgar E. Iglesias     }
24240cbf5b7SEdgar E. Iglesias 
2431074c0fbSRichard Henderson     gen_helper_carry(cpu_msr_c, cpu_R[dc->ra], *(dec_alu_op_b(dc)), cf);
24440cbf5b7SEdgar E. Iglesias     if (dc->rd) {
245cfeea807SEdgar E. Iglesias         tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc)));
246cfeea807SEdgar E. Iglesias         tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->rd], cf);
24740cbf5b7SEdgar E. Iglesias     }
248cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(cf);
24940cbf5b7SEdgar E. Iglesias }
2504acb54baSEdgar E. Iglesias 
2514acb54baSEdgar E. Iglesias static void dec_sub(DisasContext *dc)
2524acb54baSEdgar E. Iglesias {
2534acb54baSEdgar E. Iglesias     unsigned int u, cmp, k, c;
254cfeea807SEdgar E. Iglesias     TCGv_i32 cf, na;
2554acb54baSEdgar E. Iglesias 
2564acb54baSEdgar E. Iglesias     u = dc->imm & 2;
2574acb54baSEdgar E. Iglesias     k = dc->opcode & 4;
2584acb54baSEdgar E. Iglesias     c = dc->opcode & 2;
2594acb54baSEdgar E. Iglesias     cmp = (dc->imm & 1) && (!dc->type_b) && k;
2604acb54baSEdgar E. Iglesias 
2614acb54baSEdgar E. Iglesias     if (cmp) {
2624acb54baSEdgar E. Iglesias         LOG_DIS("cmp%s r%d, r%d ir=%x\n", u ? "u" : "", dc->rd, dc->ra, dc->ir);
2634acb54baSEdgar E. Iglesias         if (dc->rd) {
2644acb54baSEdgar E. Iglesias             if (u)
2654acb54baSEdgar E. Iglesias                 gen_helper_cmpu(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]);
2664acb54baSEdgar E. Iglesias             else
2674acb54baSEdgar E. Iglesias                 gen_helper_cmp(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]);
2684acb54baSEdgar E. Iglesias         }
269e0a42ebcSEdgar E. Iglesias         return;
270e0a42ebcSEdgar E. Iglesias     }
271e0a42ebcSEdgar E. Iglesias 
2724acb54baSEdgar E. Iglesias     LOG_DIS("sub%s%s r%d, r%d r%d\n",
2734acb54baSEdgar E. Iglesias              k ? "k" : "",  c ? "c" : "", dc->rd, dc->ra, dc->rb);
2744acb54baSEdgar E. Iglesias 
275e0a42ebcSEdgar E. Iglesias     /* Take care of the easy cases first.  */
276e0a42ebcSEdgar E. Iglesias     if (k) {
277e0a42ebcSEdgar E. Iglesias         /* k - keep carry, no need to update MSR.  */
278e0a42ebcSEdgar E. Iglesias         /* If rd == r0, it's a nop.  */
279e0a42ebcSEdgar E. Iglesias         if (dc->rd) {
280cfeea807SEdgar E. Iglesias             tcg_gen_sub_i32(cpu_R[dc->rd], *(dec_alu_op_b(dc)), cpu_R[dc->ra]);
281e0a42ebcSEdgar E. Iglesias 
282e0a42ebcSEdgar E. Iglesias             if (c) {
283e0a42ebcSEdgar E. Iglesias                 /* c - Add carry into the result.  */
2841074c0fbSRichard Henderson                 tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->rd], cpu_msr_c);
2854acb54baSEdgar E. Iglesias             }
2864acb54baSEdgar E. Iglesias         }
287e0a42ebcSEdgar E. Iglesias         return;
288e0a42ebcSEdgar E. Iglesias     }
289e0a42ebcSEdgar E. Iglesias 
290e0a42ebcSEdgar E. Iglesias     /* From now on, we can assume k is zero.  So we need to update MSR.  */
291e0a42ebcSEdgar E. Iglesias     /* Extract carry. And complement a into na.  */
292cfeea807SEdgar E. Iglesias     cf = tcg_temp_new_i32();
293cfeea807SEdgar E. Iglesias     na = tcg_temp_new_i32();
294e0a42ebcSEdgar E. Iglesias     if (c) {
2951074c0fbSRichard Henderson         tcg_gen_mov_i32(cf, cpu_msr_c);
296e0a42ebcSEdgar E. Iglesias     } else {
297cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(cf, 1);
298e0a42ebcSEdgar E. Iglesias     }
299e0a42ebcSEdgar E. Iglesias 
300e0a42ebcSEdgar E. Iglesias     /* d = b + ~a + c. carry defaults to 1.  */
301cfeea807SEdgar E. Iglesias     tcg_gen_not_i32(na, cpu_R[dc->ra]);
302e0a42ebcSEdgar E. Iglesias 
3031074c0fbSRichard Henderson     gen_helper_carry(cpu_msr_c, na, *(dec_alu_op_b(dc)), cf);
304e0a42ebcSEdgar E. Iglesias     if (dc->rd) {
305cfeea807SEdgar E. Iglesias         tcg_gen_add_i32(cpu_R[dc->rd], na, *(dec_alu_op_b(dc)));
306cfeea807SEdgar E. Iglesias         tcg_gen_add_i32(cpu_R[dc->rd], cpu_R[dc->rd], cf);
307e0a42ebcSEdgar E. Iglesias     }
308cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(cf);
309cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(na);
310e0a42ebcSEdgar E. Iglesias }
3114acb54baSEdgar E. Iglesias 
3124acb54baSEdgar E. Iglesias static void dec_pattern(DisasContext *dc)
3134acb54baSEdgar E. Iglesias {
3144acb54baSEdgar E. Iglesias     unsigned int mode;
3154acb54baSEdgar E. Iglesias 
3169ba8cd45SEdgar E. Iglesias     if (trap_illegal(dc, !dc->cpu->cfg.use_pcmp_instr)) {
3179ba8cd45SEdgar E. Iglesias         return;
3181567a005SEdgar E. Iglesias     }
3191567a005SEdgar E. Iglesias 
3204acb54baSEdgar E. Iglesias     mode = dc->opcode & 3;
3214acb54baSEdgar E. Iglesias     switch (mode) {
3224acb54baSEdgar E. Iglesias         case 0:
3234acb54baSEdgar E. Iglesias             /* pcmpbf.  */
3244acb54baSEdgar E. Iglesias             LOG_DIS("pcmpbf r%d r%d r%d\n", dc->rd, dc->ra, dc->rb);
3254acb54baSEdgar E. Iglesias             if (dc->rd)
3264acb54baSEdgar E. Iglesias                 gen_helper_pcmpbf(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]);
3274acb54baSEdgar E. Iglesias             break;
3284acb54baSEdgar E. Iglesias         case 2:
3294acb54baSEdgar E. Iglesias             LOG_DIS("pcmpeq r%d r%d r%d\n", dc->rd, dc->ra, dc->rb);
3304acb54baSEdgar E. Iglesias             if (dc->rd) {
331cfeea807SEdgar E. Iglesias                 tcg_gen_setcond_i32(TCG_COND_EQ, cpu_R[dc->rd],
33286112805SRichard Henderson                                    cpu_R[dc->ra], cpu_R[dc->rb]);
3334acb54baSEdgar E. Iglesias             }
3344acb54baSEdgar E. Iglesias             break;
3354acb54baSEdgar E. Iglesias         case 3:
3364acb54baSEdgar E. Iglesias             LOG_DIS("pcmpne r%d r%d r%d\n", dc->rd, dc->ra, dc->rb);
3374acb54baSEdgar E. Iglesias             if (dc->rd) {
338cfeea807SEdgar E. Iglesias                 tcg_gen_setcond_i32(TCG_COND_NE, cpu_R[dc->rd],
33986112805SRichard Henderson                                    cpu_R[dc->ra], cpu_R[dc->rb]);
3404acb54baSEdgar E. Iglesias             }
3414acb54baSEdgar E. Iglesias             break;
3424acb54baSEdgar E. Iglesias         default:
3430063ebd6SAndreas Färber             cpu_abort(CPU(dc->cpu),
3444acb54baSEdgar E. Iglesias                       "unsupported pattern insn opcode=%x\n", dc->opcode);
3454acb54baSEdgar E. Iglesias             break;
3464acb54baSEdgar E. Iglesias     }
3474acb54baSEdgar E. Iglesias }
3484acb54baSEdgar E. Iglesias 
3494acb54baSEdgar E. Iglesias static void dec_and(DisasContext *dc)
3504acb54baSEdgar E. Iglesias {
3514acb54baSEdgar E. Iglesias     unsigned int not;
3524acb54baSEdgar E. Iglesias 
3534acb54baSEdgar E. Iglesias     if (!dc->type_b && (dc->imm & (1 << 10))) {
3544acb54baSEdgar E. Iglesias         dec_pattern(dc);
3554acb54baSEdgar E. Iglesias         return;
3564acb54baSEdgar E. Iglesias     }
3574acb54baSEdgar E. Iglesias 
3584acb54baSEdgar E. Iglesias     not = dc->opcode & (1 << 1);
3594acb54baSEdgar E. Iglesias     LOG_DIS("and%s\n", not ? "n" : "");
3604acb54baSEdgar E. Iglesias 
3614acb54baSEdgar E. Iglesias     if (!dc->rd)
3624acb54baSEdgar E. Iglesias         return;
3634acb54baSEdgar E. Iglesias 
3644acb54baSEdgar E. Iglesias     if (not) {
365cfeea807SEdgar E. Iglesias         tcg_gen_andc_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc)));
3664acb54baSEdgar E. Iglesias     } else
367cfeea807SEdgar E. Iglesias         tcg_gen_and_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc)));
3684acb54baSEdgar E. Iglesias }
3694acb54baSEdgar E. Iglesias 
3704acb54baSEdgar E. Iglesias static void dec_or(DisasContext *dc)
3714acb54baSEdgar E. Iglesias {
3724acb54baSEdgar E. Iglesias     if (!dc->type_b && (dc->imm & (1 << 10))) {
3734acb54baSEdgar E. Iglesias         dec_pattern(dc);
3744acb54baSEdgar E. Iglesias         return;
3754acb54baSEdgar E. Iglesias     }
3764acb54baSEdgar E. Iglesias 
3774acb54baSEdgar E. Iglesias     LOG_DIS("or r%d r%d r%d imm=%x\n", dc->rd, dc->ra, dc->rb, dc->imm);
3784acb54baSEdgar E. Iglesias     if (dc->rd)
379cfeea807SEdgar E. Iglesias         tcg_gen_or_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc)));
3804acb54baSEdgar E. Iglesias }
3814acb54baSEdgar E. Iglesias 
3824acb54baSEdgar E. Iglesias static void dec_xor(DisasContext *dc)
3834acb54baSEdgar E. Iglesias {
3844acb54baSEdgar E. Iglesias     if (!dc->type_b && (dc->imm & (1 << 10))) {
3854acb54baSEdgar E. Iglesias         dec_pattern(dc);
3864acb54baSEdgar E. Iglesias         return;
3874acb54baSEdgar E. Iglesias     }
3884acb54baSEdgar E. Iglesias 
3894acb54baSEdgar E. Iglesias     LOG_DIS("xor r%d\n", dc->rd);
3904acb54baSEdgar E. Iglesias     if (dc->rd)
391cfeea807SEdgar E. Iglesias         tcg_gen_xor_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc)));
3924acb54baSEdgar E. Iglesias }
3934acb54baSEdgar E. Iglesias 
3941074c0fbSRichard Henderson static void msr_read(DisasContext *dc, TCGv_i32 d)
3954acb54baSEdgar E. Iglesias {
3961074c0fbSRichard Henderson     TCGv_i32 t;
3971074c0fbSRichard Henderson 
3981074c0fbSRichard Henderson     /* Replicate the cpu_msr_c boolean into the proper bit and the copy. */
3991074c0fbSRichard Henderson     t = tcg_temp_new_i32();
4001074c0fbSRichard Henderson     tcg_gen_muli_i32(t, cpu_msr_c, MSR_C | MSR_CC);
4011074c0fbSRichard Henderson     tcg_gen_or_i32(d, cpu_msr, t);
4021074c0fbSRichard Henderson     tcg_temp_free_i32(t);
4034acb54baSEdgar E. Iglesias }
4044acb54baSEdgar E. Iglesias 
4051074c0fbSRichard Henderson static void msr_write(DisasContext *dc, TCGv_i32 v)
4064acb54baSEdgar E. Iglesias {
4074acb54baSEdgar E. Iglesias     dc->cpustate_changed = 1;
4081074c0fbSRichard Henderson 
4091074c0fbSRichard Henderson     /* Install MSR_C.  */
4101074c0fbSRichard Henderson     tcg_gen_extract_i32(cpu_msr_c, v, 2, 1);
4111074c0fbSRichard Henderson 
4121074c0fbSRichard Henderson     /* Clear MSR_C and MSR_CC; MSR_PVR is not writable, and is always clear. */
4131074c0fbSRichard Henderson     tcg_gen_andi_i32(cpu_msr, v, ~(MSR_C | MSR_CC | MSR_PVR));
4144acb54baSEdgar E. Iglesias }
4154acb54baSEdgar E. Iglesias 
4164acb54baSEdgar E. Iglesias static void dec_msr(DisasContext *dc)
4174acb54baSEdgar E. Iglesias {
4180063ebd6SAndreas Färber     CPUState *cs = CPU(dc->cpu);
419cfeea807SEdgar E. Iglesias     TCGv_i32 t0, t1;
4202023e9a3SEdgar E. Iglesias     unsigned int sr, rn;
421f0f7e7f7SEdgar E. Iglesias     bool to, clrset, extended = false;
4224acb54baSEdgar E. Iglesias 
4232023e9a3SEdgar E. Iglesias     sr = extract32(dc->imm, 0, 14);
4242023e9a3SEdgar E. Iglesias     to = extract32(dc->imm, 14, 1);
4252023e9a3SEdgar E. Iglesias     clrset = extract32(dc->imm, 15, 1) == 0;
4264acb54baSEdgar E. Iglesias     dc->type_b = 1;
4272023e9a3SEdgar E. Iglesias     if (to) {
4284acb54baSEdgar E. Iglesias         dc->cpustate_changed = 1;
429f0f7e7f7SEdgar E. Iglesias     }
430f0f7e7f7SEdgar E. Iglesias 
431f0f7e7f7SEdgar E. Iglesias     /* Extended MSRs are only available if addr_size > 32.  */
432f0f7e7f7SEdgar E. Iglesias     if (dc->cpu->cfg.addr_size > 32) {
433f0f7e7f7SEdgar E. Iglesias         /* The E-bit is encoded differently for To/From MSR.  */
434f0f7e7f7SEdgar E. Iglesias         static const unsigned int e_bit[] = { 19, 24 };
435f0f7e7f7SEdgar E. Iglesias 
436f0f7e7f7SEdgar E. Iglesias         extended = extract32(dc->imm, e_bit[to], 1);
4372023e9a3SEdgar E. Iglesias     }
4384acb54baSEdgar E. Iglesias 
4394acb54baSEdgar E. Iglesias     /* msrclr and msrset.  */
4402023e9a3SEdgar E. Iglesias     if (clrset) {
4412023e9a3SEdgar E. Iglesias         bool clr = extract32(dc->ir, 16, 1);
4424acb54baSEdgar E. Iglesias 
4434acb54baSEdgar E. Iglesias         LOG_DIS("msr%s r%d imm=%x\n", clr ? "clr" : "set",
4444acb54baSEdgar E. Iglesias                 dc->rd, dc->imm);
4451567a005SEdgar E. Iglesias 
44656837509SEdgar E. Iglesias         if (!dc->cpu->cfg.use_msr_instr) {
4471567a005SEdgar E. Iglesias             /* nop??? */
4481567a005SEdgar E. Iglesias             return;
4491567a005SEdgar E. Iglesias         }
4501567a005SEdgar E. Iglesias 
451bdfc1e88SEdgar E. Iglesias         if (trap_userspace(dc, dc->imm != 4 && dc->imm != 0)) {
4521567a005SEdgar E. Iglesias             return;
4531567a005SEdgar E. Iglesias         }
4541567a005SEdgar E. Iglesias 
4554acb54baSEdgar E. Iglesias         if (dc->rd)
4564acb54baSEdgar E. Iglesias             msr_read(dc, cpu_R[dc->rd]);
4574acb54baSEdgar E. Iglesias 
458cfeea807SEdgar E. Iglesias         t0 = tcg_temp_new_i32();
459cfeea807SEdgar E. Iglesias         t1 = tcg_temp_new_i32();
4604acb54baSEdgar E. Iglesias         msr_read(dc, t0);
461cfeea807SEdgar E. Iglesias         tcg_gen_mov_i32(t1, *(dec_alu_op_b(dc)));
4624acb54baSEdgar E. Iglesias 
4634acb54baSEdgar E. Iglesias         if (clr) {
464cfeea807SEdgar E. Iglesias             tcg_gen_not_i32(t1, t1);
465cfeea807SEdgar E. Iglesias             tcg_gen_and_i32(t0, t0, t1);
4664acb54baSEdgar E. Iglesias         } else
467cfeea807SEdgar E. Iglesias             tcg_gen_or_i32(t0, t0, t1);
4684acb54baSEdgar E. Iglesias         msr_write(dc, t0);
469cfeea807SEdgar E. Iglesias         tcg_temp_free_i32(t0);
470cfeea807SEdgar E. Iglesias         tcg_temp_free_i32(t1);
4710f96e96bSRichard Henderson         tcg_gen_movi_i32(cpu_pc, dc->pc + 4);
4724acb54baSEdgar E. Iglesias         dc->is_jmp = DISAS_UPDATE;
4734acb54baSEdgar E. Iglesias         return;
4744acb54baSEdgar E. Iglesias     }
4754acb54baSEdgar E. Iglesias 
476bdfc1e88SEdgar E. Iglesias     if (trap_userspace(dc, to)) {
4771567a005SEdgar E. Iglesias         return;
4781567a005SEdgar E. Iglesias     }
4791567a005SEdgar E. Iglesias 
4804acb54baSEdgar E. Iglesias #if !defined(CONFIG_USER_ONLY)
4814acb54baSEdgar E. Iglesias     /* Catch read/writes to the mmu block.  */
4824acb54baSEdgar E. Iglesias     if ((sr & ~0xff) == 0x1000) {
483f0f7e7f7SEdgar E. Iglesias         TCGv_i32 tmp_ext = tcg_const_i32(extended);
48405a9a651SEdgar E. Iglesias         TCGv_i32 tmp_sr;
48505a9a651SEdgar E. Iglesias 
4864acb54baSEdgar E. Iglesias         sr &= 7;
48705a9a651SEdgar E. Iglesias         tmp_sr = tcg_const_i32(sr);
4884acb54baSEdgar E. Iglesias         LOG_DIS("m%ss sr%d r%d imm=%x\n", to ? "t" : "f", sr, dc->ra, dc->imm);
48905a9a651SEdgar E. Iglesias         if (to) {
490f0f7e7f7SEdgar E. Iglesias             gen_helper_mmu_write(cpu_env, tmp_ext, tmp_sr, cpu_R[dc->ra]);
49105a9a651SEdgar E. Iglesias         } else {
492f0f7e7f7SEdgar E. Iglesias             gen_helper_mmu_read(cpu_R[dc->rd], cpu_env, tmp_ext, tmp_sr);
49305a9a651SEdgar E. Iglesias         }
49405a9a651SEdgar E. Iglesias         tcg_temp_free_i32(tmp_sr);
495f0f7e7f7SEdgar E. Iglesias         tcg_temp_free_i32(tmp_ext);
4964acb54baSEdgar E. Iglesias         return;
4974acb54baSEdgar E. Iglesias     }
4984acb54baSEdgar E. Iglesias #endif
4994acb54baSEdgar E. Iglesias 
5004acb54baSEdgar E. Iglesias     if (to) {
5014acb54baSEdgar E. Iglesias         LOG_DIS("m%ss sr%x r%d imm=%x\n", to ? "t" : "f", sr, dc->ra, dc->imm);
5024acb54baSEdgar E. Iglesias         switch (sr) {
503aa28e6d4SRichard Henderson             case SR_PC:
5044acb54baSEdgar E. Iglesias                 break;
505aa28e6d4SRichard Henderson             case SR_MSR:
5064acb54baSEdgar E. Iglesias                 msr_write(dc, cpu_R[dc->ra]);
5074acb54baSEdgar E. Iglesias                 break;
508351527b7SEdgar E. Iglesias             case SR_EAR:
509dbdb77c4SRichard Henderson                 {
510dbdb77c4SRichard Henderson                     TCGv_i64 t64 = tcg_temp_new_i64();
511dbdb77c4SRichard Henderson                     tcg_gen_extu_i32_i64(t64, cpu_R[dc->ra]);
512dbdb77c4SRichard Henderson                     tcg_gen_st_i64(t64, cpu_env, offsetof(CPUMBState, ear));
513dbdb77c4SRichard Henderson                     tcg_temp_free_i64(t64);
514dbdb77c4SRichard Henderson                 }
515aa28e6d4SRichard Henderson                 break;
516351527b7SEdgar E. Iglesias             case SR_ESR:
51741ba37c4SRichard Henderson                 tcg_gen_st_i32(cpu_R[dc->ra],
51841ba37c4SRichard Henderson                                cpu_env, offsetof(CPUMBState, esr));
519aa28e6d4SRichard Henderson                 break;
520ab6dd380SEdgar E. Iglesias             case SR_FSR:
52186017ccfSRichard Henderson                 tcg_gen_st_i32(cpu_R[dc->ra],
52286017ccfSRichard Henderson                                cpu_env, offsetof(CPUMBState, fsr));
523aa28e6d4SRichard Henderson                 break;
524aa28e6d4SRichard Henderson             case SR_BTR:
525ccf628b7SRichard Henderson                 tcg_gen_st_i32(cpu_R[dc->ra],
526ccf628b7SRichard Henderson                                cpu_env, offsetof(CPUMBState, btr));
527aa28e6d4SRichard Henderson                 break;
528aa28e6d4SRichard Henderson             case SR_EDR:
52939db007eSRichard Henderson                 tcg_gen_st_i32(cpu_R[dc->ra],
53039db007eSRichard Henderson                                cpu_env, offsetof(CPUMBState, edr));
5314acb54baSEdgar E. Iglesias                 break;
5325818dee5SEdgar E. Iglesias             case 0x800:
533cfeea807SEdgar E. Iglesias                 tcg_gen_st_i32(cpu_R[dc->ra],
534cfeea807SEdgar E. Iglesias                                cpu_env, offsetof(CPUMBState, slr));
5355818dee5SEdgar E. Iglesias                 break;
5365818dee5SEdgar E. Iglesias             case 0x802:
537cfeea807SEdgar E. Iglesias                 tcg_gen_st_i32(cpu_R[dc->ra],
538cfeea807SEdgar E. Iglesias                                cpu_env, offsetof(CPUMBState, shr));
5395818dee5SEdgar E. Iglesias                 break;
5404acb54baSEdgar E. Iglesias             default:
5410063ebd6SAndreas Färber                 cpu_abort(CPU(dc->cpu), "unknown mts reg %x\n", sr);
5424acb54baSEdgar E. Iglesias                 break;
5434acb54baSEdgar E. Iglesias         }
5444acb54baSEdgar E. Iglesias     } else {
5454acb54baSEdgar E. Iglesias         LOG_DIS("m%ss r%d sr%x imm=%x\n", to ? "t" : "f", dc->rd, sr, dc->imm);
5464acb54baSEdgar E. Iglesias 
5474acb54baSEdgar E. Iglesias         switch (sr) {
548aa28e6d4SRichard Henderson             case SR_PC:
549cfeea807SEdgar E. Iglesias                 tcg_gen_movi_i32(cpu_R[dc->rd], dc->pc);
5504acb54baSEdgar E. Iglesias                 break;
551aa28e6d4SRichard Henderson             case SR_MSR:
5524acb54baSEdgar E. Iglesias                 msr_read(dc, cpu_R[dc->rd]);
5534acb54baSEdgar E. Iglesias                 break;
554351527b7SEdgar E. Iglesias             case SR_EAR:
555dbdb77c4SRichard Henderson                 {
556dbdb77c4SRichard Henderson                     TCGv_i64 t64 = tcg_temp_new_i64();
557dbdb77c4SRichard Henderson                     tcg_gen_ld_i64(t64, cpu_env, offsetof(CPUMBState, ear));
558a1b48e3aSEdgar E. Iglesias                     if (extended) {
559dbdb77c4SRichard Henderson                         tcg_gen_extrh_i64_i32(cpu_R[dc->rd], t64);
560aa28e6d4SRichard Henderson                     } else {
561dbdb77c4SRichard Henderson                         tcg_gen_extrl_i64_i32(cpu_R[dc->rd], t64);
562dbdb77c4SRichard Henderson                     }
563dbdb77c4SRichard Henderson                     tcg_temp_free_i64(t64);
564a1b48e3aSEdgar E. Iglesias                 }
565aa28e6d4SRichard Henderson                 break;
566351527b7SEdgar E. Iglesias             case SR_ESR:
56741ba37c4SRichard Henderson                 tcg_gen_ld_i32(cpu_R[dc->rd],
56841ba37c4SRichard Henderson                                cpu_env, offsetof(CPUMBState, esr));
569aa28e6d4SRichard Henderson                 break;
570351527b7SEdgar E. Iglesias             case SR_FSR:
57186017ccfSRichard Henderson                 tcg_gen_ld_i32(cpu_R[dc->rd],
57286017ccfSRichard Henderson                                cpu_env, offsetof(CPUMBState, fsr));
573aa28e6d4SRichard Henderson                 break;
574351527b7SEdgar E. Iglesias             case SR_BTR:
575ccf628b7SRichard Henderson                 tcg_gen_ld_i32(cpu_R[dc->rd],
576ccf628b7SRichard Henderson                                cpu_env, offsetof(CPUMBState, btr));
577aa28e6d4SRichard Henderson                 break;
5787cdae31dSTong Ho             case SR_EDR:
57939db007eSRichard Henderson                 tcg_gen_ld_i32(cpu_R[dc->rd],
58039db007eSRichard Henderson                                cpu_env, offsetof(CPUMBState, edr));
5814acb54baSEdgar E. Iglesias                 break;
5825818dee5SEdgar E. Iglesias             case 0x800:
583cfeea807SEdgar E. Iglesias                 tcg_gen_ld_i32(cpu_R[dc->rd],
584cfeea807SEdgar E. Iglesias                                cpu_env, offsetof(CPUMBState, slr));
5855818dee5SEdgar E. Iglesias                 break;
5865818dee5SEdgar E. Iglesias             case 0x802:
587cfeea807SEdgar E. Iglesias                 tcg_gen_ld_i32(cpu_R[dc->rd],
588cfeea807SEdgar E. Iglesias                                cpu_env, offsetof(CPUMBState, shr));
5895818dee5SEdgar E. Iglesias                 break;
590351527b7SEdgar E. Iglesias             case 0x2000 ... 0x200c:
5914acb54baSEdgar E. Iglesias                 rn = sr & 0xf;
592cfeea807SEdgar E. Iglesias                 tcg_gen_ld_i32(cpu_R[dc->rd],
59368cee38aSAndreas Färber                               cpu_env, offsetof(CPUMBState, pvr.regs[rn]));
5944acb54baSEdgar E. Iglesias                 break;
5954acb54baSEdgar E. Iglesias             default:
596a47dddd7SAndreas Färber                 cpu_abort(cs, "unknown mfs reg %x\n", sr);
5974acb54baSEdgar E. Iglesias                 break;
5984acb54baSEdgar E. Iglesias         }
5994acb54baSEdgar E. Iglesias     }
600ee7dbcf8SEdgar E. Iglesias 
601ee7dbcf8SEdgar E. Iglesias     if (dc->rd == 0) {
602cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(cpu_R[0], 0);
603ee7dbcf8SEdgar E. Iglesias     }
6044acb54baSEdgar E. Iglesias }
6054acb54baSEdgar E. Iglesias 
6064acb54baSEdgar E. Iglesias /* Multiplier unit.  */
6074acb54baSEdgar E. Iglesias static void dec_mul(DisasContext *dc)
6084acb54baSEdgar E. Iglesias {
609cfeea807SEdgar E. Iglesias     TCGv_i32 tmp;
6104acb54baSEdgar E. Iglesias     unsigned int subcode;
6114acb54baSEdgar E. Iglesias 
6129ba8cd45SEdgar E. Iglesias     if (trap_illegal(dc, !dc->cpu->cfg.use_hw_mul)) {
6131567a005SEdgar E. Iglesias         return;
6141567a005SEdgar E. Iglesias     }
6151567a005SEdgar E. Iglesias 
6164acb54baSEdgar E. Iglesias     subcode = dc->imm & 3;
6174acb54baSEdgar E. Iglesias 
6184acb54baSEdgar E. Iglesias     if (dc->type_b) {
6194acb54baSEdgar E. Iglesias         LOG_DIS("muli r%d r%d %x\n", dc->rd, dc->ra, dc->imm);
620cfeea807SEdgar E. Iglesias         tcg_gen_mul_i32(cpu_R[dc->rd], cpu_R[dc->ra], *(dec_alu_op_b(dc)));
62116ece88dSRichard Henderson         return;
6224acb54baSEdgar E. Iglesias     }
6234acb54baSEdgar E. Iglesias 
6241567a005SEdgar E. Iglesias     /* mulh, mulhsu and mulhu are not available if C_USE_HW_MUL is < 2.  */
6259b964318SEdgar E. Iglesias     if (subcode >= 1 && subcode <= 3 && dc->cpu->cfg.use_hw_mul < 2) {
6261567a005SEdgar E. Iglesias         /* nop??? */
6271567a005SEdgar E. Iglesias     }
6281567a005SEdgar E. Iglesias 
629cfeea807SEdgar E. Iglesias     tmp = tcg_temp_new_i32();
6304acb54baSEdgar E. Iglesias     switch (subcode) {
6314acb54baSEdgar E. Iglesias         case 0:
6324acb54baSEdgar E. Iglesias             LOG_DIS("mul r%d r%d r%d\n", dc->rd, dc->ra, dc->rb);
633cfeea807SEdgar E. Iglesias             tcg_gen_mul_i32(cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]);
6344acb54baSEdgar E. Iglesias             break;
6354acb54baSEdgar E. Iglesias         case 1:
6364acb54baSEdgar E. Iglesias             LOG_DIS("mulh r%d r%d r%d\n", dc->rd, dc->ra, dc->rb);
637cfeea807SEdgar E. Iglesias             tcg_gen_muls2_i32(tmp, cpu_R[dc->rd],
638cfeea807SEdgar E. Iglesias                               cpu_R[dc->ra], cpu_R[dc->rb]);
6394acb54baSEdgar E. Iglesias             break;
6404acb54baSEdgar E. Iglesias         case 2:
6414acb54baSEdgar E. Iglesias             LOG_DIS("mulhsu r%d r%d r%d\n", dc->rd, dc->ra, dc->rb);
642cfeea807SEdgar E. Iglesias             tcg_gen_mulsu2_i32(tmp, cpu_R[dc->rd],
643cfeea807SEdgar E. Iglesias                                cpu_R[dc->ra], cpu_R[dc->rb]);
6444acb54baSEdgar E. Iglesias             break;
6454acb54baSEdgar E. Iglesias         case 3:
6464acb54baSEdgar E. Iglesias             LOG_DIS("mulhu r%d r%d r%d\n", dc->rd, dc->ra, dc->rb);
647cfeea807SEdgar E. Iglesias             tcg_gen_mulu2_i32(tmp, cpu_R[dc->rd], cpu_R[dc->ra], cpu_R[dc->rb]);
6484acb54baSEdgar E. Iglesias             break;
6494acb54baSEdgar E. Iglesias         default:
6500063ebd6SAndreas Färber             cpu_abort(CPU(dc->cpu), "unknown MUL insn %x\n", subcode);
6514acb54baSEdgar E. Iglesias             break;
6524acb54baSEdgar E. Iglesias     }
653cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(tmp);
6544acb54baSEdgar E. Iglesias }
6554acb54baSEdgar E. Iglesias 
6564acb54baSEdgar E. Iglesias /* Div unit.  */
6574acb54baSEdgar E. Iglesias static void dec_div(DisasContext *dc)
6584acb54baSEdgar E. Iglesias {
6594acb54baSEdgar E. Iglesias     unsigned int u;
6604acb54baSEdgar E. Iglesias 
6614acb54baSEdgar E. Iglesias     u = dc->imm & 2;
6624acb54baSEdgar E. Iglesias     LOG_DIS("div\n");
6634acb54baSEdgar E. Iglesias 
6649ba8cd45SEdgar E. Iglesias     if (trap_illegal(dc, !dc->cpu->cfg.use_div)) {
6659ba8cd45SEdgar E. Iglesias         return;
6661567a005SEdgar E. Iglesias     }
6671567a005SEdgar E. Iglesias 
6684acb54baSEdgar E. Iglesias     if (u)
66964254ebaSBlue Swirl         gen_helper_divu(cpu_R[dc->rd], cpu_env, *(dec_alu_op_b(dc)),
67064254ebaSBlue Swirl                         cpu_R[dc->ra]);
6714acb54baSEdgar E. Iglesias     else
67264254ebaSBlue Swirl         gen_helper_divs(cpu_R[dc->rd], cpu_env, *(dec_alu_op_b(dc)),
67364254ebaSBlue Swirl                         cpu_R[dc->ra]);
6744acb54baSEdgar E. Iglesias     if (!dc->rd)
675cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(cpu_R[dc->rd], 0);
6764acb54baSEdgar E. Iglesias }
6774acb54baSEdgar E. Iglesias 
6784acb54baSEdgar E. Iglesias static void dec_barrel(DisasContext *dc)
6794acb54baSEdgar E. Iglesias {
680cfeea807SEdgar E. Iglesias     TCGv_i32 t0;
681faa48d74SEdgar E. Iglesias     unsigned int imm_w, imm_s;
682d09b2585SEdgar E. Iglesias     bool s, t, e = false, i = false;
6834acb54baSEdgar E. Iglesias 
6849ba8cd45SEdgar E. Iglesias     if (trap_illegal(dc, !dc->cpu->cfg.use_barrel)) {
6851567a005SEdgar E. Iglesias         return;
6861567a005SEdgar E. Iglesias     }
6871567a005SEdgar E. Iglesias 
688faa48d74SEdgar E. Iglesias     if (dc->type_b) {
689faa48d74SEdgar E. Iglesias         /* Insert and extract are only available in immediate mode.  */
690d09b2585SEdgar E. Iglesias         i = extract32(dc->imm, 15, 1);
691faa48d74SEdgar E. Iglesias         e = extract32(dc->imm, 14, 1);
692faa48d74SEdgar E. Iglesias     }
693e3e84983SEdgar E. Iglesias     s = extract32(dc->imm, 10, 1);
694e3e84983SEdgar E. Iglesias     t = extract32(dc->imm, 9, 1);
695faa48d74SEdgar E. Iglesias     imm_w = extract32(dc->imm, 6, 5);
696faa48d74SEdgar E. Iglesias     imm_s = extract32(dc->imm, 0, 5);
6974acb54baSEdgar E. Iglesias 
698faa48d74SEdgar E. Iglesias     LOG_DIS("bs%s%s%s r%d r%d r%d\n",
699faa48d74SEdgar E. Iglesias             e ? "e" : "",
7004acb54baSEdgar E. Iglesias             s ? "l" : "r", t ? "a" : "l", dc->rd, dc->ra, dc->rb);
7014acb54baSEdgar E. Iglesias 
702faa48d74SEdgar E. Iglesias     if (e) {
703faa48d74SEdgar E. Iglesias         if (imm_w + imm_s > 32 || imm_w == 0) {
704faa48d74SEdgar E. Iglesias             /* These inputs have an undefined behavior.  */
705faa48d74SEdgar E. Iglesias             qemu_log_mask(LOG_GUEST_ERROR, "bsefi: Bad input w=%d s=%d\n",
706faa48d74SEdgar E. Iglesias                           imm_w, imm_s);
707faa48d74SEdgar E. Iglesias         } else {
708faa48d74SEdgar E. Iglesias             tcg_gen_extract_i32(cpu_R[dc->rd], cpu_R[dc->ra], imm_s, imm_w);
709faa48d74SEdgar E. Iglesias         }
710d09b2585SEdgar E. Iglesias     } else if (i) {
711d09b2585SEdgar E. Iglesias         int width = imm_w - imm_s + 1;
712d09b2585SEdgar E. Iglesias 
713d09b2585SEdgar E. Iglesias         if (imm_w < imm_s) {
714d09b2585SEdgar E. Iglesias             /* These inputs have an undefined behavior.  */
715d09b2585SEdgar E. Iglesias             qemu_log_mask(LOG_GUEST_ERROR, "bsifi: Bad input w=%d s=%d\n",
716d09b2585SEdgar E. Iglesias                           imm_w, imm_s);
717d09b2585SEdgar E. Iglesias         } else {
718d09b2585SEdgar E. Iglesias             tcg_gen_deposit_i32(cpu_R[dc->rd], cpu_R[dc->rd], cpu_R[dc->ra],
719d09b2585SEdgar E. Iglesias                                 imm_s, width);
720d09b2585SEdgar E. Iglesias         }
721faa48d74SEdgar E. Iglesias     } else {
722cfeea807SEdgar E. Iglesias         t0 = tcg_temp_new_i32();
7234acb54baSEdgar E. Iglesias 
724cfeea807SEdgar E. Iglesias         tcg_gen_mov_i32(t0, *(dec_alu_op_b(dc)));
725cfeea807SEdgar E. Iglesias         tcg_gen_andi_i32(t0, t0, 31);
7264acb54baSEdgar E. Iglesias 
7272acf6d53SEdgar E. Iglesias         if (s) {
728cfeea807SEdgar E. Iglesias             tcg_gen_shl_i32(cpu_R[dc->rd], cpu_R[dc->ra], t0);
7292acf6d53SEdgar E. Iglesias         } else {
7302acf6d53SEdgar E. Iglesias             if (t) {
731cfeea807SEdgar E. Iglesias                 tcg_gen_sar_i32(cpu_R[dc->rd], cpu_R[dc->ra], t0);
7322acf6d53SEdgar E. Iglesias             } else {
733cfeea807SEdgar E. Iglesias                 tcg_gen_shr_i32(cpu_R[dc->rd], cpu_R[dc->ra], t0);
7344acb54baSEdgar E. Iglesias             }
7354acb54baSEdgar E. Iglesias         }
736cfeea807SEdgar E. Iglesias         tcg_temp_free_i32(t0);
7372acf6d53SEdgar E. Iglesias     }
738faa48d74SEdgar E. Iglesias }
7394acb54baSEdgar E. Iglesias 
7404acb54baSEdgar E. Iglesias static void dec_bit(DisasContext *dc)
7414acb54baSEdgar E. Iglesias {
7420063ebd6SAndreas Färber     CPUState *cs = CPU(dc->cpu);
743cfeea807SEdgar E. Iglesias     TCGv_i32 t0;
7444acb54baSEdgar E. Iglesias     unsigned int op;
7454acb54baSEdgar E. Iglesias 
746ace2e4daSPeter A. G. Crosthwaite     op = dc->ir & ((1 << 9) - 1);
7474acb54baSEdgar E. Iglesias     switch (op) {
7484acb54baSEdgar E. Iglesias         case 0x21:
7494acb54baSEdgar E. Iglesias             /* src.  */
750cfeea807SEdgar E. Iglesias             t0 = tcg_temp_new_i32();
7514acb54baSEdgar E. Iglesias 
7524acb54baSEdgar E. Iglesias             LOG_DIS("src r%d r%d\n", dc->rd, dc->ra);
7531074c0fbSRichard Henderson             tcg_gen_shli_i32(t0, cpu_msr_c, 31);
7541074c0fbSRichard Henderson             tcg_gen_andi_i32(cpu_msr_c, cpu_R[dc->ra], 1);
7554acb54baSEdgar E. Iglesias             if (dc->rd) {
756cfeea807SEdgar E. Iglesias                 tcg_gen_shri_i32(cpu_R[dc->rd], cpu_R[dc->ra], 1);
757cfeea807SEdgar E. Iglesias                 tcg_gen_or_i32(cpu_R[dc->rd], cpu_R[dc->rd], t0);
7584acb54baSEdgar E. Iglesias             }
759cfeea807SEdgar E. Iglesias             tcg_temp_free_i32(t0);
7604acb54baSEdgar E. Iglesias             break;
7614acb54baSEdgar E. Iglesias 
7624acb54baSEdgar E. Iglesias         case 0x1:
7634acb54baSEdgar E. Iglesias         case 0x41:
7644acb54baSEdgar E. Iglesias             /* srl.  */
7654acb54baSEdgar E. Iglesias             LOG_DIS("srl r%d r%d\n", dc->rd, dc->ra);
7664acb54baSEdgar E. Iglesias 
7671074c0fbSRichard Henderson             tcg_gen_andi_i32(cpu_msr_c, cpu_R[dc->ra], 1);
7684acb54baSEdgar E. Iglesias             if (dc->rd) {
7694acb54baSEdgar E. Iglesias                 if (op == 0x41)
770cfeea807SEdgar E. Iglesias                     tcg_gen_shri_i32(cpu_R[dc->rd], cpu_R[dc->ra], 1);
7714acb54baSEdgar E. Iglesias                 else
772cfeea807SEdgar E. Iglesias                     tcg_gen_sari_i32(cpu_R[dc->rd], cpu_R[dc->ra], 1);
7734acb54baSEdgar E. Iglesias             }
7744acb54baSEdgar E. Iglesias             break;
7754acb54baSEdgar E. Iglesias         case 0x60:
7764acb54baSEdgar E. Iglesias             LOG_DIS("ext8s r%d r%d\n", dc->rd, dc->ra);
7774acb54baSEdgar E. Iglesias             tcg_gen_ext8s_i32(cpu_R[dc->rd], cpu_R[dc->ra]);
7784acb54baSEdgar E. Iglesias             break;
7794acb54baSEdgar E. Iglesias         case 0x61:
7804acb54baSEdgar E. Iglesias             LOG_DIS("ext16s r%d r%d\n", dc->rd, dc->ra);
7814acb54baSEdgar E. Iglesias             tcg_gen_ext16s_i32(cpu_R[dc->rd], cpu_R[dc->ra]);
7824acb54baSEdgar E. Iglesias             break;
7834acb54baSEdgar E. Iglesias         case 0x64:
784f062a3c7SEdgar E. Iglesias         case 0x66:
785f062a3c7SEdgar E. Iglesias         case 0x74:
786f062a3c7SEdgar E. Iglesias         case 0x76:
7874acb54baSEdgar E. Iglesias             /* wdc.  */
7884acb54baSEdgar E. Iglesias             LOG_DIS("wdc r%d\n", dc->ra);
789bdfc1e88SEdgar E. Iglesias             trap_userspace(dc, true);
7904acb54baSEdgar E. Iglesias             break;
7914acb54baSEdgar E. Iglesias         case 0x68:
7924acb54baSEdgar E. Iglesias             /* wic.  */
7934acb54baSEdgar E. Iglesias             LOG_DIS("wic r%d\n", dc->ra);
794bdfc1e88SEdgar E. Iglesias             trap_userspace(dc, true);
7954acb54baSEdgar E. Iglesias             break;
79648b5e96fSEdgar E. Iglesias         case 0xe0:
7979ba8cd45SEdgar E. Iglesias             if (trap_illegal(dc, !dc->cpu->cfg.use_pcmp_instr)) {
7989ba8cd45SEdgar E. Iglesias                 return;
79948b5e96fSEdgar E. Iglesias             }
8008fc5239eSEdgar E. Iglesias             if (dc->cpu->cfg.use_pcmp_instr) {
8015318420cSRichard Henderson                 tcg_gen_clzi_i32(cpu_R[dc->rd], cpu_R[dc->ra], 32);
80248b5e96fSEdgar E. Iglesias             }
80348b5e96fSEdgar E. Iglesias             break;
804ace2e4daSPeter A. G. Crosthwaite         case 0x1e0:
805ace2e4daSPeter A. G. Crosthwaite             /* swapb */
806ace2e4daSPeter A. G. Crosthwaite             LOG_DIS("swapb r%d r%d\n", dc->rd, dc->ra);
807ace2e4daSPeter A. G. Crosthwaite             tcg_gen_bswap32_i32(cpu_R[dc->rd], cpu_R[dc->ra]);
808ace2e4daSPeter A. G. Crosthwaite             break;
809b8c6a5d9SPeter Crosthwaite         case 0x1e2:
810ace2e4daSPeter A. G. Crosthwaite             /*swaph */
811ace2e4daSPeter A. G. Crosthwaite             LOG_DIS("swaph r%d r%d\n", dc->rd, dc->ra);
812ace2e4daSPeter A. G. Crosthwaite             tcg_gen_rotri_i32(cpu_R[dc->rd], cpu_R[dc->ra], 16);
813ace2e4daSPeter A. G. Crosthwaite             break;
8144acb54baSEdgar E. Iglesias         default:
815a47dddd7SAndreas Färber             cpu_abort(cs, "unknown bit oc=%x op=%x rd=%d ra=%d rb=%d\n",
8164acb54baSEdgar E. Iglesias                       dc->pc, op, dc->rd, dc->ra, dc->rb);
8174acb54baSEdgar E. Iglesias             break;
8184acb54baSEdgar E. Iglesias     }
8194acb54baSEdgar E. Iglesias }
8204acb54baSEdgar E. Iglesias 
8214acb54baSEdgar E. Iglesias static inline void sync_jmpstate(DisasContext *dc)
8224acb54baSEdgar E. Iglesias {
823844bab60SEdgar E. Iglesias     if (dc->jmp == JMP_DIRECT || dc->jmp == JMP_DIRECT_CC) {
8244acb54baSEdgar E. Iglesias         if (dc->jmp == JMP_DIRECT) {
8259b158558SRichard Henderson             tcg_gen_movi_i32(cpu_btaken, 1);
826844bab60SEdgar E. Iglesias         }
8274acb54baSEdgar E. Iglesias         dc->jmp = JMP_INDIRECT;
8280f96e96bSRichard Henderson         tcg_gen_movi_i32(cpu_btarget, dc->jmp_pc);
8294acb54baSEdgar E. Iglesias     }
8304acb54baSEdgar E. Iglesias }
8314acb54baSEdgar E. Iglesias 
8324acb54baSEdgar E. Iglesias static void dec_imm(DisasContext *dc)
8334acb54baSEdgar E. Iglesias {
8344acb54baSEdgar E. Iglesias     LOG_DIS("imm %x\n", dc->imm << 16);
8359b158558SRichard Henderson     tcg_gen_movi_i32(cpu_imm, (dc->imm << 16));
8364acb54baSEdgar E. Iglesias     dc->tb_flags |= IMM_FLAG;
8374acb54baSEdgar E. Iglesias     dc->clear_imm = 0;
8384acb54baSEdgar E. Iglesias }
8394acb54baSEdgar E. Iglesias 
840d248e1beSEdgar E. Iglesias static inline void compute_ldst_addr(DisasContext *dc, bool ea, TCGv t)
8414acb54baSEdgar E. Iglesias {
8420e9033c8SEdgar E. Iglesias     bool extimm = dc->tb_flags & IMM_FLAG;
8430e9033c8SEdgar E. Iglesias     /* Should be set to true if r1 is used by loadstores.  */
8440e9033c8SEdgar E. Iglesias     bool stackprot = false;
845403322eaSEdgar E. Iglesias     TCGv_i32 t32;
8465818dee5SEdgar E. Iglesias 
8475818dee5SEdgar E. Iglesias     /* All load/stores use ra.  */
8489aaaa181SAlistair Francis     if (dc->ra == 1 && dc->cpu->cfg.stackprot) {
8490e9033c8SEdgar E. Iglesias         stackprot = true;
8505818dee5SEdgar E. Iglesias     }
8514acb54baSEdgar E. Iglesias 
8529ef55357SEdgar E. Iglesias     /* Treat the common cases first.  */
8534acb54baSEdgar E. Iglesias     if (!dc->type_b) {
854d248e1beSEdgar E. Iglesias         if (ea) {
855d248e1beSEdgar E. Iglesias             int addr_size = dc->cpu->cfg.addr_size;
856d248e1beSEdgar E. Iglesias 
857d248e1beSEdgar E. Iglesias             if (addr_size == 32) {
858d248e1beSEdgar E. Iglesias                 tcg_gen_extu_i32_tl(t, cpu_R[dc->rb]);
859d248e1beSEdgar E. Iglesias                 return;
860d248e1beSEdgar E. Iglesias             }
861d248e1beSEdgar E. Iglesias 
862d248e1beSEdgar E. Iglesias             tcg_gen_concat_i32_i64(t, cpu_R[dc->rb], cpu_R[dc->ra]);
863d248e1beSEdgar E. Iglesias             if (addr_size < 64) {
864d248e1beSEdgar E. Iglesias                 /* Mask off out of range bits.  */
865d248e1beSEdgar E. Iglesias                 tcg_gen_andi_i64(t, t, MAKE_64BIT_MASK(0, addr_size));
866d248e1beSEdgar E. Iglesias             }
867d248e1beSEdgar E. Iglesias             return;
868d248e1beSEdgar E. Iglesias         }
869d248e1beSEdgar E. Iglesias 
8700dc4af5cSEdgar E. Iglesias         /* If any of the regs is r0, set t to the value of the other reg.  */
8714b5ef0b5SEdgar E. Iglesias         if (dc->ra == 0) {
872403322eaSEdgar E. Iglesias             tcg_gen_extu_i32_tl(t, cpu_R[dc->rb]);
8730dc4af5cSEdgar E. Iglesias             return;
8744b5ef0b5SEdgar E. Iglesias         } else if (dc->rb == 0) {
875403322eaSEdgar E. Iglesias             tcg_gen_extu_i32_tl(t, cpu_R[dc->ra]);
8760dc4af5cSEdgar E. Iglesias             return;
8774b5ef0b5SEdgar E. Iglesias         }
8784b5ef0b5SEdgar E. Iglesias 
8799aaaa181SAlistair Francis         if (dc->rb == 1 && dc->cpu->cfg.stackprot) {
8800e9033c8SEdgar E. Iglesias             stackprot = true;
8815818dee5SEdgar E. Iglesias         }
8825818dee5SEdgar E. Iglesias 
883403322eaSEdgar E. Iglesias         t32 = tcg_temp_new_i32();
884403322eaSEdgar E. Iglesias         tcg_gen_add_i32(t32, cpu_R[dc->ra], cpu_R[dc->rb]);
885403322eaSEdgar E. Iglesias         tcg_gen_extu_i32_tl(t, t32);
886403322eaSEdgar E. Iglesias         tcg_temp_free_i32(t32);
8875818dee5SEdgar E. Iglesias 
8885818dee5SEdgar E. Iglesias         if (stackprot) {
8890a87e691SEdgar E. Iglesias             gen_helper_stackprot(cpu_env, t);
8905818dee5SEdgar E. Iglesias         }
8910dc4af5cSEdgar E. Iglesias         return;
8924acb54baSEdgar E. Iglesias     }
8934acb54baSEdgar E. Iglesias     /* Immediate.  */
894403322eaSEdgar E. Iglesias     t32 = tcg_temp_new_i32();
8954acb54baSEdgar E. Iglesias     if (!extimm) {
896f7a66e3aSEdgar E. Iglesias         tcg_gen_addi_i32(t32, cpu_R[dc->ra], (int16_t)dc->imm);
897403322eaSEdgar E. Iglesias     } else {
898403322eaSEdgar E. Iglesias         tcg_gen_add_i32(t32, cpu_R[dc->ra], *(dec_alu_op_b(dc)));
899403322eaSEdgar E. Iglesias     }
900403322eaSEdgar E. Iglesias     tcg_gen_extu_i32_tl(t, t32);
901403322eaSEdgar E. Iglesias     tcg_temp_free_i32(t32);
9024acb54baSEdgar E. Iglesias 
9035818dee5SEdgar E. Iglesias     if (stackprot) {
9040a87e691SEdgar E. Iglesias         gen_helper_stackprot(cpu_env, t);
9055818dee5SEdgar E. Iglesias     }
9060dc4af5cSEdgar E. Iglesias     return;
9074acb54baSEdgar E. Iglesias }
9084acb54baSEdgar E. Iglesias 
9094acb54baSEdgar E. Iglesias static void dec_load(DisasContext *dc)
9104acb54baSEdgar E. Iglesias {
911403322eaSEdgar E. Iglesias     TCGv_i32 v;
912403322eaSEdgar E. Iglesias     TCGv addr;
9138534063aSEdgar E. Iglesias     unsigned int size;
914d248e1beSEdgar E. Iglesias     bool rev = false, ex = false, ea = false;
915d248e1beSEdgar E. Iglesias     int mem_index = cpu_mmu_index(&dc->cpu->env, false);
91614776ab5STony Nguyen     MemOp mop;
9174acb54baSEdgar E. Iglesias 
91847acdd63SRichard Henderson     mop = dc->opcode & 3;
91947acdd63SRichard Henderson     size = 1 << mop;
9209f8beb66SEdgar E. Iglesias     if (!dc->type_b) {
921d248e1beSEdgar E. Iglesias         ea = extract32(dc->ir, 7, 1);
9228534063aSEdgar E. Iglesias         rev = extract32(dc->ir, 9, 1);
9238534063aSEdgar E. Iglesias         ex = extract32(dc->ir, 10, 1);
9249f8beb66SEdgar E. Iglesias     }
92547acdd63SRichard Henderson     mop |= MO_TE;
92647acdd63SRichard Henderson     if (rev) {
92747acdd63SRichard Henderson         mop ^= MO_BSWAP;
92847acdd63SRichard Henderson     }
9299f8beb66SEdgar E. Iglesias 
9309ba8cd45SEdgar E. Iglesias     if (trap_illegal(dc, size > 4)) {
9310187688fSEdgar E. Iglesias         return;
9320187688fSEdgar E. Iglesias     }
9334acb54baSEdgar E. Iglesias 
934d248e1beSEdgar E. Iglesias     if (trap_userspace(dc, ea)) {
935d248e1beSEdgar E. Iglesias         return;
936d248e1beSEdgar E. Iglesias     }
937d248e1beSEdgar E. Iglesias 
938d248e1beSEdgar E. Iglesias     LOG_DIS("l%d%s%s%s%s\n", size, dc->type_b ? "i" : "", rev ? "r" : "",
939d248e1beSEdgar E. Iglesias                                                         ex ? "x" : "",
940d248e1beSEdgar E. Iglesias                                                         ea ? "ea" : "");
9419f8beb66SEdgar E. Iglesias 
9424acb54baSEdgar E. Iglesias     t_sync_flags(dc);
943403322eaSEdgar E. Iglesias     addr = tcg_temp_new();
944d248e1beSEdgar E. Iglesias     compute_ldst_addr(dc, ea, addr);
945d248e1beSEdgar E. Iglesias     /* Extended addressing bypasses the MMU.  */
946d248e1beSEdgar E. Iglesias     mem_index = ea ? MMU_NOMMU_IDX : mem_index;
9474acb54baSEdgar E. Iglesias 
9489f8beb66SEdgar E. Iglesias     /*
9499f8beb66SEdgar E. Iglesias      * When doing reverse accesses we need to do two things.
9509f8beb66SEdgar E. Iglesias      *
9514ff9786cSStefan Weil      * 1. Reverse the address wrt endianness.
9529f8beb66SEdgar E. Iglesias      * 2. Byteswap the data lanes on the way back into the CPU core.
9539f8beb66SEdgar E. Iglesias      */
9549f8beb66SEdgar E. Iglesias     if (rev && size != 4) {
9559f8beb66SEdgar E. Iglesias         /* Endian reverse the address. t is addr.  */
9569f8beb66SEdgar E. Iglesias         switch (size) {
9579f8beb66SEdgar E. Iglesias             case 1:
9589f8beb66SEdgar E. Iglesias             {
959a6338015SEdgar E. Iglesias                 tcg_gen_xori_tl(addr, addr, 3);
9609f8beb66SEdgar E. Iglesias                 break;
9619f8beb66SEdgar E. Iglesias             }
9629f8beb66SEdgar E. Iglesias 
9639f8beb66SEdgar E. Iglesias             case 2:
9649f8beb66SEdgar E. Iglesias                 /* 00 -> 10
9659f8beb66SEdgar E. Iglesias                    10 -> 00.  */
966403322eaSEdgar E. Iglesias                 tcg_gen_xori_tl(addr, addr, 2);
9679f8beb66SEdgar E. Iglesias                 break;
9689f8beb66SEdgar E. Iglesias             default:
9690063ebd6SAndreas Färber                 cpu_abort(CPU(dc->cpu), "Invalid reverse size\n");
9709f8beb66SEdgar E. Iglesias                 break;
9719f8beb66SEdgar E. Iglesias         }
9729f8beb66SEdgar E. Iglesias     }
9739f8beb66SEdgar E. Iglesias 
9748cc9b43fSPeter A. G. Crosthwaite     /* lwx does not throw unaligned access errors, so force alignment */
9758cc9b43fSPeter A. G. Crosthwaite     if (ex) {
976403322eaSEdgar E. Iglesias         tcg_gen_andi_tl(addr, addr, ~3);
9778cc9b43fSPeter A. G. Crosthwaite     }
9788cc9b43fSPeter A. G. Crosthwaite 
9794acb54baSEdgar E. Iglesias     /* If we get a fault on a dslot, the jmpstate better be in sync.  */
9804acb54baSEdgar E. Iglesias     sync_jmpstate(dc);
981968a40f6SEdgar E. Iglesias 
982968a40f6SEdgar E. Iglesias     /* Verify alignment if needed.  */
983a12f6507SEdgar E. Iglesias     /*
984a12f6507SEdgar E. Iglesias      * Microblaze gives MMU faults priority over faults due to
985a12f6507SEdgar E. Iglesias      * unaligned addresses. That's why we speculatively do the load
986a12f6507SEdgar E. Iglesias      * into v. If the load succeeds, we verify alignment of the
987a12f6507SEdgar E. Iglesias      * address and if that succeeds we write into the destination reg.
988a12f6507SEdgar E. Iglesias      */
989cfeea807SEdgar E. Iglesias     v = tcg_temp_new_i32();
990d248e1beSEdgar E. Iglesias     tcg_gen_qemu_ld_i32(v, addr, mem_index, mop);
991a12f6507SEdgar E. Iglesias 
9921507e5f6SEdgar E. Iglesias     if (dc->cpu->cfg.unaligned_exceptions && size > 1) {
993a6338015SEdgar E. Iglesias         TCGv_i32 t0 = tcg_const_i32(0);
994a6338015SEdgar E. Iglesias         TCGv_i32 treg = tcg_const_i32(dc->rd);
995a6338015SEdgar E. Iglesias         TCGv_i32 tsize = tcg_const_i32(size - 1);
996a6338015SEdgar E. Iglesias 
9970f96e96bSRichard Henderson         tcg_gen_movi_i32(cpu_pc, dc->pc);
998a6338015SEdgar E. Iglesias         gen_helper_memalign(cpu_env, addr, treg, t0, tsize);
999a6338015SEdgar E. Iglesias 
1000a6338015SEdgar E. Iglesias         tcg_temp_free_i32(t0);
1001a6338015SEdgar E. Iglesias         tcg_temp_free_i32(treg);
1002a6338015SEdgar E. Iglesias         tcg_temp_free_i32(tsize);
100347acdd63SRichard Henderson     }
100447acdd63SRichard Henderson 
100547acdd63SRichard Henderson     if (ex) {
10069b158558SRichard Henderson         tcg_gen_mov_tl(cpu_res_addr, addr);
10079b158558SRichard Henderson         tcg_gen_mov_i32(cpu_res_val, v);
100847acdd63SRichard Henderson     }
10099f8beb66SEdgar E. Iglesias     if (dc->rd) {
1010cfeea807SEdgar E. Iglesias         tcg_gen_mov_i32(cpu_R[dc->rd], v);
10119f8beb66SEdgar E. Iglesias     }
1012cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(v);
10134acb54baSEdgar E. Iglesias 
10148cc9b43fSPeter A. G. Crosthwaite     if (ex) { /* lwx */
1015b6af0975SDaniel P. Berrange         /* no support for AXI exclusive so always clear C */
10161074c0fbSRichard Henderson         tcg_gen_movi_i32(cpu_msr_c, 0);
10178cc9b43fSPeter A. G. Crosthwaite     }
10188cc9b43fSPeter A. G. Crosthwaite 
1019403322eaSEdgar E. Iglesias     tcg_temp_free(addr);
10204acb54baSEdgar E. Iglesias }
10214acb54baSEdgar E. Iglesias 
10224acb54baSEdgar E. Iglesias static void dec_store(DisasContext *dc)
10234acb54baSEdgar E. Iglesias {
1024403322eaSEdgar E. Iglesias     TCGv addr;
102542a268c2SRichard Henderson     TCGLabel *swx_skip = NULL;
1026b51b3d43SEdgar E. Iglesias     unsigned int size;
1027d248e1beSEdgar E. Iglesias     bool rev = false, ex = false, ea = false;
1028d248e1beSEdgar E. Iglesias     int mem_index = cpu_mmu_index(&dc->cpu->env, false);
102914776ab5STony Nguyen     MemOp mop;
10304acb54baSEdgar E. Iglesias 
103147acdd63SRichard Henderson     mop = dc->opcode & 3;
103247acdd63SRichard Henderson     size = 1 << mop;
10339f8beb66SEdgar E. Iglesias     if (!dc->type_b) {
1034d248e1beSEdgar E. Iglesias         ea = extract32(dc->ir, 7, 1);
1035b51b3d43SEdgar E. Iglesias         rev = extract32(dc->ir, 9, 1);
1036b51b3d43SEdgar E. Iglesias         ex = extract32(dc->ir, 10, 1);
10379f8beb66SEdgar E. Iglesias     }
103847acdd63SRichard Henderson     mop |= MO_TE;
103947acdd63SRichard Henderson     if (rev) {
104047acdd63SRichard Henderson         mop ^= MO_BSWAP;
104147acdd63SRichard Henderson     }
10424acb54baSEdgar E. Iglesias 
10439ba8cd45SEdgar E. Iglesias     if (trap_illegal(dc, size > 4)) {
10440187688fSEdgar E. Iglesias         return;
10450187688fSEdgar E. Iglesias     }
10460187688fSEdgar E. Iglesias 
1047d248e1beSEdgar E. Iglesias     trap_userspace(dc, ea);
1048d248e1beSEdgar E. Iglesias 
1049d248e1beSEdgar E. Iglesias     LOG_DIS("s%d%s%s%s%s\n", size, dc->type_b ? "i" : "", rev ? "r" : "",
1050d248e1beSEdgar E. Iglesias                                                         ex ? "x" : "",
1051d248e1beSEdgar E. Iglesias                                                         ea ? "ea" : "");
10524acb54baSEdgar E. Iglesias     t_sync_flags(dc);
10534acb54baSEdgar E. Iglesias     /* If we get a fault on a dslot, the jmpstate better be in sync.  */
10544acb54baSEdgar E. Iglesias     sync_jmpstate(dc);
10550dc4af5cSEdgar E. Iglesias     /* SWX needs a temp_local.  */
1056403322eaSEdgar E. Iglesias     addr = ex ? tcg_temp_local_new() : tcg_temp_new();
1057d248e1beSEdgar E. Iglesias     compute_ldst_addr(dc, ea, addr);
1058d248e1beSEdgar E. Iglesias     /* Extended addressing bypasses the MMU.  */
1059d248e1beSEdgar E. Iglesias     mem_index = ea ? MMU_NOMMU_IDX : mem_index;
1060968a40f6SEdgar E. Iglesias 
1061083dbf48SPeter A. G. Crosthwaite     if (ex) { /* swx */
1062cfeea807SEdgar E. Iglesias         TCGv_i32 tval;
10638cc9b43fSPeter A. G. Crosthwaite 
10648cc9b43fSPeter A. G. Crosthwaite         /* swx does not throw unaligned access errors, so force alignment */
1065403322eaSEdgar E. Iglesias         tcg_gen_andi_tl(addr, addr, ~3);
10668cc9b43fSPeter A. G. Crosthwaite 
10671074c0fbSRichard Henderson         tcg_gen_movi_i32(cpu_msr_c, 1);
10688cc9b43fSPeter A. G. Crosthwaite         swx_skip = gen_new_label();
10699b158558SRichard Henderson         tcg_gen_brcond_tl(TCG_COND_NE, cpu_res_addr, addr, swx_skip);
107011a76217SEdgar E. Iglesias 
1071071cdc67SEdgar E. Iglesias         /*
1072071cdc67SEdgar E. Iglesias          * Compare the value loaded at lwx with current contents of
1073071cdc67SEdgar E. Iglesias          * the reserved location.
1074071cdc67SEdgar E. Iglesias          */
1075cfeea807SEdgar E. Iglesias         tval = tcg_temp_new_i32();
1076071cdc67SEdgar E. Iglesias 
10779b158558SRichard Henderson         tcg_gen_atomic_cmpxchg_i32(tval, addr, cpu_res_val,
1078071cdc67SEdgar E. Iglesias                                    cpu_R[dc->rd], mem_index,
1079071cdc67SEdgar E. Iglesias                                    mop);
1080071cdc67SEdgar E. Iglesias 
10819b158558SRichard Henderson         tcg_gen_brcond_i32(TCG_COND_NE, cpu_res_val, tval, swx_skip);
10821074c0fbSRichard Henderson         tcg_gen_movi_i32(cpu_msr_c, 0);
1083cfeea807SEdgar E. Iglesias         tcg_temp_free_i32(tval);
10848cc9b43fSPeter A. G. Crosthwaite     }
10858cc9b43fSPeter A. G. Crosthwaite 
10869f8beb66SEdgar E. Iglesias     if (rev && size != 4) {
10879f8beb66SEdgar E. Iglesias         /* Endian reverse the address. t is addr.  */
10889f8beb66SEdgar E. Iglesias         switch (size) {
10899f8beb66SEdgar E. Iglesias             case 1:
10909f8beb66SEdgar E. Iglesias             {
1091a6338015SEdgar E. Iglesias                 tcg_gen_xori_tl(addr, addr, 3);
10929f8beb66SEdgar E. Iglesias                 break;
10939f8beb66SEdgar E. Iglesias             }
10949f8beb66SEdgar E. Iglesias 
10959f8beb66SEdgar E. Iglesias             case 2:
10969f8beb66SEdgar E. Iglesias                 /* 00 -> 10
10979f8beb66SEdgar E. Iglesias                    10 -> 00.  */
10989f8beb66SEdgar E. Iglesias                 /* Force addr into the temp.  */
1099403322eaSEdgar E. Iglesias                 tcg_gen_xori_tl(addr, addr, 2);
11009f8beb66SEdgar E. Iglesias                 break;
11019f8beb66SEdgar E. Iglesias             default:
11020063ebd6SAndreas Färber                 cpu_abort(CPU(dc->cpu), "Invalid reverse size\n");
11039f8beb66SEdgar E. Iglesias                 break;
11049f8beb66SEdgar E. Iglesias         }
11059f8beb66SEdgar E. Iglesias     }
1106071cdc67SEdgar E. Iglesias 
1107071cdc67SEdgar E. Iglesias     if (!ex) {
1108d248e1beSEdgar E. Iglesias         tcg_gen_qemu_st_i32(cpu_R[dc->rd], addr, mem_index, mop);
1109071cdc67SEdgar E. Iglesias     }
1110a12f6507SEdgar E. Iglesias 
1111968a40f6SEdgar E. Iglesias     /* Verify alignment if needed.  */
11121507e5f6SEdgar E. Iglesias     if (dc->cpu->cfg.unaligned_exceptions && size > 1) {
1113a6338015SEdgar E. Iglesias         TCGv_i32 t1 = tcg_const_i32(1);
1114a6338015SEdgar E. Iglesias         TCGv_i32 treg = tcg_const_i32(dc->rd);
1115a6338015SEdgar E. Iglesias         TCGv_i32 tsize = tcg_const_i32(size - 1);
1116a6338015SEdgar E. Iglesias 
11170f96e96bSRichard Henderson         tcg_gen_movi_i32(cpu_pc, dc->pc);
1118a12f6507SEdgar E. Iglesias         /* FIXME: if the alignment is wrong, we should restore the value
11194abf79a4SDong Xu Wang          *        in memory. One possible way to achieve this is to probe
11209f8beb66SEdgar E. Iglesias          *        the MMU prior to the memaccess, thay way we could put
11219f8beb66SEdgar E. Iglesias          *        the alignment checks in between the probe and the mem
11229f8beb66SEdgar E. Iglesias          *        access.
1123a12f6507SEdgar E. Iglesias          */
1124a6338015SEdgar E. Iglesias         gen_helper_memalign(cpu_env, addr, treg, t1, tsize);
1125a6338015SEdgar E. Iglesias 
1126a6338015SEdgar E. Iglesias         tcg_temp_free_i32(t1);
1127a6338015SEdgar E. Iglesias         tcg_temp_free_i32(treg);
1128a6338015SEdgar E. Iglesias         tcg_temp_free_i32(tsize);
1129968a40f6SEdgar E. Iglesias     }
1130083dbf48SPeter A. G. Crosthwaite 
11318cc9b43fSPeter A. G. Crosthwaite     if (ex) {
11328cc9b43fSPeter A. G. Crosthwaite         gen_set_label(swx_skip);
1133083dbf48SPeter A. G. Crosthwaite     }
1134968a40f6SEdgar E. Iglesias 
1135403322eaSEdgar E. Iglesias     tcg_temp_free(addr);
11364acb54baSEdgar E. Iglesias }
11374acb54baSEdgar E. Iglesias 
11384acb54baSEdgar E. Iglesias static inline void eval_cc(DisasContext *dc, unsigned int cc,
11399e6e1828SEdgar E. Iglesias                            TCGv_i32 d, TCGv_i32 a)
11404acb54baSEdgar E. Iglesias {
1141d89b86e9SEdgar E. Iglesias     static const int mb_to_tcg_cc[] = {
1142d89b86e9SEdgar E. Iglesias         [CC_EQ] = TCG_COND_EQ,
1143d89b86e9SEdgar E. Iglesias         [CC_NE] = TCG_COND_NE,
1144d89b86e9SEdgar E. Iglesias         [CC_LT] = TCG_COND_LT,
1145d89b86e9SEdgar E. Iglesias         [CC_LE] = TCG_COND_LE,
1146d89b86e9SEdgar E. Iglesias         [CC_GE] = TCG_COND_GE,
1147d89b86e9SEdgar E. Iglesias         [CC_GT] = TCG_COND_GT,
1148d89b86e9SEdgar E. Iglesias     };
1149d89b86e9SEdgar E. Iglesias 
11504acb54baSEdgar E. Iglesias     switch (cc) {
11514acb54baSEdgar E. Iglesias     case CC_EQ:
11524acb54baSEdgar E. Iglesias     case CC_NE:
11534acb54baSEdgar E. Iglesias     case CC_LT:
11544acb54baSEdgar E. Iglesias     case CC_LE:
11554acb54baSEdgar E. Iglesias     case CC_GE:
11564acb54baSEdgar E. Iglesias     case CC_GT:
11579e6e1828SEdgar E. Iglesias         tcg_gen_setcondi_i32(mb_to_tcg_cc[cc], d, a, 0);
11584acb54baSEdgar E. Iglesias         break;
11594acb54baSEdgar E. Iglesias     default:
11600063ebd6SAndreas Färber         cpu_abort(CPU(dc->cpu), "Unknown condition code %x.\n", cc);
11614acb54baSEdgar E. Iglesias         break;
11624acb54baSEdgar E. Iglesias     }
11634acb54baSEdgar E. Iglesias }
11644acb54baSEdgar E. Iglesias 
11650f96e96bSRichard Henderson static void eval_cond_jmp(DisasContext *dc, TCGv_i32 pc_true, TCGv_i32 pc_false)
11664acb54baSEdgar E. Iglesias {
11670f96e96bSRichard Henderson     TCGv_i32 zero = tcg_const_i32(0);
1168e956caf2SEdgar E. Iglesias 
11690f96e96bSRichard Henderson     tcg_gen_movcond_i32(TCG_COND_NE, cpu_pc,
11709b158558SRichard Henderson                         cpu_btaken, zero,
1171e956caf2SEdgar E. Iglesias                         pc_true, pc_false);
1172e956caf2SEdgar E. Iglesias 
11730f96e96bSRichard Henderson     tcg_temp_free_i32(zero);
11744acb54baSEdgar E. Iglesias }
11754acb54baSEdgar E. Iglesias 
1176f91c60f0SEdgar E. Iglesias static void dec_setup_dslot(DisasContext *dc)
1177f91c60f0SEdgar E. Iglesias {
1178f91c60f0SEdgar E. Iglesias         TCGv_i32 tmp = tcg_const_i32(dc->type_b && (dc->tb_flags & IMM_FLAG));
1179f91c60f0SEdgar E. Iglesias 
1180f91c60f0SEdgar E. Iglesias         dc->delayed_branch = 2;
1181f91c60f0SEdgar E. Iglesias         dc->tb_flags |= D_FLAG;
1182f91c60f0SEdgar E. Iglesias 
1183f91c60f0SEdgar E. Iglesias         tcg_gen_st_i32(tmp, cpu_env, offsetof(CPUMBState, bimm));
1184f91c60f0SEdgar E. Iglesias         tcg_temp_free_i32(tmp);
1185f91c60f0SEdgar E. Iglesias }
1186f91c60f0SEdgar E. Iglesias 
11874acb54baSEdgar E. Iglesias static void dec_bcc(DisasContext *dc)
11884acb54baSEdgar E. Iglesias {
11894acb54baSEdgar E. Iglesias     unsigned int cc;
11904acb54baSEdgar E. Iglesias     unsigned int dslot;
11914acb54baSEdgar E. Iglesias 
11924acb54baSEdgar E. Iglesias     cc = EXTRACT_FIELD(dc->ir, 21, 23);
11934acb54baSEdgar E. Iglesias     dslot = dc->ir & (1 << 25);
11944acb54baSEdgar E. Iglesias     LOG_DIS("bcc%s r%d %x\n", dslot ? "d" : "", dc->ra, dc->imm);
11954acb54baSEdgar E. Iglesias 
11964acb54baSEdgar E. Iglesias     dc->delayed_branch = 1;
11974acb54baSEdgar E. Iglesias     if (dslot) {
1198f91c60f0SEdgar E. Iglesias         dec_setup_dslot(dc);
11994acb54baSEdgar E. Iglesias     }
12004acb54baSEdgar E. Iglesias 
120161204ce8SEdgar E. Iglesias     if (dec_alu_op_b_is_small_imm(dc)) {
120261204ce8SEdgar E. Iglesias         int32_t offset = (int32_t)((int16_t)dc->imm); /* sign-extend.  */
120361204ce8SEdgar E. Iglesias 
12040f96e96bSRichard Henderson         tcg_gen_movi_i32(cpu_btarget, dc->pc + offset);
1205844bab60SEdgar E. Iglesias         dc->jmp = JMP_DIRECT_CC;
120623979dc5SEdgar E. Iglesias         dc->jmp_pc = dc->pc + offset;
120761204ce8SEdgar E. Iglesias     } else {
120823979dc5SEdgar E. Iglesias         dc->jmp = JMP_INDIRECT;
12090f96e96bSRichard Henderson         tcg_gen_addi_i32(cpu_btarget, *dec_alu_op_b(dc), dc->pc);
121061204ce8SEdgar E. Iglesias     }
12119b158558SRichard Henderson     eval_cc(dc, cc, cpu_btaken, cpu_R[dc->ra]);
12124acb54baSEdgar E. Iglesias }
12134acb54baSEdgar E. Iglesias 
12144acb54baSEdgar E. Iglesias static void dec_br(DisasContext *dc)
12154acb54baSEdgar E. Iglesias {
12169f6113c7SEdgar E. Iglesias     unsigned int dslot, link, abs, mbar;
12174acb54baSEdgar E. Iglesias 
12184acb54baSEdgar E. Iglesias     dslot = dc->ir & (1 << 20);
12194acb54baSEdgar E. Iglesias     abs = dc->ir & (1 << 19);
12204acb54baSEdgar E. Iglesias     link = dc->ir & (1 << 18);
12219f6113c7SEdgar E. Iglesias 
12229f6113c7SEdgar E. Iglesias     /* Memory barrier.  */
12239f6113c7SEdgar E. Iglesias     mbar = (dc->ir >> 16) & 31;
12249f6113c7SEdgar E. Iglesias     if (mbar == 2 && dc->imm == 4) {
1225badcbf9dSEdgar E. Iglesias         uint16_t mbar_imm = dc->rd;
1226badcbf9dSEdgar E. Iglesias 
12276f3c458bSEdgar E. Iglesias         LOG_DIS("mbar %d\n", mbar_imm);
12286f3c458bSEdgar E. Iglesias 
12293f172744SEdgar E. Iglesias         /* Data access memory barrier.  */
12303f172744SEdgar E. Iglesias         if ((mbar_imm & 2) == 0) {
12313f172744SEdgar E. Iglesias             tcg_gen_mb(TCG_BAR_SC | TCG_MO_ALL);
12323f172744SEdgar E. Iglesias         }
12333f172744SEdgar E. Iglesias 
12345d45de97SEdgar E. Iglesias         /* mbar IMM & 16 decodes to sleep.  */
1235badcbf9dSEdgar E. Iglesias         if (mbar_imm & 16) {
123641ba37c4SRichard Henderson             TCGv_i32 tmp_1;
12375d45de97SEdgar E. Iglesias 
12385d45de97SEdgar E. Iglesias             LOG_DIS("sleep\n");
12395d45de97SEdgar E. Iglesias 
1240b4919e7dSEdgar E. Iglesias             if (trap_userspace(dc, true)) {
1241b4919e7dSEdgar E. Iglesias                 /* Sleep is a privileged instruction.  */
1242b4919e7dSEdgar E. Iglesias                 return;
1243b4919e7dSEdgar E. Iglesias             }
1244b4919e7dSEdgar E. Iglesias 
12455d45de97SEdgar E. Iglesias             t_sync_flags(dc);
124641ba37c4SRichard Henderson 
124741ba37c4SRichard Henderson             tmp_1 = tcg_const_i32(1);
12485d45de97SEdgar E. Iglesias             tcg_gen_st_i32(tmp_1, cpu_env,
12495d45de97SEdgar E. Iglesias                            -offsetof(MicroBlazeCPU, env)
12505d45de97SEdgar E. Iglesias                            +offsetof(CPUState, halted));
12515d45de97SEdgar E. Iglesias             tcg_temp_free_i32(tmp_1);
125241ba37c4SRichard Henderson 
125341ba37c4SRichard Henderson             tcg_gen_movi_i32(cpu_pc, dc->pc + 4);
125441ba37c4SRichard Henderson 
125541ba37c4SRichard Henderson             gen_raise_exception(dc, EXCP_HLT);
12565d45de97SEdgar E. Iglesias             return;
12575d45de97SEdgar E. Iglesias         }
12589f6113c7SEdgar E. Iglesias         /* Break the TB.  */
12599f6113c7SEdgar E. Iglesias         dc->cpustate_changed = 1;
12609f6113c7SEdgar E. Iglesias         return;
12619f6113c7SEdgar E. Iglesias     }
12629f6113c7SEdgar E. Iglesias 
12634acb54baSEdgar E. Iglesias     LOG_DIS("br%s%s%s%s imm=%x\n",
12644acb54baSEdgar E. Iglesias              abs ? "a" : "", link ? "l" : "",
12654acb54baSEdgar E. Iglesias              dc->type_b ? "i" : "", dslot ? "d" : "",
12664acb54baSEdgar E. Iglesias              dc->imm);
12674acb54baSEdgar E. Iglesias 
12684acb54baSEdgar E. Iglesias     dc->delayed_branch = 1;
12694acb54baSEdgar E. Iglesias     if (dslot) {
1270f91c60f0SEdgar E. Iglesias         dec_setup_dslot(dc);
12714acb54baSEdgar E. Iglesias     }
12724acb54baSEdgar E. Iglesias     if (link && dc->rd)
1273cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(cpu_R[dc->rd], dc->pc);
12744acb54baSEdgar E. Iglesias 
12754acb54baSEdgar E. Iglesias     dc->jmp = JMP_INDIRECT;
12764acb54baSEdgar E. Iglesias     if (abs) {
12779b158558SRichard Henderson         tcg_gen_movi_i32(cpu_btaken, 1);
12780f96e96bSRichard Henderson         tcg_gen_mov_i32(cpu_btarget, *(dec_alu_op_b(dc)));
1279ff21f70aSEdgar E. Iglesias         if (link && !dslot) {
128041ba37c4SRichard Henderson             if (!(dc->tb_flags & IMM_FLAG) &&
128141ba37c4SRichard Henderson                 (dc->imm == 8 || dc->imm == 0x18)) {
128241ba37c4SRichard Henderson                 gen_raise_exception_sync(dc, EXCP_BREAK);
128341ba37c4SRichard Henderson             }
1284ff21f70aSEdgar E. Iglesias             if (dc->imm == 0) {
1285bdfc1e88SEdgar E. Iglesias                 if (trap_userspace(dc, true)) {
1286ff21f70aSEdgar E. Iglesias                     return;
1287ff21f70aSEdgar E. Iglesias                 }
128841ba37c4SRichard Henderson                 gen_raise_exception_sync(dc, EXCP_DEBUG);
1289ff21f70aSEdgar E. Iglesias             }
1290ff21f70aSEdgar E. Iglesias         }
12914acb54baSEdgar E. Iglesias     } else {
129261204ce8SEdgar E. Iglesias         if (dec_alu_op_b_is_small_imm(dc)) {
129361204ce8SEdgar E. Iglesias             dc->jmp = JMP_DIRECT;
129461204ce8SEdgar E. Iglesias             dc->jmp_pc = dc->pc + (int32_t)((int16_t)dc->imm);
129561204ce8SEdgar E. Iglesias         } else {
12969b158558SRichard Henderson             tcg_gen_movi_i32(cpu_btaken, 1);
12970f96e96bSRichard Henderson             tcg_gen_addi_i32(cpu_btarget, *dec_alu_op_b(dc), dc->pc);
12984acb54baSEdgar E. Iglesias         }
12994acb54baSEdgar E. Iglesias     }
13004acb54baSEdgar E. Iglesias }
13014acb54baSEdgar E. Iglesias 
13024acb54baSEdgar E. Iglesias static inline void do_rti(DisasContext *dc)
13034acb54baSEdgar E. Iglesias {
1304cfeea807SEdgar E. Iglesias     TCGv_i32 t0, t1;
1305cfeea807SEdgar E. Iglesias     t0 = tcg_temp_new_i32();
1306cfeea807SEdgar E. Iglesias     t1 = tcg_temp_new_i32();
13073e0e16aeSRichard Henderson     tcg_gen_mov_i32(t1, cpu_msr);
13080a22f8cfSEdgar E. Iglesias     tcg_gen_shri_i32(t0, t1, 1);
13090a22f8cfSEdgar E. Iglesias     tcg_gen_ori_i32(t1, t1, MSR_IE);
1310cfeea807SEdgar E. Iglesias     tcg_gen_andi_i32(t0, t0, (MSR_VM | MSR_UM));
13114acb54baSEdgar E. Iglesias 
1312cfeea807SEdgar E. Iglesias     tcg_gen_andi_i32(t1, t1, ~(MSR_VM | MSR_UM));
1313cfeea807SEdgar E. Iglesias     tcg_gen_or_i32(t1, t1, t0);
13144acb54baSEdgar E. Iglesias     msr_write(dc, t1);
1315cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(t1);
1316cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(t0);
13174acb54baSEdgar E. Iglesias     dc->tb_flags &= ~DRTI_FLAG;
13184acb54baSEdgar E. Iglesias }
13194acb54baSEdgar E. Iglesias 
13204acb54baSEdgar E. Iglesias static inline void do_rtb(DisasContext *dc)
13214acb54baSEdgar E. Iglesias {
1322cfeea807SEdgar E. Iglesias     TCGv_i32 t0, t1;
1323cfeea807SEdgar E. Iglesias     t0 = tcg_temp_new_i32();
1324cfeea807SEdgar E. Iglesias     t1 = tcg_temp_new_i32();
13253e0e16aeSRichard Henderson     tcg_gen_mov_i32(t1, cpu_msr);
13260a22f8cfSEdgar E. Iglesias     tcg_gen_andi_i32(t1, t1, ~MSR_BIP);
1327cfeea807SEdgar E. Iglesias     tcg_gen_shri_i32(t0, t1, 1);
1328cfeea807SEdgar E. Iglesias     tcg_gen_andi_i32(t0, t0, (MSR_VM | MSR_UM));
13294acb54baSEdgar E. Iglesias 
1330cfeea807SEdgar E. Iglesias     tcg_gen_andi_i32(t1, t1, ~(MSR_VM | MSR_UM));
1331cfeea807SEdgar E. Iglesias     tcg_gen_or_i32(t1, t1, t0);
13324acb54baSEdgar E. Iglesias     msr_write(dc, t1);
1333cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(t1);
1334cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(t0);
13354acb54baSEdgar E. Iglesias     dc->tb_flags &= ~DRTB_FLAG;
13364acb54baSEdgar E. Iglesias }
13374acb54baSEdgar E. Iglesias 
13384acb54baSEdgar E. Iglesias static inline void do_rte(DisasContext *dc)
13394acb54baSEdgar E. Iglesias {
1340cfeea807SEdgar E. Iglesias     TCGv_i32 t0, t1;
1341cfeea807SEdgar E. Iglesias     t0 = tcg_temp_new_i32();
1342cfeea807SEdgar E. Iglesias     t1 = tcg_temp_new_i32();
13434acb54baSEdgar E. Iglesias 
13443e0e16aeSRichard Henderson     tcg_gen_mov_i32(t1, cpu_msr);
13450a22f8cfSEdgar E. Iglesias     tcg_gen_ori_i32(t1, t1, MSR_EE);
1346cfeea807SEdgar E. Iglesias     tcg_gen_andi_i32(t1, t1, ~MSR_EIP);
1347cfeea807SEdgar E. Iglesias     tcg_gen_shri_i32(t0, t1, 1);
1348cfeea807SEdgar E. Iglesias     tcg_gen_andi_i32(t0, t0, (MSR_VM | MSR_UM));
13494acb54baSEdgar E. Iglesias 
1350cfeea807SEdgar E. Iglesias     tcg_gen_andi_i32(t1, t1, ~(MSR_VM | MSR_UM));
1351cfeea807SEdgar E. Iglesias     tcg_gen_or_i32(t1, t1, t0);
13524acb54baSEdgar E. Iglesias     msr_write(dc, t1);
1353cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(t1);
1354cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(t0);
13554acb54baSEdgar E. Iglesias     dc->tb_flags &= ~DRTE_FLAG;
13564acb54baSEdgar E. Iglesias }
13574acb54baSEdgar E. Iglesias 
13584acb54baSEdgar E. Iglesias static void dec_rts(DisasContext *dc)
13594acb54baSEdgar E. Iglesias {
13604acb54baSEdgar E. Iglesias     unsigned int b_bit, i_bit, e_bit;
13614acb54baSEdgar E. Iglesias 
13624acb54baSEdgar E. Iglesias     i_bit = dc->ir & (1 << 21);
13634acb54baSEdgar E. Iglesias     b_bit = dc->ir & (1 << 22);
13644acb54baSEdgar E. Iglesias     e_bit = dc->ir & (1 << 23);
13654acb54baSEdgar E. Iglesias 
1366bdfc1e88SEdgar E. Iglesias     if (trap_userspace(dc, i_bit || b_bit || e_bit)) {
1367bdfc1e88SEdgar E. Iglesias         return;
1368bdfc1e88SEdgar E. Iglesias     }
1369bdfc1e88SEdgar E. Iglesias 
1370f91c60f0SEdgar E. Iglesias     dec_setup_dslot(dc);
13714acb54baSEdgar E. Iglesias 
13724acb54baSEdgar E. Iglesias     if (i_bit) {
13734acb54baSEdgar E. Iglesias         LOG_DIS("rtid ir=%x\n", dc->ir);
13744acb54baSEdgar E. Iglesias         dc->tb_flags |= DRTI_FLAG;
13754acb54baSEdgar E. Iglesias     } else if (b_bit) {
13764acb54baSEdgar E. Iglesias         LOG_DIS("rtbd ir=%x\n", dc->ir);
13774acb54baSEdgar E. Iglesias         dc->tb_flags |= DRTB_FLAG;
13784acb54baSEdgar E. Iglesias     } else if (e_bit) {
13794acb54baSEdgar E. Iglesias         LOG_DIS("rted ir=%x\n", dc->ir);
13804acb54baSEdgar E. Iglesias         dc->tb_flags |= DRTE_FLAG;
13814acb54baSEdgar E. Iglesias     } else
13824acb54baSEdgar E. Iglesias         LOG_DIS("rts ir=%x\n", dc->ir);
13834acb54baSEdgar E. Iglesias 
138423979dc5SEdgar E. Iglesias     dc->jmp = JMP_INDIRECT;
13859b158558SRichard Henderson     tcg_gen_movi_i32(cpu_btaken, 1);
13860f96e96bSRichard Henderson     tcg_gen_add_i32(cpu_btarget, cpu_R[dc->ra], *dec_alu_op_b(dc));
13874acb54baSEdgar E. Iglesias }
13884acb54baSEdgar E. Iglesias 
138997694c57SEdgar E. Iglesias static int dec_check_fpuv2(DisasContext *dc)
139097694c57SEdgar E. Iglesias {
1391be67e9abSAlistair Francis     if ((dc->cpu->cfg.use_fpu != 2) && (dc->tb_flags & MSR_EE_FLAG)) {
139241ba37c4SRichard Henderson         gen_raise_hw_excp(dc, ESR_EC_FPU);
139397694c57SEdgar E. Iglesias     }
13942016a6a7SJoe Komlodi     return (dc->cpu->cfg.use_fpu == 2) ? PVR2_USE_FPU2_MASK : 0;
139597694c57SEdgar E. Iglesias }
139697694c57SEdgar E. Iglesias 
13971567a005SEdgar E. Iglesias static void dec_fpu(DisasContext *dc)
13981567a005SEdgar E. Iglesias {
139997694c57SEdgar E. Iglesias     unsigned int fpu_insn;
140097694c57SEdgar E. Iglesias 
14019ba8cd45SEdgar E. Iglesias     if (trap_illegal(dc, !dc->cpu->cfg.use_fpu)) {
14021567a005SEdgar E. Iglesias         return;
14031567a005SEdgar E. Iglesias     }
14041567a005SEdgar E. Iglesias 
140597694c57SEdgar E. Iglesias     fpu_insn = (dc->ir >> 7) & 7;
140697694c57SEdgar E. Iglesias 
140797694c57SEdgar E. Iglesias     switch (fpu_insn) {
140897694c57SEdgar E. Iglesias         case 0:
140964254ebaSBlue Swirl             gen_helper_fadd(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra],
141064254ebaSBlue Swirl                             cpu_R[dc->rb]);
141197694c57SEdgar E. Iglesias             break;
141297694c57SEdgar E. Iglesias 
141397694c57SEdgar E. Iglesias         case 1:
141464254ebaSBlue Swirl             gen_helper_frsub(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra],
141564254ebaSBlue Swirl                              cpu_R[dc->rb]);
141697694c57SEdgar E. Iglesias             break;
141797694c57SEdgar E. Iglesias 
141897694c57SEdgar E. Iglesias         case 2:
141964254ebaSBlue Swirl             gen_helper_fmul(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra],
142064254ebaSBlue Swirl                             cpu_R[dc->rb]);
142197694c57SEdgar E. Iglesias             break;
142297694c57SEdgar E. Iglesias 
142397694c57SEdgar E. Iglesias         case 3:
142464254ebaSBlue Swirl             gen_helper_fdiv(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra],
142564254ebaSBlue Swirl                             cpu_R[dc->rb]);
142697694c57SEdgar E. Iglesias             break;
142797694c57SEdgar E. Iglesias 
142897694c57SEdgar E. Iglesias         case 4:
142997694c57SEdgar E. Iglesias             switch ((dc->ir >> 4) & 7) {
143097694c57SEdgar E. Iglesias                 case 0:
143164254ebaSBlue Swirl                     gen_helper_fcmp_un(cpu_R[dc->rd], cpu_env,
143297694c57SEdgar E. Iglesias                                        cpu_R[dc->ra], cpu_R[dc->rb]);
143397694c57SEdgar E. Iglesias                     break;
143497694c57SEdgar E. Iglesias                 case 1:
143564254ebaSBlue Swirl                     gen_helper_fcmp_lt(cpu_R[dc->rd], cpu_env,
143697694c57SEdgar E. Iglesias                                        cpu_R[dc->ra], cpu_R[dc->rb]);
143797694c57SEdgar E. Iglesias                     break;
143897694c57SEdgar E. Iglesias                 case 2:
143964254ebaSBlue Swirl                     gen_helper_fcmp_eq(cpu_R[dc->rd], cpu_env,
144097694c57SEdgar E. Iglesias                                        cpu_R[dc->ra], cpu_R[dc->rb]);
144197694c57SEdgar E. Iglesias                     break;
144297694c57SEdgar E. Iglesias                 case 3:
144364254ebaSBlue Swirl                     gen_helper_fcmp_le(cpu_R[dc->rd], cpu_env,
144497694c57SEdgar E. Iglesias                                        cpu_R[dc->ra], cpu_R[dc->rb]);
144597694c57SEdgar E. Iglesias                     break;
144697694c57SEdgar E. Iglesias                 case 4:
144764254ebaSBlue Swirl                     gen_helper_fcmp_gt(cpu_R[dc->rd], cpu_env,
144897694c57SEdgar E. Iglesias                                        cpu_R[dc->ra], cpu_R[dc->rb]);
144997694c57SEdgar E. Iglesias                     break;
145097694c57SEdgar E. Iglesias                 case 5:
145164254ebaSBlue Swirl                     gen_helper_fcmp_ne(cpu_R[dc->rd], cpu_env,
145297694c57SEdgar E. Iglesias                                        cpu_R[dc->ra], cpu_R[dc->rb]);
145397694c57SEdgar E. Iglesias                     break;
145497694c57SEdgar E. Iglesias                 case 6:
145564254ebaSBlue Swirl                     gen_helper_fcmp_ge(cpu_R[dc->rd], cpu_env,
145697694c57SEdgar E. Iglesias                                        cpu_R[dc->ra], cpu_R[dc->rb]);
145797694c57SEdgar E. Iglesias                     break;
145897694c57SEdgar E. Iglesias                 default:
145971547a3bSBlue Swirl                     qemu_log_mask(LOG_UNIMP,
146071547a3bSBlue Swirl                                   "unimplemented fcmp fpu_insn=%x pc=%x"
146171547a3bSBlue Swirl                                   " opc=%x\n",
146297694c57SEdgar E. Iglesias                                   fpu_insn, dc->pc, dc->opcode);
14631567a005SEdgar E. Iglesias                     dc->abort_at_next_insn = 1;
146497694c57SEdgar E. Iglesias                     break;
146597694c57SEdgar E. Iglesias             }
146697694c57SEdgar E. Iglesias             break;
146797694c57SEdgar E. Iglesias 
146897694c57SEdgar E. Iglesias         case 5:
146997694c57SEdgar E. Iglesias             if (!dec_check_fpuv2(dc)) {
147097694c57SEdgar E. Iglesias                 return;
147197694c57SEdgar E. Iglesias             }
147264254ebaSBlue Swirl             gen_helper_flt(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra]);
147397694c57SEdgar E. Iglesias             break;
147497694c57SEdgar E. Iglesias 
147597694c57SEdgar E. Iglesias         case 6:
147697694c57SEdgar E. Iglesias             if (!dec_check_fpuv2(dc)) {
147797694c57SEdgar E. Iglesias                 return;
147897694c57SEdgar E. Iglesias             }
147964254ebaSBlue Swirl             gen_helper_fint(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra]);
148097694c57SEdgar E. Iglesias             break;
148197694c57SEdgar E. Iglesias 
148297694c57SEdgar E. Iglesias         case 7:
148397694c57SEdgar E. Iglesias             if (!dec_check_fpuv2(dc)) {
148497694c57SEdgar E. Iglesias                 return;
148597694c57SEdgar E. Iglesias             }
148664254ebaSBlue Swirl             gen_helper_fsqrt(cpu_R[dc->rd], cpu_env, cpu_R[dc->ra]);
148797694c57SEdgar E. Iglesias             break;
148897694c57SEdgar E. Iglesias 
148997694c57SEdgar E. Iglesias         default:
149071547a3bSBlue Swirl             qemu_log_mask(LOG_UNIMP, "unimplemented FPU insn fpu_insn=%x pc=%x"
149171547a3bSBlue Swirl                           " opc=%x\n",
149297694c57SEdgar E. Iglesias                           fpu_insn, dc->pc, dc->opcode);
149397694c57SEdgar E. Iglesias             dc->abort_at_next_insn = 1;
149497694c57SEdgar E. Iglesias             break;
149597694c57SEdgar E. Iglesias     }
14961567a005SEdgar E. Iglesias }
14971567a005SEdgar E. Iglesias 
14984acb54baSEdgar E. Iglesias static void dec_null(DisasContext *dc)
14994acb54baSEdgar E. Iglesias {
15009ba8cd45SEdgar E. Iglesias     if (trap_illegal(dc, true)) {
150102b33596SEdgar E. Iglesias         return;
150202b33596SEdgar E. Iglesias     }
15031d512a65SPaolo Bonzini     qemu_log_mask(LOG_GUEST_ERROR, "unknown insn pc=%x opc=%x\n", dc->pc, dc->opcode);
15044acb54baSEdgar E. Iglesias     dc->abort_at_next_insn = 1;
15054acb54baSEdgar E. Iglesias }
15064acb54baSEdgar E. Iglesias 
15076d76d23eSEdgar E. Iglesias /* Insns connected to FSL or AXI stream attached devices.  */
15086d76d23eSEdgar E. Iglesias static void dec_stream(DisasContext *dc)
15096d76d23eSEdgar E. Iglesias {
15106d76d23eSEdgar E. Iglesias     TCGv_i32 t_id, t_ctrl;
15116d76d23eSEdgar E. Iglesias     int ctrl;
15126d76d23eSEdgar E. Iglesias 
15136d76d23eSEdgar E. Iglesias     LOG_DIS("%s%s imm=%x\n", dc->rd ? "get" : "put",
15146d76d23eSEdgar E. Iglesias             dc->type_b ? "" : "d", dc->imm);
15156d76d23eSEdgar E. Iglesias 
1516bdfc1e88SEdgar E. Iglesias     if (trap_userspace(dc, true)) {
15176d76d23eSEdgar E. Iglesias         return;
15186d76d23eSEdgar E. Iglesias     }
15196d76d23eSEdgar E. Iglesias 
1520cfeea807SEdgar E. Iglesias     t_id = tcg_temp_new_i32();
15216d76d23eSEdgar E. Iglesias     if (dc->type_b) {
1522cfeea807SEdgar E. Iglesias         tcg_gen_movi_i32(t_id, dc->imm & 0xf);
15236d76d23eSEdgar E. Iglesias         ctrl = dc->imm >> 10;
15246d76d23eSEdgar E. Iglesias     } else {
1525cfeea807SEdgar E. Iglesias         tcg_gen_andi_i32(t_id, cpu_R[dc->rb], 0xf);
15266d76d23eSEdgar E. Iglesias         ctrl = dc->imm >> 5;
15276d76d23eSEdgar E. Iglesias     }
15286d76d23eSEdgar E. Iglesias 
1529cfeea807SEdgar E. Iglesias     t_ctrl = tcg_const_i32(ctrl);
15306d76d23eSEdgar E. Iglesias 
15316d76d23eSEdgar E. Iglesias     if (dc->rd == 0) {
15326d76d23eSEdgar E. Iglesias         gen_helper_put(t_id, t_ctrl, cpu_R[dc->ra]);
15336d76d23eSEdgar E. Iglesias     } else {
15346d76d23eSEdgar E. Iglesias         gen_helper_get(cpu_R[dc->rd], t_id, t_ctrl);
15356d76d23eSEdgar E. Iglesias     }
1536cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(t_id);
1537cfeea807SEdgar E. Iglesias     tcg_temp_free_i32(t_ctrl);
15386d76d23eSEdgar E. Iglesias }
15396d76d23eSEdgar E. Iglesias 
15404acb54baSEdgar E. Iglesias static struct decoder_info {
15414acb54baSEdgar E. Iglesias     struct {
15424acb54baSEdgar E. Iglesias         uint32_t bits;
15434acb54baSEdgar E. Iglesias         uint32_t mask;
15444acb54baSEdgar E. Iglesias     };
15454acb54baSEdgar E. Iglesias     void (*dec)(DisasContext *dc);
15464acb54baSEdgar E. Iglesias } decinfo[] = {
15474acb54baSEdgar E. Iglesias     {DEC_ADD, dec_add},
15484acb54baSEdgar E. Iglesias     {DEC_SUB, dec_sub},
15494acb54baSEdgar E. Iglesias     {DEC_AND, dec_and},
15504acb54baSEdgar E. Iglesias     {DEC_XOR, dec_xor},
15514acb54baSEdgar E. Iglesias     {DEC_OR, dec_or},
15524acb54baSEdgar E. Iglesias     {DEC_BIT, dec_bit},
15534acb54baSEdgar E. Iglesias     {DEC_BARREL, dec_barrel},
15544acb54baSEdgar E. Iglesias     {DEC_LD, dec_load},
15554acb54baSEdgar E. Iglesias     {DEC_ST, dec_store},
15564acb54baSEdgar E. Iglesias     {DEC_IMM, dec_imm},
15574acb54baSEdgar E. Iglesias     {DEC_BR, dec_br},
15584acb54baSEdgar E. Iglesias     {DEC_BCC, dec_bcc},
15594acb54baSEdgar E. Iglesias     {DEC_RTS, dec_rts},
15601567a005SEdgar E. Iglesias     {DEC_FPU, dec_fpu},
15614acb54baSEdgar E. Iglesias     {DEC_MUL, dec_mul},
15624acb54baSEdgar E. Iglesias     {DEC_DIV, dec_div},
15634acb54baSEdgar E. Iglesias     {DEC_MSR, dec_msr},
15646d76d23eSEdgar E. Iglesias     {DEC_STREAM, dec_stream},
15654acb54baSEdgar E. Iglesias     {{0, 0}, dec_null}
15664acb54baSEdgar E. Iglesias };
15674acb54baSEdgar E. Iglesias 
156864254ebaSBlue Swirl static inline void decode(DisasContext *dc, uint32_t ir)
15694acb54baSEdgar E. Iglesias {
15704acb54baSEdgar E. Iglesias     int i;
15714acb54baSEdgar E. Iglesias 
157264254ebaSBlue Swirl     dc->ir = ir;
15734acb54baSEdgar E. Iglesias     LOG_DIS("%8.8x\t", dc->ir);
15744acb54baSEdgar E. Iglesias 
1575462c2544SEdgar E. Iglesias     if (ir == 0) {
15761ee1bd28SEdgar E. Iglesias         trap_illegal(dc, dc->cpu->cfg.opcode_0_illegal);
1577462c2544SEdgar E. Iglesias         /* Don't decode nop/zero instructions any further.  */
1578462c2544SEdgar E. Iglesias         return;
1579462c2544SEdgar E. Iglesias     }
15801567a005SEdgar E. Iglesias 
15814acb54baSEdgar E. Iglesias     /* bit 2 seems to indicate insn type.  */
15824acb54baSEdgar E. Iglesias     dc->type_b = ir & (1 << 29);
15834acb54baSEdgar E. Iglesias 
15844acb54baSEdgar E. Iglesias     dc->opcode = EXTRACT_FIELD(ir, 26, 31);
15854acb54baSEdgar E. Iglesias     dc->rd = EXTRACT_FIELD(ir, 21, 25);
15864acb54baSEdgar E. Iglesias     dc->ra = EXTRACT_FIELD(ir, 16, 20);
15874acb54baSEdgar E. Iglesias     dc->rb = EXTRACT_FIELD(ir, 11, 15);
15884acb54baSEdgar E. Iglesias     dc->imm = EXTRACT_FIELD(ir, 0, 15);
15894acb54baSEdgar E. Iglesias 
15904acb54baSEdgar E. Iglesias     /* Large switch for all insns.  */
15914acb54baSEdgar E. Iglesias     for (i = 0; i < ARRAY_SIZE(decinfo); i++) {
15924acb54baSEdgar E. Iglesias         if ((dc->opcode & decinfo[i].mask) == decinfo[i].bits) {
15934acb54baSEdgar E. Iglesias             decinfo[i].dec(dc);
15944acb54baSEdgar E. Iglesias             break;
15954acb54baSEdgar E. Iglesias         }
15964acb54baSEdgar E. Iglesias     }
15974acb54baSEdgar E. Iglesias }
15984acb54baSEdgar E. Iglesias 
15994acb54baSEdgar E. Iglesias /* generate intermediate code for basic block 'tb'.  */
16008b86d6d2SRichard Henderson void gen_intermediate_code(CPUState *cs, TranslationBlock *tb, int max_insns)
16014acb54baSEdgar E. Iglesias {
16029c489ea6SLluís Vilanova     CPUMBState *env = cs->env_ptr;
1603f5c7e93aSRichard Henderson     MicroBlazeCPU *cpu = env_archcpu(env);
16044acb54baSEdgar E. Iglesias     uint32_t pc_start;
16054acb54baSEdgar E. Iglesias     struct DisasContext ctx;
16064acb54baSEdgar E. Iglesias     struct DisasContext *dc = &ctx;
160756371527SEmilio G. Cota     uint32_t page_start, org_flags;
1608cfeea807SEdgar E. Iglesias     uint32_t npc;
16094acb54baSEdgar E. Iglesias     int num_insns;
16104acb54baSEdgar E. Iglesias 
16114acb54baSEdgar E. Iglesias     pc_start = tb->pc;
16120063ebd6SAndreas Färber     dc->cpu = cpu;
16134acb54baSEdgar E. Iglesias     dc->tb = tb;
16144acb54baSEdgar E. Iglesias     org_flags = dc->synced_flags = dc->tb_flags = tb->flags;
16154acb54baSEdgar E. Iglesias 
16164acb54baSEdgar E. Iglesias     dc->is_jmp = DISAS_NEXT;
16174acb54baSEdgar E. Iglesias     dc->jmp = 0;
16184acb54baSEdgar E. Iglesias     dc->delayed_branch = !!(dc->tb_flags & D_FLAG);
161923979dc5SEdgar E. Iglesias     if (dc->delayed_branch) {
162023979dc5SEdgar E. Iglesias         dc->jmp = JMP_INDIRECT;
162123979dc5SEdgar E. Iglesias     }
16224acb54baSEdgar E. Iglesias     dc->pc = pc_start;
1623ed2803daSAndreas Färber     dc->singlestep_enabled = cs->singlestep_enabled;
16244acb54baSEdgar E. Iglesias     dc->cpustate_changed = 0;
16254acb54baSEdgar E. Iglesias     dc->abort_at_next_insn = 0;
16264acb54baSEdgar E. Iglesias 
1627a47dddd7SAndreas Färber     if (pc_start & 3) {
1628a47dddd7SAndreas Färber         cpu_abort(cs, "Microblaze: unaligned PC=%x\n", pc_start);
1629a47dddd7SAndreas Färber     }
16304acb54baSEdgar E. Iglesias 
163156371527SEmilio G. Cota     page_start = pc_start & TARGET_PAGE_MASK;
16324acb54baSEdgar E. Iglesias     num_insns = 0;
16334acb54baSEdgar E. Iglesias 
1634cd42d5b2SPaolo Bonzini     gen_tb_start(tb);
16354acb54baSEdgar E. Iglesias     do
16364acb54baSEdgar E. Iglesias     {
1637667b8e29SRichard Henderson         tcg_gen_insn_start(dc->pc);
1638959082fcSRichard Henderson         num_insns++;
16394acb54baSEdgar E. Iglesias 
1640b933066aSRichard Henderson         if (unlikely(cpu_breakpoint_test(cs, dc->pc, BP_ANY))) {
164141ba37c4SRichard Henderson             gen_raise_exception_sync(dc, EXCP_DEBUG);
1642522a0d4eSRichard Henderson             /* The address covered by the breakpoint must be included in
1643522a0d4eSRichard Henderson                [tb->pc, tb->pc + tb->size) in order to for it to be
1644522a0d4eSRichard Henderson                properly cleared -- thus we increment the PC here so that
1645522a0d4eSRichard Henderson                the logic setting tb->size below does the right thing.  */
1646522a0d4eSRichard Henderson             dc->pc += 4;
1647b933066aSRichard Henderson             break;
1648b933066aSRichard Henderson         }
1649b933066aSRichard Henderson 
16504acb54baSEdgar E. Iglesias         /* Pretty disas.  */
16514acb54baSEdgar E. Iglesias         LOG_DIS("%8.8x:\t", dc->pc);
16524acb54baSEdgar E. Iglesias 
1653c5a49c63SEmilio G. Cota         if (num_insns == max_insns && (tb_cflags(tb) & CF_LAST_IO)) {
16544acb54baSEdgar E. Iglesias             gen_io_start();
1655959082fcSRichard Henderson         }
16564acb54baSEdgar E. Iglesias 
16574acb54baSEdgar E. Iglesias         dc->clear_imm = 1;
165864254ebaSBlue Swirl         decode(dc, cpu_ldl_code(env, dc->pc));
16594acb54baSEdgar E. Iglesias         if (dc->clear_imm)
16604acb54baSEdgar E. Iglesias             dc->tb_flags &= ~IMM_FLAG;
16614acb54baSEdgar E. Iglesias         dc->pc += 4;
16624acb54baSEdgar E. Iglesias 
16634acb54baSEdgar E. Iglesias         if (dc->delayed_branch) {
16644acb54baSEdgar E. Iglesias             dc->delayed_branch--;
16654acb54baSEdgar E. Iglesias             if (!dc->delayed_branch) {
16664acb54baSEdgar E. Iglesias                 if (dc->tb_flags & DRTI_FLAG)
16674acb54baSEdgar E. Iglesias                     do_rti(dc);
16684acb54baSEdgar E. Iglesias                  if (dc->tb_flags & DRTB_FLAG)
16694acb54baSEdgar E. Iglesias                     do_rtb(dc);
16704acb54baSEdgar E. Iglesias                 if (dc->tb_flags & DRTE_FLAG)
16714acb54baSEdgar E. Iglesias                     do_rte(dc);
16724acb54baSEdgar E. Iglesias                 /* Clear the delay slot flag.  */
16734acb54baSEdgar E. Iglesias                 dc->tb_flags &= ~D_FLAG;
16744acb54baSEdgar E. Iglesias                 /* If it is a direct jump, try direct chaining.  */
167523979dc5SEdgar E. Iglesias                 if (dc->jmp == JMP_INDIRECT) {
16760f96e96bSRichard Henderson                     TCGv_i32 tmp_pc = tcg_const_i32(dc->pc);
16770f96e96bSRichard Henderson                     eval_cond_jmp(dc, cpu_btarget, tmp_pc);
16780f96e96bSRichard Henderson                     tcg_temp_free_i32(tmp_pc);
16794acb54baSEdgar E. Iglesias                     dc->is_jmp = DISAS_JUMP;
168023979dc5SEdgar E. Iglesias                 } else if (dc->jmp == JMP_DIRECT) {
1681844bab60SEdgar E. Iglesias                     t_sync_flags(dc);
1682844bab60SEdgar E. Iglesias                     gen_goto_tb(dc, 0, dc->jmp_pc);
1683844bab60SEdgar E. Iglesias                 } else if (dc->jmp == JMP_DIRECT_CC) {
168442a268c2SRichard Henderson                     TCGLabel *l1 = gen_new_label();
168523979dc5SEdgar E. Iglesias                     t_sync_flags(dc);
168623979dc5SEdgar E. Iglesias                     /* Conditional jmp.  */
16879b158558SRichard Henderson                     tcg_gen_brcondi_i32(TCG_COND_NE, cpu_btaken, 0, l1);
168823979dc5SEdgar E. Iglesias                     gen_goto_tb(dc, 1, dc->pc);
168923979dc5SEdgar E. Iglesias                     gen_set_label(l1);
169023979dc5SEdgar E. Iglesias                     gen_goto_tb(dc, 0, dc->jmp_pc);
16914acb54baSEdgar E. Iglesias                 }
16924acb54baSEdgar E. Iglesias                 break;
16934acb54baSEdgar E. Iglesias             }
16944acb54baSEdgar E. Iglesias         }
1695ed2803daSAndreas Färber         if (cs->singlestep_enabled) {
16964acb54baSEdgar E. Iglesias             break;
1697ed2803daSAndreas Färber         }
16984acb54baSEdgar E. Iglesias     } while (!dc->is_jmp && !dc->cpustate_changed
1699fe700adbSRichard Henderson              && !tcg_op_buf_full()
17004acb54baSEdgar E. Iglesias              && !singlestep
170156371527SEmilio G. Cota              && (dc->pc - page_start < TARGET_PAGE_SIZE)
17024acb54baSEdgar E. Iglesias              && num_insns < max_insns);
17034acb54baSEdgar E. Iglesias 
17044acb54baSEdgar E. Iglesias     npc = dc->pc;
1705844bab60SEdgar E. Iglesias     if (dc->jmp == JMP_DIRECT || dc->jmp == JMP_DIRECT_CC) {
17064acb54baSEdgar E. Iglesias         if (dc->tb_flags & D_FLAG) {
17074acb54baSEdgar E. Iglesias             dc->is_jmp = DISAS_UPDATE;
17080f96e96bSRichard Henderson             tcg_gen_movi_i32(cpu_pc, npc);
17094acb54baSEdgar E. Iglesias             sync_jmpstate(dc);
17104acb54baSEdgar E. Iglesias         } else
17114acb54baSEdgar E. Iglesias             npc = dc->jmp_pc;
17124acb54baSEdgar E. Iglesias     }
17134acb54baSEdgar E. Iglesias 
17144acb54baSEdgar E. Iglesias     /* Force an update if the per-tb cpu state has changed.  */
17154acb54baSEdgar E. Iglesias     if (dc->is_jmp == DISAS_NEXT
17164acb54baSEdgar E. Iglesias         && (dc->cpustate_changed || org_flags != dc->tb_flags)) {
17174acb54baSEdgar E. Iglesias         dc->is_jmp = DISAS_UPDATE;
17180f96e96bSRichard Henderson         tcg_gen_movi_i32(cpu_pc, npc);
17194acb54baSEdgar E. Iglesias     }
17204acb54baSEdgar E. Iglesias     t_sync_flags(dc);
17214acb54baSEdgar E. Iglesias 
1722a2b80dbdSRichard Henderson     if (dc->is_jmp == DISAS_NORETURN) {
1723a2b80dbdSRichard Henderson         /* nothing more to generate */
1724a2b80dbdSRichard Henderson     } else if (unlikely(cs->singlestep_enabled)) {
17256c5f738dSEdgar E. Iglesias         TCGv_i32 tmp = tcg_const_i32(EXCP_DEBUG);
17266c5f738dSEdgar E. Iglesias 
17276c5f738dSEdgar E. Iglesias         if (dc->is_jmp != DISAS_JUMP) {
17280f96e96bSRichard Henderson             tcg_gen_movi_i32(cpu_pc, npc);
17296c5f738dSEdgar E. Iglesias         }
173064254ebaSBlue Swirl         gen_helper_raise_exception(cpu_env, tmp);
17316c5f738dSEdgar E. Iglesias         tcg_temp_free_i32(tmp);
17324acb54baSEdgar E. Iglesias     } else {
17334acb54baSEdgar E. Iglesias         switch(dc->is_jmp) {
17344acb54baSEdgar E. Iglesias             case DISAS_NEXT:
17354acb54baSEdgar E. Iglesias                 gen_goto_tb(dc, 1, npc);
17364acb54baSEdgar E. Iglesias                 break;
17374acb54baSEdgar E. Iglesias             case DISAS_JUMP:
17384acb54baSEdgar E. Iglesias             case DISAS_UPDATE:
17394acb54baSEdgar E. Iglesias                 /* indicate that the hash table must be used
17404acb54baSEdgar E. Iglesias                    to find the next TB */
174107ea28b4SRichard Henderson                 tcg_gen_exit_tb(NULL, 0);
17424acb54baSEdgar E. Iglesias                 break;
1743a2b80dbdSRichard Henderson             default:
1744a2b80dbdSRichard Henderson                 g_assert_not_reached();
17454acb54baSEdgar E. Iglesias         }
17464acb54baSEdgar E. Iglesias     }
1747806f352dSPeter Maydell     gen_tb_end(tb, num_insns);
17480a7df5daSRichard Henderson 
17494acb54baSEdgar E. Iglesias     tb->size = dc->pc - pc_start;
17504acb54baSEdgar E. Iglesias     tb->icount = num_insns;
17514acb54baSEdgar E. Iglesias 
17524acb54baSEdgar E. Iglesias #ifdef DEBUG_DISAS
17534acb54baSEdgar E. Iglesias #if !SIM_COMPAT
17544910e6e4SRichard Henderson     if (qemu_loglevel_mask(CPU_LOG_TB_IN_ASM)
17554910e6e4SRichard Henderson         && qemu_log_in_addr_range(pc_start)) {
1756fc59d2d8SRobert Foley         FILE *logfile = qemu_log_lock();
1757f01a5e7eSRichard Henderson         qemu_log("--------------\n");
17581d48474dSRichard Henderson         log_target_disas(cs, pc_start, dc->pc - pc_start);
1759fc59d2d8SRobert Foley         qemu_log_unlock(logfile);
17604acb54baSEdgar E. Iglesias     }
17614acb54baSEdgar E. Iglesias #endif
17624acb54baSEdgar E. Iglesias #endif
17634acb54baSEdgar E. Iglesias     assert(!dc->abort_at_next_insn);
17644acb54baSEdgar E. Iglesias }
17654acb54baSEdgar E. Iglesias 
176690c84c56SMarkus Armbruster void mb_cpu_dump_state(CPUState *cs, FILE *f, int flags)
17674acb54baSEdgar E. Iglesias {
1768878096eeSAndreas Färber     MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs);
1769878096eeSAndreas Färber     CPUMBState *env = &cpu->env;
17704acb54baSEdgar E. Iglesias     int i;
17714acb54baSEdgar E. Iglesias 
177290c84c56SMarkus Armbruster     if (!env) {
17734acb54baSEdgar E. Iglesias         return;
177490c84c56SMarkus Armbruster     }
17754acb54baSEdgar E. Iglesias 
17760f96e96bSRichard Henderson     qemu_fprintf(f, "IN: PC=%x %s\n",
177776e8187dSRichard Henderson                  env->pc, lookup_symbol(env->pc));
17786efd5599SRichard Henderson     qemu_fprintf(f, "rmsr=%x resr=%x rear=%" PRIx64 " "
1779eb2022b7SRichard Henderson                  "imm=%x iflags=%x fsr=%x rbtr=%x\n",
178078e9caf2SRichard Henderson                  env->msr, env->esr, env->ear,
1781eb2022b7SRichard Henderson                  env->imm, env->iflags, env->fsr, env->btr);
17820f96e96bSRichard Henderson     qemu_fprintf(f, "btaken=%d btarget=%x mode=%s(saved=%s) eip=%d ie=%d\n",
17834acb54baSEdgar E. Iglesias                  env->btaken, env->btarget,
17842e5282caSRichard Henderson                  (env->msr & MSR_UM) ? "user" : "kernel",
17852e5282caSRichard Henderson                  (env->msr & MSR_UMS) ? "user" : "kernel",
17862e5282caSRichard Henderson                  (bool)(env->msr & MSR_EIP),
17872e5282caSRichard Henderson                  (bool)(env->msr & MSR_IE));
17882ead1b18SJoe Komlodi     for (i = 0; i < 12; i++) {
17892ead1b18SJoe Komlodi         qemu_fprintf(f, "rpvr%2.2d=%8.8x ", i, env->pvr.regs[i]);
17902ead1b18SJoe Komlodi         if ((i + 1) % 4 == 0) {
17912ead1b18SJoe Komlodi             qemu_fprintf(f, "\n");
17922ead1b18SJoe Komlodi         }
17932ead1b18SJoe Komlodi     }
179417c52a43SEdgar E. Iglesias 
17952ead1b18SJoe Komlodi     /* Registers that aren't modeled are reported as 0 */
179639db007eSRichard Henderson     qemu_fprintf(f, "redr=%x rpid=0 rzpr=0 rtlbx=0 rtlbsx=0 "
1797af20a93aSRichard Henderson                     "rtlblo=0 rtlbhi=0\n", env->edr);
17982ead1b18SJoe Komlodi     qemu_fprintf(f, "slr=%x shr=%x\n", env->slr, env->shr);
17994acb54baSEdgar E. Iglesias     for (i = 0; i < 32; i++) {
180090c84c56SMarkus Armbruster         qemu_fprintf(f, "r%2.2d=%8.8x ", i, env->regs[i]);
18014acb54baSEdgar E. Iglesias         if ((i + 1) % 4 == 0)
180290c84c56SMarkus Armbruster             qemu_fprintf(f, "\n");
18034acb54baSEdgar E. Iglesias         }
180490c84c56SMarkus Armbruster     qemu_fprintf(f, "\n\n");
18054acb54baSEdgar E. Iglesias }
18064acb54baSEdgar E. Iglesias 
1807cd0c24f9SAndreas Färber void mb_tcg_init(void)
1808cd0c24f9SAndreas Färber {
1809480d29a8SRichard Henderson #define R(X)  { &cpu_R[X], offsetof(CPUMBState, regs[X]), "r" #X }
1810480d29a8SRichard Henderson #define SP(X) { &cpu_##X, offsetof(CPUMBState, X), #X }
18114acb54baSEdgar E. Iglesias 
1812480d29a8SRichard Henderson     static const struct {
1813480d29a8SRichard Henderson         TCGv_i32 *var; int ofs; char name[8];
1814480d29a8SRichard Henderson     } i32s[] = {
1815480d29a8SRichard Henderson         R(0),  R(1),  R(2),  R(3),  R(4),  R(5),  R(6),  R(7),
1816480d29a8SRichard Henderson         R(8),  R(9),  R(10), R(11), R(12), R(13), R(14), R(15),
1817480d29a8SRichard Henderson         R(16), R(17), R(18), R(19), R(20), R(21), R(22), R(23),
1818480d29a8SRichard Henderson         R(24), R(25), R(26), R(27), R(28), R(29), R(30), R(31),
1819480d29a8SRichard Henderson 
1820480d29a8SRichard Henderson         SP(pc),
1821480d29a8SRichard Henderson         SP(msr),
18221074c0fbSRichard Henderson         SP(msr_c),
1823480d29a8SRichard Henderson         SP(imm),
1824480d29a8SRichard Henderson         SP(iflags),
1825480d29a8SRichard Henderson         SP(btaken),
1826480d29a8SRichard Henderson         SP(btarget),
1827480d29a8SRichard Henderson         SP(res_val),
1828480d29a8SRichard Henderson     };
1829480d29a8SRichard Henderson 
1830480d29a8SRichard Henderson #undef R
1831480d29a8SRichard Henderson #undef SP
1832480d29a8SRichard Henderson 
1833480d29a8SRichard Henderson     for (int i = 0; i < ARRAY_SIZE(i32s); ++i) {
1834480d29a8SRichard Henderson         *i32s[i].var =
1835480d29a8SRichard Henderson           tcg_global_mem_new_i32(cpu_env, i32s[i].ofs, i32s[i].name);
18364acb54baSEdgar E. Iglesias     }
183776e8187dSRichard Henderson 
1838480d29a8SRichard Henderson     cpu_res_addr =
1839480d29a8SRichard Henderson         tcg_global_mem_new(cpu_env, offsetof(CPUMBState, res_addr), "res_addr");
18404acb54baSEdgar E. Iglesias }
18414acb54baSEdgar E. Iglesias 
1842bad729e2SRichard Henderson void restore_state_to_opc(CPUMBState *env, TranslationBlock *tb,
1843bad729e2SRichard Henderson                           target_ulong *data)
18444acb54baSEdgar E. Iglesias {
184576e8187dSRichard Henderson     env->pc = data[0];
18464acb54baSEdgar E. Iglesias }
1847