14acb54baSEdgar E. Iglesias /* 24acb54baSEdgar E. Iglesias * MicroBlaze helper routines. 34acb54baSEdgar E. Iglesias * 44acb54baSEdgar E. Iglesias * Copyright (c) 2009 Edgar E. Iglesias <edgar.iglesias@gmail.com> 5dadc1064SPeter A. G. Crosthwaite * Copyright (c) 2009-2012 PetaLogix Qld Pty Ltd. 64acb54baSEdgar E. Iglesias * 74acb54baSEdgar E. Iglesias * This library is free software; you can redistribute it and/or 84acb54baSEdgar E. Iglesias * modify it under the terms of the GNU Lesser General Public 94acb54baSEdgar E. Iglesias * License as published by the Free Software Foundation; either 10ee452036SChetan Pant * version 2.1 of the License, or (at your option) any later version. 114acb54baSEdgar E. Iglesias * 124acb54baSEdgar E. Iglesias * This library is distributed in the hope that it will be useful, 134acb54baSEdgar E. Iglesias * but WITHOUT ANY WARRANTY; without even the implied warranty of 144acb54baSEdgar E. Iglesias * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 154acb54baSEdgar E. Iglesias * Lesser General Public License for more details. 164acb54baSEdgar E. Iglesias * 174acb54baSEdgar E. Iglesias * You should have received a copy of the GNU Lesser General Public 188167ee88SBlue Swirl * License along with this library; if not, see <http://www.gnu.org/licenses/>. 194acb54baSEdgar E. Iglesias */ 204acb54baSEdgar E. Iglesias 218fd9deceSPeter Maydell #include "qemu/osdep.h" 224acb54baSEdgar E. Iglesias #include "cpu.h" 232809e2d6SPhilippe Mathieu-Daudé #include "exec/cputlb.h" 24*efe25c26SRichard Henderson #include "accel/tcg/cpu-mmu-index.h" 2574781c08SPhilippe Mathieu-Daudé #include "exec/page-protection.h" 261de7afc9SPaolo Bonzini #include "qemu/host-utils.h" 27508127e2SPaolo Bonzini #include "exec/log.h" 284acb54baSEdgar E. Iglesias 29fd297732SRichard Henderson #ifndef CONFIG_USER_ONLY 3043a9ede1SJoe Komlodi static bool mb_cpu_access_is_secure(MicroBlazeCPU *cpu, 3143a9ede1SJoe Komlodi MMUAccessType access_type) 3243a9ede1SJoe Komlodi { 3343a9ede1SJoe Komlodi if (access_type == MMU_INST_FETCH) { 3443a9ede1SJoe Komlodi return !cpu->ns_axi_ip; 3543a9ede1SJoe Komlodi } else { 3643a9ede1SJoe Komlodi return !cpu->ns_axi_dp; 3743a9ede1SJoe Komlodi } 3843a9ede1SJoe Komlodi } 3943a9ede1SJoe Komlodi 40f429d607SRichard Henderson bool mb_cpu_tlb_fill(CPUState *cs, vaddr address, int size, 41f429d607SRichard Henderson MMUAccessType access_type, int mmu_idx, 42f429d607SRichard Henderson bool probe, uintptr_t retaddr) 434acb54baSEdgar E. Iglesias { 447510454eSAndreas Färber MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs); 457510454eSAndreas Färber CPUMBState *env = &cpu->env; 468ce97bc1SRichard Henderson MicroBlazeMMULookup lu; 474acb54baSEdgar E. Iglesias unsigned int hit; 484acb54baSEdgar E. Iglesias int prot; 4943a9ede1SJoe Komlodi MemTxAttrs attrs = {}; 5043a9ede1SJoe Komlodi 5143a9ede1SJoe Komlodi attrs.secure = mb_cpu_access_is_secure(cpu, access_type); 524acb54baSEdgar E. Iglesias 53f429d607SRichard Henderson if (mmu_idx == MMU_NOMMU_IDX) { 54f429d607SRichard Henderson /* MMU disabled or not available. */ 55f429d607SRichard Henderson address &= TARGET_PAGE_MASK; 5686b7c551SBALATON Zoltan prot = PAGE_RWX; 5743a9ede1SJoe Komlodi tlb_set_page_with_attrs(cs, address, address, attrs, prot, mmu_idx, 5843a9ede1SJoe Komlodi TARGET_PAGE_SIZE); 59f429d607SRichard Henderson return true; 60f429d607SRichard Henderson } 614acb54baSEdgar E. Iglesias 62de73ee1aSRichard Henderson hit = mmu_translate(cpu, &lu, address, access_type, mmu_idx); 63f429d607SRichard Henderson if (likely(hit)) { 64f429d607SRichard Henderson uint32_t vaddr = address & TARGET_PAGE_MASK; 65f429d607SRichard Henderson uint32_t paddr = lu.paddr + vaddr - lu.vaddr; 664acb54baSEdgar E. Iglesias 67339aaf5bSAntony Pavlov qemu_log_mask(CPU_LOG_MMU, "MMU map mmu=%d v=%x p=%x prot=%x\n", 68339aaf5bSAntony Pavlov mmu_idx, vaddr, paddr, lu.prot); 6943a9ede1SJoe Komlodi tlb_set_page_with_attrs(cs, vaddr, paddr, attrs, lu.prot, mmu_idx, 7043a9ede1SJoe Komlodi TARGET_PAGE_SIZE); 71f429d607SRichard Henderson return true; 72f429d607SRichard Henderson } 73f429d607SRichard Henderson 74f429d607SRichard Henderson /* TLB miss. */ 75f429d607SRichard Henderson if (probe) { 76f429d607SRichard Henderson return false; 77f429d607SRichard Henderson } 78f429d607SRichard Henderson 79339aaf5bSAntony Pavlov qemu_log_mask(CPU_LOG_MMU, "mmu=%d miss v=%" VADDR_PRIx "\n", 80339aaf5bSAntony Pavlov mmu_idx, address); 814acb54baSEdgar E. Iglesias 82b2e80a3cSRichard Henderson env->ear = address; 834acb54baSEdgar E. Iglesias switch (lu.err) { 844acb54baSEdgar E. Iglesias case ERR_PROT: 8578e9caf2SRichard Henderson env->esr = access_type == MMU_INST_FETCH ? 17 : 16; 8678e9caf2SRichard Henderson env->esr |= (access_type == MMU_DATA_STORE) << 10; 874acb54baSEdgar E. Iglesias break; 884acb54baSEdgar E. Iglesias case ERR_MISS: 8978e9caf2SRichard Henderson env->esr = access_type == MMU_INST_FETCH ? 19 : 18; 9078e9caf2SRichard Henderson env->esr |= (access_type == MMU_DATA_STORE) << 10; 914acb54baSEdgar E. Iglesias break; 924acb54baSEdgar E. Iglesias default: 934acb54baSEdgar E. Iglesias abort(); 944acb54baSEdgar E. Iglesias } 954acb54baSEdgar E. Iglesias 9627103424SAndreas Färber if (cs->exception_index == EXCP_MMU) { 97a47dddd7SAndreas Färber cpu_abort(cs, "recursive faults\n"); 984acb54baSEdgar E. Iglesias } 994acb54baSEdgar E. Iglesias 1004acb54baSEdgar E. Iglesias /* TLB miss. */ 10127103424SAndreas Färber cs->exception_index = EXCP_MMU; 102f429d607SRichard Henderson cpu_loop_exit_restore(cs, retaddr); 1034acb54baSEdgar E. Iglesias } 104f429d607SRichard Henderson 10597a8ea5aSAndreas Färber void mb_cpu_do_interrupt(CPUState *cs) 1064acb54baSEdgar E. Iglesias { 10797a8ea5aSAndreas Färber MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs); 10897a8ea5aSAndreas Färber CPUMBState *env = &cpu->env; 1091074c0fbSRichard Henderson uint32_t t, msr = mb_cpu_read_msr(env); 110a9f61458SRichard Henderson bool set_esr; 1114acb54baSEdgar E. Iglesias 1125225d669SStefan Weil /* IMM flag cannot propagate across a branch and into the dslot. */ 11388e74b61SRichard Henderson assert((env->iflags & (D_FLAG | IMM_FLAG)) != (D_FLAG | IMM_FLAG)); 11488e74b61SRichard Henderson /* BIMM flag cannot be set without D_FLAG. */ 11588e74b61SRichard Henderson assert((env->iflags & (D_FLAG | BIMM_FLAG)) != BIMM_FLAG); 11688e74b61SRichard Henderson /* RTI flags are private to translate. */ 1174acb54baSEdgar E. Iglesias assert(!(env->iflags & (DRTI_FLAG | DRTE_FLAG | DRTB_FLAG))); 118a9f61458SRichard Henderson 11927103424SAndreas Färber switch (cs->exception_index) { 120cedb936bSEdgar E. Iglesias case EXCP_HW_EXCP: 121a4bcfc33SRichard Henderson if (!(cpu->cfg.pvr_regs[0] & PVR0_USE_EXC_MASK)) { 122a9f61458SRichard Henderson qemu_log_mask(LOG_GUEST_ERROR, 123a9f61458SRichard Henderson "Exception raised on system without exceptions!\n"); 124cedb936bSEdgar E. Iglesias return; 125cedb936bSEdgar E. Iglesias } 126cedb936bSEdgar E. Iglesias 127a9f61458SRichard Henderson qemu_log_mask(CPU_LOG_INT, 128a9f61458SRichard Henderson "INT: HWE at pc=%08x msr=%08x iflags=%x\n", 129a9f61458SRichard Henderson env->pc, msr, env->iflags); 130cedb936bSEdgar E. Iglesias 131cedb936bSEdgar E. Iglesias /* Exception breaks branch + dslot sequence? */ 132a9f61458SRichard Henderson set_esr = true; 133a9f61458SRichard Henderson env->esr &= ~D_FLAG; 134cedb936bSEdgar E. Iglesias if (env->iflags & D_FLAG) { 135a9f61458SRichard Henderson env->esr |= D_FLAG; 1366fbf78f2SRichard Henderson env->btr = env->btarget; 137cedb936bSEdgar E. Iglesias } 138cedb936bSEdgar E. Iglesias 139cedb936bSEdgar E. Iglesias /* Exception in progress. */ 1401074c0fbSRichard Henderson msr |= MSR_EIP; 141a9f61458SRichard Henderson env->regs[17] = env->pc + 4; 14276e8187dSRichard Henderson env->pc = cpu->cfg.base_vectors + 0x20; 143cedb936bSEdgar E. Iglesias break; 144cedb936bSEdgar E. Iglesias 1454acb54baSEdgar E. Iglesias case EXCP_MMU: 146e3f8d192SRichard Henderson qemu_log_mask(CPU_LOG_INT, 147a9f61458SRichard Henderson "INT: MMU at pc=%08x msr=%08x " 148a9f61458SRichard Henderson "ear=%" PRIx64 " iflags=%x\n", 149a9f61458SRichard Henderson env->pc, msr, env->ear, env->iflags); 150e3f8d192SRichard Henderson 1514acb54baSEdgar E. Iglesias /* Exception breaks branch + dslot sequence? */ 152a9f61458SRichard Henderson set_esr = true; 153a9f61458SRichard Henderson env->esr &= ~D_FLAG; 1544acb54baSEdgar E. Iglesias if (env->iflags & D_FLAG) { 155a9f61458SRichard Henderson env->esr |= D_FLAG; 1566fbf78f2SRichard Henderson env->btr = env->btarget; 1574acb54baSEdgar E. Iglesias /* Reexecute the branch. */ 158a9f61458SRichard Henderson env->regs[17] = env->pc - (env->iflags & BIMM_FLAG ? 8 : 4); 1594acb54baSEdgar E. Iglesias } else if (env->iflags & IMM_FLAG) { 160a9f61458SRichard Henderson /* Reexecute the imm. */ 161a9f61458SRichard Henderson env->regs[17] = env->pc - 4; 162a9f61458SRichard Henderson } else { 163a9f61458SRichard Henderson env->regs[17] = env->pc; 1644acb54baSEdgar E. Iglesias } 1654acb54baSEdgar E. Iglesias 1664acb54baSEdgar E. Iglesias /* Exception in progress. */ 1671074c0fbSRichard Henderson msr |= MSR_EIP; 16876e8187dSRichard Henderson env->pc = cpu->cfg.base_vectors + 0x20; 1694acb54baSEdgar E. Iglesias break; 1704acb54baSEdgar E. Iglesias 1714acb54baSEdgar E. Iglesias case EXCP_IRQ: 1721074c0fbSRichard Henderson assert(!(msr & (MSR_EIP | MSR_BIP))); 1731074c0fbSRichard Henderson assert(msr & MSR_IE); 17488e74b61SRichard Henderson assert(!(env->iflags & (D_FLAG | IMM_FLAG))); 1754acb54baSEdgar E. Iglesias 1764acb54baSEdgar E. Iglesias qemu_log_mask(CPU_LOG_INT, 177a9f61458SRichard Henderson "INT: DEV at pc=%08x msr=%08x iflags=%x\n", 178a9f61458SRichard Henderson env->pc, msr, env->iflags); 179a9f61458SRichard Henderson set_esr = false; 1804acb54baSEdgar E. Iglesias 181a9f61458SRichard Henderson /* Disable interrupts. */ 182a9f61458SRichard Henderson msr &= ~MSR_IE; 18376e8187dSRichard Henderson env->regs[14] = env->pc; 18476e8187dSRichard Henderson env->pc = cpu->cfg.base_vectors + 0x10; 1854acb54baSEdgar E. Iglesias break; 1864acb54baSEdgar E. Iglesias 1874acb54baSEdgar E. Iglesias case EXCP_HW_BREAK: 18888e74b61SRichard Henderson assert(!(env->iflags & (D_FLAG | IMM_FLAG))); 18988e74b61SRichard Henderson 1904acb54baSEdgar E. Iglesias qemu_log_mask(CPU_LOG_INT, 191a9f61458SRichard Henderson "INT: BRK at pc=%08x msr=%08x iflags=%x\n", 192a9f61458SRichard Henderson env->pc, msr, env->iflags); 193a9f61458SRichard Henderson set_esr = false; 194a9f61458SRichard Henderson 195a9f61458SRichard Henderson /* Break in progress. */ 1961074c0fbSRichard Henderson msr |= MSR_BIP; 19776e8187dSRichard Henderson env->regs[16] = env->pc; 19876e8187dSRichard Henderson env->pc = cpu->cfg.base_vectors + 0x18; 1994acb54baSEdgar E. Iglesias break; 200a9f61458SRichard Henderson 2014acb54baSEdgar E. Iglesias default: 202a9f61458SRichard Henderson cpu_abort(cs, "unhandled exception type=%d\n", cs->exception_index); 203a9f61458SRichard Henderson /* not reached */ 204a9f61458SRichard Henderson } 205a9f61458SRichard Henderson 206a9f61458SRichard Henderson /* Save previous mode, disable mmu, disable user-mode. */ 207a9f61458SRichard Henderson t = (msr & (MSR_VM | MSR_UM)) << 1; 208a9f61458SRichard Henderson msr &= ~(MSR_VMS | MSR_UMS | MSR_VM | MSR_UM); 209a9f61458SRichard Henderson msr |= t; 210a9f61458SRichard Henderson mb_cpu_write_msr(env, msr); 211a9f61458SRichard Henderson 212a9f61458SRichard Henderson env->res_addr = RES_ADDR_NONE; 213a9f61458SRichard Henderson env->iflags = 0; 214a9f61458SRichard Henderson 215a9f61458SRichard Henderson if (!set_esr) { 216a9f61458SRichard Henderson qemu_log_mask(CPU_LOG_INT, 217a9f61458SRichard Henderson " to pc=%08x msr=%08x\n", env->pc, msr); 218a9f61458SRichard Henderson } else if (env->esr & D_FLAG) { 219a9f61458SRichard Henderson qemu_log_mask(CPU_LOG_INT, 220a9f61458SRichard Henderson " to pc=%08x msr=%08x esr=%04x btr=%08x\n", 221a9f61458SRichard Henderson env->pc, msr, env->esr, env->btr); 222a9f61458SRichard Henderson } else { 223a9f61458SRichard Henderson qemu_log_mask(CPU_LOG_INT, 224a9f61458SRichard Henderson " to pc=%08x msr=%08x esr=%04x\n", 225a9f61458SRichard Henderson env->pc, msr, env->esr); 2264acb54baSEdgar E. Iglesias } 2274acb54baSEdgar E. Iglesias } 2284acb54baSEdgar E. Iglesias 22943a9ede1SJoe Komlodi hwaddr mb_cpu_get_phys_page_attrs_debug(CPUState *cs, vaddr addr, 23043a9ede1SJoe Komlodi MemTxAttrs *attrs) 2314acb54baSEdgar E. Iglesias { 23200b941e5SAndreas Färber MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs); 2334acb54baSEdgar E. Iglesias target_ulong vaddr, paddr = 0; 2348ce97bc1SRichard Henderson MicroBlazeMMULookup lu; 2353b916140SRichard Henderson int mmu_idx = cpu_mmu_index(cs, false); 2364acb54baSEdgar E. Iglesias unsigned int hit; 2374acb54baSEdgar E. Iglesias 23843a9ede1SJoe Komlodi /* Caller doesn't initialize */ 23943a9ede1SJoe Komlodi *attrs = (MemTxAttrs) {}; 24043a9ede1SJoe Komlodi attrs->secure = mb_cpu_access_is_secure(cpu, MMU_DATA_LOAD); 24143a9ede1SJoe Komlodi 242d10367e0SEdgar E. Iglesias if (mmu_idx != MMU_NOMMU_IDX) { 243de73ee1aSRichard Henderson hit = mmu_translate(cpu, &lu, addr, 0, 0); 2444acb54baSEdgar E. Iglesias if (hit) { 2454acb54baSEdgar E. Iglesias vaddr = addr & TARGET_PAGE_MASK; 2464acb54baSEdgar E. Iglesias paddr = lu.paddr + vaddr - lu.vaddr; 2474acb54baSEdgar E. Iglesias } else 2484acb54baSEdgar E. Iglesias paddr = 0; /* ???. */ 2494acb54baSEdgar E. Iglesias } else 2504acb54baSEdgar E. Iglesias paddr = addr & TARGET_PAGE_MASK; 2514acb54baSEdgar E. Iglesias 2524acb54baSEdgar E. Iglesias return paddr; 2534acb54baSEdgar E. Iglesias } 25429cd33d3SRichard Henderson 25529cd33d3SRichard Henderson bool mb_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 25629cd33d3SRichard Henderson { 257da953643SPhilippe Mathieu-Daudé CPUMBState *env = cpu_env(cs); 25829cd33d3SRichard Henderson 25929cd33d3SRichard Henderson if ((interrupt_request & CPU_INTERRUPT_HARD) 2602e5282caSRichard Henderson && (env->msr & MSR_IE) 2612e5282caSRichard Henderson && !(env->msr & (MSR_EIP | MSR_BIP)) 26229cd33d3SRichard Henderson && !(env->iflags & (D_FLAG | IMM_FLAG))) { 26329cd33d3SRichard Henderson cs->exception_index = EXCP_IRQ; 26429cd33d3SRichard Henderson mb_cpu_do_interrupt(cs); 26529cd33d3SRichard Henderson return true; 26629cd33d3SRichard Henderson } 26729cd33d3SRichard Henderson return false; 26829cd33d3SRichard Henderson } 269ab0c8d0fSRichard Henderson 270eb3ef313SPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */ 271eb3ef313SPhilippe Mathieu-Daudé 272ab0c8d0fSRichard Henderson void mb_cpu_do_unaligned_access(CPUState *cs, vaddr addr, 273ab0c8d0fSRichard Henderson MMUAccessType access_type, 274ab0c8d0fSRichard Henderson int mmu_idx, uintptr_t retaddr) 275ab0c8d0fSRichard Henderson { 276ab0c8d0fSRichard Henderson MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs); 277ab0c8d0fSRichard Henderson uint32_t esr, iflags; 278ab0c8d0fSRichard Henderson 279ab0c8d0fSRichard Henderson /* Recover the pc and iflags from the corresponding insn_start. */ 2803d419a4dSRichard Henderson cpu_restore_state(cs, retaddr); 281ab0c8d0fSRichard Henderson iflags = cpu->env.iflags; 282ab0c8d0fSRichard Henderson 283ab0c8d0fSRichard Henderson qemu_log_mask(CPU_LOG_INT, 28419f27b6cSRichard Henderson "Unaligned access addr=" TARGET_FMT_lx " pc=%x iflags=%x\n", 28519f27b6cSRichard Henderson (target_ulong)addr, cpu->env.pc, iflags); 286ab0c8d0fSRichard Henderson 287ab0c8d0fSRichard Henderson esr = ESR_EC_UNALIGNED_DATA; 288ab0c8d0fSRichard Henderson if (likely(iflags & ESR_ESS_FLAG)) { 289ab0c8d0fSRichard Henderson esr |= iflags & ESR_ESS_MASK; 290ab0c8d0fSRichard Henderson } else { 291ab0c8d0fSRichard Henderson qemu_log_mask(LOG_UNIMP, "Unaligned access without ESR_ESS_FLAG\n"); 292ab0c8d0fSRichard Henderson } 293ab0c8d0fSRichard Henderson 294ab0c8d0fSRichard Henderson cpu->env.ear = addr; 295ab0c8d0fSRichard Henderson cpu->env.esr = esr; 296ab0c8d0fSRichard Henderson cs->exception_index = EXCP_HW_EXCP; 297ab0c8d0fSRichard Henderson cpu_loop_exit(cs); 298ab0c8d0fSRichard Henderson } 299