xref: /qemu/target/microblaze/helper.c (revision da9536433fe9d35363fea26cee7f2de93c007ec2)
14acb54baSEdgar E. Iglesias /*
24acb54baSEdgar E. Iglesias  *  MicroBlaze helper routines.
34acb54baSEdgar E. Iglesias  *
44acb54baSEdgar E. Iglesias  *  Copyright (c) 2009 Edgar E. Iglesias <edgar.iglesias@gmail.com>
5dadc1064SPeter A. G. Crosthwaite  *  Copyright (c) 2009-2012 PetaLogix Qld Pty Ltd.
64acb54baSEdgar E. Iglesias  *
74acb54baSEdgar E. Iglesias  * This library is free software; you can redistribute it and/or
84acb54baSEdgar E. Iglesias  * modify it under the terms of the GNU Lesser General Public
94acb54baSEdgar E. Iglesias  * License as published by the Free Software Foundation; either
10ee452036SChetan Pant  * version 2.1 of the License, or (at your option) any later version.
114acb54baSEdgar E. Iglesias  *
124acb54baSEdgar E. Iglesias  * This library is distributed in the hope that it will be useful,
134acb54baSEdgar E. Iglesias  * but WITHOUT ANY WARRANTY; without even the implied warranty of
144acb54baSEdgar E. Iglesias  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
154acb54baSEdgar E. Iglesias  * Lesser General Public License for more details.
164acb54baSEdgar E. Iglesias  *
174acb54baSEdgar E. Iglesias  * You should have received a copy of the GNU Lesser General Public
188167ee88SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
194acb54baSEdgar E. Iglesias  */
204acb54baSEdgar E. Iglesias 
218fd9deceSPeter Maydell #include "qemu/osdep.h"
224acb54baSEdgar E. Iglesias #include "cpu.h"
2363c91552SPaolo Bonzini #include "exec/exec-all.h"
241de7afc9SPaolo Bonzini #include "qemu/host-utils.h"
25508127e2SPaolo Bonzini #include "exec/log.h"
264acb54baSEdgar E. Iglesias 
27fd297732SRichard Henderson #ifndef CONFIG_USER_ONLY
2843a9ede1SJoe Komlodi static bool mb_cpu_access_is_secure(MicroBlazeCPU *cpu,
2943a9ede1SJoe Komlodi                                     MMUAccessType access_type)
3043a9ede1SJoe Komlodi {
3143a9ede1SJoe Komlodi     if (access_type == MMU_INST_FETCH) {
3243a9ede1SJoe Komlodi         return !cpu->ns_axi_ip;
3343a9ede1SJoe Komlodi     } else {
3443a9ede1SJoe Komlodi         return !cpu->ns_axi_dp;
3543a9ede1SJoe Komlodi     }
3643a9ede1SJoe Komlodi }
3743a9ede1SJoe Komlodi 
38f429d607SRichard Henderson bool mb_cpu_tlb_fill(CPUState *cs, vaddr address, int size,
39f429d607SRichard Henderson                      MMUAccessType access_type, int mmu_idx,
40f429d607SRichard Henderson                      bool probe, uintptr_t retaddr)
414acb54baSEdgar E. Iglesias {
427510454eSAndreas Färber     MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs);
437510454eSAndreas Färber     CPUMBState *env = &cpu->env;
448ce97bc1SRichard Henderson     MicroBlazeMMULookup lu;
454acb54baSEdgar E. Iglesias     unsigned int hit;
464acb54baSEdgar E. Iglesias     int prot;
4743a9ede1SJoe Komlodi     MemTxAttrs attrs = {};
4843a9ede1SJoe Komlodi 
4943a9ede1SJoe Komlodi     attrs.secure = mb_cpu_access_is_secure(cpu, access_type);
504acb54baSEdgar E. Iglesias 
51f429d607SRichard Henderson     if (mmu_idx == MMU_NOMMU_IDX) {
52f429d607SRichard Henderson         /* MMU disabled or not available.  */
53f429d607SRichard Henderson         address &= TARGET_PAGE_MASK;
54f429d607SRichard Henderson         prot = PAGE_BITS;
5543a9ede1SJoe Komlodi         tlb_set_page_with_attrs(cs, address, address, attrs, prot, mmu_idx,
5643a9ede1SJoe Komlodi                                 TARGET_PAGE_SIZE);
57f429d607SRichard Henderson         return true;
58f429d607SRichard Henderson     }
594acb54baSEdgar E. Iglesias 
60de73ee1aSRichard Henderson     hit = mmu_translate(cpu, &lu, address, access_type, mmu_idx);
61f429d607SRichard Henderson     if (likely(hit)) {
62f429d607SRichard Henderson         uint32_t vaddr = address & TARGET_PAGE_MASK;
63f429d607SRichard Henderson         uint32_t paddr = lu.paddr + vaddr - lu.vaddr;
644acb54baSEdgar E. Iglesias 
65339aaf5bSAntony Pavlov         qemu_log_mask(CPU_LOG_MMU, "MMU map mmu=%d v=%x p=%x prot=%x\n",
66339aaf5bSAntony Pavlov                       mmu_idx, vaddr, paddr, lu.prot);
6743a9ede1SJoe Komlodi         tlb_set_page_with_attrs(cs, vaddr, paddr, attrs, lu.prot, mmu_idx,
6843a9ede1SJoe Komlodi                                 TARGET_PAGE_SIZE);
69f429d607SRichard Henderson         return true;
70f429d607SRichard Henderson     }
71f429d607SRichard Henderson 
72f429d607SRichard Henderson     /* TLB miss.  */
73f429d607SRichard Henderson     if (probe) {
74f429d607SRichard Henderson         return false;
75f429d607SRichard Henderson     }
76f429d607SRichard Henderson 
77339aaf5bSAntony Pavlov     qemu_log_mask(CPU_LOG_MMU, "mmu=%d miss v=%" VADDR_PRIx "\n",
78339aaf5bSAntony Pavlov                   mmu_idx, address);
794acb54baSEdgar E. Iglesias 
80b2e80a3cSRichard Henderson     env->ear = address;
814acb54baSEdgar E. Iglesias     switch (lu.err) {
824acb54baSEdgar E. Iglesias     case ERR_PROT:
8378e9caf2SRichard Henderson         env->esr = access_type == MMU_INST_FETCH ? 17 : 16;
8478e9caf2SRichard Henderson         env->esr |= (access_type == MMU_DATA_STORE) << 10;
854acb54baSEdgar E. Iglesias         break;
864acb54baSEdgar E. Iglesias     case ERR_MISS:
8778e9caf2SRichard Henderson         env->esr = access_type == MMU_INST_FETCH ? 19 : 18;
8878e9caf2SRichard Henderson         env->esr |= (access_type == MMU_DATA_STORE) << 10;
894acb54baSEdgar E. Iglesias         break;
904acb54baSEdgar E. Iglesias     default:
914acb54baSEdgar E. Iglesias         abort();
924acb54baSEdgar E. Iglesias     }
934acb54baSEdgar E. Iglesias 
9427103424SAndreas Färber     if (cs->exception_index == EXCP_MMU) {
95a47dddd7SAndreas Färber         cpu_abort(cs, "recursive faults\n");
964acb54baSEdgar E. Iglesias     }
974acb54baSEdgar E. Iglesias 
984acb54baSEdgar E. Iglesias     /* TLB miss.  */
9927103424SAndreas Färber     cs->exception_index = EXCP_MMU;
100f429d607SRichard Henderson     cpu_loop_exit_restore(cs, retaddr);
1014acb54baSEdgar E. Iglesias }
102f429d607SRichard Henderson 
10397a8ea5aSAndreas Färber void mb_cpu_do_interrupt(CPUState *cs)
1044acb54baSEdgar E. Iglesias {
10597a8ea5aSAndreas Färber     MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs);
10697a8ea5aSAndreas Färber     CPUMBState *env = &cpu->env;
1071074c0fbSRichard Henderson     uint32_t t, msr = mb_cpu_read_msr(env);
108a9f61458SRichard Henderson     bool set_esr;
1094acb54baSEdgar E. Iglesias 
1105225d669SStefan Weil     /* IMM flag cannot propagate across a branch and into the dslot.  */
11188e74b61SRichard Henderson     assert((env->iflags & (D_FLAG | IMM_FLAG)) != (D_FLAG | IMM_FLAG));
11288e74b61SRichard Henderson     /* BIMM flag cannot be set without D_FLAG. */
11388e74b61SRichard Henderson     assert((env->iflags & (D_FLAG | BIMM_FLAG)) != BIMM_FLAG);
11488e74b61SRichard Henderson     /* RTI flags are private to translate. */
1154acb54baSEdgar E. Iglesias     assert(!(env->iflags & (DRTI_FLAG | DRTE_FLAG | DRTB_FLAG)));
116a9f61458SRichard Henderson 
11727103424SAndreas Färber     switch (cs->exception_index) {
118cedb936bSEdgar E. Iglesias     case EXCP_HW_EXCP:
119a4bcfc33SRichard Henderson         if (!(cpu->cfg.pvr_regs[0] & PVR0_USE_EXC_MASK)) {
120a9f61458SRichard Henderson             qemu_log_mask(LOG_GUEST_ERROR,
121a9f61458SRichard Henderson                           "Exception raised on system without exceptions!\n");
122cedb936bSEdgar E. Iglesias             return;
123cedb936bSEdgar E. Iglesias         }
124cedb936bSEdgar E. Iglesias 
125a9f61458SRichard Henderson         qemu_log_mask(CPU_LOG_INT,
126a9f61458SRichard Henderson                       "INT: HWE at pc=%08x msr=%08x iflags=%x\n",
127a9f61458SRichard Henderson                       env->pc, msr, env->iflags);
128cedb936bSEdgar E. Iglesias 
129cedb936bSEdgar E. Iglesias         /* Exception breaks branch + dslot sequence?  */
130a9f61458SRichard Henderson         set_esr = true;
131a9f61458SRichard Henderson         env->esr &= ~D_FLAG;
132cedb936bSEdgar E. Iglesias         if (env->iflags & D_FLAG) {
133a9f61458SRichard Henderson             env->esr |= D_FLAG;
1346fbf78f2SRichard Henderson             env->btr = env->btarget;
135cedb936bSEdgar E. Iglesias         }
136cedb936bSEdgar E. Iglesias 
137cedb936bSEdgar E. Iglesias         /* Exception in progress. */
1381074c0fbSRichard Henderson         msr |= MSR_EIP;
139a9f61458SRichard Henderson         env->regs[17] = env->pc + 4;
14076e8187dSRichard Henderson         env->pc = cpu->cfg.base_vectors + 0x20;
141cedb936bSEdgar E. Iglesias         break;
142cedb936bSEdgar E. Iglesias 
1434acb54baSEdgar E. Iglesias     case EXCP_MMU:
144e3f8d192SRichard Henderson         qemu_log_mask(CPU_LOG_INT,
145a9f61458SRichard Henderson                       "INT: MMU at pc=%08x msr=%08x "
146a9f61458SRichard Henderson                       "ear=%" PRIx64 " iflags=%x\n",
147a9f61458SRichard Henderson                       env->pc, msr, env->ear, env->iflags);
148e3f8d192SRichard Henderson 
1494acb54baSEdgar E. Iglesias         /* Exception breaks branch + dslot sequence? */
150a9f61458SRichard Henderson         set_esr = true;
151a9f61458SRichard Henderson         env->esr &= ~D_FLAG;
1524acb54baSEdgar E. Iglesias         if (env->iflags & D_FLAG) {
153a9f61458SRichard Henderson             env->esr |= D_FLAG;
1546fbf78f2SRichard Henderson             env->btr = env->btarget;
1554acb54baSEdgar E. Iglesias             /* Reexecute the branch. */
156a9f61458SRichard Henderson             env->regs[17] = env->pc - (env->iflags & BIMM_FLAG ? 8 : 4);
1574acb54baSEdgar E. Iglesias         } else if (env->iflags & IMM_FLAG) {
158a9f61458SRichard Henderson             /* Reexecute the imm. */
159a9f61458SRichard Henderson             env->regs[17] = env->pc - 4;
160a9f61458SRichard Henderson         } else {
161a9f61458SRichard Henderson             env->regs[17] = env->pc;
1624acb54baSEdgar E. Iglesias         }
1634acb54baSEdgar E. Iglesias 
1644acb54baSEdgar E. Iglesias         /* Exception in progress. */
1651074c0fbSRichard Henderson         msr |= MSR_EIP;
16676e8187dSRichard Henderson         env->pc = cpu->cfg.base_vectors + 0x20;
1674acb54baSEdgar E. Iglesias         break;
1684acb54baSEdgar E. Iglesias 
1694acb54baSEdgar E. Iglesias     case EXCP_IRQ:
1701074c0fbSRichard Henderson         assert(!(msr & (MSR_EIP | MSR_BIP)));
1711074c0fbSRichard Henderson         assert(msr & MSR_IE);
17288e74b61SRichard Henderson         assert(!(env->iflags & (D_FLAG | IMM_FLAG)));
1734acb54baSEdgar E. Iglesias 
1744acb54baSEdgar E. Iglesias         qemu_log_mask(CPU_LOG_INT,
175a9f61458SRichard Henderson                       "INT: DEV at pc=%08x msr=%08x iflags=%x\n",
176a9f61458SRichard Henderson                       env->pc, msr, env->iflags);
177a9f61458SRichard Henderson         set_esr = false;
1784acb54baSEdgar E. Iglesias 
179a9f61458SRichard Henderson         /* Disable interrupts.  */
180a9f61458SRichard Henderson         msr &= ~MSR_IE;
18176e8187dSRichard Henderson         env->regs[14] = env->pc;
18276e8187dSRichard Henderson         env->pc = cpu->cfg.base_vectors + 0x10;
1834acb54baSEdgar E. Iglesias         break;
1844acb54baSEdgar E. Iglesias 
1854acb54baSEdgar E. Iglesias     case EXCP_HW_BREAK:
18688e74b61SRichard Henderson         assert(!(env->iflags & (D_FLAG | IMM_FLAG)));
18788e74b61SRichard Henderson 
1884acb54baSEdgar E. Iglesias         qemu_log_mask(CPU_LOG_INT,
189a9f61458SRichard Henderson                       "INT: BRK at pc=%08x msr=%08x iflags=%x\n",
190a9f61458SRichard Henderson                       env->pc, msr, env->iflags);
191a9f61458SRichard Henderson         set_esr = false;
192a9f61458SRichard Henderson 
193a9f61458SRichard Henderson         /* Break in progress. */
1941074c0fbSRichard Henderson         msr |= MSR_BIP;
19576e8187dSRichard Henderson         env->regs[16] = env->pc;
19676e8187dSRichard Henderson         env->pc = cpu->cfg.base_vectors + 0x18;
1974acb54baSEdgar E. Iglesias         break;
198a9f61458SRichard Henderson 
1994acb54baSEdgar E. Iglesias     default:
200a9f61458SRichard Henderson         cpu_abort(cs, "unhandled exception type=%d\n", cs->exception_index);
201a9f61458SRichard Henderson         /* not reached */
202a9f61458SRichard Henderson     }
203a9f61458SRichard Henderson 
204a9f61458SRichard Henderson     /* Save previous mode, disable mmu, disable user-mode. */
205a9f61458SRichard Henderson     t = (msr & (MSR_VM | MSR_UM)) << 1;
206a9f61458SRichard Henderson     msr &= ~(MSR_VMS | MSR_UMS | MSR_VM | MSR_UM);
207a9f61458SRichard Henderson     msr |= t;
208a9f61458SRichard Henderson     mb_cpu_write_msr(env, msr);
209a9f61458SRichard Henderson 
210a9f61458SRichard Henderson     env->res_addr = RES_ADDR_NONE;
211a9f61458SRichard Henderson     env->iflags = 0;
212a9f61458SRichard Henderson 
213a9f61458SRichard Henderson     if (!set_esr) {
214a9f61458SRichard Henderson         qemu_log_mask(CPU_LOG_INT,
215a9f61458SRichard Henderson                       "         to pc=%08x msr=%08x\n", env->pc, msr);
216a9f61458SRichard Henderson     } else if (env->esr & D_FLAG) {
217a9f61458SRichard Henderson         qemu_log_mask(CPU_LOG_INT,
218a9f61458SRichard Henderson                       "         to pc=%08x msr=%08x esr=%04x btr=%08x\n",
219a9f61458SRichard Henderson                       env->pc, msr, env->esr, env->btr);
220a9f61458SRichard Henderson     } else {
221a9f61458SRichard Henderson         qemu_log_mask(CPU_LOG_INT,
222a9f61458SRichard Henderson                       "         to pc=%08x msr=%08x esr=%04x\n",
223a9f61458SRichard Henderson                       env->pc, msr, env->esr);
2244acb54baSEdgar E. Iglesias     }
2254acb54baSEdgar E. Iglesias }
2264acb54baSEdgar E. Iglesias 
22743a9ede1SJoe Komlodi hwaddr mb_cpu_get_phys_page_attrs_debug(CPUState *cs, vaddr addr,
22843a9ede1SJoe Komlodi                                         MemTxAttrs *attrs)
2294acb54baSEdgar E. Iglesias {
23000b941e5SAndreas Färber     MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs);
2314acb54baSEdgar E. Iglesias     target_ulong vaddr, paddr = 0;
2328ce97bc1SRichard Henderson     MicroBlazeMMULookup lu;
2333b916140SRichard Henderson     int mmu_idx = cpu_mmu_index(cs, false);
2344acb54baSEdgar E. Iglesias     unsigned int hit;
2354acb54baSEdgar E. Iglesias 
23643a9ede1SJoe Komlodi     /* Caller doesn't initialize */
23743a9ede1SJoe Komlodi     *attrs = (MemTxAttrs) {};
23843a9ede1SJoe Komlodi     attrs->secure = mb_cpu_access_is_secure(cpu, MMU_DATA_LOAD);
23943a9ede1SJoe Komlodi 
240d10367e0SEdgar E. Iglesias     if (mmu_idx != MMU_NOMMU_IDX) {
241de73ee1aSRichard Henderson         hit = mmu_translate(cpu, &lu, addr, 0, 0);
2424acb54baSEdgar E. Iglesias         if (hit) {
2434acb54baSEdgar E. Iglesias             vaddr = addr & TARGET_PAGE_MASK;
2444acb54baSEdgar E. Iglesias             paddr = lu.paddr + vaddr - lu.vaddr;
2454acb54baSEdgar E. Iglesias         } else
2464acb54baSEdgar E. Iglesias             paddr = 0; /* ???.  */
2474acb54baSEdgar E. Iglesias     } else
2484acb54baSEdgar E. Iglesias         paddr = addr & TARGET_PAGE_MASK;
2494acb54baSEdgar E. Iglesias 
2504acb54baSEdgar E. Iglesias     return paddr;
2514acb54baSEdgar E. Iglesias }
25229cd33d3SRichard Henderson 
25329cd33d3SRichard Henderson bool mb_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
25429cd33d3SRichard Henderson {
255*da953643SPhilippe Mathieu-Daudé     CPUMBState *env = cpu_env(cs);
25629cd33d3SRichard Henderson 
25729cd33d3SRichard Henderson     if ((interrupt_request & CPU_INTERRUPT_HARD)
2582e5282caSRichard Henderson         && (env->msr & MSR_IE)
2592e5282caSRichard Henderson         && !(env->msr & (MSR_EIP | MSR_BIP))
26029cd33d3SRichard Henderson         && !(env->iflags & (D_FLAG | IMM_FLAG))) {
26129cd33d3SRichard Henderson         cs->exception_index = EXCP_IRQ;
26229cd33d3SRichard Henderson         mb_cpu_do_interrupt(cs);
26329cd33d3SRichard Henderson         return true;
26429cd33d3SRichard Henderson     }
26529cd33d3SRichard Henderson     return false;
26629cd33d3SRichard Henderson }
267ab0c8d0fSRichard Henderson 
268eb3ef313SPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */
269eb3ef313SPhilippe Mathieu-Daudé 
270ab0c8d0fSRichard Henderson void mb_cpu_do_unaligned_access(CPUState *cs, vaddr addr,
271ab0c8d0fSRichard Henderson                                 MMUAccessType access_type,
272ab0c8d0fSRichard Henderson                                 int mmu_idx, uintptr_t retaddr)
273ab0c8d0fSRichard Henderson {
274ab0c8d0fSRichard Henderson     MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs);
275ab0c8d0fSRichard Henderson     uint32_t esr, iflags;
276ab0c8d0fSRichard Henderson 
277ab0c8d0fSRichard Henderson     /* Recover the pc and iflags from the corresponding insn_start.  */
2783d419a4dSRichard Henderson     cpu_restore_state(cs, retaddr);
279ab0c8d0fSRichard Henderson     iflags = cpu->env.iflags;
280ab0c8d0fSRichard Henderson 
281ab0c8d0fSRichard Henderson     qemu_log_mask(CPU_LOG_INT,
28219f27b6cSRichard Henderson                   "Unaligned access addr=" TARGET_FMT_lx " pc=%x iflags=%x\n",
28319f27b6cSRichard Henderson                   (target_ulong)addr, cpu->env.pc, iflags);
284ab0c8d0fSRichard Henderson 
285ab0c8d0fSRichard Henderson     esr = ESR_EC_UNALIGNED_DATA;
286ab0c8d0fSRichard Henderson     if (likely(iflags & ESR_ESS_FLAG)) {
287ab0c8d0fSRichard Henderson         esr |= iflags & ESR_ESS_MASK;
288ab0c8d0fSRichard Henderson     } else {
289ab0c8d0fSRichard Henderson         qemu_log_mask(LOG_UNIMP, "Unaligned access without ESR_ESS_FLAG\n");
290ab0c8d0fSRichard Henderson     }
291ab0c8d0fSRichard Henderson 
292ab0c8d0fSRichard Henderson     cpu->env.ear = addr;
293ab0c8d0fSRichard Henderson     cpu->env.esr = esr;
294ab0c8d0fSRichard Henderson     cs->exception_index = EXCP_HW_EXCP;
295ab0c8d0fSRichard Henderson     cpu_loop_exit(cs);
296ab0c8d0fSRichard Henderson }
297