14acb54baSEdgar E. Iglesias /* 24acb54baSEdgar E. Iglesias * MicroBlaze helper routines. 34acb54baSEdgar E. Iglesias * 44acb54baSEdgar E. Iglesias * Copyright (c) 2009 Edgar E. Iglesias <edgar.iglesias@gmail.com> 5dadc1064SPeter A. G. Crosthwaite * Copyright (c) 2009-2012 PetaLogix Qld Pty Ltd. 64acb54baSEdgar E. Iglesias * 74acb54baSEdgar E. Iglesias * This library is free software; you can redistribute it and/or 84acb54baSEdgar E. Iglesias * modify it under the terms of the GNU Lesser General Public 94acb54baSEdgar E. Iglesias * License as published by the Free Software Foundation; either 104acb54baSEdgar E. Iglesias * version 2 of the License, or (at your option) any later version. 114acb54baSEdgar E. Iglesias * 124acb54baSEdgar E. Iglesias * This library is distributed in the hope that it will be useful, 134acb54baSEdgar E. Iglesias * but WITHOUT ANY WARRANTY; without even the implied warranty of 144acb54baSEdgar E. Iglesias * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 154acb54baSEdgar E. Iglesias * Lesser General Public License for more details. 164acb54baSEdgar E. Iglesias * 174acb54baSEdgar E. Iglesias * You should have received a copy of the GNU Lesser General Public 188167ee88SBlue Swirl * License along with this library; if not, see <http://www.gnu.org/licenses/>. 194acb54baSEdgar E. Iglesias */ 204acb54baSEdgar E. Iglesias 218fd9deceSPeter Maydell #include "qemu/osdep.h" 224acb54baSEdgar E. Iglesias #include "cpu.h" 2363c91552SPaolo Bonzini #include "exec/exec-all.h" 241de7afc9SPaolo Bonzini #include "qemu/host-utils.h" 25508127e2SPaolo Bonzini #include "exec/log.h" 264acb54baSEdgar E. Iglesias 274acb54baSEdgar E. Iglesias #if defined(CONFIG_USER_ONLY) 284acb54baSEdgar E. Iglesias 2997a8ea5aSAndreas Färber void mb_cpu_do_interrupt(CPUState *cs) 304acb54baSEdgar E. Iglesias { 3197a8ea5aSAndreas Färber MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs); 3297a8ea5aSAndreas Färber CPUMBState *env = &cpu->env; 3397a8ea5aSAndreas Färber 3427103424SAndreas Färber cs->exception_index = -1; 358cc9b43fSPeter A. G. Crosthwaite env->res_addr = RES_ADDR_NONE; 3676e8187dSRichard Henderson env->regs[14] = env->pc; 374acb54baSEdgar E. Iglesias } 384acb54baSEdgar E. Iglesias 39f429d607SRichard Henderson bool mb_cpu_tlb_fill(CPUState *cs, vaddr address, int size, 40f429d607SRichard Henderson MMUAccessType access_type, int mmu_idx, 41f429d607SRichard Henderson bool probe, uintptr_t retaddr) 424acb54baSEdgar E. Iglesias { 4327103424SAndreas Färber cs->exception_index = 0xaa; 44f429d607SRichard Henderson cpu_loop_exit_restore(cs, retaddr); 454acb54baSEdgar E. Iglesias } 464acb54baSEdgar E. Iglesias 474acb54baSEdgar E. Iglesias #else /* !CONFIG_USER_ONLY */ 484acb54baSEdgar E. Iglesias 49f429d607SRichard Henderson bool mb_cpu_tlb_fill(CPUState *cs, vaddr address, int size, 50f429d607SRichard Henderson MMUAccessType access_type, int mmu_idx, 51f429d607SRichard Henderson bool probe, uintptr_t retaddr) 524acb54baSEdgar E. Iglesias { 537510454eSAndreas Färber MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs); 547510454eSAndreas Färber CPUMBState *env = &cpu->env; 558ce97bc1SRichard Henderson MicroBlazeMMULookup lu; 564acb54baSEdgar E. Iglesias unsigned int hit; 574acb54baSEdgar E. Iglesias int prot; 584acb54baSEdgar E. Iglesias 59f429d607SRichard Henderson if (mmu_idx == MMU_NOMMU_IDX) { 60f429d607SRichard Henderson /* MMU disabled or not available. */ 61f429d607SRichard Henderson address &= TARGET_PAGE_MASK; 62f429d607SRichard Henderson prot = PAGE_BITS; 63f429d607SRichard Henderson tlb_set_page(cs, address, address, prot, mmu_idx, TARGET_PAGE_SIZE); 64f429d607SRichard Henderson return true; 65f429d607SRichard Henderson } 664acb54baSEdgar E. Iglesias 67f429d607SRichard Henderson hit = mmu_translate(&env->mmu, &lu, address, access_type, mmu_idx); 68f429d607SRichard Henderson if (likely(hit)) { 69f429d607SRichard Henderson uint32_t vaddr = address & TARGET_PAGE_MASK; 70f429d607SRichard Henderson uint32_t paddr = lu.paddr + vaddr - lu.vaddr; 714acb54baSEdgar E. Iglesias 72339aaf5bSAntony Pavlov qemu_log_mask(CPU_LOG_MMU, "MMU map mmu=%d v=%x p=%x prot=%x\n", 73339aaf5bSAntony Pavlov mmu_idx, vaddr, paddr, lu.prot); 740c591eb0SAndreas Färber tlb_set_page(cs, vaddr, paddr, lu.prot, mmu_idx, TARGET_PAGE_SIZE); 75f429d607SRichard Henderson return true; 76f429d607SRichard Henderson } 77f429d607SRichard Henderson 78f429d607SRichard Henderson /* TLB miss. */ 79f429d607SRichard Henderson if (probe) { 80f429d607SRichard Henderson return false; 81f429d607SRichard Henderson } 82f429d607SRichard Henderson 83339aaf5bSAntony Pavlov qemu_log_mask(CPU_LOG_MMU, "mmu=%d miss v=%" VADDR_PRIx "\n", 84339aaf5bSAntony Pavlov mmu_idx, address); 854acb54baSEdgar E. Iglesias 86b2e80a3cSRichard Henderson env->ear = address; 874acb54baSEdgar E. Iglesias switch (lu.err) { 884acb54baSEdgar E. Iglesias case ERR_PROT: 8978e9caf2SRichard Henderson env->esr = access_type == MMU_INST_FETCH ? 17 : 16; 9078e9caf2SRichard Henderson env->esr |= (access_type == MMU_DATA_STORE) << 10; 914acb54baSEdgar E. Iglesias break; 924acb54baSEdgar E. Iglesias case ERR_MISS: 9378e9caf2SRichard Henderson env->esr = access_type == MMU_INST_FETCH ? 19 : 18; 9478e9caf2SRichard Henderson env->esr |= (access_type == MMU_DATA_STORE) << 10; 954acb54baSEdgar E. Iglesias break; 964acb54baSEdgar E. Iglesias default: 974acb54baSEdgar E. Iglesias abort(); 984acb54baSEdgar E. Iglesias } 994acb54baSEdgar E. Iglesias 10027103424SAndreas Färber if (cs->exception_index == EXCP_MMU) { 101a47dddd7SAndreas Färber cpu_abort(cs, "recursive faults\n"); 1024acb54baSEdgar E. Iglesias } 1034acb54baSEdgar E. Iglesias 1044acb54baSEdgar E. Iglesias /* TLB miss. */ 10527103424SAndreas Färber cs->exception_index = EXCP_MMU; 106f429d607SRichard Henderson cpu_loop_exit_restore(cs, retaddr); 1074acb54baSEdgar E. Iglesias } 108f429d607SRichard Henderson 10997a8ea5aSAndreas Färber void mb_cpu_do_interrupt(CPUState *cs) 1104acb54baSEdgar E. Iglesias { 11197a8ea5aSAndreas Färber MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs); 11297a8ea5aSAndreas Färber CPUMBState *env = &cpu->env; 1131074c0fbSRichard Henderson uint32_t t, msr = mb_cpu_read_msr(env); 114a9f61458SRichard Henderson bool set_esr; 1154acb54baSEdgar E. Iglesias 1165225d669SStefan Weil /* IMM flag cannot propagate across a branch and into the dslot. */ 11788e74b61SRichard Henderson assert((env->iflags & (D_FLAG | IMM_FLAG)) != (D_FLAG | IMM_FLAG)); 11888e74b61SRichard Henderson /* BIMM flag cannot be set without D_FLAG. */ 11988e74b61SRichard Henderson assert((env->iflags & (D_FLAG | BIMM_FLAG)) != BIMM_FLAG); 12088e74b61SRichard Henderson /* RTI flags are private to translate. */ 1214acb54baSEdgar E. Iglesias assert(!(env->iflags & (DRTI_FLAG | DRTE_FLAG | DRTB_FLAG))); 122a9f61458SRichard Henderson 12327103424SAndreas Färber switch (cs->exception_index) { 124cedb936bSEdgar E. Iglesias case EXCP_HW_EXCP: 125*a4bcfc33SRichard Henderson if (!(cpu->cfg.pvr_regs[0] & PVR0_USE_EXC_MASK)) { 126a9f61458SRichard Henderson qemu_log_mask(LOG_GUEST_ERROR, 127a9f61458SRichard Henderson "Exception raised on system without exceptions!\n"); 128cedb936bSEdgar E. Iglesias return; 129cedb936bSEdgar E. Iglesias } 130cedb936bSEdgar E. Iglesias 131a9f61458SRichard Henderson qemu_log_mask(CPU_LOG_INT, 132a9f61458SRichard Henderson "INT: HWE at pc=%08x msr=%08x iflags=%x\n", 133a9f61458SRichard Henderson env->pc, msr, env->iflags); 134cedb936bSEdgar E. Iglesias 135cedb936bSEdgar E. Iglesias /* Exception breaks branch + dslot sequence? */ 136a9f61458SRichard Henderson set_esr = true; 137a9f61458SRichard Henderson env->esr &= ~D_FLAG; 138cedb936bSEdgar E. Iglesias if (env->iflags & D_FLAG) { 139a9f61458SRichard Henderson env->esr |= D_FLAG; 1406fbf78f2SRichard Henderson env->btr = env->btarget; 141cedb936bSEdgar E. Iglesias } 142cedb936bSEdgar E. Iglesias 143cedb936bSEdgar E. Iglesias /* Exception in progress. */ 1441074c0fbSRichard Henderson msr |= MSR_EIP; 145a9f61458SRichard Henderson env->regs[17] = env->pc + 4; 14676e8187dSRichard Henderson env->pc = cpu->cfg.base_vectors + 0x20; 147cedb936bSEdgar E. Iglesias break; 148cedb936bSEdgar E. Iglesias 1494acb54baSEdgar E. Iglesias case EXCP_MMU: 150e3f8d192SRichard Henderson qemu_log_mask(CPU_LOG_INT, 151a9f61458SRichard Henderson "INT: MMU at pc=%08x msr=%08x " 152a9f61458SRichard Henderson "ear=%" PRIx64 " iflags=%x\n", 153a9f61458SRichard Henderson env->pc, msr, env->ear, env->iflags); 154e3f8d192SRichard Henderson 1554acb54baSEdgar E. Iglesias /* Exception breaks branch + dslot sequence? */ 156a9f61458SRichard Henderson set_esr = true; 157a9f61458SRichard Henderson env->esr &= ~D_FLAG; 1584acb54baSEdgar E. Iglesias if (env->iflags & D_FLAG) { 159a9f61458SRichard Henderson env->esr |= D_FLAG; 1606fbf78f2SRichard Henderson env->btr = env->btarget; 1614acb54baSEdgar E. Iglesias /* Reexecute the branch. */ 162a9f61458SRichard Henderson env->regs[17] = env->pc - (env->iflags & BIMM_FLAG ? 8 : 4); 1634acb54baSEdgar E. Iglesias } else if (env->iflags & IMM_FLAG) { 164a9f61458SRichard Henderson /* Reexecute the imm. */ 165a9f61458SRichard Henderson env->regs[17] = env->pc - 4; 166a9f61458SRichard Henderson } else { 167a9f61458SRichard Henderson env->regs[17] = env->pc; 1684acb54baSEdgar E. Iglesias } 1694acb54baSEdgar E. Iglesias 1704acb54baSEdgar E. Iglesias /* Exception in progress. */ 1711074c0fbSRichard Henderson msr |= MSR_EIP; 17276e8187dSRichard Henderson env->pc = cpu->cfg.base_vectors + 0x20; 1734acb54baSEdgar E. Iglesias break; 1744acb54baSEdgar E. Iglesias 1754acb54baSEdgar E. Iglesias case EXCP_IRQ: 1761074c0fbSRichard Henderson assert(!(msr & (MSR_EIP | MSR_BIP))); 1771074c0fbSRichard Henderson assert(msr & MSR_IE); 17888e74b61SRichard Henderson assert(!(env->iflags & (D_FLAG | IMM_FLAG))); 1794acb54baSEdgar E. Iglesias 1804acb54baSEdgar E. Iglesias qemu_log_mask(CPU_LOG_INT, 181a9f61458SRichard Henderson "INT: DEV at pc=%08x msr=%08x iflags=%x\n", 182a9f61458SRichard Henderson env->pc, msr, env->iflags); 183a9f61458SRichard Henderson set_esr = false; 1844acb54baSEdgar E. Iglesias 185a9f61458SRichard Henderson /* Disable interrupts. */ 186a9f61458SRichard Henderson msr &= ~MSR_IE; 18776e8187dSRichard Henderson env->regs[14] = env->pc; 18876e8187dSRichard Henderson env->pc = cpu->cfg.base_vectors + 0x10; 1894acb54baSEdgar E. Iglesias break; 1904acb54baSEdgar E. Iglesias 1914acb54baSEdgar E. Iglesias case EXCP_HW_BREAK: 19288e74b61SRichard Henderson assert(!(env->iflags & (D_FLAG | IMM_FLAG))); 19388e74b61SRichard Henderson 1944acb54baSEdgar E. Iglesias qemu_log_mask(CPU_LOG_INT, 195a9f61458SRichard Henderson "INT: BRK at pc=%08x msr=%08x iflags=%x\n", 196a9f61458SRichard Henderson env->pc, msr, env->iflags); 197a9f61458SRichard Henderson set_esr = false; 198a9f61458SRichard Henderson 199a9f61458SRichard Henderson /* Break in progress. */ 2001074c0fbSRichard Henderson msr |= MSR_BIP; 20176e8187dSRichard Henderson env->regs[16] = env->pc; 20276e8187dSRichard Henderson env->pc = cpu->cfg.base_vectors + 0x18; 2034acb54baSEdgar E. Iglesias break; 204a9f61458SRichard Henderson 2054acb54baSEdgar E. Iglesias default: 206a9f61458SRichard Henderson cpu_abort(cs, "unhandled exception type=%d\n", cs->exception_index); 207a9f61458SRichard Henderson /* not reached */ 208a9f61458SRichard Henderson } 209a9f61458SRichard Henderson 210a9f61458SRichard Henderson /* Save previous mode, disable mmu, disable user-mode. */ 211a9f61458SRichard Henderson t = (msr & (MSR_VM | MSR_UM)) << 1; 212a9f61458SRichard Henderson msr &= ~(MSR_VMS | MSR_UMS | MSR_VM | MSR_UM); 213a9f61458SRichard Henderson msr |= t; 214a9f61458SRichard Henderson mb_cpu_write_msr(env, msr); 215a9f61458SRichard Henderson 216a9f61458SRichard Henderson env->res_addr = RES_ADDR_NONE; 217a9f61458SRichard Henderson env->iflags = 0; 218a9f61458SRichard Henderson 219a9f61458SRichard Henderson if (!set_esr) { 220a9f61458SRichard Henderson qemu_log_mask(CPU_LOG_INT, 221a9f61458SRichard Henderson " to pc=%08x msr=%08x\n", env->pc, msr); 222a9f61458SRichard Henderson } else if (env->esr & D_FLAG) { 223a9f61458SRichard Henderson qemu_log_mask(CPU_LOG_INT, 224a9f61458SRichard Henderson " to pc=%08x msr=%08x esr=%04x btr=%08x\n", 225a9f61458SRichard Henderson env->pc, msr, env->esr, env->btr); 226a9f61458SRichard Henderson } else { 227a9f61458SRichard Henderson qemu_log_mask(CPU_LOG_INT, 228a9f61458SRichard Henderson " to pc=%08x msr=%08x esr=%04x\n", 229a9f61458SRichard Henderson env->pc, msr, env->esr); 2304acb54baSEdgar E. Iglesias } 2314acb54baSEdgar E. Iglesias } 2324acb54baSEdgar E. Iglesias 23300b941e5SAndreas Färber hwaddr mb_cpu_get_phys_page_debug(CPUState *cs, vaddr addr) 2344acb54baSEdgar E. Iglesias { 23500b941e5SAndreas Färber MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs); 23600b941e5SAndreas Färber CPUMBState *env = &cpu->env; 2374acb54baSEdgar E. Iglesias target_ulong vaddr, paddr = 0; 2388ce97bc1SRichard Henderson MicroBlazeMMULookup lu; 239d10367e0SEdgar E. Iglesias int mmu_idx = cpu_mmu_index(env, false); 2404acb54baSEdgar E. Iglesias unsigned int hit; 2414acb54baSEdgar E. Iglesias 242d10367e0SEdgar E. Iglesias if (mmu_idx != MMU_NOMMU_IDX) { 2434acb54baSEdgar E. Iglesias hit = mmu_translate(&env->mmu, &lu, addr, 0, 0); 2444acb54baSEdgar E. Iglesias if (hit) { 2454acb54baSEdgar E. Iglesias vaddr = addr & TARGET_PAGE_MASK; 2464acb54baSEdgar E. Iglesias paddr = lu.paddr + vaddr - lu.vaddr; 2474acb54baSEdgar E. Iglesias } else 2484acb54baSEdgar E. Iglesias paddr = 0; /* ???. */ 2494acb54baSEdgar E. Iglesias } else 2504acb54baSEdgar E. Iglesias paddr = addr & TARGET_PAGE_MASK; 2514acb54baSEdgar E. Iglesias 2524acb54baSEdgar E. Iglesias return paddr; 2534acb54baSEdgar E. Iglesias } 2544acb54baSEdgar E. Iglesias #endif 25529cd33d3SRichard Henderson 25629cd33d3SRichard Henderson bool mb_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 25729cd33d3SRichard Henderson { 25829cd33d3SRichard Henderson MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs); 25929cd33d3SRichard Henderson CPUMBState *env = &cpu->env; 26029cd33d3SRichard Henderson 26129cd33d3SRichard Henderson if ((interrupt_request & CPU_INTERRUPT_HARD) 2622e5282caSRichard Henderson && (env->msr & MSR_IE) 2632e5282caSRichard Henderson && !(env->msr & (MSR_EIP | MSR_BIP)) 26429cd33d3SRichard Henderson && !(env->iflags & (D_FLAG | IMM_FLAG))) { 26529cd33d3SRichard Henderson cs->exception_index = EXCP_IRQ; 26629cd33d3SRichard Henderson mb_cpu_do_interrupt(cs); 26729cd33d3SRichard Henderson return true; 26829cd33d3SRichard Henderson } 26929cd33d3SRichard Henderson return false; 27029cd33d3SRichard Henderson } 271ab0c8d0fSRichard Henderson 272ab0c8d0fSRichard Henderson void mb_cpu_do_unaligned_access(CPUState *cs, vaddr addr, 273ab0c8d0fSRichard Henderson MMUAccessType access_type, 274ab0c8d0fSRichard Henderson int mmu_idx, uintptr_t retaddr) 275ab0c8d0fSRichard Henderson { 276ab0c8d0fSRichard Henderson MicroBlazeCPU *cpu = MICROBLAZE_CPU(cs); 277ab0c8d0fSRichard Henderson uint32_t esr, iflags; 278ab0c8d0fSRichard Henderson 279ab0c8d0fSRichard Henderson /* Recover the pc and iflags from the corresponding insn_start. */ 280ab0c8d0fSRichard Henderson cpu_restore_state(cs, retaddr, true); 281ab0c8d0fSRichard Henderson iflags = cpu->env.iflags; 282ab0c8d0fSRichard Henderson 283ab0c8d0fSRichard Henderson qemu_log_mask(CPU_LOG_INT, 28419f27b6cSRichard Henderson "Unaligned access addr=" TARGET_FMT_lx " pc=%x iflags=%x\n", 28519f27b6cSRichard Henderson (target_ulong)addr, cpu->env.pc, iflags); 286ab0c8d0fSRichard Henderson 287ab0c8d0fSRichard Henderson esr = ESR_EC_UNALIGNED_DATA; 288ab0c8d0fSRichard Henderson if (likely(iflags & ESR_ESS_FLAG)) { 289ab0c8d0fSRichard Henderson esr |= iflags & ESR_ESS_MASK; 290ab0c8d0fSRichard Henderson } else { 291ab0c8d0fSRichard Henderson qemu_log_mask(LOG_UNIMP, "Unaligned access without ESR_ESS_FLAG\n"); 292ab0c8d0fSRichard Henderson } 293ab0c8d0fSRichard Henderson 294ab0c8d0fSRichard Henderson cpu->env.ear = addr; 295ab0c8d0fSRichard Henderson cpu->env.esr = esr; 296ab0c8d0fSRichard Henderson cs->exception_index = EXCP_HW_EXCP; 297ab0c8d0fSRichard Henderson cpu_loop_exit(cs); 298ab0c8d0fSRichard Henderson } 299