xref: /qemu/target/microblaze/helper.c (revision 8167ee883931cb20c6264fc19d040ce2dc6ceaaa)
14acb54baSEdgar E. Iglesias /*
24acb54baSEdgar E. Iglesias  *  MicroBlaze helper routines.
34acb54baSEdgar E. Iglesias  *
44acb54baSEdgar E. Iglesias  *  Copyright (c) 2009 Edgar E. Iglesias <edgar.iglesias@gmail.com>
54acb54baSEdgar E. Iglesias  *
64acb54baSEdgar E. Iglesias  * This library is free software; you can redistribute it and/or
74acb54baSEdgar E. Iglesias  * modify it under the terms of the GNU Lesser General Public
84acb54baSEdgar E. Iglesias  * License as published by the Free Software Foundation; either
94acb54baSEdgar E. Iglesias  * version 2 of the License, or (at your option) any later version.
104acb54baSEdgar E. Iglesias  *
114acb54baSEdgar E. Iglesias  * This library is distributed in the hope that it will be useful,
124acb54baSEdgar E. Iglesias  * but WITHOUT ANY WARRANTY; without even the implied warranty of
134acb54baSEdgar E. Iglesias  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
144acb54baSEdgar E. Iglesias  * Lesser General Public License for more details.
154acb54baSEdgar E. Iglesias  *
164acb54baSEdgar E. Iglesias  * You should have received a copy of the GNU Lesser General Public
178167ee88SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
184acb54baSEdgar E. Iglesias  */
194acb54baSEdgar E. Iglesias 
204acb54baSEdgar E. Iglesias #include <stdio.h>
214acb54baSEdgar E. Iglesias #include <string.h>
224acb54baSEdgar E. Iglesias #include <assert.h>
234acb54baSEdgar E. Iglesias 
244acb54baSEdgar E. Iglesias #include "config.h"
254acb54baSEdgar E. Iglesias #include "cpu.h"
264acb54baSEdgar E. Iglesias #include "exec-all.h"
274acb54baSEdgar E. Iglesias #include "host-utils.h"
284acb54baSEdgar E. Iglesias 
294acb54baSEdgar E. Iglesias #define D(x)
304acb54baSEdgar E. Iglesias #define DMMU(x)
314acb54baSEdgar E. Iglesias 
324acb54baSEdgar E. Iglesias #if defined(CONFIG_USER_ONLY)
334acb54baSEdgar E. Iglesias 
344acb54baSEdgar E. Iglesias void do_interrupt (CPUState *env)
354acb54baSEdgar E. Iglesias {
364acb54baSEdgar E. Iglesias     env->exception_index = -1;
374acb54baSEdgar E. Iglesias     env->regs[14] = env->sregs[SR_PC];
384acb54baSEdgar E. Iglesias }
394acb54baSEdgar E. Iglesias 
404acb54baSEdgar E. Iglesias int cpu_mb_handle_mmu_fault(CPUState * env, target_ulong address, int rw,
414acb54baSEdgar E. Iglesias                              int mmu_idx, int is_softmmu)
424acb54baSEdgar E. Iglesias {
434acb54baSEdgar E. Iglesias     env->exception_index = 0xaa;
444acb54baSEdgar E. Iglesias     cpu_dump_state(env, stderr, fprintf, 0);
454acb54baSEdgar E. Iglesias     return 1;
464acb54baSEdgar E. Iglesias }
474acb54baSEdgar E. Iglesias 
484acb54baSEdgar E. Iglesias target_phys_addr_t cpu_get_phys_page_debug(CPUState * env, target_ulong addr)
494acb54baSEdgar E. Iglesias {
504acb54baSEdgar E. Iglesias     return addr;
514acb54baSEdgar E. Iglesias }
524acb54baSEdgar E. Iglesias 
534acb54baSEdgar E. Iglesias #else /* !CONFIG_USER_ONLY */
544acb54baSEdgar E. Iglesias 
554acb54baSEdgar E. Iglesias int cpu_mb_handle_mmu_fault (CPUState *env, target_ulong address, int rw,
564acb54baSEdgar E. Iglesias                                int mmu_idx, int is_softmmu)
574acb54baSEdgar E. Iglesias {
584acb54baSEdgar E. Iglesias     unsigned int hit;
594acb54baSEdgar E. Iglesias     unsigned int mmu_available;
604acb54baSEdgar E. Iglesias     int r = 1;
614acb54baSEdgar E. Iglesias     int prot;
624acb54baSEdgar E. Iglesias 
634acb54baSEdgar E. Iglesias     mmu_available = 0;
644acb54baSEdgar E. Iglesias     if (env->pvr.regs[0] & PVR0_USE_MMU) {
654acb54baSEdgar E. Iglesias         mmu_available = 1;
664acb54baSEdgar E. Iglesias         if ((env->pvr.regs[0] & PVR0_PVR_FULL_MASK)
674acb54baSEdgar E. Iglesias             && (env->pvr.regs[11] & PVR11_USE_MMU) != PVR11_USE_MMU) {
684acb54baSEdgar E. Iglesias             mmu_available = 0;
694acb54baSEdgar E. Iglesias         }
704acb54baSEdgar E. Iglesias     }
714acb54baSEdgar E. Iglesias 
724acb54baSEdgar E. Iglesias     /* Translate if the MMU is available and enabled.  */
734acb54baSEdgar E. Iglesias     if (mmu_available && (env->sregs[SR_MSR] & MSR_VM)) {
744acb54baSEdgar E. Iglesias         target_ulong vaddr, paddr;
754acb54baSEdgar E. Iglesias         struct microblaze_mmu_lookup lu;
764acb54baSEdgar E. Iglesias 
774acb54baSEdgar E. Iglesias         hit = mmu_translate(&env->mmu, &lu, address, rw, mmu_idx);
784acb54baSEdgar E. Iglesias         if (hit) {
794acb54baSEdgar E. Iglesias             vaddr = address & TARGET_PAGE_MASK;
804acb54baSEdgar E. Iglesias             paddr = lu.paddr + vaddr - lu.vaddr;
814acb54baSEdgar E. Iglesias 
824acb54baSEdgar E. Iglesias             DMMU(qemu_log("MMU map mmu=%d v=%x p=%x prot=%x\n",
834acb54baSEdgar E. Iglesias                      mmu_idx, vaddr, paddr, lu.prot));
844acb54baSEdgar E. Iglesias             r = tlb_set_page(env, vaddr,
854acb54baSEdgar E. Iglesias                              paddr, lu.prot, mmu_idx, is_softmmu);
864acb54baSEdgar E. Iglesias         } else {
874acb54baSEdgar E. Iglesias             env->sregs[SR_EAR] = address;
884acb54baSEdgar E. Iglesias             DMMU(qemu_log("mmu=%d miss addr=%x\n", mmu_idx, vaddr));
894acb54baSEdgar E. Iglesias 
904acb54baSEdgar E. Iglesias             switch (lu.err) {
914acb54baSEdgar E. Iglesias                 case ERR_PROT:
924acb54baSEdgar E. Iglesias                     env->sregs[SR_ESR] = rw == 2 ? 17 : 16;
934acb54baSEdgar E. Iglesias                     env->sregs[SR_ESR] |= (rw == 1) << 10;
944acb54baSEdgar E. Iglesias                     break;
954acb54baSEdgar E. Iglesias                 case ERR_MISS:
964acb54baSEdgar E. Iglesias                     env->sregs[SR_ESR] = rw == 2 ? 19 : 18;
974acb54baSEdgar E. Iglesias                     env->sregs[SR_ESR] |= (rw == 1) << 10;
984acb54baSEdgar E. Iglesias                     break;
994acb54baSEdgar E. Iglesias                 default:
1004acb54baSEdgar E. Iglesias                     abort();
1014acb54baSEdgar E. Iglesias                     break;
1024acb54baSEdgar E. Iglesias             }
1034acb54baSEdgar E. Iglesias 
1044acb54baSEdgar E. Iglesias             if (env->exception_index == EXCP_MMU) {
1054acb54baSEdgar E. Iglesias                 cpu_abort(env, "recursive faults\n");
1064acb54baSEdgar E. Iglesias             }
1074acb54baSEdgar E. Iglesias 
1084acb54baSEdgar E. Iglesias             /* TLB miss.  */
1094acb54baSEdgar E. Iglesias             env->exception_index = EXCP_MMU;
1104acb54baSEdgar E. Iglesias         }
1114acb54baSEdgar E. Iglesias     } else {
1124acb54baSEdgar E. Iglesias         /* MMU disabled or not available.  */
1134acb54baSEdgar E. Iglesias         address &= TARGET_PAGE_MASK;
1144acb54baSEdgar E. Iglesias         prot = PAGE_BITS;
1154acb54baSEdgar E. Iglesias         r = tlb_set_page(env, address, address, prot, mmu_idx, is_softmmu);
1164acb54baSEdgar E. Iglesias     }
1174acb54baSEdgar E. Iglesias     return r;
1184acb54baSEdgar E. Iglesias }
1194acb54baSEdgar E. Iglesias 
1204acb54baSEdgar E. Iglesias void do_interrupt(CPUState *env)
1214acb54baSEdgar E. Iglesias {
1224acb54baSEdgar E. Iglesias     uint32_t t;
1234acb54baSEdgar E. Iglesias 
1244acb54baSEdgar E. Iglesias     /* IMM flag cannot propagate accross a branch and into the dslot.  */
1254acb54baSEdgar E. Iglesias     assert(!((env->iflags & D_FLAG) && (env->iflags & IMM_FLAG)));
1264acb54baSEdgar E. Iglesias     assert(!(env->iflags & (DRTI_FLAG | DRTE_FLAG | DRTB_FLAG)));
1274acb54baSEdgar E. Iglesias /*    assert(env->sregs[SR_MSR] & (MSR_EE)); Only for HW exceptions.  */
1284acb54baSEdgar E. Iglesias     switch (env->exception_index) {
1294acb54baSEdgar E. Iglesias         case EXCP_MMU:
1304acb54baSEdgar E. Iglesias             env->regs[17] = env->sregs[SR_PC];
1314acb54baSEdgar E. Iglesias 
1324acb54baSEdgar E. Iglesias             /* Exception breaks branch + dslot sequence?  */
1334acb54baSEdgar E. Iglesias             if (env->iflags & D_FLAG) {
1344acb54baSEdgar E. Iglesias                 D(qemu_log("D_FLAG set at exception bimm=%d\n", env->bimm));
1354acb54baSEdgar E. Iglesias                 env->sregs[SR_ESR] |= 1 << 12 ;
1364acb54baSEdgar E. Iglesias                 env->sregs[SR_BTR] = env->btarget;
1374acb54baSEdgar E. Iglesias 
1384acb54baSEdgar E. Iglesias                 /* Reexecute the branch.  */
1394acb54baSEdgar E. Iglesias                 env->regs[17] -= 4;
1404acb54baSEdgar E. Iglesias                 /* was the branch immprefixed?.  */
1414acb54baSEdgar E. Iglesias                 if (env->bimm) {
1424acb54baSEdgar E. Iglesias                     qemu_log_mask(CPU_LOG_INT,
1434acb54baSEdgar E. Iglesias                                   "bimm exception at pc=%x iflags=%x\n",
1444acb54baSEdgar E. Iglesias                                   env->sregs[SR_PC], env->iflags);
1454acb54baSEdgar E. Iglesias                     env->regs[17] -= 4;
1464acb54baSEdgar E. Iglesias                     log_cpu_state_mask(CPU_LOG_INT, env, 0);
1474acb54baSEdgar E. Iglesias                 }
1484acb54baSEdgar E. Iglesias             } else if (env->iflags & IMM_FLAG) {
1494acb54baSEdgar E. Iglesias                 D(qemu_log("IMM_FLAG set at exception\n"));
1504acb54baSEdgar E. Iglesias                 env->regs[17] -= 4;
1514acb54baSEdgar E. Iglesias             }
1524acb54baSEdgar E. Iglesias 
1534acb54baSEdgar E. Iglesias             /* Disable the MMU.  */
1544acb54baSEdgar E. Iglesias             t = (env->sregs[SR_MSR] & (MSR_VM | MSR_UM)) << 1;
1554acb54baSEdgar E. Iglesias             env->sregs[SR_MSR] &= ~(MSR_VMS | MSR_UMS | MSR_VM | MSR_UM);
1564acb54baSEdgar E. Iglesias             env->sregs[SR_MSR] |= t;
1574acb54baSEdgar E. Iglesias             /* Exception in progress.  */
1584acb54baSEdgar E. Iglesias             env->sregs[SR_MSR] |= MSR_EIP;
1594acb54baSEdgar E. Iglesias 
1604acb54baSEdgar E. Iglesias             qemu_log_mask(CPU_LOG_INT,
1614acb54baSEdgar E. Iglesias                           "exception at pc=%x ear=%x iflags=%x\n",
1624acb54baSEdgar E. Iglesias                           env->sregs[SR_PC], env->sregs[SR_EAR], env->iflags);
1634acb54baSEdgar E. Iglesias             log_cpu_state_mask(CPU_LOG_INT, env, 0);
1644acb54baSEdgar E. Iglesias             env->iflags &= ~(IMM_FLAG | D_FLAG);
1654acb54baSEdgar E. Iglesias             env->sregs[SR_PC] = 0x20;
1664acb54baSEdgar E. Iglesias             break;
1674acb54baSEdgar E. Iglesias 
1684acb54baSEdgar E. Iglesias         case EXCP_IRQ:
1694acb54baSEdgar E. Iglesias             assert(!(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP)));
1704acb54baSEdgar E. Iglesias             assert(env->sregs[SR_MSR] & MSR_IE);
1714acb54baSEdgar E. Iglesias             assert(!(env->iflags & D_FLAG));
1724acb54baSEdgar E. Iglesias 
1734acb54baSEdgar E. Iglesias             t = (env->sregs[SR_MSR] & (MSR_VM | MSR_UM)) << 1;
1744acb54baSEdgar E. Iglesias 
1754acb54baSEdgar E. Iglesias #if 0
1764acb54baSEdgar E. Iglesias #include "disas.h"
1774acb54baSEdgar E. Iglesias 
1784acb54baSEdgar E. Iglesias /* Useful instrumentation when debugging interrupt issues in either
1794acb54baSEdgar E. Iglesias    the models or in sw.  */
1804acb54baSEdgar E. Iglesias             {
1814acb54baSEdgar E. Iglesias                 const char *sym;
1824acb54baSEdgar E. Iglesias 
1834acb54baSEdgar E. Iglesias                 sym = lookup_symbol(env->sregs[SR_PC]);
1844acb54baSEdgar E. Iglesias                 if (sym
1854acb54baSEdgar E. Iglesias                     && (!strcmp("netif_rx", sym)
1864acb54baSEdgar E. Iglesias                         || !strcmp("process_backlog", sym))) {
1874acb54baSEdgar E. Iglesias 
1884acb54baSEdgar E. Iglesias                     qemu_log(
1894acb54baSEdgar E. Iglesias                          "interrupt at pc=%x msr=%x %x iflags=%x sym=%s\n",
1904acb54baSEdgar E. Iglesias                          env->sregs[SR_PC], env->sregs[SR_MSR], t, env->iflags,
1914acb54baSEdgar E. Iglesias                          sym);
1924acb54baSEdgar E. Iglesias 
1934acb54baSEdgar E. Iglesias                     log_cpu_state(env, 0);
1944acb54baSEdgar E. Iglesias                 }
1954acb54baSEdgar E. Iglesias             }
1964acb54baSEdgar E. Iglesias #endif
1974acb54baSEdgar E. Iglesias             qemu_log_mask(CPU_LOG_INT,
1984acb54baSEdgar E. Iglesias                          "interrupt at pc=%x msr=%x %x iflags=%x\n",
1994acb54baSEdgar E. Iglesias                          env->sregs[SR_PC], env->sregs[SR_MSR], t, env->iflags);
2004acb54baSEdgar E. Iglesias 
2014acb54baSEdgar E. Iglesias             env->sregs[SR_MSR] &= ~(MSR_VMS | MSR_UMS | MSR_VM \
2024acb54baSEdgar E. Iglesias                                     | MSR_UM | MSR_IE);
2034acb54baSEdgar E. Iglesias             env->sregs[SR_MSR] |= t;
2044acb54baSEdgar E. Iglesias 
2054acb54baSEdgar E. Iglesias             env->regs[14] = env->sregs[SR_PC];
2064acb54baSEdgar E. Iglesias             env->sregs[SR_PC] = 0x10;
2074acb54baSEdgar E. Iglesias             //log_cpu_state_mask(CPU_LOG_INT, env, 0);
2084acb54baSEdgar E. Iglesias             break;
2094acb54baSEdgar E. Iglesias 
2104acb54baSEdgar E. Iglesias         case EXCP_BREAK:
2114acb54baSEdgar E. Iglesias         case EXCP_HW_BREAK:
2124acb54baSEdgar E. Iglesias             assert(!(env->iflags & IMM_FLAG));
2134acb54baSEdgar E. Iglesias             assert(!(env->iflags & D_FLAG));
2144acb54baSEdgar E. Iglesias             t = (env->sregs[SR_MSR] & (MSR_VM | MSR_UM)) << 1;
2154acb54baSEdgar E. Iglesias             qemu_log_mask(CPU_LOG_INT,
2164acb54baSEdgar E. Iglesias                         "break at pc=%x msr=%x %x iflags=%x\n",
2174acb54baSEdgar E. Iglesias                         env->sregs[SR_PC], env->sregs[SR_MSR], t, env->iflags);
2184acb54baSEdgar E. Iglesias             log_cpu_state_mask(CPU_LOG_INT, env, 0);
2194acb54baSEdgar E. Iglesias             env->sregs[SR_MSR] &= ~(MSR_VMS | MSR_UMS | MSR_VM | MSR_UM);
2204acb54baSEdgar E. Iglesias             env->sregs[SR_MSR] |= t;
2214acb54baSEdgar E. Iglesias             env->sregs[SR_MSR] |= MSR_BIP;
2224acb54baSEdgar E. Iglesias             if (env->exception_index == EXCP_HW_BREAK) {
2234acb54baSEdgar E. Iglesias                 env->regs[16] = env->sregs[SR_PC];
2244acb54baSEdgar E. Iglesias                 env->sregs[SR_MSR] |= MSR_BIP;
2254acb54baSEdgar E. Iglesias                 env->sregs[SR_PC] = 0x18;
2264acb54baSEdgar E. Iglesias             } else
2274acb54baSEdgar E. Iglesias                 env->sregs[SR_PC] = env->btarget;
2284acb54baSEdgar E. Iglesias             break;
2294acb54baSEdgar E. Iglesias         default:
2304acb54baSEdgar E. Iglesias             cpu_abort(env, "unhandled exception type=%d\n",
2314acb54baSEdgar E. Iglesias                       env->exception_index);
2324acb54baSEdgar E. Iglesias             break;
2334acb54baSEdgar E. Iglesias     }
2344acb54baSEdgar E. Iglesias }
2354acb54baSEdgar E. Iglesias 
2364acb54baSEdgar E. Iglesias target_phys_addr_t cpu_get_phys_page_debug(CPUState * env, target_ulong addr)
2374acb54baSEdgar E. Iglesias {
2384acb54baSEdgar E. Iglesias     target_ulong vaddr, paddr = 0;
2394acb54baSEdgar E. Iglesias     struct microblaze_mmu_lookup lu;
2404acb54baSEdgar E. Iglesias     unsigned int hit;
2414acb54baSEdgar E. Iglesias 
2424acb54baSEdgar E. Iglesias     if (env->sregs[SR_MSR] & MSR_VM) {
2434acb54baSEdgar E. Iglesias         hit = mmu_translate(&env->mmu, &lu, addr, 0, 0);
2444acb54baSEdgar E. Iglesias         if (hit) {
2454acb54baSEdgar E. Iglesias             vaddr = addr & TARGET_PAGE_MASK;
2464acb54baSEdgar E. Iglesias             paddr = lu.paddr + vaddr - lu.vaddr;
2474acb54baSEdgar E. Iglesias         } else
2484acb54baSEdgar E. Iglesias             paddr = 0; /* ???.  */
2494acb54baSEdgar E. Iglesias     } else
2504acb54baSEdgar E. Iglesias         paddr = addr & TARGET_PAGE_MASK;
2514acb54baSEdgar E. Iglesias 
2524acb54baSEdgar E. Iglesias     return paddr;
2534acb54baSEdgar E. Iglesias }
2544acb54baSEdgar E. Iglesias #endif
255