10633879fSpbrook /* 20633879fSpbrook * M68K helper routines 30633879fSpbrook * 40633879fSpbrook * Copyright (c) 2007 CodeSourcery 50633879fSpbrook * 60633879fSpbrook * This library is free software; you can redistribute it and/or 70633879fSpbrook * modify it under the terms of the GNU Lesser General Public 80633879fSpbrook * License as published by the Free Software Foundation; either 9d749fb85SThomas Huth * version 2.1 of the License, or (at your option) any later version. 100633879fSpbrook * 110633879fSpbrook * This library is distributed in the hope that it will be useful, 120633879fSpbrook * but WITHOUT ANY WARRANTY; without even the implied warranty of 130633879fSpbrook * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 140633879fSpbrook * Lesser General Public License for more details. 150633879fSpbrook * 160633879fSpbrook * You should have received a copy of the GNU Lesser General Public 178167ee88SBlue Swirl * License along with this library; if not, see <http://www.gnu.org/licenses/>. 180633879fSpbrook */ 19d8416665SPeter Maydell #include "qemu/osdep.h" 20cd617484SPhilippe Mathieu-Daudé #include "qemu/log.h" 213e457172SBlue Swirl #include "cpu.h" 222ef6175aSRichard Henderson #include "exec/helper-proto.h" 2363c91552SPaolo Bonzini #include "exec/exec-all.h" 24f08b6170SPaolo Bonzini #include "exec/cpu_ldst.h" 256b5fe137SPhilippe Mathieu-Daudé #include "semihosting/semihost.h" 260633879fSpbrook 27d5db810cSPhilippe Mathieu-Daudé #if !defined(CONFIG_USER_ONLY) 280633879fSpbrook 29d2f8fb8eSLaurent Vivier static void cf_rte(CPUM68KState *env) 300633879fSpbrook { 310633879fSpbrook uint32_t sp; 320633879fSpbrook uint32_t fmt; 330633879fSpbrook 340633879fSpbrook sp = env->aregs[7]; 35330edfccSRichard Henderson fmt = cpu_ldl_mmuidx_ra(env, sp, MMU_KERNEL_IDX, 0); 36330edfccSRichard Henderson env->pc = cpu_ldl_mmuidx_ra(env, sp + 4, MMU_KERNEL_IDX, 0); 370633879fSpbrook sp |= (fmt >> 28) & 3; 380633879fSpbrook env->aregs[7] = sp + 8; 3999c51448SRichard Henderson 40d2f8fb8eSLaurent Vivier cpu_m68k_set_sr(env, fmt); 410633879fSpbrook } 420633879fSpbrook 43d2f8fb8eSLaurent Vivier static void m68k_rte(CPUM68KState *env) 44d2f8fb8eSLaurent Vivier { 45d2f8fb8eSLaurent Vivier uint32_t sp; 46d2f8fb8eSLaurent Vivier uint16_t fmt; 47d2f8fb8eSLaurent Vivier uint16_t sr; 48d2f8fb8eSLaurent Vivier 49d2f8fb8eSLaurent Vivier sp = env->aregs[7]; 50d2f8fb8eSLaurent Vivier throwaway: 51330edfccSRichard Henderson sr = cpu_lduw_mmuidx_ra(env, sp, MMU_KERNEL_IDX, 0); 52d2f8fb8eSLaurent Vivier sp += 2; 53330edfccSRichard Henderson env->pc = cpu_ldl_mmuidx_ra(env, sp, MMU_KERNEL_IDX, 0); 54d2f8fb8eSLaurent Vivier sp += 4; 55f3c6376cSDaniel Palmer if (m68k_feature(env, M68K_FEATURE_EXCEPTION_FORMAT_VEC)) { 56d2f8fb8eSLaurent Vivier /* all except 68000 */ 57330edfccSRichard Henderson fmt = cpu_lduw_mmuidx_ra(env, sp, MMU_KERNEL_IDX, 0); 58d2f8fb8eSLaurent Vivier sp += 2; 59d2f8fb8eSLaurent Vivier switch (fmt >> 12) { 60d2f8fb8eSLaurent Vivier case 0: 61d2f8fb8eSLaurent Vivier break; 62d2f8fb8eSLaurent Vivier case 1: 63d2f8fb8eSLaurent Vivier env->aregs[7] = sp; 64d2f8fb8eSLaurent Vivier cpu_m68k_set_sr(env, sr); 65d2f8fb8eSLaurent Vivier goto throwaway; 66d2f8fb8eSLaurent Vivier case 2: 67d2f8fb8eSLaurent Vivier case 3: 68d2f8fb8eSLaurent Vivier sp += 4; 69d2f8fb8eSLaurent Vivier break; 70d2f8fb8eSLaurent Vivier case 4: 71d2f8fb8eSLaurent Vivier sp += 8; 72d2f8fb8eSLaurent Vivier break; 73d2f8fb8eSLaurent Vivier case 7: 74d2f8fb8eSLaurent Vivier sp += 52; 75d2f8fb8eSLaurent Vivier break; 76d2f8fb8eSLaurent Vivier } 77d2f8fb8eSLaurent Vivier } 78d2f8fb8eSLaurent Vivier env->aregs[7] = sp; 79d2f8fb8eSLaurent Vivier cpu_m68k_set_sr(env, sr); 800633879fSpbrook } 810633879fSpbrook 825beb144eSLaurent Vivier static const char *m68k_exception_name(int index) 835beb144eSLaurent Vivier { 845beb144eSLaurent Vivier switch (index) { 855beb144eSLaurent Vivier case EXCP_ACCESS: 865beb144eSLaurent Vivier return "Access Fault"; 875beb144eSLaurent Vivier case EXCP_ADDRESS: 885beb144eSLaurent Vivier return "Address Error"; 895beb144eSLaurent Vivier case EXCP_ILLEGAL: 905beb144eSLaurent Vivier return "Illegal Instruction"; 915beb144eSLaurent Vivier case EXCP_DIV0: 925beb144eSLaurent Vivier return "Divide by Zero"; 935beb144eSLaurent Vivier case EXCP_CHK: 945beb144eSLaurent Vivier return "CHK/CHK2"; 955beb144eSLaurent Vivier case EXCP_TRAPCC: 965beb144eSLaurent Vivier return "FTRAPcc, TRAPcc, TRAPV"; 975beb144eSLaurent Vivier case EXCP_PRIVILEGE: 985beb144eSLaurent Vivier return "Privilege Violation"; 995beb144eSLaurent Vivier case EXCP_TRACE: 1005beb144eSLaurent Vivier return "Trace"; 1015beb144eSLaurent Vivier case EXCP_LINEA: 1025beb144eSLaurent Vivier return "A-Line"; 1035beb144eSLaurent Vivier case EXCP_LINEF: 1045beb144eSLaurent Vivier return "F-Line"; 1055beb144eSLaurent Vivier case EXCP_DEBEGBP: /* 68020/030 only */ 1065beb144eSLaurent Vivier return "Copro Protocol Violation"; 1075beb144eSLaurent Vivier case EXCP_FORMAT: 1085beb144eSLaurent Vivier return "Format Error"; 1095beb144eSLaurent Vivier case EXCP_UNINITIALIZED: 110cba42d61SMichael Tokarev return "Uninitialized Interrupt"; 1115beb144eSLaurent Vivier case EXCP_SPURIOUS: 1125beb144eSLaurent Vivier return "Spurious Interrupt"; 1135beb144eSLaurent Vivier case EXCP_INT_LEVEL_1: 1145beb144eSLaurent Vivier return "Level 1 Interrupt"; 1155beb144eSLaurent Vivier case EXCP_INT_LEVEL_1 + 1: 1165beb144eSLaurent Vivier return "Level 2 Interrupt"; 1175beb144eSLaurent Vivier case EXCP_INT_LEVEL_1 + 2: 1185beb144eSLaurent Vivier return "Level 3 Interrupt"; 1195beb144eSLaurent Vivier case EXCP_INT_LEVEL_1 + 3: 1205beb144eSLaurent Vivier return "Level 4 Interrupt"; 1215beb144eSLaurent Vivier case EXCP_INT_LEVEL_1 + 4: 1225beb144eSLaurent Vivier return "Level 5 Interrupt"; 1235beb144eSLaurent Vivier case EXCP_INT_LEVEL_1 + 5: 1245beb144eSLaurent Vivier return "Level 6 Interrupt"; 1255beb144eSLaurent Vivier case EXCP_INT_LEVEL_1 + 6: 1265beb144eSLaurent Vivier return "Level 7 Interrupt"; 1275beb144eSLaurent Vivier case EXCP_TRAP0: 1285beb144eSLaurent Vivier return "TRAP #0"; 1295beb144eSLaurent Vivier case EXCP_TRAP0 + 1: 1305beb144eSLaurent Vivier return "TRAP #1"; 1315beb144eSLaurent Vivier case EXCP_TRAP0 + 2: 1325beb144eSLaurent Vivier return "TRAP #2"; 1335beb144eSLaurent Vivier case EXCP_TRAP0 + 3: 1345beb144eSLaurent Vivier return "TRAP #3"; 1355beb144eSLaurent Vivier case EXCP_TRAP0 + 4: 1365beb144eSLaurent Vivier return "TRAP #4"; 1375beb144eSLaurent Vivier case EXCP_TRAP0 + 5: 1385beb144eSLaurent Vivier return "TRAP #5"; 1395beb144eSLaurent Vivier case EXCP_TRAP0 + 6: 1405beb144eSLaurent Vivier return "TRAP #6"; 1415beb144eSLaurent Vivier case EXCP_TRAP0 + 7: 1425beb144eSLaurent Vivier return "TRAP #7"; 1435beb144eSLaurent Vivier case EXCP_TRAP0 + 8: 1445beb144eSLaurent Vivier return "TRAP #8"; 1455beb144eSLaurent Vivier case EXCP_TRAP0 + 9: 1465beb144eSLaurent Vivier return "TRAP #9"; 1475beb144eSLaurent Vivier case EXCP_TRAP0 + 10: 1485beb144eSLaurent Vivier return "TRAP #10"; 1495beb144eSLaurent Vivier case EXCP_TRAP0 + 11: 1505beb144eSLaurent Vivier return "TRAP #11"; 1515beb144eSLaurent Vivier case EXCP_TRAP0 + 12: 1525beb144eSLaurent Vivier return "TRAP #12"; 1535beb144eSLaurent Vivier case EXCP_TRAP0 + 13: 1545beb144eSLaurent Vivier return "TRAP #13"; 1555beb144eSLaurent Vivier case EXCP_TRAP0 + 14: 1565beb144eSLaurent Vivier return "TRAP #14"; 1575beb144eSLaurent Vivier case EXCP_TRAP0 + 15: 1585beb144eSLaurent Vivier return "TRAP #15"; 1595beb144eSLaurent Vivier case EXCP_FP_BSUN: 1605beb144eSLaurent Vivier return "FP Branch/Set on unordered condition"; 1615beb144eSLaurent Vivier case EXCP_FP_INEX: 1625beb144eSLaurent Vivier return "FP Inexact Result"; 1635beb144eSLaurent Vivier case EXCP_FP_DZ: 1645beb144eSLaurent Vivier return "FP Divide by Zero"; 1655beb144eSLaurent Vivier case EXCP_FP_UNFL: 1665beb144eSLaurent Vivier return "FP Underflow"; 1675beb144eSLaurent Vivier case EXCP_FP_OPERR: 1685beb144eSLaurent Vivier return "FP Operand Error"; 1695beb144eSLaurent Vivier case EXCP_FP_OVFL: 1705beb144eSLaurent Vivier return "FP Overflow"; 1715beb144eSLaurent Vivier case EXCP_FP_SNAN: 1725beb144eSLaurent Vivier return "FP Signaling NAN"; 1735beb144eSLaurent Vivier case EXCP_FP_UNIMP: 1745beb144eSLaurent Vivier return "FP Unimplemented Data Type"; 1755beb144eSLaurent Vivier case EXCP_MMU_CONF: /* 68030/68851 only */ 1765beb144eSLaurent Vivier return "MMU Configuration Error"; 1775beb144eSLaurent Vivier case EXCP_MMU_ILLEGAL: /* 68851 only */ 1785beb144eSLaurent Vivier return "MMU Illegal Operation"; 1795beb144eSLaurent Vivier case EXCP_MMU_ACCESS: /* 68851 only */ 1805beb144eSLaurent Vivier return "MMU Access Level Violation"; 1815beb144eSLaurent Vivier case 64 ... 255: 1825beb144eSLaurent Vivier return "User Defined Vector"; 1835beb144eSLaurent Vivier } 1845beb144eSLaurent Vivier return "Unassigned"; 1855beb144eSLaurent Vivier } 1865beb144eSLaurent Vivier 187d2f8fb8eSLaurent Vivier static void cf_interrupt_all(CPUM68KState *env, int is_hw) 1880633879fSpbrook { 189a8d92fd8SRichard Henderson CPUState *cs = env_cpu(env); 1900633879fSpbrook uint32_t sp; 1915beb144eSLaurent Vivier uint32_t sr; 1920633879fSpbrook uint32_t fmt; 1930633879fSpbrook uint32_t retaddr; 1940633879fSpbrook uint32_t vector; 1950633879fSpbrook 1960633879fSpbrook fmt = 0; 1970633879fSpbrook retaddr = env->pc; 1980633879fSpbrook 1990633879fSpbrook if (!is_hw) { 20027103424SAndreas Färber switch (cs->exception_index) { 2010633879fSpbrook case EXCP_RTE: 2020633879fSpbrook /* Return from an exception. */ 203d2f8fb8eSLaurent Vivier cf_rte(env); 2040633879fSpbrook return; 205*f161e723SRichard Henderson case EXCP_SEMIHOSTING: 206a87295e8Spbrook do_m68k_semihosting(env, env->dregs[0]); 207a87295e8Spbrook return; 208a87295e8Spbrook } 2090633879fSpbrook } 2100633879fSpbrook 21127103424SAndreas Färber vector = cs->exception_index << 2; 2120633879fSpbrook 2135beb144eSLaurent Vivier sr = env->sr | cpu_m68k_get_ccr(env); 2145beb144eSLaurent Vivier if (qemu_loglevel_mask(CPU_LOG_INT)) { 2155beb144eSLaurent Vivier static int count; 2165beb144eSLaurent Vivier qemu_log("INT %6d: %s(%#x) pc=%08x sp=%08x sr=%04x\n", 2175beb144eSLaurent Vivier ++count, m68k_exception_name(cs->exception_index), 2185beb144eSLaurent Vivier vector, env->pc, env->aregs[7], sr); 2195beb144eSLaurent Vivier } 2205beb144eSLaurent Vivier 2210633879fSpbrook fmt |= 0x40000000; 2220633879fSpbrook fmt |= vector << 16; 2235beb144eSLaurent Vivier fmt |= sr; 2240633879fSpbrook 22520dcee94Spbrook env->sr |= SR_S; 22620dcee94Spbrook if (is_hw) { 22720dcee94Spbrook env->sr = (env->sr & ~SR_I) | (env->pending_level << SR_I_SHIFT); 22820dcee94Spbrook env->sr &= ~SR_M; 22920dcee94Spbrook } 23020dcee94Spbrook m68k_switch_sp(env); 2310c8ff723SGreg Ungerer sp = env->aregs[7]; 2320c8ff723SGreg Ungerer fmt |= (sp & 3) << 28; 23320dcee94Spbrook 2340633879fSpbrook /* ??? This could cause MMU faults. */ 2350633879fSpbrook sp &= ~3; 2360633879fSpbrook sp -= 4; 237330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, retaddr, MMU_KERNEL_IDX, 0); 2380633879fSpbrook sp -= 4; 239330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, fmt, MMU_KERNEL_IDX, 0); 2400633879fSpbrook env->aregs[7] = sp; 2410633879fSpbrook /* Jump to vector. */ 242330edfccSRichard Henderson env->pc = cpu_ldl_mmuidx_ra(env, env->vbr + vector, MMU_KERNEL_IDX, 0); 2430633879fSpbrook } 2440633879fSpbrook 245d2f8fb8eSLaurent Vivier static inline void do_stack_frame(CPUM68KState *env, uint32_t *sp, 246d2f8fb8eSLaurent Vivier uint16_t format, uint16_t sr, 247d2f8fb8eSLaurent Vivier uint32_t addr, uint32_t retaddr) 248d2f8fb8eSLaurent Vivier { 249f3c6376cSDaniel Palmer if (m68k_feature(env, M68K_FEATURE_EXCEPTION_FORMAT_VEC)) { 250000761dcSPavel Dovgalyuk /* all except 68000 */ 251a8d92fd8SRichard Henderson CPUState *cs = env_cpu(env); 252d2f8fb8eSLaurent Vivier switch (format) { 253d2f8fb8eSLaurent Vivier case 4: 254d2f8fb8eSLaurent Vivier *sp -= 4; 255330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, *sp, env->pc, MMU_KERNEL_IDX, 0); 256d2f8fb8eSLaurent Vivier *sp -= 4; 257330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, *sp, addr, MMU_KERNEL_IDX, 0); 258d2f8fb8eSLaurent Vivier break; 259d2f8fb8eSLaurent Vivier case 3: 260d2f8fb8eSLaurent Vivier case 2: 261d2f8fb8eSLaurent Vivier *sp -= 4; 262330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, *sp, addr, MMU_KERNEL_IDX, 0); 263d2f8fb8eSLaurent Vivier break; 264d2f8fb8eSLaurent Vivier } 265d2f8fb8eSLaurent Vivier *sp -= 2; 266330edfccSRichard Henderson cpu_stw_mmuidx_ra(env, *sp, (format << 12) + (cs->exception_index << 2), 267330edfccSRichard Henderson MMU_KERNEL_IDX, 0); 268000761dcSPavel Dovgalyuk } 269d2f8fb8eSLaurent Vivier *sp -= 4; 270330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, *sp, retaddr, MMU_KERNEL_IDX, 0); 271d2f8fb8eSLaurent Vivier *sp -= 2; 272330edfccSRichard Henderson cpu_stw_mmuidx_ra(env, *sp, sr, MMU_KERNEL_IDX, 0); 273d2f8fb8eSLaurent Vivier } 274d2f8fb8eSLaurent Vivier 275d2f8fb8eSLaurent Vivier static void m68k_interrupt_all(CPUM68KState *env, int is_hw) 276d2f8fb8eSLaurent Vivier { 277a8d92fd8SRichard Henderson CPUState *cs = env_cpu(env); 278d2f8fb8eSLaurent Vivier uint32_t sp; 279d2f8fb8eSLaurent Vivier uint32_t vector; 280d2f8fb8eSLaurent Vivier uint16_t sr, oldsr; 281d2f8fb8eSLaurent Vivier 282d2f8fb8eSLaurent Vivier if (!is_hw) { 283d2f8fb8eSLaurent Vivier switch (cs->exception_index) { 284d2f8fb8eSLaurent Vivier case EXCP_RTE: 285d2f8fb8eSLaurent Vivier /* Return from an exception. */ 286d2f8fb8eSLaurent Vivier m68k_rte(env); 287d2f8fb8eSLaurent Vivier return; 288d2f8fb8eSLaurent Vivier } 289d2f8fb8eSLaurent Vivier } 290d2f8fb8eSLaurent Vivier 291d2f8fb8eSLaurent Vivier vector = cs->exception_index << 2; 292d2f8fb8eSLaurent Vivier 293d2f8fb8eSLaurent Vivier sr = env->sr | cpu_m68k_get_ccr(env); 294d2f8fb8eSLaurent Vivier if (qemu_loglevel_mask(CPU_LOG_INT)) { 295d2f8fb8eSLaurent Vivier static int count; 296d2f8fb8eSLaurent Vivier qemu_log("INT %6d: %s(%#x) pc=%08x sp=%08x sr=%04x\n", 297d2f8fb8eSLaurent Vivier ++count, m68k_exception_name(cs->exception_index), 298d2f8fb8eSLaurent Vivier vector, env->pc, env->aregs[7], sr); 299d2f8fb8eSLaurent Vivier } 300d2f8fb8eSLaurent Vivier 301d2f8fb8eSLaurent Vivier /* 302d2f8fb8eSLaurent Vivier * MC68040UM/AD, chapter 9.3.10 303d2f8fb8eSLaurent Vivier */ 304d2f8fb8eSLaurent Vivier 305d2f8fb8eSLaurent Vivier /* "the processor first make an internal copy" */ 306d2f8fb8eSLaurent Vivier oldsr = sr; 307d2f8fb8eSLaurent Vivier /* "set the mode to supervisor" */ 308d2f8fb8eSLaurent Vivier sr |= SR_S; 309d2f8fb8eSLaurent Vivier /* "suppress tracing" */ 310d2f8fb8eSLaurent Vivier sr &= ~SR_T; 311d2f8fb8eSLaurent Vivier /* "sets the processor interrupt mask" */ 312d2f8fb8eSLaurent Vivier if (is_hw) { 313d2f8fb8eSLaurent Vivier sr |= (env->sr & ~SR_I) | (env->pending_level << SR_I_SHIFT); 314d2f8fb8eSLaurent Vivier } 315d2f8fb8eSLaurent Vivier cpu_m68k_set_sr(env, sr); 316d2f8fb8eSLaurent Vivier sp = env->aregs[7]; 317d2f8fb8eSLaurent Vivier 318a9431a03SMark Cave-Ayland if (!m68k_feature(env, M68K_FEATURE_UNALIGNED_DATA)) { 319d2f8fb8eSLaurent Vivier sp &= ~1; 320a9431a03SMark Cave-Ayland } 321a9431a03SMark Cave-Ayland 32202ea42b3SRichard Henderson switch (cs->exception_index) { 32302ea42b3SRichard Henderson case EXCP_ACCESS: 32488b2fef6SLaurent Vivier if (env->mmu.fault) { 32588b2fef6SLaurent Vivier cpu_abort(cs, "DOUBLE MMU FAULT\n"); 32688b2fef6SLaurent Vivier } 32788b2fef6SLaurent Vivier env->mmu.fault = true; 328330edfccSRichard Henderson /* push data 3 */ 32988b2fef6SLaurent Vivier sp -= 4; 330330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 331330edfccSRichard Henderson /* push data 2 */ 33288b2fef6SLaurent Vivier sp -= 4; 333330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 334330edfccSRichard Henderson /* push data 1 */ 33588b2fef6SLaurent Vivier sp -= 4; 336330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 337330edfccSRichard Henderson /* write back 1 / push data 0 */ 33888b2fef6SLaurent Vivier sp -= 4; 339330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 340330edfccSRichard Henderson /* write back 1 address */ 34188b2fef6SLaurent Vivier sp -= 4; 342330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 343330edfccSRichard Henderson /* write back 2 data */ 34488b2fef6SLaurent Vivier sp -= 4; 345330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 346330edfccSRichard Henderson /* write back 2 address */ 34788b2fef6SLaurent Vivier sp -= 4; 348330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 349330edfccSRichard Henderson /* write back 3 data */ 35088b2fef6SLaurent Vivier sp -= 4; 351330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 352330edfccSRichard Henderson /* write back 3 address */ 35388b2fef6SLaurent Vivier sp -= 4; 354330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, env->mmu.ar, MMU_KERNEL_IDX, 0); 355330edfccSRichard Henderson /* fault address */ 35688b2fef6SLaurent Vivier sp -= 4; 357330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, env->mmu.ar, MMU_KERNEL_IDX, 0); 358330edfccSRichard Henderson /* write back 1 status */ 35988b2fef6SLaurent Vivier sp -= 2; 360330edfccSRichard Henderson cpu_stw_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 361330edfccSRichard Henderson /* write back 2 status */ 36288b2fef6SLaurent Vivier sp -= 2; 363330edfccSRichard Henderson cpu_stw_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 364330edfccSRichard Henderson /* write back 3 status */ 36588b2fef6SLaurent Vivier sp -= 2; 366330edfccSRichard Henderson cpu_stw_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 367330edfccSRichard Henderson /* special status word */ 36888b2fef6SLaurent Vivier sp -= 2; 369330edfccSRichard Henderson cpu_stw_mmuidx_ra(env, sp, env->mmu.ssw, MMU_KERNEL_IDX, 0); 370330edfccSRichard Henderson /* effective address */ 37188b2fef6SLaurent Vivier sp -= 4; 372330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, env->mmu.ar, MMU_KERNEL_IDX, 0); 373330edfccSRichard Henderson 374035c6e7bSRichard Henderson do_stack_frame(env, &sp, 7, oldsr, 0, env->pc); 37588b2fef6SLaurent Vivier env->mmu.fault = false; 37688b2fef6SLaurent Vivier if (qemu_loglevel_mask(CPU_LOG_INT)) { 37788b2fef6SLaurent Vivier qemu_log(" " 3785fa9f1f2SLaurent Vivier "ssw: %08x ea: %08x sfc: %d dfc: %d\n", 3795fa9f1f2SLaurent Vivier env->mmu.ssw, env->mmu.ar, env->sfc, env->dfc); 38088b2fef6SLaurent Vivier } 38102ea42b3SRichard Henderson break; 38202ea42b3SRichard Henderson 383a1aedd6cSRichard Henderson case EXCP_ILLEGAL: 384a1aedd6cSRichard Henderson do_stack_frame(env, &sp, 0, oldsr, 0, env->pc); 385a1aedd6cSRichard Henderson break; 386a1aedd6cSRichard Henderson 38702ea42b3SRichard Henderson case EXCP_ADDRESS: 388035c6e7bSRichard Henderson do_stack_frame(env, &sp, 2, oldsr, 0, env->pc); 38902ea42b3SRichard Henderson break; 39002ea42b3SRichard Henderson 391ad5a5cf9SRichard Henderson case EXCP_CHK: 392710d747bSRichard Henderson case EXCP_DIV0: 3938115fc93SRichard Henderson case EXCP_TRACE: 394aeeb90afSRichard Henderson case EXCP_TRAPCC: 395ad5a5cf9SRichard Henderson do_stack_frame(env, &sp, 2, oldsr, env->mmu.ar, env->pc); 396ad5a5cf9SRichard Henderson break; 397ad5a5cf9SRichard Henderson 39802ea42b3SRichard Henderson case EXCP_SPURIOUS ... EXCP_INT_LEVEL_7: 399eeb8f7b0SRichard Henderson if (is_hw && (oldsr & SR_M)) { 400035c6e7bSRichard Henderson do_stack_frame(env, &sp, 0, oldsr, 0, env->pc); 401d2f8fb8eSLaurent Vivier oldsr = sr; 402d2f8fb8eSLaurent Vivier env->aregs[7] = sp; 403eeb8f7b0SRichard Henderson cpu_m68k_set_sr(env, sr & ~SR_M); 40431144eb6SMark Cave-Ayland sp = env->aregs[7]; 40531144eb6SMark Cave-Ayland if (!m68k_feature(env, M68K_FEATURE_UNALIGNED_DATA)) { 40631144eb6SMark Cave-Ayland sp &= ~1; 40731144eb6SMark Cave-Ayland } 408035c6e7bSRichard Henderson do_stack_frame(env, &sp, 1, oldsr, 0, env->pc); 40902ea42b3SRichard Henderson break; 41002ea42b3SRichard Henderson } 41102ea42b3SRichard Henderson /* fall through */ 41202ea42b3SRichard Henderson 41302ea42b3SRichard Henderson default: 414035c6e7bSRichard Henderson do_stack_frame(env, &sp, 0, oldsr, 0, env->pc); 41502ea42b3SRichard Henderson break; 416d2f8fb8eSLaurent Vivier } 417d2f8fb8eSLaurent Vivier 418d2f8fb8eSLaurent Vivier env->aregs[7] = sp; 419d2f8fb8eSLaurent Vivier /* Jump to vector. */ 420330edfccSRichard Henderson env->pc = cpu_ldl_mmuidx_ra(env, env->vbr + vector, MMU_KERNEL_IDX, 0); 421d2f8fb8eSLaurent Vivier } 422d2f8fb8eSLaurent Vivier 423d2f8fb8eSLaurent Vivier static void do_interrupt_all(CPUM68KState *env, int is_hw) 424d2f8fb8eSLaurent Vivier { 425aece90d8SMark Cave-Ayland if (m68k_feature(env, M68K_FEATURE_M68K)) { 426d2f8fb8eSLaurent Vivier m68k_interrupt_all(env, is_hw); 427d2f8fb8eSLaurent Vivier return; 428d2f8fb8eSLaurent Vivier } 429d2f8fb8eSLaurent Vivier cf_interrupt_all(env, is_hw); 430d2f8fb8eSLaurent Vivier } 431d2f8fb8eSLaurent Vivier 43297a8ea5aSAndreas Färber void m68k_cpu_do_interrupt(CPUState *cs) 4333c688828SBlue Swirl { 434e22a4560SPhilippe Mathieu-Daudé do_interrupt_all(cpu_env(cs), 0); 4353c688828SBlue Swirl } 4363c688828SBlue Swirl 437ab409bb3SRichard Henderson static inline void do_interrupt_m68k_hardirq(CPUM68KState *env) 4383c688828SBlue Swirl { 43931871141SBlue Swirl do_interrupt_all(env, 1); 4403c688828SBlue Swirl } 44188b2fef6SLaurent Vivier 442e1aaf3a8SPeter Maydell void m68k_cpu_transaction_failed(CPUState *cs, hwaddr physaddr, vaddr addr, 443e1aaf3a8SPeter Maydell unsigned size, MMUAccessType access_type, 444e1aaf3a8SPeter Maydell int mmu_idx, MemTxAttrs attrs, 445e1aaf3a8SPeter Maydell MemTxResult response, uintptr_t retaddr) 44688b2fef6SLaurent Vivier { 447e22a4560SPhilippe Mathieu-Daudé CPUM68KState *env = cpu_env(cs); 448e1aaf3a8SPeter Maydell 4493d419a4dSRichard Henderson cpu_restore_state(cs, retaddr); 45088b2fef6SLaurent Vivier 45188b2fef6SLaurent Vivier if (m68k_feature(env, M68K_FEATURE_M68040)) { 452e55886c3SLaurent Vivier env->mmu.mmusr = 0; 453d6cbd8f7SMark Cave-Ayland 454d6cbd8f7SMark Cave-Ayland /* 455d6cbd8f7SMark Cave-Ayland * According to the MC68040 users manual the ATC bit of the SSW is 456d6cbd8f7SMark Cave-Ayland * used to distinguish between ATC faults and physical bus errors. 457d6cbd8f7SMark Cave-Ayland * In the case of a bus error e.g. during nubus read from an empty 458d6cbd8f7SMark Cave-Ayland * slot this bit should not be set 459d6cbd8f7SMark Cave-Ayland */ 460d6cbd8f7SMark Cave-Ayland if (response != MEMTX_DECODE_ERROR) { 46188b2fef6SLaurent Vivier env->mmu.ssw |= M68K_ATC_040; 462d6cbd8f7SMark Cave-Ayland } 463d6cbd8f7SMark Cave-Ayland 46488b2fef6SLaurent Vivier /* FIXME: manage MMU table access error */ 46588b2fef6SLaurent Vivier env->mmu.ssw &= ~M68K_TM_040; 46688b2fef6SLaurent Vivier if (env->sr & SR_S) { /* SUPERVISOR */ 46788b2fef6SLaurent Vivier env->mmu.ssw |= M68K_TM_040_SUPER; 46888b2fef6SLaurent Vivier } 469e1aaf3a8SPeter Maydell if (access_type == MMU_INST_FETCH) { /* instruction or data */ 47088b2fef6SLaurent Vivier env->mmu.ssw |= M68K_TM_040_CODE; 47188b2fef6SLaurent Vivier } else { 47288b2fef6SLaurent Vivier env->mmu.ssw |= M68K_TM_040_DATA; 47388b2fef6SLaurent Vivier } 47488b2fef6SLaurent Vivier env->mmu.ssw &= ~M68K_BA_SIZE_MASK; 47588b2fef6SLaurent Vivier switch (size) { 47688b2fef6SLaurent Vivier case 1: 47788b2fef6SLaurent Vivier env->mmu.ssw |= M68K_BA_SIZE_BYTE; 47888b2fef6SLaurent Vivier break; 47988b2fef6SLaurent Vivier case 2: 48088b2fef6SLaurent Vivier env->mmu.ssw |= M68K_BA_SIZE_WORD; 48188b2fef6SLaurent Vivier break; 48288b2fef6SLaurent Vivier case 4: 48388b2fef6SLaurent Vivier env->mmu.ssw |= M68K_BA_SIZE_LONG; 48488b2fef6SLaurent Vivier break; 48588b2fef6SLaurent Vivier } 48688b2fef6SLaurent Vivier 487e1aaf3a8SPeter Maydell if (access_type != MMU_DATA_STORE) { 48888b2fef6SLaurent Vivier env->mmu.ssw |= M68K_RW_040; 48988b2fef6SLaurent Vivier } 49088b2fef6SLaurent Vivier 49188b2fef6SLaurent Vivier env->mmu.ar = addr; 49288b2fef6SLaurent Vivier 49388b2fef6SLaurent Vivier cs->exception_index = EXCP_ACCESS; 49488b2fef6SLaurent Vivier cpu_loop_exit(cs); 49588b2fef6SLaurent Vivier } 49688b2fef6SLaurent Vivier } 497e1f3808eSpbrook 498ab409bb3SRichard Henderson bool m68k_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 499ab409bb3SRichard Henderson { 500e22a4560SPhilippe Mathieu-Daudé CPUM68KState *env = cpu_env(cs); 501ab409bb3SRichard Henderson 502ab409bb3SRichard Henderson if (interrupt_request & CPU_INTERRUPT_HARD 503ab409bb3SRichard Henderson && ((env->sr & SR_I) >> SR_I_SHIFT) < env->pending_level) { 504808d77bcSLucien Murray-Pitts /* 505808d77bcSLucien Murray-Pitts * Real hardware gets the interrupt vector via an IACK cycle 506808d77bcSLucien Murray-Pitts * at this point. Current emulated hardware doesn't rely on 507808d77bcSLucien Murray-Pitts * this, so we provide/save the vector when the interrupt is 508808d77bcSLucien Murray-Pitts * first signalled. 509808d77bcSLucien Murray-Pitts */ 510ab409bb3SRichard Henderson cs->exception_index = env->pending_vector; 511ab409bb3SRichard Henderson do_interrupt_m68k_hardirq(env); 512ab409bb3SRichard Henderson return true; 513ab409bb3SRichard Henderson } 514ab409bb3SRichard Henderson return false; 515ab409bb3SRichard Henderson } 516ab409bb3SRichard Henderson 517d5db810cSPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */ 518d5db810cSPhilippe Mathieu-Daudé 51936a0ab59SRichard Henderson G_NORETURN static void 52036a0ab59SRichard Henderson raise_exception_ra(CPUM68KState *env, int tt, uintptr_t raddr) 521e1f3808eSpbrook { 522a8d92fd8SRichard Henderson CPUState *cs = env_cpu(env); 52327103424SAndreas Färber 52427103424SAndreas Färber cs->exception_index = tt; 5250ccb9c1dSLaurent Vivier cpu_loop_exit_restore(cs, raddr); 5260ccb9c1dSLaurent Vivier } 5270ccb9c1dSLaurent Vivier 52836a0ab59SRichard Henderson G_NORETURN static void raise_exception(CPUM68KState *env, int tt) 5290ccb9c1dSLaurent Vivier { 5300ccb9c1dSLaurent Vivier raise_exception_ra(env, tt, 0); 531e1f3808eSpbrook } 532e1f3808eSpbrook 53331871141SBlue Swirl void HELPER(raise_exception)(CPUM68KState *env, uint32_t tt) 534e1f3808eSpbrook { 53531871141SBlue Swirl raise_exception(env, tt); 536e1f3808eSpbrook } 537e1f3808eSpbrook 538ad5a5cf9SRichard Henderson G_NORETURN static void 539ad5a5cf9SRichard Henderson raise_exception_format2(CPUM68KState *env, int tt, int ilen, uintptr_t raddr) 540ad5a5cf9SRichard Henderson { 541ad5a5cf9SRichard Henderson CPUState *cs = env_cpu(env); 542ad5a5cf9SRichard Henderson 543ad5a5cf9SRichard Henderson cs->exception_index = tt; 544ad5a5cf9SRichard Henderson 545ad5a5cf9SRichard Henderson /* Recover PC and CC_OP for the beginning of the insn. */ 5463d419a4dSRichard Henderson cpu_restore_state(cs, raddr); 547ad5a5cf9SRichard Henderson 548ad5a5cf9SRichard Henderson /* Flags are current in env->cc_*, or are undefined. */ 549ad5a5cf9SRichard Henderson env->cc_op = CC_OP_FLAGS; 550ad5a5cf9SRichard Henderson 551ad5a5cf9SRichard Henderson /* 552ad5a5cf9SRichard Henderson * Remember original pc in mmu.ar, for the Format 2 stack frame. 553ad5a5cf9SRichard Henderson * Adjust PC to end of the insn. 554ad5a5cf9SRichard Henderson */ 555ad5a5cf9SRichard Henderson env->mmu.ar = env->pc; 556ad5a5cf9SRichard Henderson env->pc += ilen; 557ad5a5cf9SRichard Henderson 558ad5a5cf9SRichard Henderson cpu_loop_exit(cs); 559ad5a5cf9SRichard Henderson } 560ad5a5cf9SRichard Henderson 561710d747bSRichard Henderson void HELPER(divuw)(CPUM68KState *env, int destr, uint32_t den, int ilen) 562e1f3808eSpbrook { 5630ccb9c1dSLaurent Vivier uint32_t num = env->dregs[destr]; 5640ccb9c1dSLaurent Vivier uint32_t quot, rem; 5650ccb9c1dSLaurent Vivier 566710d747bSRichard Henderson env->cc_c = 0; /* always cleared, even if div0 */ 567710d747bSRichard Henderson 5680ccb9c1dSLaurent Vivier if (den == 0) { 569710d747bSRichard Henderson raise_exception_format2(env, EXCP_DIV0, ilen, GETPC()); 5700ccb9c1dSLaurent Vivier } 5710ccb9c1dSLaurent Vivier quot = num / den; 5720ccb9c1dSLaurent Vivier rem = num % den; 5730ccb9c1dSLaurent Vivier 5740ccb9c1dSLaurent Vivier if (quot > 0xffff) { 5750ccb9c1dSLaurent Vivier env->cc_v = -1; 576808d77bcSLucien Murray-Pitts /* 577808d77bcSLucien Murray-Pitts * real 68040 keeps N and unset Z on overflow, 5780ccb9c1dSLaurent Vivier * whereas documentation says "undefined" 5790ccb9c1dSLaurent Vivier */ 5800ccb9c1dSLaurent Vivier env->cc_z = 1; 5810ccb9c1dSLaurent Vivier return; 5820ccb9c1dSLaurent Vivier } 5830ccb9c1dSLaurent Vivier env->dregs[destr] = deposit32(quot, 16, 16, rem); 5840ccb9c1dSLaurent Vivier env->cc_z = (int16_t)quot; 5850ccb9c1dSLaurent Vivier env->cc_n = (int16_t)quot; 5860ccb9c1dSLaurent Vivier env->cc_v = 0; 5870ccb9c1dSLaurent Vivier } 5880ccb9c1dSLaurent Vivier 589710d747bSRichard Henderson void HELPER(divsw)(CPUM68KState *env, int destr, int32_t den, int ilen) 5900ccb9c1dSLaurent Vivier { 5910ccb9c1dSLaurent Vivier int32_t num = env->dregs[destr]; 5920ccb9c1dSLaurent Vivier uint32_t quot, rem; 5930ccb9c1dSLaurent Vivier 594710d747bSRichard Henderson env->cc_c = 0; /* always cleared, even if overflow/div0 */ 595710d747bSRichard Henderson 5960ccb9c1dSLaurent Vivier if (den == 0) { 597710d747bSRichard Henderson raise_exception_format2(env, EXCP_DIV0, ilen, GETPC()); 5980ccb9c1dSLaurent Vivier } 5990ccb9c1dSLaurent Vivier quot = num / den; 6000ccb9c1dSLaurent Vivier rem = num % den; 6010ccb9c1dSLaurent Vivier 6020ccb9c1dSLaurent Vivier if (quot != (int16_t)quot) { 6030ccb9c1dSLaurent Vivier env->cc_v = -1; 6040ccb9c1dSLaurent Vivier /* nothing else is modified */ 605808d77bcSLucien Murray-Pitts /* 606808d77bcSLucien Murray-Pitts * real 68040 keeps N and unset Z on overflow, 6070ccb9c1dSLaurent Vivier * whereas documentation says "undefined" 6080ccb9c1dSLaurent Vivier */ 6090ccb9c1dSLaurent Vivier env->cc_z = 1; 6100ccb9c1dSLaurent Vivier return; 6110ccb9c1dSLaurent Vivier } 6120ccb9c1dSLaurent Vivier env->dregs[destr] = deposit32(quot, 16, 16, rem); 6130ccb9c1dSLaurent Vivier env->cc_z = (int16_t)quot; 6140ccb9c1dSLaurent Vivier env->cc_n = (int16_t)quot; 6150ccb9c1dSLaurent Vivier env->cc_v = 0; 6160ccb9c1dSLaurent Vivier } 6170ccb9c1dSLaurent Vivier 618710d747bSRichard Henderson void HELPER(divul)(CPUM68KState *env, int numr, int regr, 619710d747bSRichard Henderson uint32_t den, int ilen) 6200ccb9c1dSLaurent Vivier { 6210ccb9c1dSLaurent Vivier uint32_t num = env->dregs[numr]; 6220ccb9c1dSLaurent Vivier uint32_t quot, rem; 6230ccb9c1dSLaurent Vivier 624710d747bSRichard Henderson env->cc_c = 0; /* always cleared, even if div0 */ 625710d747bSRichard Henderson 6260ccb9c1dSLaurent Vivier if (den == 0) { 627710d747bSRichard Henderson raise_exception_format2(env, EXCP_DIV0, ilen, GETPC()); 6280ccb9c1dSLaurent Vivier } 6290ccb9c1dSLaurent Vivier quot = num / den; 6300ccb9c1dSLaurent Vivier rem = num % den; 6310ccb9c1dSLaurent Vivier 6320ccb9c1dSLaurent Vivier env->cc_z = quot; 6330ccb9c1dSLaurent Vivier env->cc_n = quot; 6340ccb9c1dSLaurent Vivier env->cc_v = 0; 6350ccb9c1dSLaurent Vivier 6360ccb9c1dSLaurent Vivier if (m68k_feature(env, M68K_FEATURE_CF_ISA_A)) { 6370ccb9c1dSLaurent Vivier if (numr == regr) { 6380ccb9c1dSLaurent Vivier env->dregs[numr] = quot; 6390ccb9c1dSLaurent Vivier } else { 6400ccb9c1dSLaurent Vivier env->dregs[regr] = rem; 6410ccb9c1dSLaurent Vivier } 6420ccb9c1dSLaurent Vivier } else { 6430ccb9c1dSLaurent Vivier env->dregs[regr] = rem; 6440ccb9c1dSLaurent Vivier env->dregs[numr] = quot; 6450ccb9c1dSLaurent Vivier } 6460ccb9c1dSLaurent Vivier } 6470ccb9c1dSLaurent Vivier 648710d747bSRichard Henderson void HELPER(divsl)(CPUM68KState *env, int numr, int regr, 649710d747bSRichard Henderson int32_t den, int ilen) 6500ccb9c1dSLaurent Vivier { 6510ccb9c1dSLaurent Vivier int32_t num = env->dregs[numr]; 6520ccb9c1dSLaurent Vivier int32_t quot, rem; 6530ccb9c1dSLaurent Vivier 654710d747bSRichard Henderson env->cc_c = 0; /* always cleared, even if overflow/div0 */ 655710d747bSRichard Henderson 6560ccb9c1dSLaurent Vivier if (den == 0) { 657710d747bSRichard Henderson raise_exception_format2(env, EXCP_DIV0, ilen, GETPC()); 6580ccb9c1dSLaurent Vivier } 6590ccb9c1dSLaurent Vivier quot = num / den; 6600ccb9c1dSLaurent Vivier rem = num % den; 6610ccb9c1dSLaurent Vivier 6620ccb9c1dSLaurent Vivier env->cc_z = quot; 6630ccb9c1dSLaurent Vivier env->cc_n = quot; 6640ccb9c1dSLaurent Vivier env->cc_v = 0; 6650ccb9c1dSLaurent Vivier 6660ccb9c1dSLaurent Vivier if (m68k_feature(env, M68K_FEATURE_CF_ISA_A)) { 6670ccb9c1dSLaurent Vivier if (numr == regr) { 6680ccb9c1dSLaurent Vivier env->dregs[numr] = quot; 6690ccb9c1dSLaurent Vivier } else { 6700ccb9c1dSLaurent Vivier env->dregs[regr] = rem; 6710ccb9c1dSLaurent Vivier } 6720ccb9c1dSLaurent Vivier } else { 6730ccb9c1dSLaurent Vivier env->dregs[regr] = rem; 6740ccb9c1dSLaurent Vivier env->dregs[numr] = quot; 6750ccb9c1dSLaurent Vivier } 6760ccb9c1dSLaurent Vivier } 6770ccb9c1dSLaurent Vivier 678710d747bSRichard Henderson void HELPER(divull)(CPUM68KState *env, int numr, int regr, 679710d747bSRichard Henderson uint32_t den, int ilen) 6800ccb9c1dSLaurent Vivier { 6810ccb9c1dSLaurent Vivier uint64_t num = deposit64(env->dregs[numr], 32, 32, env->dregs[regr]); 6820ccb9c1dSLaurent Vivier uint64_t quot; 683e1f3808eSpbrook uint32_t rem; 684e1f3808eSpbrook 685710d747bSRichard Henderson env->cc_c = 0; /* always cleared, even if overflow/div0 */ 686710d747bSRichard Henderson 68731871141SBlue Swirl if (den == 0) { 688710d747bSRichard Henderson raise_exception_format2(env, EXCP_DIV0, ilen, GETPC()); 68931871141SBlue Swirl } 690e1f3808eSpbrook quot = num / den; 691e1f3808eSpbrook rem = num % den; 692620c6cf6SRichard Henderson 6930ccb9c1dSLaurent Vivier if (quot > 0xffffffffULL) { 6940ccb9c1dSLaurent Vivier env->cc_v = -1; 695808d77bcSLucien Murray-Pitts /* 696808d77bcSLucien Murray-Pitts * real 68040 keeps N and unset Z on overflow, 6970ccb9c1dSLaurent Vivier * whereas documentation says "undefined" 6980ccb9c1dSLaurent Vivier */ 6990ccb9c1dSLaurent Vivier env->cc_z = 1; 7000ccb9c1dSLaurent Vivier return; 7010ccb9c1dSLaurent Vivier } 702620c6cf6SRichard Henderson env->cc_z = quot; 703620c6cf6SRichard Henderson env->cc_n = quot; 7040ccb9c1dSLaurent Vivier env->cc_v = 0; 705620c6cf6SRichard Henderson 7060ccb9c1dSLaurent Vivier /* 7070ccb9c1dSLaurent Vivier * If Dq and Dr are the same, the quotient is returned. 7080ccb9c1dSLaurent Vivier * therefore we set Dq last. 7090ccb9c1dSLaurent Vivier */ 7100ccb9c1dSLaurent Vivier 7110ccb9c1dSLaurent Vivier env->dregs[regr] = rem; 7120ccb9c1dSLaurent Vivier env->dregs[numr] = quot; 713e1f3808eSpbrook } 714e1f3808eSpbrook 715710d747bSRichard Henderson void HELPER(divsll)(CPUM68KState *env, int numr, int regr, 716710d747bSRichard Henderson int32_t den, int ilen) 717e1f3808eSpbrook { 7180ccb9c1dSLaurent Vivier int64_t num = deposit64(env->dregs[numr], 32, 32, env->dregs[regr]); 7190ccb9c1dSLaurent Vivier int64_t quot; 720e1f3808eSpbrook int32_t rem; 721e1f3808eSpbrook 722710d747bSRichard Henderson env->cc_c = 0; /* always cleared, even if overflow/div0 */ 723710d747bSRichard Henderson 72431871141SBlue Swirl if (den == 0) { 725710d747bSRichard Henderson raise_exception_format2(env, EXCP_DIV0, ilen, GETPC()); 72631871141SBlue Swirl } 727e1f3808eSpbrook quot = num / den; 728e1f3808eSpbrook rem = num % den; 729620c6cf6SRichard Henderson 7300ccb9c1dSLaurent Vivier if (quot != (int32_t)quot) { 7310ccb9c1dSLaurent Vivier env->cc_v = -1; 732808d77bcSLucien Murray-Pitts /* 733808d77bcSLucien Murray-Pitts * real 68040 keeps N and unset Z on overflow, 7340ccb9c1dSLaurent Vivier * whereas documentation says "undefined" 7350ccb9c1dSLaurent Vivier */ 7360ccb9c1dSLaurent Vivier env->cc_z = 1; 7370ccb9c1dSLaurent Vivier return; 7380ccb9c1dSLaurent Vivier } 739620c6cf6SRichard Henderson env->cc_z = quot; 740620c6cf6SRichard Henderson env->cc_n = quot; 7410ccb9c1dSLaurent Vivier env->cc_v = 0; 742620c6cf6SRichard Henderson 7430ccb9c1dSLaurent Vivier /* 7440ccb9c1dSLaurent Vivier * If Dq and Dr are the same, the quotient is returned. 7450ccb9c1dSLaurent Vivier * therefore we set Dq last. 7460ccb9c1dSLaurent Vivier */ 7470ccb9c1dSLaurent Vivier 7480ccb9c1dSLaurent Vivier env->dregs[regr] = rem; 7490ccb9c1dSLaurent Vivier env->dregs[numr] = quot; 750e1f3808eSpbrook } 75114f94406SLaurent Vivier 752f0ddf11bSEmilio G. Cota /* We're executing in a serial context -- no need to be atomic. */ 75314f94406SLaurent Vivier void HELPER(cas2w)(CPUM68KState *env, uint32_t regs, uint32_t a1, uint32_t a2) 75414f94406SLaurent Vivier { 75514f94406SLaurent Vivier uint32_t Dc1 = extract32(regs, 9, 3); 75614f94406SLaurent Vivier uint32_t Dc2 = extract32(regs, 6, 3); 75714f94406SLaurent Vivier uint32_t Du1 = extract32(regs, 3, 3); 75814f94406SLaurent Vivier uint32_t Du2 = extract32(regs, 0, 3); 75914f94406SLaurent Vivier int16_t c1 = env->dregs[Dc1]; 76014f94406SLaurent Vivier int16_t c2 = env->dregs[Dc2]; 76114f94406SLaurent Vivier int16_t u1 = env->dregs[Du1]; 76214f94406SLaurent Vivier int16_t u2 = env->dregs[Du2]; 76314f94406SLaurent Vivier int16_t l1, l2; 76414f94406SLaurent Vivier uintptr_t ra = GETPC(); 76514f94406SLaurent Vivier 76614f94406SLaurent Vivier l1 = cpu_lduw_data_ra(env, a1, ra); 76714f94406SLaurent Vivier l2 = cpu_lduw_data_ra(env, a2, ra); 76814f94406SLaurent Vivier if (l1 == c1 && l2 == c2) { 76914f94406SLaurent Vivier cpu_stw_data_ra(env, a1, u1, ra); 77014f94406SLaurent Vivier cpu_stw_data_ra(env, a2, u2, ra); 77114f94406SLaurent Vivier } 77214f94406SLaurent Vivier 77314f94406SLaurent Vivier if (c1 != l1) { 77414f94406SLaurent Vivier env->cc_n = l1; 77514f94406SLaurent Vivier env->cc_v = c1; 77614f94406SLaurent Vivier } else { 77714f94406SLaurent Vivier env->cc_n = l2; 77814f94406SLaurent Vivier env->cc_v = c2; 77914f94406SLaurent Vivier } 78014f94406SLaurent Vivier env->cc_op = CC_OP_CMPW; 78114f94406SLaurent Vivier env->dregs[Dc1] = deposit32(env->dregs[Dc1], 0, 16, l1); 78214f94406SLaurent Vivier env->dregs[Dc2] = deposit32(env->dregs[Dc2], 0, 16, l2); 78314f94406SLaurent Vivier } 78414f94406SLaurent Vivier 785f0ddf11bSEmilio G. Cota static void do_cas2l(CPUM68KState *env, uint32_t regs, uint32_t a1, uint32_t a2, 786f0ddf11bSEmilio G. Cota bool parallel) 78714f94406SLaurent Vivier { 78814f94406SLaurent Vivier uint32_t Dc1 = extract32(regs, 9, 3); 78914f94406SLaurent Vivier uint32_t Dc2 = extract32(regs, 6, 3); 79014f94406SLaurent Vivier uint32_t Du1 = extract32(regs, 3, 3); 79114f94406SLaurent Vivier uint32_t Du2 = extract32(regs, 0, 3); 79214f94406SLaurent Vivier uint32_t c1 = env->dregs[Dc1]; 79314f94406SLaurent Vivier uint32_t c2 = env->dregs[Dc2]; 79414f94406SLaurent Vivier uint32_t u1 = env->dregs[Du1]; 79514f94406SLaurent Vivier uint32_t u2 = env->dregs[Du2]; 79614f94406SLaurent Vivier uint32_t l1, l2; 79714f94406SLaurent Vivier uintptr_t ra = GETPC(); 798be9568b4SRichard Henderson #if defined(CONFIG_ATOMIC64) 7993b916140SRichard Henderson int mmu_idx = cpu_mmu_index(env_cpu(env), 0); 800fc313c64SFrédéric Pétrot MemOpIdx oi = make_memop_idx(MO_BEUQ, mmu_idx); 80114f94406SLaurent Vivier #endif 80214f94406SLaurent Vivier 803f0ddf11bSEmilio G. Cota if (parallel) { 80414f94406SLaurent Vivier /* We're executing in a parallel context -- must be atomic. */ 80514f94406SLaurent Vivier #ifdef CONFIG_ATOMIC64 80614f94406SLaurent Vivier uint64_t c, u, l; 80714f94406SLaurent Vivier if ((a1 & 7) == 0 && a2 == a1 + 4) { 80814f94406SLaurent Vivier c = deposit64(c2, 32, 32, c1); 80914f94406SLaurent Vivier u = deposit64(u2, 32, 32, u1); 810be9568b4SRichard Henderson l = cpu_atomic_cmpxchgq_be_mmu(env, a1, c, u, oi, ra); 81114f94406SLaurent Vivier l1 = l >> 32; 81214f94406SLaurent Vivier l2 = l; 81314f94406SLaurent Vivier } else if ((a2 & 7) == 0 && a1 == a2 + 4) { 81414f94406SLaurent Vivier c = deposit64(c1, 32, 32, c2); 81514f94406SLaurent Vivier u = deposit64(u1, 32, 32, u2); 816be9568b4SRichard Henderson l = cpu_atomic_cmpxchgq_be_mmu(env, a2, c, u, oi, ra); 81714f94406SLaurent Vivier l2 = l >> 32; 81814f94406SLaurent Vivier l1 = l; 81914f94406SLaurent Vivier } else 82014f94406SLaurent Vivier #endif 82114f94406SLaurent Vivier { 82214f94406SLaurent Vivier /* Tell the main loop we need to serialize this insn. */ 82329a0af61SRichard Henderson cpu_loop_exit_atomic(env_cpu(env), ra); 82414f94406SLaurent Vivier } 82514f94406SLaurent Vivier } else { 82614f94406SLaurent Vivier /* We're executing in a serial context -- no need to be atomic. */ 82714f94406SLaurent Vivier l1 = cpu_ldl_data_ra(env, a1, ra); 82814f94406SLaurent Vivier l2 = cpu_ldl_data_ra(env, a2, ra); 82914f94406SLaurent Vivier if (l1 == c1 && l2 == c2) { 83014f94406SLaurent Vivier cpu_stl_data_ra(env, a1, u1, ra); 83114f94406SLaurent Vivier cpu_stl_data_ra(env, a2, u2, ra); 83214f94406SLaurent Vivier } 83314f94406SLaurent Vivier } 83414f94406SLaurent Vivier 83514f94406SLaurent Vivier if (c1 != l1) { 83614f94406SLaurent Vivier env->cc_n = l1; 83714f94406SLaurent Vivier env->cc_v = c1; 83814f94406SLaurent Vivier } else { 83914f94406SLaurent Vivier env->cc_n = l2; 84014f94406SLaurent Vivier env->cc_v = c2; 84114f94406SLaurent Vivier } 84214f94406SLaurent Vivier env->cc_op = CC_OP_CMPL; 84314f94406SLaurent Vivier env->dregs[Dc1] = l1; 84414f94406SLaurent Vivier env->dregs[Dc2] = l2; 84514f94406SLaurent Vivier } 846f2224f2cSRichard Henderson 847f0ddf11bSEmilio G. Cota void HELPER(cas2l)(CPUM68KState *env, uint32_t regs, uint32_t a1, uint32_t a2) 848f0ddf11bSEmilio G. Cota { 849f0ddf11bSEmilio G. Cota do_cas2l(env, regs, a1, a2, false); 850f0ddf11bSEmilio G. Cota } 851f0ddf11bSEmilio G. Cota 852f0ddf11bSEmilio G. Cota void HELPER(cas2l_parallel)(CPUM68KState *env, uint32_t regs, uint32_t a1, 853f0ddf11bSEmilio G. Cota uint32_t a2) 854f0ddf11bSEmilio G. Cota { 855f0ddf11bSEmilio G. Cota do_cas2l(env, regs, a1, a2, true); 856f0ddf11bSEmilio G. Cota } 857f0ddf11bSEmilio G. Cota 858f2224f2cSRichard Henderson struct bf_data { 859f2224f2cSRichard Henderson uint32_t addr; 860f2224f2cSRichard Henderson uint32_t bofs; 861f2224f2cSRichard Henderson uint32_t blen; 862f2224f2cSRichard Henderson uint32_t len; 863f2224f2cSRichard Henderson }; 864f2224f2cSRichard Henderson 865f2224f2cSRichard Henderson static struct bf_data bf_prep(uint32_t addr, int32_t ofs, uint32_t len) 866f2224f2cSRichard Henderson { 867f2224f2cSRichard Henderson int bofs, blen; 868f2224f2cSRichard Henderson 869f2224f2cSRichard Henderson /* Bound length; map 0 to 32. */ 870f2224f2cSRichard Henderson len = ((len - 1) & 31) + 1; 871f2224f2cSRichard Henderson 872f2224f2cSRichard Henderson /* Note that ofs is signed. */ 873f2224f2cSRichard Henderson addr += ofs / 8; 874f2224f2cSRichard Henderson bofs = ofs % 8; 875f2224f2cSRichard Henderson if (bofs < 0) { 876f2224f2cSRichard Henderson bofs += 8; 877f2224f2cSRichard Henderson addr -= 1; 878f2224f2cSRichard Henderson } 879f2224f2cSRichard Henderson 880808d77bcSLucien Murray-Pitts /* 881808d77bcSLucien Murray-Pitts * Compute the number of bytes required (minus one) to 882808d77bcSLucien Murray-Pitts * satisfy the bitfield. 883808d77bcSLucien Murray-Pitts */ 884f2224f2cSRichard Henderson blen = (bofs + len - 1) / 8; 885f2224f2cSRichard Henderson 886808d77bcSLucien Murray-Pitts /* 887808d77bcSLucien Murray-Pitts * Canonicalize the bit offset for data loaded into a 64-bit big-endian 888808d77bcSLucien Murray-Pitts * word. For the cases where BLEN is not a power of 2, adjust ADDR so 889808d77bcSLucien Murray-Pitts * that we can use the next power of two sized load without crossing a 890808d77bcSLucien Murray-Pitts * page boundary, unless the field itself crosses the boundary. 891808d77bcSLucien Murray-Pitts */ 892f2224f2cSRichard Henderson switch (blen) { 893f2224f2cSRichard Henderson case 0: 894f2224f2cSRichard Henderson bofs += 56; 895f2224f2cSRichard Henderson break; 896f2224f2cSRichard Henderson case 1: 897f2224f2cSRichard Henderson bofs += 48; 898f2224f2cSRichard Henderson break; 899f2224f2cSRichard Henderson case 2: 900f2224f2cSRichard Henderson if (addr & 1) { 901f2224f2cSRichard Henderson bofs += 8; 902f2224f2cSRichard Henderson addr -= 1; 903f2224f2cSRichard Henderson } 904f2224f2cSRichard Henderson /* fallthru */ 905f2224f2cSRichard Henderson case 3: 906f2224f2cSRichard Henderson bofs += 32; 907f2224f2cSRichard Henderson break; 908f2224f2cSRichard Henderson case 4: 909f2224f2cSRichard Henderson if (addr & 3) { 910f2224f2cSRichard Henderson bofs += 8 * (addr & 3); 911f2224f2cSRichard Henderson addr &= -4; 912f2224f2cSRichard Henderson } 913f2224f2cSRichard Henderson break; 914f2224f2cSRichard Henderson default: 915f2224f2cSRichard Henderson g_assert_not_reached(); 916f2224f2cSRichard Henderson } 917f2224f2cSRichard Henderson 918f2224f2cSRichard Henderson return (struct bf_data){ 919f2224f2cSRichard Henderson .addr = addr, 920f2224f2cSRichard Henderson .bofs = bofs, 921f2224f2cSRichard Henderson .blen = blen, 922f2224f2cSRichard Henderson .len = len, 923f2224f2cSRichard Henderson }; 924f2224f2cSRichard Henderson } 925f2224f2cSRichard Henderson 926f2224f2cSRichard Henderson static uint64_t bf_load(CPUM68KState *env, uint32_t addr, int blen, 927f2224f2cSRichard Henderson uintptr_t ra) 928f2224f2cSRichard Henderson { 929f2224f2cSRichard Henderson switch (blen) { 930f2224f2cSRichard Henderson case 0: 931f2224f2cSRichard Henderson return cpu_ldub_data_ra(env, addr, ra); 932f2224f2cSRichard Henderson case 1: 933f2224f2cSRichard Henderson return cpu_lduw_data_ra(env, addr, ra); 934f2224f2cSRichard Henderson case 2: 935f2224f2cSRichard Henderson case 3: 936f2224f2cSRichard Henderson return cpu_ldl_data_ra(env, addr, ra); 937f2224f2cSRichard Henderson case 4: 938f2224f2cSRichard Henderson return cpu_ldq_data_ra(env, addr, ra); 939f2224f2cSRichard Henderson default: 940f2224f2cSRichard Henderson g_assert_not_reached(); 941f2224f2cSRichard Henderson } 942f2224f2cSRichard Henderson } 943f2224f2cSRichard Henderson 944f2224f2cSRichard Henderson static void bf_store(CPUM68KState *env, uint32_t addr, int blen, 945f2224f2cSRichard Henderson uint64_t data, uintptr_t ra) 946f2224f2cSRichard Henderson { 947f2224f2cSRichard Henderson switch (blen) { 948f2224f2cSRichard Henderson case 0: 949f2224f2cSRichard Henderson cpu_stb_data_ra(env, addr, data, ra); 950f2224f2cSRichard Henderson break; 951f2224f2cSRichard Henderson case 1: 952f2224f2cSRichard Henderson cpu_stw_data_ra(env, addr, data, ra); 953f2224f2cSRichard Henderson break; 954f2224f2cSRichard Henderson case 2: 955f2224f2cSRichard Henderson case 3: 956f2224f2cSRichard Henderson cpu_stl_data_ra(env, addr, data, ra); 957f2224f2cSRichard Henderson break; 958f2224f2cSRichard Henderson case 4: 959f2224f2cSRichard Henderson cpu_stq_data_ra(env, addr, data, ra); 960f2224f2cSRichard Henderson break; 961f2224f2cSRichard Henderson default: 962f2224f2cSRichard Henderson g_assert_not_reached(); 963f2224f2cSRichard Henderson } 964f2224f2cSRichard Henderson } 965f2224f2cSRichard Henderson 966f2224f2cSRichard Henderson uint32_t HELPER(bfexts_mem)(CPUM68KState *env, uint32_t addr, 967f2224f2cSRichard Henderson int32_t ofs, uint32_t len) 968f2224f2cSRichard Henderson { 969f2224f2cSRichard Henderson uintptr_t ra = GETPC(); 970f2224f2cSRichard Henderson struct bf_data d = bf_prep(addr, ofs, len); 971f2224f2cSRichard Henderson uint64_t data = bf_load(env, d.addr, d.blen, ra); 972f2224f2cSRichard Henderson 973f2224f2cSRichard Henderson return (int64_t)(data << d.bofs) >> (64 - d.len); 974f2224f2cSRichard Henderson } 975f2224f2cSRichard Henderson 976f2224f2cSRichard Henderson uint64_t HELPER(bfextu_mem)(CPUM68KState *env, uint32_t addr, 977f2224f2cSRichard Henderson int32_t ofs, uint32_t len) 978f2224f2cSRichard Henderson { 979f2224f2cSRichard Henderson uintptr_t ra = GETPC(); 980f2224f2cSRichard Henderson struct bf_data d = bf_prep(addr, ofs, len); 981f2224f2cSRichard Henderson uint64_t data = bf_load(env, d.addr, d.blen, ra); 982f2224f2cSRichard Henderson 983808d77bcSLucien Murray-Pitts /* 984808d77bcSLucien Murray-Pitts * Put CC_N at the top of the high word; put the zero-extended value 985808d77bcSLucien Murray-Pitts * at the bottom of the low word. 986808d77bcSLucien Murray-Pitts */ 987f2224f2cSRichard Henderson data <<= d.bofs; 988f2224f2cSRichard Henderson data >>= 64 - d.len; 989f2224f2cSRichard Henderson data |= data << (64 - d.len); 990f2224f2cSRichard Henderson 991f2224f2cSRichard Henderson return data; 992f2224f2cSRichard Henderson } 993f2224f2cSRichard Henderson 994f2224f2cSRichard Henderson uint32_t HELPER(bfins_mem)(CPUM68KState *env, uint32_t addr, uint32_t val, 995f2224f2cSRichard Henderson int32_t ofs, uint32_t len) 996f2224f2cSRichard Henderson { 997f2224f2cSRichard Henderson uintptr_t ra = GETPC(); 998f2224f2cSRichard Henderson struct bf_data d = bf_prep(addr, ofs, len); 999f2224f2cSRichard Henderson uint64_t data = bf_load(env, d.addr, d.blen, ra); 1000f2224f2cSRichard Henderson uint64_t mask = -1ull << (64 - d.len) >> d.bofs; 1001f2224f2cSRichard Henderson 1002f2224f2cSRichard Henderson data = (data & ~mask) | (((uint64_t)val << (64 - d.len)) >> d.bofs); 1003f2224f2cSRichard Henderson 1004f2224f2cSRichard Henderson bf_store(env, d.addr, d.blen, data, ra); 1005f2224f2cSRichard Henderson 1006f2224f2cSRichard Henderson /* The field at the top of the word is also CC_N for CC_OP_LOGIC. */ 1007f2224f2cSRichard Henderson return val << (32 - d.len); 1008f2224f2cSRichard Henderson } 1009f2224f2cSRichard Henderson 1010f2224f2cSRichard Henderson uint32_t HELPER(bfchg_mem)(CPUM68KState *env, uint32_t addr, 1011f2224f2cSRichard Henderson int32_t ofs, uint32_t len) 1012f2224f2cSRichard Henderson { 1013f2224f2cSRichard Henderson uintptr_t ra = GETPC(); 1014f2224f2cSRichard Henderson struct bf_data d = bf_prep(addr, ofs, len); 1015f2224f2cSRichard Henderson uint64_t data = bf_load(env, d.addr, d.blen, ra); 1016f2224f2cSRichard Henderson uint64_t mask = -1ull << (64 - d.len) >> d.bofs; 1017f2224f2cSRichard Henderson 1018f2224f2cSRichard Henderson bf_store(env, d.addr, d.blen, data ^ mask, ra); 1019f2224f2cSRichard Henderson 1020f2224f2cSRichard Henderson return ((data & mask) << d.bofs) >> 32; 1021f2224f2cSRichard Henderson } 1022f2224f2cSRichard Henderson 1023f2224f2cSRichard Henderson uint32_t HELPER(bfclr_mem)(CPUM68KState *env, uint32_t addr, 1024f2224f2cSRichard Henderson int32_t ofs, uint32_t len) 1025f2224f2cSRichard Henderson { 1026f2224f2cSRichard Henderson uintptr_t ra = GETPC(); 1027f2224f2cSRichard Henderson struct bf_data d = bf_prep(addr, ofs, len); 1028f2224f2cSRichard Henderson uint64_t data = bf_load(env, d.addr, d.blen, ra); 1029f2224f2cSRichard Henderson uint64_t mask = -1ull << (64 - d.len) >> d.bofs; 1030f2224f2cSRichard Henderson 1031f2224f2cSRichard Henderson bf_store(env, d.addr, d.blen, data & ~mask, ra); 1032f2224f2cSRichard Henderson 1033f2224f2cSRichard Henderson return ((data & mask) << d.bofs) >> 32; 1034f2224f2cSRichard Henderson } 1035f2224f2cSRichard Henderson 1036f2224f2cSRichard Henderson uint32_t HELPER(bfset_mem)(CPUM68KState *env, uint32_t addr, 1037f2224f2cSRichard Henderson int32_t ofs, uint32_t len) 1038f2224f2cSRichard Henderson { 1039f2224f2cSRichard Henderson uintptr_t ra = GETPC(); 1040f2224f2cSRichard Henderson struct bf_data d = bf_prep(addr, ofs, len); 1041f2224f2cSRichard Henderson uint64_t data = bf_load(env, d.addr, d.blen, ra); 1042f2224f2cSRichard Henderson uint64_t mask = -1ull << (64 - d.len) >> d.bofs; 1043f2224f2cSRichard Henderson 1044f2224f2cSRichard Henderson bf_store(env, d.addr, d.blen, data | mask, ra); 1045f2224f2cSRichard Henderson 1046f2224f2cSRichard Henderson return ((data & mask) << d.bofs) >> 32; 1047f2224f2cSRichard Henderson } 1048a45f1763SRichard Henderson 1049a45f1763SRichard Henderson uint32_t HELPER(bfffo_reg)(uint32_t n, uint32_t ofs, uint32_t len) 1050a45f1763SRichard Henderson { 1051a45f1763SRichard Henderson return (n ? clz32(n) : len) + ofs; 1052a45f1763SRichard Henderson } 1053a45f1763SRichard Henderson 1054a45f1763SRichard Henderson uint64_t HELPER(bfffo_mem)(CPUM68KState *env, uint32_t addr, 1055a45f1763SRichard Henderson int32_t ofs, uint32_t len) 1056a45f1763SRichard Henderson { 1057a45f1763SRichard Henderson uintptr_t ra = GETPC(); 1058a45f1763SRichard Henderson struct bf_data d = bf_prep(addr, ofs, len); 1059a45f1763SRichard Henderson uint64_t data = bf_load(env, d.addr, d.blen, ra); 1060a45f1763SRichard Henderson uint64_t mask = -1ull << (64 - d.len) >> d.bofs; 1061a45f1763SRichard Henderson uint64_t n = (data & mask) << d.bofs; 1062a45f1763SRichard Henderson uint32_t ffo = helper_bfffo_reg(n >> 32, ofs, d.len); 1063a45f1763SRichard Henderson 1064808d77bcSLucien Murray-Pitts /* 1065808d77bcSLucien Murray-Pitts * Return FFO in the low word and N in the high word. 1066808d77bcSLucien Murray-Pitts * Note that because of MASK and the shift, the low word 1067808d77bcSLucien Murray-Pitts * is already zero. 1068808d77bcSLucien Murray-Pitts */ 1069a45f1763SRichard Henderson return n | ffo; 1070a45f1763SRichard Henderson } 10718bf6cbafSLaurent Vivier 10728bf6cbafSLaurent Vivier void HELPER(chk)(CPUM68KState *env, int32_t val, int32_t ub) 10738bf6cbafSLaurent Vivier { 1074808d77bcSLucien Murray-Pitts /* 1075808d77bcSLucien Murray-Pitts * From the specs: 10768bf6cbafSLaurent Vivier * X: Not affected, C,V,Z: Undefined, 10778bf6cbafSLaurent Vivier * N: Set if val < 0; cleared if val > ub, undefined otherwise 10788bf6cbafSLaurent Vivier * We implement here values found from a real MC68040: 10798bf6cbafSLaurent Vivier * X,V,Z: Not affected 10808bf6cbafSLaurent Vivier * N: Set if val < 0; cleared if val >= 0 10818bf6cbafSLaurent Vivier * C: if 0 <= ub: set if val < 0 or val > ub, cleared otherwise 10828bf6cbafSLaurent Vivier * if 0 > ub: set if val > ub and val < 0, cleared otherwise 10838bf6cbafSLaurent Vivier */ 10848bf6cbafSLaurent Vivier env->cc_n = val; 10858bf6cbafSLaurent Vivier env->cc_c = 0 <= ub ? val < 0 || val > ub : val > ub && val < 0; 10868bf6cbafSLaurent Vivier 10878bf6cbafSLaurent Vivier if (val < 0 || val > ub) { 1088ad5a5cf9SRichard Henderson raise_exception_format2(env, EXCP_CHK, 2, GETPC()); 10898bf6cbafSLaurent Vivier } 10908bf6cbafSLaurent Vivier } 10918bf6cbafSLaurent Vivier 10928bf6cbafSLaurent Vivier void HELPER(chk2)(CPUM68KState *env, int32_t val, int32_t lb, int32_t ub) 10938bf6cbafSLaurent Vivier { 1094808d77bcSLucien Murray-Pitts /* 1095808d77bcSLucien Murray-Pitts * From the specs: 10968bf6cbafSLaurent Vivier * X: Not affected, N,V: Undefined, 10978bf6cbafSLaurent Vivier * Z: Set if val is equal to lb or ub 10988bf6cbafSLaurent Vivier * C: Set if val < lb or val > ub, cleared otherwise 10998bf6cbafSLaurent Vivier * We implement here values found from a real MC68040: 11008bf6cbafSLaurent Vivier * X,N,V: Not affected 11018bf6cbafSLaurent Vivier * Z: Set if val is equal to lb or ub 11028bf6cbafSLaurent Vivier * C: if lb <= ub: set if val < lb or val > ub, cleared otherwise 11038bf6cbafSLaurent Vivier * if lb > ub: set if val > ub and val < lb, cleared otherwise 11048bf6cbafSLaurent Vivier */ 11058bf6cbafSLaurent Vivier env->cc_z = val != lb && val != ub; 11068bf6cbafSLaurent Vivier env->cc_c = lb <= ub ? val < lb || val > ub : val > ub && val < lb; 11078bf6cbafSLaurent Vivier 11088bf6cbafSLaurent Vivier if (env->cc_c) { 1109ad5a5cf9SRichard Henderson raise_exception_format2(env, EXCP_CHK, 4, GETPC()); 11108bf6cbafSLaurent Vivier } 11118bf6cbafSLaurent Vivier } 1112