10633879fSpbrook /* 20633879fSpbrook * M68K helper routines 30633879fSpbrook * 40633879fSpbrook * Copyright (c) 2007 CodeSourcery 50633879fSpbrook * 60633879fSpbrook * This library is free software; you can redistribute it and/or 70633879fSpbrook * modify it under the terms of the GNU Lesser General Public 80633879fSpbrook * License as published by the Free Software Foundation; either 9d749fb85SThomas Huth * version 2.1 of the License, or (at your option) any later version. 100633879fSpbrook * 110633879fSpbrook * This library is distributed in the hope that it will be useful, 120633879fSpbrook * but WITHOUT ANY WARRANTY; without even the implied warranty of 130633879fSpbrook * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 140633879fSpbrook * Lesser General Public License for more details. 150633879fSpbrook * 160633879fSpbrook * You should have received a copy of the GNU Lesser General Public 178167ee88SBlue Swirl * License along with this library; if not, see <http://www.gnu.org/licenses/>. 180633879fSpbrook */ 19d8416665SPeter Maydell #include "qemu/osdep.h" 20cd617484SPhilippe Mathieu-Daudé #include "qemu/log.h" 213e457172SBlue Swirl #include "cpu.h" 222ef6175aSRichard Henderson #include "exec/helper-proto.h" 2363c91552SPaolo Bonzini #include "exec/exec-all.h" 24f08b6170SPaolo Bonzini #include "exec/cpu_ldst.h" 256b5fe137SPhilippe Mathieu-Daudé #include "semihosting/semihost.h" 260633879fSpbrook 27d5db810cSPhilippe Mathieu-Daudé #if !defined(CONFIG_USER_ONLY) 280633879fSpbrook 29d2f8fb8eSLaurent Vivier static void cf_rte(CPUM68KState *env) 300633879fSpbrook { 310633879fSpbrook uint32_t sp; 320633879fSpbrook uint32_t fmt; 330633879fSpbrook 340633879fSpbrook sp = env->aregs[7]; 35330edfccSRichard Henderson fmt = cpu_ldl_mmuidx_ra(env, sp, MMU_KERNEL_IDX, 0); 36330edfccSRichard Henderson env->pc = cpu_ldl_mmuidx_ra(env, sp + 4, MMU_KERNEL_IDX, 0); 370633879fSpbrook sp |= (fmt >> 28) & 3; 380633879fSpbrook env->aregs[7] = sp + 8; 3999c51448SRichard Henderson 40d2f8fb8eSLaurent Vivier cpu_m68k_set_sr(env, fmt); 410633879fSpbrook } 420633879fSpbrook 43d2f8fb8eSLaurent Vivier static void m68k_rte(CPUM68KState *env) 44d2f8fb8eSLaurent Vivier { 45d2f8fb8eSLaurent Vivier uint32_t sp; 46d2f8fb8eSLaurent Vivier uint16_t fmt; 47d2f8fb8eSLaurent Vivier uint16_t sr; 48d2f8fb8eSLaurent Vivier 49d2f8fb8eSLaurent Vivier sp = env->aregs[7]; 50d2f8fb8eSLaurent Vivier throwaway: 51330edfccSRichard Henderson sr = cpu_lduw_mmuidx_ra(env, sp, MMU_KERNEL_IDX, 0); 52d2f8fb8eSLaurent Vivier sp += 2; 53330edfccSRichard Henderson env->pc = cpu_ldl_mmuidx_ra(env, sp, MMU_KERNEL_IDX, 0); 54d2f8fb8eSLaurent Vivier sp += 4; 55d2f8fb8eSLaurent Vivier if (m68k_feature(env, M68K_FEATURE_QUAD_MULDIV)) { 56d2f8fb8eSLaurent Vivier /* all except 68000 */ 57330edfccSRichard Henderson fmt = cpu_lduw_mmuidx_ra(env, sp, MMU_KERNEL_IDX, 0); 58d2f8fb8eSLaurent Vivier sp += 2; 59d2f8fb8eSLaurent Vivier switch (fmt >> 12) { 60d2f8fb8eSLaurent Vivier case 0: 61d2f8fb8eSLaurent Vivier break; 62d2f8fb8eSLaurent Vivier case 1: 63d2f8fb8eSLaurent Vivier env->aregs[7] = sp; 64d2f8fb8eSLaurent Vivier cpu_m68k_set_sr(env, sr); 65d2f8fb8eSLaurent Vivier goto throwaway; 66d2f8fb8eSLaurent Vivier case 2: 67d2f8fb8eSLaurent Vivier case 3: 68d2f8fb8eSLaurent Vivier sp += 4; 69d2f8fb8eSLaurent Vivier break; 70d2f8fb8eSLaurent Vivier case 4: 71d2f8fb8eSLaurent Vivier sp += 8; 72d2f8fb8eSLaurent Vivier break; 73d2f8fb8eSLaurent Vivier case 7: 74d2f8fb8eSLaurent Vivier sp += 52; 75d2f8fb8eSLaurent Vivier break; 76d2f8fb8eSLaurent Vivier } 77d2f8fb8eSLaurent Vivier } 78d2f8fb8eSLaurent Vivier env->aregs[7] = sp; 79d2f8fb8eSLaurent Vivier cpu_m68k_set_sr(env, sr); 800633879fSpbrook } 810633879fSpbrook 825beb144eSLaurent Vivier static const char *m68k_exception_name(int index) 835beb144eSLaurent Vivier { 845beb144eSLaurent Vivier switch (index) { 855beb144eSLaurent Vivier case EXCP_ACCESS: 865beb144eSLaurent Vivier return "Access Fault"; 875beb144eSLaurent Vivier case EXCP_ADDRESS: 885beb144eSLaurent Vivier return "Address Error"; 895beb144eSLaurent Vivier case EXCP_ILLEGAL: 905beb144eSLaurent Vivier return "Illegal Instruction"; 915beb144eSLaurent Vivier case EXCP_DIV0: 925beb144eSLaurent Vivier return "Divide by Zero"; 935beb144eSLaurent Vivier case EXCP_CHK: 945beb144eSLaurent Vivier return "CHK/CHK2"; 955beb144eSLaurent Vivier case EXCP_TRAPCC: 965beb144eSLaurent Vivier return "FTRAPcc, TRAPcc, TRAPV"; 975beb144eSLaurent Vivier case EXCP_PRIVILEGE: 985beb144eSLaurent Vivier return "Privilege Violation"; 995beb144eSLaurent Vivier case EXCP_TRACE: 1005beb144eSLaurent Vivier return "Trace"; 1015beb144eSLaurent Vivier case EXCP_LINEA: 1025beb144eSLaurent Vivier return "A-Line"; 1035beb144eSLaurent Vivier case EXCP_LINEF: 1045beb144eSLaurent Vivier return "F-Line"; 1055beb144eSLaurent Vivier case EXCP_DEBEGBP: /* 68020/030 only */ 1065beb144eSLaurent Vivier return "Copro Protocol Violation"; 1075beb144eSLaurent Vivier case EXCP_FORMAT: 1085beb144eSLaurent Vivier return "Format Error"; 1095beb144eSLaurent Vivier case EXCP_UNINITIALIZED: 110cba42d61SMichael Tokarev return "Uninitialized Interrupt"; 1115beb144eSLaurent Vivier case EXCP_SPURIOUS: 1125beb144eSLaurent Vivier return "Spurious Interrupt"; 1135beb144eSLaurent Vivier case EXCP_INT_LEVEL_1: 1145beb144eSLaurent Vivier return "Level 1 Interrupt"; 1155beb144eSLaurent Vivier case EXCP_INT_LEVEL_1 + 1: 1165beb144eSLaurent Vivier return "Level 2 Interrupt"; 1175beb144eSLaurent Vivier case EXCP_INT_LEVEL_1 + 2: 1185beb144eSLaurent Vivier return "Level 3 Interrupt"; 1195beb144eSLaurent Vivier case EXCP_INT_LEVEL_1 + 3: 1205beb144eSLaurent Vivier return "Level 4 Interrupt"; 1215beb144eSLaurent Vivier case EXCP_INT_LEVEL_1 + 4: 1225beb144eSLaurent Vivier return "Level 5 Interrupt"; 1235beb144eSLaurent Vivier case EXCP_INT_LEVEL_1 + 5: 1245beb144eSLaurent Vivier return "Level 6 Interrupt"; 1255beb144eSLaurent Vivier case EXCP_INT_LEVEL_1 + 6: 1265beb144eSLaurent Vivier return "Level 7 Interrupt"; 1275beb144eSLaurent Vivier case EXCP_TRAP0: 1285beb144eSLaurent Vivier return "TRAP #0"; 1295beb144eSLaurent Vivier case EXCP_TRAP0 + 1: 1305beb144eSLaurent Vivier return "TRAP #1"; 1315beb144eSLaurent Vivier case EXCP_TRAP0 + 2: 1325beb144eSLaurent Vivier return "TRAP #2"; 1335beb144eSLaurent Vivier case EXCP_TRAP0 + 3: 1345beb144eSLaurent Vivier return "TRAP #3"; 1355beb144eSLaurent Vivier case EXCP_TRAP0 + 4: 1365beb144eSLaurent Vivier return "TRAP #4"; 1375beb144eSLaurent Vivier case EXCP_TRAP0 + 5: 1385beb144eSLaurent Vivier return "TRAP #5"; 1395beb144eSLaurent Vivier case EXCP_TRAP0 + 6: 1405beb144eSLaurent Vivier return "TRAP #6"; 1415beb144eSLaurent Vivier case EXCP_TRAP0 + 7: 1425beb144eSLaurent Vivier return "TRAP #7"; 1435beb144eSLaurent Vivier case EXCP_TRAP0 + 8: 1445beb144eSLaurent Vivier return "TRAP #8"; 1455beb144eSLaurent Vivier case EXCP_TRAP0 + 9: 1465beb144eSLaurent Vivier return "TRAP #9"; 1475beb144eSLaurent Vivier case EXCP_TRAP0 + 10: 1485beb144eSLaurent Vivier return "TRAP #10"; 1495beb144eSLaurent Vivier case EXCP_TRAP0 + 11: 1505beb144eSLaurent Vivier return "TRAP #11"; 1515beb144eSLaurent Vivier case EXCP_TRAP0 + 12: 1525beb144eSLaurent Vivier return "TRAP #12"; 1535beb144eSLaurent Vivier case EXCP_TRAP0 + 13: 1545beb144eSLaurent Vivier return "TRAP #13"; 1555beb144eSLaurent Vivier case EXCP_TRAP0 + 14: 1565beb144eSLaurent Vivier return "TRAP #14"; 1575beb144eSLaurent Vivier case EXCP_TRAP0 + 15: 1585beb144eSLaurent Vivier return "TRAP #15"; 1595beb144eSLaurent Vivier case EXCP_FP_BSUN: 1605beb144eSLaurent Vivier return "FP Branch/Set on unordered condition"; 1615beb144eSLaurent Vivier case EXCP_FP_INEX: 1625beb144eSLaurent Vivier return "FP Inexact Result"; 1635beb144eSLaurent Vivier case EXCP_FP_DZ: 1645beb144eSLaurent Vivier return "FP Divide by Zero"; 1655beb144eSLaurent Vivier case EXCP_FP_UNFL: 1665beb144eSLaurent Vivier return "FP Underflow"; 1675beb144eSLaurent Vivier case EXCP_FP_OPERR: 1685beb144eSLaurent Vivier return "FP Operand Error"; 1695beb144eSLaurent Vivier case EXCP_FP_OVFL: 1705beb144eSLaurent Vivier return "FP Overflow"; 1715beb144eSLaurent Vivier case EXCP_FP_SNAN: 1725beb144eSLaurent Vivier return "FP Signaling NAN"; 1735beb144eSLaurent Vivier case EXCP_FP_UNIMP: 1745beb144eSLaurent Vivier return "FP Unimplemented Data Type"; 1755beb144eSLaurent Vivier case EXCP_MMU_CONF: /* 68030/68851 only */ 1765beb144eSLaurent Vivier return "MMU Configuration Error"; 1775beb144eSLaurent Vivier case EXCP_MMU_ILLEGAL: /* 68851 only */ 1785beb144eSLaurent Vivier return "MMU Illegal Operation"; 1795beb144eSLaurent Vivier case EXCP_MMU_ACCESS: /* 68851 only */ 1805beb144eSLaurent Vivier return "MMU Access Level Violation"; 1815beb144eSLaurent Vivier case 64 ... 255: 1825beb144eSLaurent Vivier return "User Defined Vector"; 1835beb144eSLaurent Vivier } 1845beb144eSLaurent Vivier return "Unassigned"; 1855beb144eSLaurent Vivier } 1865beb144eSLaurent Vivier 187d2f8fb8eSLaurent Vivier static void cf_interrupt_all(CPUM68KState *env, int is_hw) 1880633879fSpbrook { 189a8d92fd8SRichard Henderson CPUState *cs = env_cpu(env); 1900633879fSpbrook uint32_t sp; 1915beb144eSLaurent Vivier uint32_t sr; 1920633879fSpbrook uint32_t fmt; 1930633879fSpbrook uint32_t retaddr; 1940633879fSpbrook uint32_t vector; 1950633879fSpbrook 1960633879fSpbrook fmt = 0; 1970633879fSpbrook retaddr = env->pc; 1980633879fSpbrook 1990633879fSpbrook if (!is_hw) { 20027103424SAndreas Färber switch (cs->exception_index) { 2010633879fSpbrook case EXCP_RTE: 2020633879fSpbrook /* Return from an exception. */ 203d2f8fb8eSLaurent Vivier cf_rte(env); 2040633879fSpbrook return; 205a87295e8Spbrook case EXCP_HALT_INSN: 206cfe67cefSLeon Alrae if (semihosting_enabled() 207a87295e8Spbrook && (env->sr & SR_S) != 0 208a87295e8Spbrook && (env->pc & 3) == 0 20931871141SBlue Swirl && cpu_lduw_code(env, env->pc - 4) == 0x4e71 21031871141SBlue Swirl && cpu_ldl_code(env, env->pc) == 0x4e7bf000) { 211a87295e8Spbrook env->pc += 4; 212a87295e8Spbrook do_m68k_semihosting(env, env->dregs[0]); 213a87295e8Spbrook return; 214a87295e8Spbrook } 215259186a7SAndreas Färber cs->halted = 1; 21627103424SAndreas Färber cs->exception_index = EXCP_HLT; 2175638d180SAndreas Färber cpu_loop_exit(cs); 218a87295e8Spbrook return; 2190633879fSpbrook } 2200633879fSpbrook } 2210633879fSpbrook 22227103424SAndreas Färber vector = cs->exception_index << 2; 2230633879fSpbrook 2245beb144eSLaurent Vivier sr = env->sr | cpu_m68k_get_ccr(env); 2255beb144eSLaurent Vivier if (qemu_loglevel_mask(CPU_LOG_INT)) { 2265beb144eSLaurent Vivier static int count; 2275beb144eSLaurent Vivier qemu_log("INT %6d: %s(%#x) pc=%08x sp=%08x sr=%04x\n", 2285beb144eSLaurent Vivier ++count, m68k_exception_name(cs->exception_index), 2295beb144eSLaurent Vivier vector, env->pc, env->aregs[7], sr); 2305beb144eSLaurent Vivier } 2315beb144eSLaurent Vivier 2320633879fSpbrook fmt |= 0x40000000; 2330633879fSpbrook fmt |= vector << 16; 2345beb144eSLaurent Vivier fmt |= sr; 2350633879fSpbrook 23620dcee94Spbrook env->sr |= SR_S; 23720dcee94Spbrook if (is_hw) { 23820dcee94Spbrook env->sr = (env->sr & ~SR_I) | (env->pending_level << SR_I_SHIFT); 23920dcee94Spbrook env->sr &= ~SR_M; 24020dcee94Spbrook } 24120dcee94Spbrook m68k_switch_sp(env); 2420c8ff723SGreg Ungerer sp = env->aregs[7]; 2430c8ff723SGreg Ungerer fmt |= (sp & 3) << 28; 24420dcee94Spbrook 2450633879fSpbrook /* ??? This could cause MMU faults. */ 2460633879fSpbrook sp &= ~3; 2470633879fSpbrook sp -= 4; 248330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, retaddr, MMU_KERNEL_IDX, 0); 2490633879fSpbrook sp -= 4; 250330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, fmt, MMU_KERNEL_IDX, 0); 2510633879fSpbrook env->aregs[7] = sp; 2520633879fSpbrook /* Jump to vector. */ 253330edfccSRichard Henderson env->pc = cpu_ldl_mmuidx_ra(env, env->vbr + vector, MMU_KERNEL_IDX, 0); 2540633879fSpbrook } 2550633879fSpbrook 256d2f8fb8eSLaurent Vivier static inline void do_stack_frame(CPUM68KState *env, uint32_t *sp, 257d2f8fb8eSLaurent Vivier uint16_t format, uint16_t sr, 258d2f8fb8eSLaurent Vivier uint32_t addr, uint32_t retaddr) 259d2f8fb8eSLaurent Vivier { 260000761dcSPavel Dovgalyuk if (m68k_feature(env, M68K_FEATURE_QUAD_MULDIV)) { 261000761dcSPavel Dovgalyuk /* all except 68000 */ 262a8d92fd8SRichard Henderson CPUState *cs = env_cpu(env); 263d2f8fb8eSLaurent Vivier switch (format) { 264d2f8fb8eSLaurent Vivier case 4: 265d2f8fb8eSLaurent Vivier *sp -= 4; 266330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, *sp, env->pc, MMU_KERNEL_IDX, 0); 267d2f8fb8eSLaurent Vivier *sp -= 4; 268330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, *sp, addr, MMU_KERNEL_IDX, 0); 269d2f8fb8eSLaurent Vivier break; 270d2f8fb8eSLaurent Vivier case 3: 271d2f8fb8eSLaurent Vivier case 2: 272d2f8fb8eSLaurent Vivier *sp -= 4; 273330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, *sp, addr, MMU_KERNEL_IDX, 0); 274d2f8fb8eSLaurent Vivier break; 275d2f8fb8eSLaurent Vivier } 276d2f8fb8eSLaurent Vivier *sp -= 2; 277330edfccSRichard Henderson cpu_stw_mmuidx_ra(env, *sp, (format << 12) + (cs->exception_index << 2), 278330edfccSRichard Henderson MMU_KERNEL_IDX, 0); 279000761dcSPavel Dovgalyuk } 280d2f8fb8eSLaurent Vivier *sp -= 4; 281330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, *sp, retaddr, MMU_KERNEL_IDX, 0); 282d2f8fb8eSLaurent Vivier *sp -= 2; 283330edfccSRichard Henderson cpu_stw_mmuidx_ra(env, *sp, sr, MMU_KERNEL_IDX, 0); 284d2f8fb8eSLaurent Vivier } 285d2f8fb8eSLaurent Vivier 286d2f8fb8eSLaurent Vivier static void m68k_interrupt_all(CPUM68KState *env, int is_hw) 287d2f8fb8eSLaurent Vivier { 288a8d92fd8SRichard Henderson CPUState *cs = env_cpu(env); 289d2f8fb8eSLaurent Vivier uint32_t sp; 290d2f8fb8eSLaurent Vivier uint32_t retaddr; 291d2f8fb8eSLaurent Vivier uint32_t vector; 292d2f8fb8eSLaurent Vivier uint16_t sr, oldsr; 293d2f8fb8eSLaurent Vivier 294d2f8fb8eSLaurent Vivier retaddr = env->pc; 295d2f8fb8eSLaurent Vivier 296d2f8fb8eSLaurent Vivier if (!is_hw) { 297d2f8fb8eSLaurent Vivier switch (cs->exception_index) { 298d2f8fb8eSLaurent Vivier case EXCP_RTE: 299d2f8fb8eSLaurent Vivier /* Return from an exception. */ 300d2f8fb8eSLaurent Vivier m68k_rte(env); 301d2f8fb8eSLaurent Vivier return; 302d2f8fb8eSLaurent Vivier } 303d2f8fb8eSLaurent Vivier } 304d2f8fb8eSLaurent Vivier 305d2f8fb8eSLaurent Vivier vector = cs->exception_index << 2; 306d2f8fb8eSLaurent Vivier 307d2f8fb8eSLaurent Vivier sr = env->sr | cpu_m68k_get_ccr(env); 308d2f8fb8eSLaurent Vivier if (qemu_loglevel_mask(CPU_LOG_INT)) { 309d2f8fb8eSLaurent Vivier static int count; 310d2f8fb8eSLaurent Vivier qemu_log("INT %6d: %s(%#x) pc=%08x sp=%08x sr=%04x\n", 311d2f8fb8eSLaurent Vivier ++count, m68k_exception_name(cs->exception_index), 312d2f8fb8eSLaurent Vivier vector, env->pc, env->aregs[7], sr); 313d2f8fb8eSLaurent Vivier } 314d2f8fb8eSLaurent Vivier 315d2f8fb8eSLaurent Vivier /* 316d2f8fb8eSLaurent Vivier * MC68040UM/AD, chapter 9.3.10 317d2f8fb8eSLaurent Vivier */ 318d2f8fb8eSLaurent Vivier 319d2f8fb8eSLaurent Vivier /* "the processor first make an internal copy" */ 320d2f8fb8eSLaurent Vivier oldsr = sr; 321d2f8fb8eSLaurent Vivier /* "set the mode to supervisor" */ 322d2f8fb8eSLaurent Vivier sr |= SR_S; 323d2f8fb8eSLaurent Vivier /* "suppress tracing" */ 324d2f8fb8eSLaurent Vivier sr &= ~SR_T; 325d2f8fb8eSLaurent Vivier /* "sets the processor interrupt mask" */ 326d2f8fb8eSLaurent Vivier if (is_hw) { 327d2f8fb8eSLaurent Vivier sr |= (env->sr & ~SR_I) | (env->pending_level << SR_I_SHIFT); 328d2f8fb8eSLaurent Vivier } 329d2f8fb8eSLaurent Vivier cpu_m68k_set_sr(env, sr); 330d2f8fb8eSLaurent Vivier sp = env->aregs[7]; 331d2f8fb8eSLaurent Vivier 332a9431a03SMark Cave-Ayland if (!m68k_feature(env, M68K_FEATURE_UNALIGNED_DATA)) { 333d2f8fb8eSLaurent Vivier sp &= ~1; 334a9431a03SMark Cave-Ayland } 335a9431a03SMark Cave-Ayland 33602ea42b3SRichard Henderson switch (cs->exception_index) { 33702ea42b3SRichard Henderson case EXCP_ACCESS: 33888b2fef6SLaurent Vivier if (env->mmu.fault) { 33988b2fef6SLaurent Vivier cpu_abort(cs, "DOUBLE MMU FAULT\n"); 34088b2fef6SLaurent Vivier } 34188b2fef6SLaurent Vivier env->mmu.fault = true; 342330edfccSRichard Henderson /* push data 3 */ 34388b2fef6SLaurent Vivier sp -= 4; 344330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 345330edfccSRichard Henderson /* push data 2 */ 34688b2fef6SLaurent Vivier sp -= 4; 347330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 348330edfccSRichard Henderson /* push data 1 */ 34988b2fef6SLaurent Vivier sp -= 4; 350330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 351330edfccSRichard Henderson /* write back 1 / push data 0 */ 35288b2fef6SLaurent Vivier sp -= 4; 353330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 354330edfccSRichard Henderson /* write back 1 address */ 35588b2fef6SLaurent Vivier sp -= 4; 356330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 357330edfccSRichard Henderson /* write back 2 data */ 35888b2fef6SLaurent Vivier sp -= 4; 359330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 360330edfccSRichard Henderson /* write back 2 address */ 36188b2fef6SLaurent Vivier sp -= 4; 362330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 363330edfccSRichard Henderson /* write back 3 data */ 36488b2fef6SLaurent Vivier sp -= 4; 365330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 366330edfccSRichard Henderson /* write back 3 address */ 36788b2fef6SLaurent Vivier sp -= 4; 368330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, env->mmu.ar, MMU_KERNEL_IDX, 0); 369330edfccSRichard Henderson /* fault address */ 37088b2fef6SLaurent Vivier sp -= 4; 371330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, env->mmu.ar, MMU_KERNEL_IDX, 0); 372330edfccSRichard Henderson /* write back 1 status */ 37388b2fef6SLaurent Vivier sp -= 2; 374330edfccSRichard Henderson cpu_stw_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 375330edfccSRichard Henderson /* write back 2 status */ 37688b2fef6SLaurent Vivier sp -= 2; 377330edfccSRichard Henderson cpu_stw_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 378330edfccSRichard Henderson /* write back 3 status */ 37988b2fef6SLaurent Vivier sp -= 2; 380330edfccSRichard Henderson cpu_stw_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 381330edfccSRichard Henderson /* special status word */ 38288b2fef6SLaurent Vivier sp -= 2; 383330edfccSRichard Henderson cpu_stw_mmuidx_ra(env, sp, env->mmu.ssw, MMU_KERNEL_IDX, 0); 384330edfccSRichard Henderson /* effective address */ 38588b2fef6SLaurent Vivier sp -= 4; 386330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, env->mmu.ar, MMU_KERNEL_IDX, 0); 387330edfccSRichard Henderson 38888b2fef6SLaurent Vivier do_stack_frame(env, &sp, 7, oldsr, 0, retaddr); 38988b2fef6SLaurent Vivier env->mmu.fault = false; 39088b2fef6SLaurent Vivier if (qemu_loglevel_mask(CPU_LOG_INT)) { 39188b2fef6SLaurent Vivier qemu_log(" " 3925fa9f1f2SLaurent Vivier "ssw: %08x ea: %08x sfc: %d dfc: %d\n", 3935fa9f1f2SLaurent Vivier env->mmu.ssw, env->mmu.ar, env->sfc, env->dfc); 39488b2fef6SLaurent Vivier } 39502ea42b3SRichard Henderson break; 39602ea42b3SRichard Henderson 39702ea42b3SRichard Henderson case EXCP_ADDRESS: 398d2f8fb8eSLaurent Vivier do_stack_frame(env, &sp, 2, oldsr, 0, retaddr); 39902ea42b3SRichard Henderson break; 40002ea42b3SRichard Henderson 40102ea42b3SRichard Henderson case EXCP_ILLEGAL: 40202ea42b3SRichard Henderson case EXCP_DIV0: 40302ea42b3SRichard Henderson case EXCP_CHK: 40402ea42b3SRichard Henderson case EXCP_TRAPCC: 40502ea42b3SRichard Henderson case EXCP_TRACE: 406d2f8fb8eSLaurent Vivier /* FIXME: addr is not only env->pc */ 407d2f8fb8eSLaurent Vivier do_stack_frame(env, &sp, 2, oldsr, env->pc, retaddr); 40802ea42b3SRichard Henderson break; 40902ea42b3SRichard Henderson 41002ea42b3SRichard Henderson case EXCP_SPURIOUS ... EXCP_INT_LEVEL_7: 411*eeb8f7b0SRichard Henderson if (is_hw && (oldsr & SR_M)) { 412d2f8fb8eSLaurent Vivier do_stack_frame(env, &sp, 0, oldsr, 0, retaddr); 413d2f8fb8eSLaurent Vivier oldsr = sr; 414d2f8fb8eSLaurent Vivier env->aregs[7] = sp; 415*eeb8f7b0SRichard Henderson cpu_m68k_set_sr(env, sr & ~SR_M); 41631144eb6SMark Cave-Ayland sp = env->aregs[7]; 41731144eb6SMark Cave-Ayland if (!m68k_feature(env, M68K_FEATURE_UNALIGNED_DATA)) { 41831144eb6SMark Cave-Ayland sp &= ~1; 41931144eb6SMark Cave-Ayland } 420d2f8fb8eSLaurent Vivier do_stack_frame(env, &sp, 1, oldsr, 0, retaddr); 42102ea42b3SRichard Henderson break; 42202ea42b3SRichard Henderson } 42302ea42b3SRichard Henderson /* fall through */ 42402ea42b3SRichard Henderson 42502ea42b3SRichard Henderson default: 426d2f8fb8eSLaurent Vivier do_stack_frame(env, &sp, 0, oldsr, 0, retaddr); 42702ea42b3SRichard Henderson break; 428d2f8fb8eSLaurent Vivier } 429d2f8fb8eSLaurent Vivier 430d2f8fb8eSLaurent Vivier env->aregs[7] = sp; 431d2f8fb8eSLaurent Vivier /* Jump to vector. */ 432330edfccSRichard Henderson env->pc = cpu_ldl_mmuidx_ra(env, env->vbr + vector, MMU_KERNEL_IDX, 0); 433d2f8fb8eSLaurent Vivier } 434d2f8fb8eSLaurent Vivier 435d2f8fb8eSLaurent Vivier static void do_interrupt_all(CPUM68KState *env, int is_hw) 436d2f8fb8eSLaurent Vivier { 437d2f8fb8eSLaurent Vivier if (m68k_feature(env, M68K_FEATURE_M68000)) { 438d2f8fb8eSLaurent Vivier m68k_interrupt_all(env, is_hw); 439d2f8fb8eSLaurent Vivier return; 440d2f8fb8eSLaurent Vivier } 441d2f8fb8eSLaurent Vivier cf_interrupt_all(env, is_hw); 442d2f8fb8eSLaurent Vivier } 443d2f8fb8eSLaurent Vivier 44497a8ea5aSAndreas Färber void m68k_cpu_do_interrupt(CPUState *cs) 4453c688828SBlue Swirl { 44697a8ea5aSAndreas Färber M68kCPU *cpu = M68K_CPU(cs); 44797a8ea5aSAndreas Färber CPUM68KState *env = &cpu->env; 44897a8ea5aSAndreas Färber 44931871141SBlue Swirl do_interrupt_all(env, 0); 4503c688828SBlue Swirl } 4513c688828SBlue Swirl 452ab409bb3SRichard Henderson static inline void do_interrupt_m68k_hardirq(CPUM68KState *env) 4533c688828SBlue Swirl { 45431871141SBlue Swirl do_interrupt_all(env, 1); 4553c688828SBlue Swirl } 45688b2fef6SLaurent Vivier 457e1aaf3a8SPeter Maydell void m68k_cpu_transaction_failed(CPUState *cs, hwaddr physaddr, vaddr addr, 458e1aaf3a8SPeter Maydell unsigned size, MMUAccessType access_type, 459e1aaf3a8SPeter Maydell int mmu_idx, MemTxAttrs attrs, 460e1aaf3a8SPeter Maydell MemTxResult response, uintptr_t retaddr) 46188b2fef6SLaurent Vivier { 46288b2fef6SLaurent Vivier M68kCPU *cpu = M68K_CPU(cs); 46388b2fef6SLaurent Vivier CPUM68KState *env = &cpu->env; 464e1aaf3a8SPeter Maydell 465e1aaf3a8SPeter Maydell cpu_restore_state(cs, retaddr, true); 46688b2fef6SLaurent Vivier 46788b2fef6SLaurent Vivier if (m68k_feature(env, M68K_FEATURE_M68040)) { 468e55886c3SLaurent Vivier env->mmu.mmusr = 0; 469d6cbd8f7SMark Cave-Ayland 470d6cbd8f7SMark Cave-Ayland /* 471d6cbd8f7SMark Cave-Ayland * According to the MC68040 users manual the ATC bit of the SSW is 472d6cbd8f7SMark Cave-Ayland * used to distinguish between ATC faults and physical bus errors. 473d6cbd8f7SMark Cave-Ayland * In the case of a bus error e.g. during nubus read from an empty 474d6cbd8f7SMark Cave-Ayland * slot this bit should not be set 475d6cbd8f7SMark Cave-Ayland */ 476d6cbd8f7SMark Cave-Ayland if (response != MEMTX_DECODE_ERROR) { 47788b2fef6SLaurent Vivier env->mmu.ssw |= M68K_ATC_040; 478d6cbd8f7SMark Cave-Ayland } 479d6cbd8f7SMark Cave-Ayland 48088b2fef6SLaurent Vivier /* FIXME: manage MMU table access error */ 48188b2fef6SLaurent Vivier env->mmu.ssw &= ~M68K_TM_040; 48288b2fef6SLaurent Vivier if (env->sr & SR_S) { /* SUPERVISOR */ 48388b2fef6SLaurent Vivier env->mmu.ssw |= M68K_TM_040_SUPER; 48488b2fef6SLaurent Vivier } 485e1aaf3a8SPeter Maydell if (access_type == MMU_INST_FETCH) { /* instruction or data */ 48688b2fef6SLaurent Vivier env->mmu.ssw |= M68K_TM_040_CODE; 48788b2fef6SLaurent Vivier } else { 48888b2fef6SLaurent Vivier env->mmu.ssw |= M68K_TM_040_DATA; 48988b2fef6SLaurent Vivier } 49088b2fef6SLaurent Vivier env->mmu.ssw &= ~M68K_BA_SIZE_MASK; 49188b2fef6SLaurent Vivier switch (size) { 49288b2fef6SLaurent Vivier case 1: 49388b2fef6SLaurent Vivier env->mmu.ssw |= M68K_BA_SIZE_BYTE; 49488b2fef6SLaurent Vivier break; 49588b2fef6SLaurent Vivier case 2: 49688b2fef6SLaurent Vivier env->mmu.ssw |= M68K_BA_SIZE_WORD; 49788b2fef6SLaurent Vivier break; 49888b2fef6SLaurent Vivier case 4: 49988b2fef6SLaurent Vivier env->mmu.ssw |= M68K_BA_SIZE_LONG; 50088b2fef6SLaurent Vivier break; 50188b2fef6SLaurent Vivier } 50288b2fef6SLaurent Vivier 503e1aaf3a8SPeter Maydell if (access_type != MMU_DATA_STORE) { 50488b2fef6SLaurent Vivier env->mmu.ssw |= M68K_RW_040; 50588b2fef6SLaurent Vivier } 50688b2fef6SLaurent Vivier 50788b2fef6SLaurent Vivier env->mmu.ar = addr; 50888b2fef6SLaurent Vivier 50988b2fef6SLaurent Vivier cs->exception_index = EXCP_ACCESS; 51088b2fef6SLaurent Vivier cpu_loop_exit(cs); 51188b2fef6SLaurent Vivier } 51288b2fef6SLaurent Vivier } 513e1f3808eSpbrook 514ab409bb3SRichard Henderson bool m68k_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 515ab409bb3SRichard Henderson { 516ab409bb3SRichard Henderson M68kCPU *cpu = M68K_CPU(cs); 517ab409bb3SRichard Henderson CPUM68KState *env = &cpu->env; 518ab409bb3SRichard Henderson 519ab409bb3SRichard Henderson if (interrupt_request & CPU_INTERRUPT_HARD 520ab409bb3SRichard Henderson && ((env->sr & SR_I) >> SR_I_SHIFT) < env->pending_level) { 521808d77bcSLucien Murray-Pitts /* 522808d77bcSLucien Murray-Pitts * Real hardware gets the interrupt vector via an IACK cycle 523808d77bcSLucien Murray-Pitts * at this point. Current emulated hardware doesn't rely on 524808d77bcSLucien Murray-Pitts * this, so we provide/save the vector when the interrupt is 525808d77bcSLucien Murray-Pitts * first signalled. 526808d77bcSLucien Murray-Pitts */ 527ab409bb3SRichard Henderson cs->exception_index = env->pending_vector; 528ab409bb3SRichard Henderson do_interrupt_m68k_hardirq(env); 529ab409bb3SRichard Henderson return true; 530ab409bb3SRichard Henderson } 531ab409bb3SRichard Henderson return false; 532ab409bb3SRichard Henderson } 533ab409bb3SRichard Henderson 534d5db810cSPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */ 535d5db810cSPhilippe Mathieu-Daudé 5360ccb9c1dSLaurent Vivier static void raise_exception_ra(CPUM68KState *env, int tt, uintptr_t raddr) 537e1f3808eSpbrook { 538a8d92fd8SRichard Henderson CPUState *cs = env_cpu(env); 53927103424SAndreas Färber 54027103424SAndreas Färber cs->exception_index = tt; 5410ccb9c1dSLaurent Vivier cpu_loop_exit_restore(cs, raddr); 5420ccb9c1dSLaurent Vivier } 5430ccb9c1dSLaurent Vivier 5440ccb9c1dSLaurent Vivier static void raise_exception(CPUM68KState *env, int tt) 5450ccb9c1dSLaurent Vivier { 5460ccb9c1dSLaurent Vivier raise_exception_ra(env, tt, 0); 547e1f3808eSpbrook } 548e1f3808eSpbrook 54931871141SBlue Swirl void HELPER(raise_exception)(CPUM68KState *env, uint32_t tt) 550e1f3808eSpbrook { 55131871141SBlue Swirl raise_exception(env, tt); 552e1f3808eSpbrook } 553e1f3808eSpbrook 5540ccb9c1dSLaurent Vivier void HELPER(divuw)(CPUM68KState *env, int destr, uint32_t den) 555e1f3808eSpbrook { 5560ccb9c1dSLaurent Vivier uint32_t num = env->dregs[destr]; 5570ccb9c1dSLaurent Vivier uint32_t quot, rem; 5580ccb9c1dSLaurent Vivier 5590ccb9c1dSLaurent Vivier if (den == 0) { 5600ccb9c1dSLaurent Vivier raise_exception_ra(env, EXCP_DIV0, GETPC()); 5610ccb9c1dSLaurent Vivier } 5620ccb9c1dSLaurent Vivier quot = num / den; 5630ccb9c1dSLaurent Vivier rem = num % den; 5640ccb9c1dSLaurent Vivier 5650ccb9c1dSLaurent Vivier env->cc_c = 0; /* always cleared, even if overflow */ 5660ccb9c1dSLaurent Vivier if (quot > 0xffff) { 5670ccb9c1dSLaurent Vivier env->cc_v = -1; 568808d77bcSLucien Murray-Pitts /* 569808d77bcSLucien Murray-Pitts * real 68040 keeps N and unset Z on overflow, 5700ccb9c1dSLaurent Vivier * whereas documentation says "undefined" 5710ccb9c1dSLaurent Vivier */ 5720ccb9c1dSLaurent Vivier env->cc_z = 1; 5730ccb9c1dSLaurent Vivier return; 5740ccb9c1dSLaurent Vivier } 5750ccb9c1dSLaurent Vivier env->dregs[destr] = deposit32(quot, 16, 16, rem); 5760ccb9c1dSLaurent Vivier env->cc_z = (int16_t)quot; 5770ccb9c1dSLaurent Vivier env->cc_n = (int16_t)quot; 5780ccb9c1dSLaurent Vivier env->cc_v = 0; 5790ccb9c1dSLaurent Vivier } 5800ccb9c1dSLaurent Vivier 5810ccb9c1dSLaurent Vivier void HELPER(divsw)(CPUM68KState *env, int destr, int32_t den) 5820ccb9c1dSLaurent Vivier { 5830ccb9c1dSLaurent Vivier int32_t num = env->dregs[destr]; 5840ccb9c1dSLaurent Vivier uint32_t quot, rem; 5850ccb9c1dSLaurent Vivier 5860ccb9c1dSLaurent Vivier if (den == 0) { 5870ccb9c1dSLaurent Vivier raise_exception_ra(env, EXCP_DIV0, GETPC()); 5880ccb9c1dSLaurent Vivier } 5890ccb9c1dSLaurent Vivier quot = num / den; 5900ccb9c1dSLaurent Vivier rem = num % den; 5910ccb9c1dSLaurent Vivier 5920ccb9c1dSLaurent Vivier env->cc_c = 0; /* always cleared, even if overflow */ 5930ccb9c1dSLaurent Vivier if (quot != (int16_t)quot) { 5940ccb9c1dSLaurent Vivier env->cc_v = -1; 5950ccb9c1dSLaurent Vivier /* nothing else is modified */ 596808d77bcSLucien Murray-Pitts /* 597808d77bcSLucien Murray-Pitts * real 68040 keeps N and unset Z on overflow, 5980ccb9c1dSLaurent Vivier * whereas documentation says "undefined" 5990ccb9c1dSLaurent Vivier */ 6000ccb9c1dSLaurent Vivier env->cc_z = 1; 6010ccb9c1dSLaurent Vivier return; 6020ccb9c1dSLaurent Vivier } 6030ccb9c1dSLaurent Vivier env->dregs[destr] = deposit32(quot, 16, 16, rem); 6040ccb9c1dSLaurent Vivier env->cc_z = (int16_t)quot; 6050ccb9c1dSLaurent Vivier env->cc_n = (int16_t)quot; 6060ccb9c1dSLaurent Vivier env->cc_v = 0; 6070ccb9c1dSLaurent Vivier } 6080ccb9c1dSLaurent Vivier 6090ccb9c1dSLaurent Vivier void HELPER(divul)(CPUM68KState *env, int numr, int regr, uint32_t den) 6100ccb9c1dSLaurent Vivier { 6110ccb9c1dSLaurent Vivier uint32_t num = env->dregs[numr]; 6120ccb9c1dSLaurent Vivier uint32_t quot, rem; 6130ccb9c1dSLaurent Vivier 6140ccb9c1dSLaurent Vivier if (den == 0) { 6150ccb9c1dSLaurent Vivier raise_exception_ra(env, EXCP_DIV0, GETPC()); 6160ccb9c1dSLaurent Vivier } 6170ccb9c1dSLaurent Vivier quot = num / den; 6180ccb9c1dSLaurent Vivier rem = num % den; 6190ccb9c1dSLaurent Vivier 6200ccb9c1dSLaurent Vivier env->cc_c = 0; 6210ccb9c1dSLaurent Vivier env->cc_z = quot; 6220ccb9c1dSLaurent Vivier env->cc_n = quot; 6230ccb9c1dSLaurent Vivier env->cc_v = 0; 6240ccb9c1dSLaurent Vivier 6250ccb9c1dSLaurent Vivier if (m68k_feature(env, M68K_FEATURE_CF_ISA_A)) { 6260ccb9c1dSLaurent Vivier if (numr == regr) { 6270ccb9c1dSLaurent Vivier env->dregs[numr] = quot; 6280ccb9c1dSLaurent Vivier } else { 6290ccb9c1dSLaurent Vivier env->dregs[regr] = rem; 6300ccb9c1dSLaurent Vivier } 6310ccb9c1dSLaurent Vivier } else { 6320ccb9c1dSLaurent Vivier env->dregs[regr] = rem; 6330ccb9c1dSLaurent Vivier env->dregs[numr] = quot; 6340ccb9c1dSLaurent Vivier } 6350ccb9c1dSLaurent Vivier } 6360ccb9c1dSLaurent Vivier 6370ccb9c1dSLaurent Vivier void HELPER(divsl)(CPUM68KState *env, int numr, int regr, int32_t den) 6380ccb9c1dSLaurent Vivier { 6390ccb9c1dSLaurent Vivier int32_t num = env->dregs[numr]; 6400ccb9c1dSLaurent Vivier int32_t quot, rem; 6410ccb9c1dSLaurent Vivier 6420ccb9c1dSLaurent Vivier if (den == 0) { 6430ccb9c1dSLaurent Vivier raise_exception_ra(env, EXCP_DIV0, GETPC()); 6440ccb9c1dSLaurent Vivier } 6450ccb9c1dSLaurent Vivier quot = num / den; 6460ccb9c1dSLaurent Vivier rem = num % den; 6470ccb9c1dSLaurent Vivier 6480ccb9c1dSLaurent Vivier env->cc_c = 0; 6490ccb9c1dSLaurent Vivier env->cc_z = quot; 6500ccb9c1dSLaurent Vivier env->cc_n = quot; 6510ccb9c1dSLaurent Vivier env->cc_v = 0; 6520ccb9c1dSLaurent Vivier 6530ccb9c1dSLaurent Vivier if (m68k_feature(env, M68K_FEATURE_CF_ISA_A)) { 6540ccb9c1dSLaurent Vivier if (numr == regr) { 6550ccb9c1dSLaurent Vivier env->dregs[numr] = quot; 6560ccb9c1dSLaurent Vivier } else { 6570ccb9c1dSLaurent Vivier env->dregs[regr] = rem; 6580ccb9c1dSLaurent Vivier } 6590ccb9c1dSLaurent Vivier } else { 6600ccb9c1dSLaurent Vivier env->dregs[regr] = rem; 6610ccb9c1dSLaurent Vivier env->dregs[numr] = quot; 6620ccb9c1dSLaurent Vivier } 6630ccb9c1dSLaurent Vivier } 6640ccb9c1dSLaurent Vivier 6650ccb9c1dSLaurent Vivier void HELPER(divull)(CPUM68KState *env, int numr, int regr, uint32_t den) 6660ccb9c1dSLaurent Vivier { 6670ccb9c1dSLaurent Vivier uint64_t num = deposit64(env->dregs[numr], 32, 32, env->dregs[regr]); 6680ccb9c1dSLaurent Vivier uint64_t quot; 669e1f3808eSpbrook uint32_t rem; 670e1f3808eSpbrook 67131871141SBlue Swirl if (den == 0) { 6720ccb9c1dSLaurent Vivier raise_exception_ra(env, EXCP_DIV0, GETPC()); 67331871141SBlue Swirl } 674e1f3808eSpbrook quot = num / den; 675e1f3808eSpbrook rem = num % den; 676620c6cf6SRichard Henderson 6770ccb9c1dSLaurent Vivier env->cc_c = 0; /* always cleared, even if overflow */ 6780ccb9c1dSLaurent Vivier if (quot > 0xffffffffULL) { 6790ccb9c1dSLaurent Vivier env->cc_v = -1; 680808d77bcSLucien Murray-Pitts /* 681808d77bcSLucien Murray-Pitts * real 68040 keeps N and unset Z on overflow, 6820ccb9c1dSLaurent Vivier * whereas documentation says "undefined" 6830ccb9c1dSLaurent Vivier */ 6840ccb9c1dSLaurent Vivier env->cc_z = 1; 6850ccb9c1dSLaurent Vivier return; 6860ccb9c1dSLaurent Vivier } 687620c6cf6SRichard Henderson env->cc_z = quot; 688620c6cf6SRichard Henderson env->cc_n = quot; 6890ccb9c1dSLaurent Vivier env->cc_v = 0; 690620c6cf6SRichard Henderson 6910ccb9c1dSLaurent Vivier /* 6920ccb9c1dSLaurent Vivier * If Dq and Dr are the same, the quotient is returned. 6930ccb9c1dSLaurent Vivier * therefore we set Dq last. 6940ccb9c1dSLaurent Vivier */ 6950ccb9c1dSLaurent Vivier 6960ccb9c1dSLaurent Vivier env->dregs[regr] = rem; 6970ccb9c1dSLaurent Vivier env->dregs[numr] = quot; 698e1f3808eSpbrook } 699e1f3808eSpbrook 7000ccb9c1dSLaurent Vivier void HELPER(divsll)(CPUM68KState *env, int numr, int regr, int32_t den) 701e1f3808eSpbrook { 7020ccb9c1dSLaurent Vivier int64_t num = deposit64(env->dregs[numr], 32, 32, env->dregs[regr]); 7030ccb9c1dSLaurent Vivier int64_t quot; 704e1f3808eSpbrook int32_t rem; 705e1f3808eSpbrook 70631871141SBlue Swirl if (den == 0) { 7070ccb9c1dSLaurent Vivier raise_exception_ra(env, EXCP_DIV0, GETPC()); 70831871141SBlue Swirl } 709e1f3808eSpbrook quot = num / den; 710e1f3808eSpbrook rem = num % den; 711620c6cf6SRichard Henderson 7120ccb9c1dSLaurent Vivier env->cc_c = 0; /* always cleared, even if overflow */ 7130ccb9c1dSLaurent Vivier if (quot != (int32_t)quot) { 7140ccb9c1dSLaurent Vivier env->cc_v = -1; 715808d77bcSLucien Murray-Pitts /* 716808d77bcSLucien Murray-Pitts * real 68040 keeps N and unset Z on overflow, 7170ccb9c1dSLaurent Vivier * whereas documentation says "undefined" 7180ccb9c1dSLaurent Vivier */ 7190ccb9c1dSLaurent Vivier env->cc_z = 1; 7200ccb9c1dSLaurent Vivier return; 7210ccb9c1dSLaurent Vivier } 722620c6cf6SRichard Henderson env->cc_z = quot; 723620c6cf6SRichard Henderson env->cc_n = quot; 7240ccb9c1dSLaurent Vivier env->cc_v = 0; 725620c6cf6SRichard Henderson 7260ccb9c1dSLaurent Vivier /* 7270ccb9c1dSLaurent Vivier * If Dq and Dr are the same, the quotient is returned. 7280ccb9c1dSLaurent Vivier * therefore we set Dq last. 7290ccb9c1dSLaurent Vivier */ 7300ccb9c1dSLaurent Vivier 7310ccb9c1dSLaurent Vivier env->dregs[regr] = rem; 7320ccb9c1dSLaurent Vivier env->dregs[numr] = quot; 733e1f3808eSpbrook } 73414f94406SLaurent Vivier 735f0ddf11bSEmilio G. Cota /* We're executing in a serial context -- no need to be atomic. */ 73614f94406SLaurent Vivier void HELPER(cas2w)(CPUM68KState *env, uint32_t regs, uint32_t a1, uint32_t a2) 73714f94406SLaurent Vivier { 73814f94406SLaurent Vivier uint32_t Dc1 = extract32(regs, 9, 3); 73914f94406SLaurent Vivier uint32_t Dc2 = extract32(regs, 6, 3); 74014f94406SLaurent Vivier uint32_t Du1 = extract32(regs, 3, 3); 74114f94406SLaurent Vivier uint32_t Du2 = extract32(regs, 0, 3); 74214f94406SLaurent Vivier int16_t c1 = env->dregs[Dc1]; 74314f94406SLaurent Vivier int16_t c2 = env->dregs[Dc2]; 74414f94406SLaurent Vivier int16_t u1 = env->dregs[Du1]; 74514f94406SLaurent Vivier int16_t u2 = env->dregs[Du2]; 74614f94406SLaurent Vivier int16_t l1, l2; 74714f94406SLaurent Vivier uintptr_t ra = GETPC(); 74814f94406SLaurent Vivier 74914f94406SLaurent Vivier l1 = cpu_lduw_data_ra(env, a1, ra); 75014f94406SLaurent Vivier l2 = cpu_lduw_data_ra(env, a2, ra); 75114f94406SLaurent Vivier if (l1 == c1 && l2 == c2) { 75214f94406SLaurent Vivier cpu_stw_data_ra(env, a1, u1, ra); 75314f94406SLaurent Vivier cpu_stw_data_ra(env, a2, u2, ra); 75414f94406SLaurent Vivier } 75514f94406SLaurent Vivier 75614f94406SLaurent Vivier if (c1 != l1) { 75714f94406SLaurent Vivier env->cc_n = l1; 75814f94406SLaurent Vivier env->cc_v = c1; 75914f94406SLaurent Vivier } else { 76014f94406SLaurent Vivier env->cc_n = l2; 76114f94406SLaurent Vivier env->cc_v = c2; 76214f94406SLaurent Vivier } 76314f94406SLaurent Vivier env->cc_op = CC_OP_CMPW; 76414f94406SLaurent Vivier env->dregs[Dc1] = deposit32(env->dregs[Dc1], 0, 16, l1); 76514f94406SLaurent Vivier env->dregs[Dc2] = deposit32(env->dregs[Dc2], 0, 16, l2); 76614f94406SLaurent Vivier } 76714f94406SLaurent Vivier 768f0ddf11bSEmilio G. Cota static void do_cas2l(CPUM68KState *env, uint32_t regs, uint32_t a1, uint32_t a2, 769f0ddf11bSEmilio G. Cota bool parallel) 77014f94406SLaurent Vivier { 77114f94406SLaurent Vivier uint32_t Dc1 = extract32(regs, 9, 3); 77214f94406SLaurent Vivier uint32_t Dc2 = extract32(regs, 6, 3); 77314f94406SLaurent Vivier uint32_t Du1 = extract32(regs, 3, 3); 77414f94406SLaurent Vivier uint32_t Du2 = extract32(regs, 0, 3); 77514f94406SLaurent Vivier uint32_t c1 = env->dregs[Dc1]; 77614f94406SLaurent Vivier uint32_t c2 = env->dregs[Dc2]; 77714f94406SLaurent Vivier uint32_t u1 = env->dregs[Du1]; 77814f94406SLaurent Vivier uint32_t u2 = env->dregs[Du2]; 77914f94406SLaurent Vivier uint32_t l1, l2; 78014f94406SLaurent Vivier uintptr_t ra = GETPC(); 781be9568b4SRichard Henderson #if defined(CONFIG_ATOMIC64) 78214f94406SLaurent Vivier int mmu_idx = cpu_mmu_index(env, 0); 783fc313c64SFrédéric Pétrot MemOpIdx oi = make_memop_idx(MO_BEUQ, mmu_idx); 78414f94406SLaurent Vivier #endif 78514f94406SLaurent Vivier 786f0ddf11bSEmilio G. Cota if (parallel) { 78714f94406SLaurent Vivier /* We're executing in a parallel context -- must be atomic. */ 78814f94406SLaurent Vivier #ifdef CONFIG_ATOMIC64 78914f94406SLaurent Vivier uint64_t c, u, l; 79014f94406SLaurent Vivier if ((a1 & 7) == 0 && a2 == a1 + 4) { 79114f94406SLaurent Vivier c = deposit64(c2, 32, 32, c1); 79214f94406SLaurent Vivier u = deposit64(u2, 32, 32, u1); 793be9568b4SRichard Henderson l = cpu_atomic_cmpxchgq_be_mmu(env, a1, c, u, oi, ra); 79414f94406SLaurent Vivier l1 = l >> 32; 79514f94406SLaurent Vivier l2 = l; 79614f94406SLaurent Vivier } else if ((a2 & 7) == 0 && a1 == a2 + 4) { 79714f94406SLaurent Vivier c = deposit64(c1, 32, 32, c2); 79814f94406SLaurent Vivier u = deposit64(u1, 32, 32, u2); 799be9568b4SRichard Henderson l = cpu_atomic_cmpxchgq_be_mmu(env, a2, c, u, oi, ra); 80014f94406SLaurent Vivier l2 = l >> 32; 80114f94406SLaurent Vivier l1 = l; 80214f94406SLaurent Vivier } else 80314f94406SLaurent Vivier #endif 80414f94406SLaurent Vivier { 80514f94406SLaurent Vivier /* Tell the main loop we need to serialize this insn. */ 80629a0af61SRichard Henderson cpu_loop_exit_atomic(env_cpu(env), ra); 80714f94406SLaurent Vivier } 80814f94406SLaurent Vivier } else { 80914f94406SLaurent Vivier /* We're executing in a serial context -- no need to be atomic. */ 81014f94406SLaurent Vivier l1 = cpu_ldl_data_ra(env, a1, ra); 81114f94406SLaurent Vivier l2 = cpu_ldl_data_ra(env, a2, ra); 81214f94406SLaurent Vivier if (l1 == c1 && l2 == c2) { 81314f94406SLaurent Vivier cpu_stl_data_ra(env, a1, u1, ra); 81414f94406SLaurent Vivier cpu_stl_data_ra(env, a2, u2, ra); 81514f94406SLaurent Vivier } 81614f94406SLaurent Vivier } 81714f94406SLaurent Vivier 81814f94406SLaurent Vivier if (c1 != l1) { 81914f94406SLaurent Vivier env->cc_n = l1; 82014f94406SLaurent Vivier env->cc_v = c1; 82114f94406SLaurent Vivier } else { 82214f94406SLaurent Vivier env->cc_n = l2; 82314f94406SLaurent Vivier env->cc_v = c2; 82414f94406SLaurent Vivier } 82514f94406SLaurent Vivier env->cc_op = CC_OP_CMPL; 82614f94406SLaurent Vivier env->dregs[Dc1] = l1; 82714f94406SLaurent Vivier env->dregs[Dc2] = l2; 82814f94406SLaurent Vivier } 829f2224f2cSRichard Henderson 830f0ddf11bSEmilio G. Cota void HELPER(cas2l)(CPUM68KState *env, uint32_t regs, uint32_t a1, uint32_t a2) 831f0ddf11bSEmilio G. Cota { 832f0ddf11bSEmilio G. Cota do_cas2l(env, regs, a1, a2, false); 833f0ddf11bSEmilio G. Cota } 834f0ddf11bSEmilio G. Cota 835f0ddf11bSEmilio G. Cota void HELPER(cas2l_parallel)(CPUM68KState *env, uint32_t regs, uint32_t a1, 836f0ddf11bSEmilio G. Cota uint32_t a2) 837f0ddf11bSEmilio G. Cota { 838f0ddf11bSEmilio G. Cota do_cas2l(env, regs, a1, a2, true); 839f0ddf11bSEmilio G. Cota } 840f0ddf11bSEmilio G. Cota 841f2224f2cSRichard Henderson struct bf_data { 842f2224f2cSRichard Henderson uint32_t addr; 843f2224f2cSRichard Henderson uint32_t bofs; 844f2224f2cSRichard Henderson uint32_t blen; 845f2224f2cSRichard Henderson uint32_t len; 846f2224f2cSRichard Henderson }; 847f2224f2cSRichard Henderson 848f2224f2cSRichard Henderson static struct bf_data bf_prep(uint32_t addr, int32_t ofs, uint32_t len) 849f2224f2cSRichard Henderson { 850f2224f2cSRichard Henderson int bofs, blen; 851f2224f2cSRichard Henderson 852f2224f2cSRichard Henderson /* Bound length; map 0 to 32. */ 853f2224f2cSRichard Henderson len = ((len - 1) & 31) + 1; 854f2224f2cSRichard Henderson 855f2224f2cSRichard Henderson /* Note that ofs is signed. */ 856f2224f2cSRichard Henderson addr += ofs / 8; 857f2224f2cSRichard Henderson bofs = ofs % 8; 858f2224f2cSRichard Henderson if (bofs < 0) { 859f2224f2cSRichard Henderson bofs += 8; 860f2224f2cSRichard Henderson addr -= 1; 861f2224f2cSRichard Henderson } 862f2224f2cSRichard Henderson 863808d77bcSLucien Murray-Pitts /* 864808d77bcSLucien Murray-Pitts * Compute the number of bytes required (minus one) to 865808d77bcSLucien Murray-Pitts * satisfy the bitfield. 866808d77bcSLucien Murray-Pitts */ 867f2224f2cSRichard Henderson blen = (bofs + len - 1) / 8; 868f2224f2cSRichard Henderson 869808d77bcSLucien Murray-Pitts /* 870808d77bcSLucien Murray-Pitts * Canonicalize the bit offset for data loaded into a 64-bit big-endian 871808d77bcSLucien Murray-Pitts * word. For the cases where BLEN is not a power of 2, adjust ADDR so 872808d77bcSLucien Murray-Pitts * that we can use the next power of two sized load without crossing a 873808d77bcSLucien Murray-Pitts * page boundary, unless the field itself crosses the boundary. 874808d77bcSLucien Murray-Pitts */ 875f2224f2cSRichard Henderson switch (blen) { 876f2224f2cSRichard Henderson case 0: 877f2224f2cSRichard Henderson bofs += 56; 878f2224f2cSRichard Henderson break; 879f2224f2cSRichard Henderson case 1: 880f2224f2cSRichard Henderson bofs += 48; 881f2224f2cSRichard Henderson break; 882f2224f2cSRichard Henderson case 2: 883f2224f2cSRichard Henderson if (addr & 1) { 884f2224f2cSRichard Henderson bofs += 8; 885f2224f2cSRichard Henderson addr -= 1; 886f2224f2cSRichard Henderson } 887f2224f2cSRichard Henderson /* fallthru */ 888f2224f2cSRichard Henderson case 3: 889f2224f2cSRichard Henderson bofs += 32; 890f2224f2cSRichard Henderson break; 891f2224f2cSRichard Henderson case 4: 892f2224f2cSRichard Henderson if (addr & 3) { 893f2224f2cSRichard Henderson bofs += 8 * (addr & 3); 894f2224f2cSRichard Henderson addr &= -4; 895f2224f2cSRichard Henderson } 896f2224f2cSRichard Henderson break; 897f2224f2cSRichard Henderson default: 898f2224f2cSRichard Henderson g_assert_not_reached(); 899f2224f2cSRichard Henderson } 900f2224f2cSRichard Henderson 901f2224f2cSRichard Henderson return (struct bf_data){ 902f2224f2cSRichard Henderson .addr = addr, 903f2224f2cSRichard Henderson .bofs = bofs, 904f2224f2cSRichard Henderson .blen = blen, 905f2224f2cSRichard Henderson .len = len, 906f2224f2cSRichard Henderson }; 907f2224f2cSRichard Henderson } 908f2224f2cSRichard Henderson 909f2224f2cSRichard Henderson static uint64_t bf_load(CPUM68KState *env, uint32_t addr, int blen, 910f2224f2cSRichard Henderson uintptr_t ra) 911f2224f2cSRichard Henderson { 912f2224f2cSRichard Henderson switch (blen) { 913f2224f2cSRichard Henderson case 0: 914f2224f2cSRichard Henderson return cpu_ldub_data_ra(env, addr, ra); 915f2224f2cSRichard Henderson case 1: 916f2224f2cSRichard Henderson return cpu_lduw_data_ra(env, addr, ra); 917f2224f2cSRichard Henderson case 2: 918f2224f2cSRichard Henderson case 3: 919f2224f2cSRichard Henderson return cpu_ldl_data_ra(env, addr, ra); 920f2224f2cSRichard Henderson case 4: 921f2224f2cSRichard Henderson return cpu_ldq_data_ra(env, addr, ra); 922f2224f2cSRichard Henderson default: 923f2224f2cSRichard Henderson g_assert_not_reached(); 924f2224f2cSRichard Henderson } 925f2224f2cSRichard Henderson } 926f2224f2cSRichard Henderson 927f2224f2cSRichard Henderson static void bf_store(CPUM68KState *env, uint32_t addr, int blen, 928f2224f2cSRichard Henderson uint64_t data, uintptr_t ra) 929f2224f2cSRichard Henderson { 930f2224f2cSRichard Henderson switch (blen) { 931f2224f2cSRichard Henderson case 0: 932f2224f2cSRichard Henderson cpu_stb_data_ra(env, addr, data, ra); 933f2224f2cSRichard Henderson break; 934f2224f2cSRichard Henderson case 1: 935f2224f2cSRichard Henderson cpu_stw_data_ra(env, addr, data, ra); 936f2224f2cSRichard Henderson break; 937f2224f2cSRichard Henderson case 2: 938f2224f2cSRichard Henderson case 3: 939f2224f2cSRichard Henderson cpu_stl_data_ra(env, addr, data, ra); 940f2224f2cSRichard Henderson break; 941f2224f2cSRichard Henderson case 4: 942f2224f2cSRichard Henderson cpu_stq_data_ra(env, addr, data, ra); 943f2224f2cSRichard Henderson break; 944f2224f2cSRichard Henderson default: 945f2224f2cSRichard Henderson g_assert_not_reached(); 946f2224f2cSRichard Henderson } 947f2224f2cSRichard Henderson } 948f2224f2cSRichard Henderson 949f2224f2cSRichard Henderson uint32_t HELPER(bfexts_mem)(CPUM68KState *env, uint32_t addr, 950f2224f2cSRichard Henderson int32_t ofs, uint32_t len) 951f2224f2cSRichard Henderson { 952f2224f2cSRichard Henderson uintptr_t ra = GETPC(); 953f2224f2cSRichard Henderson struct bf_data d = bf_prep(addr, ofs, len); 954f2224f2cSRichard Henderson uint64_t data = bf_load(env, d.addr, d.blen, ra); 955f2224f2cSRichard Henderson 956f2224f2cSRichard Henderson return (int64_t)(data << d.bofs) >> (64 - d.len); 957f2224f2cSRichard Henderson } 958f2224f2cSRichard Henderson 959f2224f2cSRichard Henderson uint64_t HELPER(bfextu_mem)(CPUM68KState *env, uint32_t addr, 960f2224f2cSRichard Henderson int32_t ofs, uint32_t len) 961f2224f2cSRichard Henderson { 962f2224f2cSRichard Henderson uintptr_t ra = GETPC(); 963f2224f2cSRichard Henderson struct bf_data d = bf_prep(addr, ofs, len); 964f2224f2cSRichard Henderson uint64_t data = bf_load(env, d.addr, d.blen, ra); 965f2224f2cSRichard Henderson 966808d77bcSLucien Murray-Pitts /* 967808d77bcSLucien Murray-Pitts * Put CC_N at the top of the high word; put the zero-extended value 968808d77bcSLucien Murray-Pitts * at the bottom of the low word. 969808d77bcSLucien Murray-Pitts */ 970f2224f2cSRichard Henderson data <<= d.bofs; 971f2224f2cSRichard Henderson data >>= 64 - d.len; 972f2224f2cSRichard Henderson data |= data << (64 - d.len); 973f2224f2cSRichard Henderson 974f2224f2cSRichard Henderson return data; 975f2224f2cSRichard Henderson } 976f2224f2cSRichard Henderson 977f2224f2cSRichard Henderson uint32_t HELPER(bfins_mem)(CPUM68KState *env, uint32_t addr, uint32_t val, 978f2224f2cSRichard Henderson int32_t ofs, uint32_t len) 979f2224f2cSRichard Henderson { 980f2224f2cSRichard Henderson uintptr_t ra = GETPC(); 981f2224f2cSRichard Henderson struct bf_data d = bf_prep(addr, ofs, len); 982f2224f2cSRichard Henderson uint64_t data = bf_load(env, d.addr, d.blen, ra); 983f2224f2cSRichard Henderson uint64_t mask = -1ull << (64 - d.len) >> d.bofs; 984f2224f2cSRichard Henderson 985f2224f2cSRichard Henderson data = (data & ~mask) | (((uint64_t)val << (64 - d.len)) >> d.bofs); 986f2224f2cSRichard Henderson 987f2224f2cSRichard Henderson bf_store(env, d.addr, d.blen, data, ra); 988f2224f2cSRichard Henderson 989f2224f2cSRichard Henderson /* The field at the top of the word is also CC_N for CC_OP_LOGIC. */ 990f2224f2cSRichard Henderson return val << (32 - d.len); 991f2224f2cSRichard Henderson } 992f2224f2cSRichard Henderson 993f2224f2cSRichard Henderson uint32_t HELPER(bfchg_mem)(CPUM68KState *env, uint32_t addr, 994f2224f2cSRichard Henderson int32_t ofs, uint32_t len) 995f2224f2cSRichard Henderson { 996f2224f2cSRichard Henderson uintptr_t ra = GETPC(); 997f2224f2cSRichard Henderson struct bf_data d = bf_prep(addr, ofs, len); 998f2224f2cSRichard Henderson uint64_t data = bf_load(env, d.addr, d.blen, ra); 999f2224f2cSRichard Henderson uint64_t mask = -1ull << (64 - d.len) >> d.bofs; 1000f2224f2cSRichard Henderson 1001f2224f2cSRichard Henderson bf_store(env, d.addr, d.blen, data ^ mask, ra); 1002f2224f2cSRichard Henderson 1003f2224f2cSRichard Henderson return ((data & mask) << d.bofs) >> 32; 1004f2224f2cSRichard Henderson } 1005f2224f2cSRichard Henderson 1006f2224f2cSRichard Henderson uint32_t HELPER(bfclr_mem)(CPUM68KState *env, uint32_t addr, 1007f2224f2cSRichard Henderson int32_t ofs, uint32_t len) 1008f2224f2cSRichard Henderson { 1009f2224f2cSRichard Henderson uintptr_t ra = GETPC(); 1010f2224f2cSRichard Henderson struct bf_data d = bf_prep(addr, ofs, len); 1011f2224f2cSRichard Henderson uint64_t data = bf_load(env, d.addr, d.blen, ra); 1012f2224f2cSRichard Henderson uint64_t mask = -1ull << (64 - d.len) >> d.bofs; 1013f2224f2cSRichard Henderson 1014f2224f2cSRichard Henderson bf_store(env, d.addr, d.blen, data & ~mask, ra); 1015f2224f2cSRichard Henderson 1016f2224f2cSRichard Henderson return ((data & mask) << d.bofs) >> 32; 1017f2224f2cSRichard Henderson } 1018f2224f2cSRichard Henderson 1019f2224f2cSRichard Henderson uint32_t HELPER(bfset_mem)(CPUM68KState *env, uint32_t addr, 1020f2224f2cSRichard Henderson int32_t ofs, uint32_t len) 1021f2224f2cSRichard Henderson { 1022f2224f2cSRichard Henderson uintptr_t ra = GETPC(); 1023f2224f2cSRichard Henderson struct bf_data d = bf_prep(addr, ofs, len); 1024f2224f2cSRichard Henderson uint64_t data = bf_load(env, d.addr, d.blen, ra); 1025f2224f2cSRichard Henderson uint64_t mask = -1ull << (64 - d.len) >> d.bofs; 1026f2224f2cSRichard Henderson 1027f2224f2cSRichard Henderson bf_store(env, d.addr, d.blen, data | mask, ra); 1028f2224f2cSRichard Henderson 1029f2224f2cSRichard Henderson return ((data & mask) << d.bofs) >> 32; 1030f2224f2cSRichard Henderson } 1031a45f1763SRichard Henderson 1032a45f1763SRichard Henderson uint32_t HELPER(bfffo_reg)(uint32_t n, uint32_t ofs, uint32_t len) 1033a45f1763SRichard Henderson { 1034a45f1763SRichard Henderson return (n ? clz32(n) : len) + ofs; 1035a45f1763SRichard Henderson } 1036a45f1763SRichard Henderson 1037a45f1763SRichard Henderson uint64_t HELPER(bfffo_mem)(CPUM68KState *env, uint32_t addr, 1038a45f1763SRichard Henderson int32_t ofs, uint32_t len) 1039a45f1763SRichard Henderson { 1040a45f1763SRichard Henderson uintptr_t ra = GETPC(); 1041a45f1763SRichard Henderson struct bf_data d = bf_prep(addr, ofs, len); 1042a45f1763SRichard Henderson uint64_t data = bf_load(env, d.addr, d.blen, ra); 1043a45f1763SRichard Henderson uint64_t mask = -1ull << (64 - d.len) >> d.bofs; 1044a45f1763SRichard Henderson uint64_t n = (data & mask) << d.bofs; 1045a45f1763SRichard Henderson uint32_t ffo = helper_bfffo_reg(n >> 32, ofs, d.len); 1046a45f1763SRichard Henderson 1047808d77bcSLucien Murray-Pitts /* 1048808d77bcSLucien Murray-Pitts * Return FFO in the low word and N in the high word. 1049808d77bcSLucien Murray-Pitts * Note that because of MASK and the shift, the low word 1050808d77bcSLucien Murray-Pitts * is already zero. 1051808d77bcSLucien Murray-Pitts */ 1052a45f1763SRichard Henderson return n | ffo; 1053a45f1763SRichard Henderson } 10548bf6cbafSLaurent Vivier 10558bf6cbafSLaurent Vivier void HELPER(chk)(CPUM68KState *env, int32_t val, int32_t ub) 10568bf6cbafSLaurent Vivier { 1057808d77bcSLucien Murray-Pitts /* 1058808d77bcSLucien Murray-Pitts * From the specs: 10598bf6cbafSLaurent Vivier * X: Not affected, C,V,Z: Undefined, 10608bf6cbafSLaurent Vivier * N: Set if val < 0; cleared if val > ub, undefined otherwise 10618bf6cbafSLaurent Vivier * We implement here values found from a real MC68040: 10628bf6cbafSLaurent Vivier * X,V,Z: Not affected 10638bf6cbafSLaurent Vivier * N: Set if val < 0; cleared if val >= 0 10648bf6cbafSLaurent Vivier * C: if 0 <= ub: set if val < 0 or val > ub, cleared otherwise 10658bf6cbafSLaurent Vivier * if 0 > ub: set if val > ub and val < 0, cleared otherwise 10668bf6cbafSLaurent Vivier */ 10678bf6cbafSLaurent Vivier env->cc_n = val; 10688bf6cbafSLaurent Vivier env->cc_c = 0 <= ub ? val < 0 || val > ub : val > ub && val < 0; 10698bf6cbafSLaurent Vivier 10708bf6cbafSLaurent Vivier if (val < 0 || val > ub) { 1071a8d92fd8SRichard Henderson CPUState *cs = env_cpu(env); 10728bf6cbafSLaurent Vivier 10738bf6cbafSLaurent Vivier /* Recover PC and CC_OP for the beginning of the insn. */ 1074afd46fcaSPavel Dovgalyuk cpu_restore_state(cs, GETPC(), true); 10758bf6cbafSLaurent Vivier 10768bf6cbafSLaurent Vivier /* flags have been modified by gen_flush_flags() */ 10778bf6cbafSLaurent Vivier env->cc_op = CC_OP_FLAGS; 10788bf6cbafSLaurent Vivier /* Adjust PC to end of the insn. */ 10798bf6cbafSLaurent Vivier env->pc += 2; 10808bf6cbafSLaurent Vivier 10818bf6cbafSLaurent Vivier cs->exception_index = EXCP_CHK; 10828bf6cbafSLaurent Vivier cpu_loop_exit(cs); 10838bf6cbafSLaurent Vivier } 10848bf6cbafSLaurent Vivier } 10858bf6cbafSLaurent Vivier 10868bf6cbafSLaurent Vivier void HELPER(chk2)(CPUM68KState *env, int32_t val, int32_t lb, int32_t ub) 10878bf6cbafSLaurent Vivier { 1088808d77bcSLucien Murray-Pitts /* 1089808d77bcSLucien Murray-Pitts * From the specs: 10908bf6cbafSLaurent Vivier * X: Not affected, N,V: Undefined, 10918bf6cbafSLaurent Vivier * Z: Set if val is equal to lb or ub 10928bf6cbafSLaurent Vivier * C: Set if val < lb or val > ub, cleared otherwise 10938bf6cbafSLaurent Vivier * We implement here values found from a real MC68040: 10948bf6cbafSLaurent Vivier * X,N,V: Not affected 10958bf6cbafSLaurent Vivier * Z: Set if val is equal to lb or ub 10968bf6cbafSLaurent Vivier * C: if lb <= ub: set if val < lb or val > ub, cleared otherwise 10978bf6cbafSLaurent Vivier * if lb > ub: set if val > ub and val < lb, cleared otherwise 10988bf6cbafSLaurent Vivier */ 10998bf6cbafSLaurent Vivier env->cc_z = val != lb && val != ub; 11008bf6cbafSLaurent Vivier env->cc_c = lb <= ub ? val < lb || val > ub : val > ub && val < lb; 11018bf6cbafSLaurent Vivier 11028bf6cbafSLaurent Vivier if (env->cc_c) { 1103a8d92fd8SRichard Henderson CPUState *cs = env_cpu(env); 11048bf6cbafSLaurent Vivier 11058bf6cbafSLaurent Vivier /* Recover PC and CC_OP for the beginning of the insn. */ 1106afd46fcaSPavel Dovgalyuk cpu_restore_state(cs, GETPC(), true); 11078bf6cbafSLaurent Vivier 11088bf6cbafSLaurent Vivier /* flags have been modified by gen_flush_flags() */ 11098bf6cbafSLaurent Vivier env->cc_op = CC_OP_FLAGS; 11108bf6cbafSLaurent Vivier /* Adjust PC to end of the insn. */ 11118bf6cbafSLaurent Vivier env->pc += 4; 11128bf6cbafSLaurent Vivier 11138bf6cbafSLaurent Vivier cs->exception_index = EXCP_CHK; 11148bf6cbafSLaurent Vivier cpu_loop_exit(cs); 11158bf6cbafSLaurent Vivier } 11168bf6cbafSLaurent Vivier } 1117