xref: /qemu/target/m68k/op_helper.c (revision e22a4560360144931976a0a2199cdb26428dc1b2)
10633879fSpbrook /*
20633879fSpbrook  *  M68K helper routines
30633879fSpbrook  *
40633879fSpbrook  *  Copyright (c) 2007 CodeSourcery
50633879fSpbrook  *
60633879fSpbrook  * This library is free software; you can redistribute it and/or
70633879fSpbrook  * modify it under the terms of the GNU Lesser General Public
80633879fSpbrook  * License as published by the Free Software Foundation; either
9d749fb85SThomas Huth  * version 2.1 of the License, or (at your option) any later version.
100633879fSpbrook  *
110633879fSpbrook  * This library is distributed in the hope that it will be useful,
120633879fSpbrook  * but WITHOUT ANY WARRANTY; without even the implied warranty of
130633879fSpbrook  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
140633879fSpbrook  * Lesser General Public License for more details.
150633879fSpbrook  *
160633879fSpbrook  * You should have received a copy of the GNU Lesser General Public
178167ee88SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
180633879fSpbrook  */
19d8416665SPeter Maydell #include "qemu/osdep.h"
20cd617484SPhilippe Mathieu-Daudé #include "qemu/log.h"
213e457172SBlue Swirl #include "cpu.h"
222ef6175aSRichard Henderson #include "exec/helper-proto.h"
2363c91552SPaolo Bonzini #include "exec/exec-all.h"
24f08b6170SPaolo Bonzini #include "exec/cpu_ldst.h"
256b5fe137SPhilippe Mathieu-Daudé #include "semihosting/semihost.h"
260633879fSpbrook 
27d5db810cSPhilippe Mathieu-Daudé #if !defined(CONFIG_USER_ONLY)
280633879fSpbrook 
29d2f8fb8eSLaurent Vivier static void cf_rte(CPUM68KState *env)
300633879fSpbrook {
310633879fSpbrook     uint32_t sp;
320633879fSpbrook     uint32_t fmt;
330633879fSpbrook 
340633879fSpbrook     sp = env->aregs[7];
35330edfccSRichard Henderson     fmt = cpu_ldl_mmuidx_ra(env, sp, MMU_KERNEL_IDX, 0);
36330edfccSRichard Henderson     env->pc = cpu_ldl_mmuidx_ra(env, sp + 4, MMU_KERNEL_IDX, 0);
370633879fSpbrook     sp |= (fmt >> 28) & 3;
380633879fSpbrook     env->aregs[7] = sp + 8;
3999c51448SRichard Henderson 
40d2f8fb8eSLaurent Vivier     cpu_m68k_set_sr(env, fmt);
410633879fSpbrook }
420633879fSpbrook 
43d2f8fb8eSLaurent Vivier static void m68k_rte(CPUM68KState *env)
44d2f8fb8eSLaurent Vivier {
45d2f8fb8eSLaurent Vivier     uint32_t sp;
46d2f8fb8eSLaurent Vivier     uint16_t fmt;
47d2f8fb8eSLaurent Vivier     uint16_t sr;
48d2f8fb8eSLaurent Vivier 
49d2f8fb8eSLaurent Vivier     sp = env->aregs[7];
50d2f8fb8eSLaurent Vivier throwaway:
51330edfccSRichard Henderson     sr = cpu_lduw_mmuidx_ra(env, sp, MMU_KERNEL_IDX, 0);
52d2f8fb8eSLaurent Vivier     sp += 2;
53330edfccSRichard Henderson     env->pc = cpu_ldl_mmuidx_ra(env, sp, MMU_KERNEL_IDX, 0);
54d2f8fb8eSLaurent Vivier     sp += 4;
55f3c6376cSDaniel Palmer     if (m68k_feature(env, M68K_FEATURE_EXCEPTION_FORMAT_VEC)) {
56d2f8fb8eSLaurent Vivier         /*  all except 68000 */
57330edfccSRichard Henderson         fmt = cpu_lduw_mmuidx_ra(env, sp, MMU_KERNEL_IDX, 0);
58d2f8fb8eSLaurent Vivier         sp += 2;
59d2f8fb8eSLaurent Vivier         switch (fmt >> 12) {
60d2f8fb8eSLaurent Vivier         case 0:
61d2f8fb8eSLaurent Vivier             break;
62d2f8fb8eSLaurent Vivier         case 1:
63d2f8fb8eSLaurent Vivier             env->aregs[7] = sp;
64d2f8fb8eSLaurent Vivier             cpu_m68k_set_sr(env, sr);
65d2f8fb8eSLaurent Vivier             goto throwaway;
66d2f8fb8eSLaurent Vivier         case 2:
67d2f8fb8eSLaurent Vivier         case 3:
68d2f8fb8eSLaurent Vivier             sp += 4;
69d2f8fb8eSLaurent Vivier             break;
70d2f8fb8eSLaurent Vivier         case 4:
71d2f8fb8eSLaurent Vivier             sp += 8;
72d2f8fb8eSLaurent Vivier             break;
73d2f8fb8eSLaurent Vivier         case 7:
74d2f8fb8eSLaurent Vivier             sp += 52;
75d2f8fb8eSLaurent Vivier             break;
76d2f8fb8eSLaurent Vivier         }
77d2f8fb8eSLaurent Vivier     }
78d2f8fb8eSLaurent Vivier     env->aregs[7] = sp;
79d2f8fb8eSLaurent Vivier     cpu_m68k_set_sr(env, sr);
800633879fSpbrook }
810633879fSpbrook 
825beb144eSLaurent Vivier static const char *m68k_exception_name(int index)
835beb144eSLaurent Vivier {
845beb144eSLaurent Vivier     switch (index) {
855beb144eSLaurent Vivier     case EXCP_ACCESS:
865beb144eSLaurent Vivier         return "Access Fault";
875beb144eSLaurent Vivier     case EXCP_ADDRESS:
885beb144eSLaurent Vivier         return "Address Error";
895beb144eSLaurent Vivier     case EXCP_ILLEGAL:
905beb144eSLaurent Vivier         return "Illegal Instruction";
915beb144eSLaurent Vivier     case EXCP_DIV0:
925beb144eSLaurent Vivier         return "Divide by Zero";
935beb144eSLaurent Vivier     case EXCP_CHK:
945beb144eSLaurent Vivier         return "CHK/CHK2";
955beb144eSLaurent Vivier     case EXCP_TRAPCC:
965beb144eSLaurent Vivier         return "FTRAPcc, TRAPcc, TRAPV";
975beb144eSLaurent Vivier     case EXCP_PRIVILEGE:
985beb144eSLaurent Vivier         return "Privilege Violation";
995beb144eSLaurent Vivier     case EXCP_TRACE:
1005beb144eSLaurent Vivier         return "Trace";
1015beb144eSLaurent Vivier     case EXCP_LINEA:
1025beb144eSLaurent Vivier         return "A-Line";
1035beb144eSLaurent Vivier     case EXCP_LINEF:
1045beb144eSLaurent Vivier         return "F-Line";
1055beb144eSLaurent Vivier     case EXCP_DEBEGBP: /* 68020/030 only */
1065beb144eSLaurent Vivier         return "Copro Protocol Violation";
1075beb144eSLaurent Vivier     case EXCP_FORMAT:
1085beb144eSLaurent Vivier         return "Format Error";
1095beb144eSLaurent Vivier     case EXCP_UNINITIALIZED:
110cba42d61SMichael Tokarev         return "Uninitialized Interrupt";
1115beb144eSLaurent Vivier     case EXCP_SPURIOUS:
1125beb144eSLaurent Vivier         return "Spurious Interrupt";
1135beb144eSLaurent Vivier     case EXCP_INT_LEVEL_1:
1145beb144eSLaurent Vivier         return "Level 1 Interrupt";
1155beb144eSLaurent Vivier     case EXCP_INT_LEVEL_1 + 1:
1165beb144eSLaurent Vivier         return "Level 2 Interrupt";
1175beb144eSLaurent Vivier     case EXCP_INT_LEVEL_1 + 2:
1185beb144eSLaurent Vivier         return "Level 3 Interrupt";
1195beb144eSLaurent Vivier     case EXCP_INT_LEVEL_1 + 3:
1205beb144eSLaurent Vivier         return "Level 4 Interrupt";
1215beb144eSLaurent Vivier     case EXCP_INT_LEVEL_1 + 4:
1225beb144eSLaurent Vivier         return "Level 5 Interrupt";
1235beb144eSLaurent Vivier     case EXCP_INT_LEVEL_1 + 5:
1245beb144eSLaurent Vivier         return "Level 6 Interrupt";
1255beb144eSLaurent Vivier     case EXCP_INT_LEVEL_1 + 6:
1265beb144eSLaurent Vivier         return "Level 7 Interrupt";
1275beb144eSLaurent Vivier     case EXCP_TRAP0:
1285beb144eSLaurent Vivier         return "TRAP #0";
1295beb144eSLaurent Vivier     case EXCP_TRAP0 + 1:
1305beb144eSLaurent Vivier         return "TRAP #1";
1315beb144eSLaurent Vivier     case EXCP_TRAP0 + 2:
1325beb144eSLaurent Vivier         return "TRAP #2";
1335beb144eSLaurent Vivier     case EXCP_TRAP0 + 3:
1345beb144eSLaurent Vivier         return "TRAP #3";
1355beb144eSLaurent Vivier     case EXCP_TRAP0 + 4:
1365beb144eSLaurent Vivier         return "TRAP #4";
1375beb144eSLaurent Vivier     case EXCP_TRAP0 + 5:
1385beb144eSLaurent Vivier         return "TRAP #5";
1395beb144eSLaurent Vivier     case EXCP_TRAP0 + 6:
1405beb144eSLaurent Vivier         return "TRAP #6";
1415beb144eSLaurent Vivier     case EXCP_TRAP0 + 7:
1425beb144eSLaurent Vivier         return "TRAP #7";
1435beb144eSLaurent Vivier     case EXCP_TRAP0 + 8:
1445beb144eSLaurent Vivier         return "TRAP #8";
1455beb144eSLaurent Vivier     case EXCP_TRAP0 + 9:
1465beb144eSLaurent Vivier         return "TRAP #9";
1475beb144eSLaurent Vivier     case EXCP_TRAP0 + 10:
1485beb144eSLaurent Vivier         return "TRAP #10";
1495beb144eSLaurent Vivier     case EXCP_TRAP0 + 11:
1505beb144eSLaurent Vivier         return "TRAP #11";
1515beb144eSLaurent Vivier     case EXCP_TRAP0 + 12:
1525beb144eSLaurent Vivier         return "TRAP #12";
1535beb144eSLaurent Vivier     case EXCP_TRAP0 + 13:
1545beb144eSLaurent Vivier         return "TRAP #13";
1555beb144eSLaurent Vivier     case EXCP_TRAP0 + 14:
1565beb144eSLaurent Vivier         return "TRAP #14";
1575beb144eSLaurent Vivier     case EXCP_TRAP0 + 15:
1585beb144eSLaurent Vivier         return "TRAP #15";
1595beb144eSLaurent Vivier     case EXCP_FP_BSUN:
1605beb144eSLaurent Vivier         return "FP Branch/Set on unordered condition";
1615beb144eSLaurent Vivier     case EXCP_FP_INEX:
1625beb144eSLaurent Vivier         return "FP Inexact Result";
1635beb144eSLaurent Vivier     case EXCP_FP_DZ:
1645beb144eSLaurent Vivier         return "FP Divide by Zero";
1655beb144eSLaurent Vivier     case EXCP_FP_UNFL:
1665beb144eSLaurent Vivier         return "FP Underflow";
1675beb144eSLaurent Vivier     case EXCP_FP_OPERR:
1685beb144eSLaurent Vivier         return "FP Operand Error";
1695beb144eSLaurent Vivier     case EXCP_FP_OVFL:
1705beb144eSLaurent Vivier         return "FP Overflow";
1715beb144eSLaurent Vivier     case EXCP_FP_SNAN:
1725beb144eSLaurent Vivier         return "FP Signaling NAN";
1735beb144eSLaurent Vivier     case EXCP_FP_UNIMP:
1745beb144eSLaurent Vivier         return "FP Unimplemented Data Type";
1755beb144eSLaurent Vivier     case EXCP_MMU_CONF: /* 68030/68851 only */
1765beb144eSLaurent Vivier         return "MMU Configuration Error";
1775beb144eSLaurent Vivier     case EXCP_MMU_ILLEGAL: /* 68851 only */
1785beb144eSLaurent Vivier         return "MMU Illegal Operation";
1795beb144eSLaurent Vivier     case EXCP_MMU_ACCESS: /* 68851 only */
1805beb144eSLaurent Vivier         return "MMU Access Level Violation";
1815beb144eSLaurent Vivier     case 64 ... 255:
1825beb144eSLaurent Vivier         return "User Defined Vector";
1835beb144eSLaurent Vivier     }
1845beb144eSLaurent Vivier     return "Unassigned";
1855beb144eSLaurent Vivier }
1865beb144eSLaurent Vivier 
187d2f8fb8eSLaurent Vivier static void cf_interrupt_all(CPUM68KState *env, int is_hw)
1880633879fSpbrook {
189a8d92fd8SRichard Henderson     CPUState *cs = env_cpu(env);
1900633879fSpbrook     uint32_t sp;
1915beb144eSLaurent Vivier     uint32_t sr;
1920633879fSpbrook     uint32_t fmt;
1930633879fSpbrook     uint32_t retaddr;
1940633879fSpbrook     uint32_t vector;
1950633879fSpbrook 
1960633879fSpbrook     fmt = 0;
1970633879fSpbrook     retaddr = env->pc;
1980633879fSpbrook 
1990633879fSpbrook     if (!is_hw) {
20027103424SAndreas Färber         switch (cs->exception_index) {
2010633879fSpbrook         case EXCP_RTE:
2020633879fSpbrook             /* Return from an exception.  */
203d2f8fb8eSLaurent Vivier             cf_rte(env);
2040633879fSpbrook             return;
205a87295e8Spbrook         case EXCP_HALT_INSN:
206a52417e1SPeter Maydell             if (semihosting_enabled((env->sr & SR_S) == 0)
207a87295e8Spbrook                     && (env->pc & 3) == 0
20831871141SBlue Swirl                     && cpu_lduw_code(env, env->pc - 4) == 0x4e71
20931871141SBlue Swirl                     && cpu_ldl_code(env, env->pc) == 0x4e7bf000) {
210a87295e8Spbrook                 env->pc += 4;
211a87295e8Spbrook                 do_m68k_semihosting(env, env->dregs[0]);
212a87295e8Spbrook                 return;
213a87295e8Spbrook             }
214259186a7SAndreas Färber             cs->halted = 1;
21527103424SAndreas Färber             cs->exception_index = EXCP_HLT;
2165638d180SAndreas Färber             cpu_loop_exit(cs);
217a87295e8Spbrook             return;
2180633879fSpbrook         }
2190633879fSpbrook     }
2200633879fSpbrook 
22127103424SAndreas Färber     vector = cs->exception_index << 2;
2220633879fSpbrook 
2235beb144eSLaurent Vivier     sr = env->sr | cpu_m68k_get_ccr(env);
2245beb144eSLaurent Vivier     if (qemu_loglevel_mask(CPU_LOG_INT)) {
2255beb144eSLaurent Vivier         static int count;
2265beb144eSLaurent Vivier         qemu_log("INT %6d: %s(%#x) pc=%08x sp=%08x sr=%04x\n",
2275beb144eSLaurent Vivier                  ++count, m68k_exception_name(cs->exception_index),
2285beb144eSLaurent Vivier                  vector, env->pc, env->aregs[7], sr);
2295beb144eSLaurent Vivier     }
2305beb144eSLaurent Vivier 
2310633879fSpbrook     fmt |= 0x40000000;
2320633879fSpbrook     fmt |= vector << 16;
2335beb144eSLaurent Vivier     fmt |= sr;
2340633879fSpbrook 
23520dcee94Spbrook     env->sr |= SR_S;
23620dcee94Spbrook     if (is_hw) {
23720dcee94Spbrook         env->sr = (env->sr & ~SR_I) | (env->pending_level << SR_I_SHIFT);
23820dcee94Spbrook         env->sr &= ~SR_M;
23920dcee94Spbrook     }
24020dcee94Spbrook     m68k_switch_sp(env);
2410c8ff723SGreg Ungerer     sp = env->aregs[7];
2420c8ff723SGreg Ungerer     fmt |= (sp & 3) << 28;
24320dcee94Spbrook 
2440633879fSpbrook     /* ??? This could cause MMU faults.  */
2450633879fSpbrook     sp &= ~3;
2460633879fSpbrook     sp -= 4;
247330edfccSRichard Henderson     cpu_stl_mmuidx_ra(env, sp, retaddr, MMU_KERNEL_IDX, 0);
2480633879fSpbrook     sp -= 4;
249330edfccSRichard Henderson     cpu_stl_mmuidx_ra(env, sp, fmt, MMU_KERNEL_IDX, 0);
2500633879fSpbrook     env->aregs[7] = sp;
2510633879fSpbrook     /* Jump to vector.  */
252330edfccSRichard Henderson     env->pc = cpu_ldl_mmuidx_ra(env, env->vbr + vector, MMU_KERNEL_IDX, 0);
2530633879fSpbrook }
2540633879fSpbrook 
255d2f8fb8eSLaurent Vivier static inline void do_stack_frame(CPUM68KState *env, uint32_t *sp,
256d2f8fb8eSLaurent Vivier                                   uint16_t format, uint16_t sr,
257d2f8fb8eSLaurent Vivier                                   uint32_t addr, uint32_t retaddr)
258d2f8fb8eSLaurent Vivier {
259f3c6376cSDaniel Palmer     if (m68k_feature(env, M68K_FEATURE_EXCEPTION_FORMAT_VEC)) {
260000761dcSPavel Dovgalyuk         /*  all except 68000 */
261a8d92fd8SRichard Henderson         CPUState *cs = env_cpu(env);
262d2f8fb8eSLaurent Vivier         switch (format) {
263d2f8fb8eSLaurent Vivier         case 4:
264d2f8fb8eSLaurent Vivier             *sp -= 4;
265330edfccSRichard Henderson             cpu_stl_mmuidx_ra(env, *sp, env->pc, MMU_KERNEL_IDX, 0);
266d2f8fb8eSLaurent Vivier             *sp -= 4;
267330edfccSRichard Henderson             cpu_stl_mmuidx_ra(env, *sp, addr, MMU_KERNEL_IDX, 0);
268d2f8fb8eSLaurent Vivier             break;
269d2f8fb8eSLaurent Vivier         case 3:
270d2f8fb8eSLaurent Vivier         case 2:
271d2f8fb8eSLaurent Vivier             *sp -= 4;
272330edfccSRichard Henderson             cpu_stl_mmuidx_ra(env, *sp, addr, MMU_KERNEL_IDX, 0);
273d2f8fb8eSLaurent Vivier             break;
274d2f8fb8eSLaurent Vivier         }
275d2f8fb8eSLaurent Vivier         *sp -= 2;
276330edfccSRichard Henderson         cpu_stw_mmuidx_ra(env, *sp, (format << 12) + (cs->exception_index << 2),
277330edfccSRichard Henderson                           MMU_KERNEL_IDX, 0);
278000761dcSPavel Dovgalyuk     }
279d2f8fb8eSLaurent Vivier     *sp -= 4;
280330edfccSRichard Henderson     cpu_stl_mmuidx_ra(env, *sp, retaddr, MMU_KERNEL_IDX, 0);
281d2f8fb8eSLaurent Vivier     *sp -= 2;
282330edfccSRichard Henderson     cpu_stw_mmuidx_ra(env, *sp, sr, MMU_KERNEL_IDX, 0);
283d2f8fb8eSLaurent Vivier }
284d2f8fb8eSLaurent Vivier 
285d2f8fb8eSLaurent Vivier static void m68k_interrupt_all(CPUM68KState *env, int is_hw)
286d2f8fb8eSLaurent Vivier {
287a8d92fd8SRichard Henderson     CPUState *cs = env_cpu(env);
288d2f8fb8eSLaurent Vivier     uint32_t sp;
289d2f8fb8eSLaurent Vivier     uint32_t vector;
290d2f8fb8eSLaurent Vivier     uint16_t sr, oldsr;
291d2f8fb8eSLaurent Vivier 
292d2f8fb8eSLaurent Vivier     if (!is_hw) {
293d2f8fb8eSLaurent Vivier         switch (cs->exception_index) {
294d2f8fb8eSLaurent Vivier         case EXCP_RTE:
295d2f8fb8eSLaurent Vivier             /* Return from an exception.  */
296d2f8fb8eSLaurent Vivier             m68k_rte(env);
297d2f8fb8eSLaurent Vivier             return;
298d2f8fb8eSLaurent Vivier         }
299d2f8fb8eSLaurent Vivier     }
300d2f8fb8eSLaurent Vivier 
301d2f8fb8eSLaurent Vivier     vector = cs->exception_index << 2;
302d2f8fb8eSLaurent Vivier 
303d2f8fb8eSLaurent Vivier     sr = env->sr | cpu_m68k_get_ccr(env);
304d2f8fb8eSLaurent Vivier     if (qemu_loglevel_mask(CPU_LOG_INT)) {
305d2f8fb8eSLaurent Vivier         static int count;
306d2f8fb8eSLaurent Vivier         qemu_log("INT %6d: %s(%#x) pc=%08x sp=%08x sr=%04x\n",
307d2f8fb8eSLaurent Vivier                  ++count, m68k_exception_name(cs->exception_index),
308d2f8fb8eSLaurent Vivier                  vector, env->pc, env->aregs[7], sr);
309d2f8fb8eSLaurent Vivier     }
310d2f8fb8eSLaurent Vivier 
311d2f8fb8eSLaurent Vivier     /*
312d2f8fb8eSLaurent Vivier      * MC68040UM/AD,  chapter 9.3.10
313d2f8fb8eSLaurent Vivier      */
314d2f8fb8eSLaurent Vivier 
315d2f8fb8eSLaurent Vivier     /* "the processor first make an internal copy" */
316d2f8fb8eSLaurent Vivier     oldsr = sr;
317d2f8fb8eSLaurent Vivier     /* "set the mode to supervisor" */
318d2f8fb8eSLaurent Vivier     sr |= SR_S;
319d2f8fb8eSLaurent Vivier     /* "suppress tracing" */
320d2f8fb8eSLaurent Vivier     sr &= ~SR_T;
321d2f8fb8eSLaurent Vivier     /* "sets the processor interrupt mask" */
322d2f8fb8eSLaurent Vivier     if (is_hw) {
323d2f8fb8eSLaurent Vivier         sr |= (env->sr & ~SR_I) | (env->pending_level << SR_I_SHIFT);
324d2f8fb8eSLaurent Vivier     }
325d2f8fb8eSLaurent Vivier     cpu_m68k_set_sr(env, sr);
326d2f8fb8eSLaurent Vivier     sp = env->aregs[7];
327d2f8fb8eSLaurent Vivier 
328a9431a03SMark Cave-Ayland     if (!m68k_feature(env, M68K_FEATURE_UNALIGNED_DATA)) {
329d2f8fb8eSLaurent Vivier         sp &= ~1;
330a9431a03SMark Cave-Ayland     }
331a9431a03SMark Cave-Ayland 
33202ea42b3SRichard Henderson     switch (cs->exception_index) {
33302ea42b3SRichard Henderson     case EXCP_ACCESS:
33488b2fef6SLaurent Vivier         if (env->mmu.fault) {
33588b2fef6SLaurent Vivier             cpu_abort(cs, "DOUBLE MMU FAULT\n");
33688b2fef6SLaurent Vivier         }
33788b2fef6SLaurent Vivier         env->mmu.fault = true;
338330edfccSRichard Henderson         /* push data 3 */
33988b2fef6SLaurent Vivier         sp -= 4;
340330edfccSRichard Henderson         cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0);
341330edfccSRichard Henderson         /* push data 2 */
34288b2fef6SLaurent Vivier         sp -= 4;
343330edfccSRichard Henderson         cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0);
344330edfccSRichard Henderson         /* push data 1 */
34588b2fef6SLaurent Vivier         sp -= 4;
346330edfccSRichard Henderson         cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0);
347330edfccSRichard Henderson         /* write back 1 / push data 0 */
34888b2fef6SLaurent Vivier         sp -= 4;
349330edfccSRichard Henderson         cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0);
350330edfccSRichard Henderson         /* write back 1 address */
35188b2fef6SLaurent Vivier         sp -= 4;
352330edfccSRichard Henderson         cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0);
353330edfccSRichard Henderson         /* write back 2 data */
35488b2fef6SLaurent Vivier         sp -= 4;
355330edfccSRichard Henderson         cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0);
356330edfccSRichard Henderson         /* write back 2 address */
35788b2fef6SLaurent Vivier         sp -= 4;
358330edfccSRichard Henderson         cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0);
359330edfccSRichard Henderson         /* write back 3 data */
36088b2fef6SLaurent Vivier         sp -= 4;
361330edfccSRichard Henderson         cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0);
362330edfccSRichard Henderson         /* write back 3 address */
36388b2fef6SLaurent Vivier         sp -= 4;
364330edfccSRichard Henderson         cpu_stl_mmuidx_ra(env, sp, env->mmu.ar, MMU_KERNEL_IDX, 0);
365330edfccSRichard Henderson         /* fault address */
36688b2fef6SLaurent Vivier         sp -= 4;
367330edfccSRichard Henderson         cpu_stl_mmuidx_ra(env, sp, env->mmu.ar, MMU_KERNEL_IDX, 0);
368330edfccSRichard Henderson         /* write back 1 status */
36988b2fef6SLaurent Vivier         sp -= 2;
370330edfccSRichard Henderson         cpu_stw_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0);
371330edfccSRichard Henderson         /* write back 2 status */
37288b2fef6SLaurent Vivier         sp -= 2;
373330edfccSRichard Henderson         cpu_stw_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0);
374330edfccSRichard Henderson         /* write back 3 status */
37588b2fef6SLaurent Vivier         sp -= 2;
376330edfccSRichard Henderson         cpu_stw_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0);
377330edfccSRichard Henderson         /* special status word */
37888b2fef6SLaurent Vivier         sp -= 2;
379330edfccSRichard Henderson         cpu_stw_mmuidx_ra(env, sp, env->mmu.ssw, MMU_KERNEL_IDX, 0);
380330edfccSRichard Henderson         /* effective address */
38188b2fef6SLaurent Vivier         sp -= 4;
382330edfccSRichard Henderson         cpu_stl_mmuidx_ra(env, sp, env->mmu.ar, MMU_KERNEL_IDX, 0);
383330edfccSRichard Henderson 
384035c6e7bSRichard Henderson         do_stack_frame(env, &sp, 7, oldsr, 0, env->pc);
38588b2fef6SLaurent Vivier         env->mmu.fault = false;
38688b2fef6SLaurent Vivier         if (qemu_loglevel_mask(CPU_LOG_INT)) {
38788b2fef6SLaurent Vivier             qemu_log("            "
3885fa9f1f2SLaurent Vivier                      "ssw:  %08x ea:   %08x sfc:  %d    dfc: %d\n",
3895fa9f1f2SLaurent Vivier                      env->mmu.ssw, env->mmu.ar, env->sfc, env->dfc);
39088b2fef6SLaurent Vivier         }
39102ea42b3SRichard Henderson         break;
39202ea42b3SRichard Henderson 
393a1aedd6cSRichard Henderson     case EXCP_ILLEGAL:
394a1aedd6cSRichard Henderson         do_stack_frame(env, &sp, 0, oldsr, 0, env->pc);
395a1aedd6cSRichard Henderson         break;
396a1aedd6cSRichard Henderson 
39702ea42b3SRichard Henderson     case EXCP_ADDRESS:
398035c6e7bSRichard Henderson         do_stack_frame(env, &sp, 2, oldsr, 0, env->pc);
39902ea42b3SRichard Henderson         break;
40002ea42b3SRichard Henderson 
401ad5a5cf9SRichard Henderson     case EXCP_CHK:
402710d747bSRichard Henderson     case EXCP_DIV0:
4038115fc93SRichard Henderson     case EXCP_TRACE:
404aeeb90afSRichard Henderson     case EXCP_TRAPCC:
405ad5a5cf9SRichard Henderson         do_stack_frame(env, &sp, 2, oldsr, env->mmu.ar, env->pc);
406ad5a5cf9SRichard Henderson         break;
407ad5a5cf9SRichard Henderson 
40802ea42b3SRichard Henderson     case EXCP_SPURIOUS ... EXCP_INT_LEVEL_7:
409eeb8f7b0SRichard Henderson         if (is_hw && (oldsr & SR_M)) {
410035c6e7bSRichard Henderson             do_stack_frame(env, &sp, 0, oldsr, 0, env->pc);
411d2f8fb8eSLaurent Vivier             oldsr = sr;
412d2f8fb8eSLaurent Vivier             env->aregs[7] = sp;
413eeb8f7b0SRichard Henderson             cpu_m68k_set_sr(env, sr & ~SR_M);
41431144eb6SMark Cave-Ayland             sp = env->aregs[7];
41531144eb6SMark Cave-Ayland             if (!m68k_feature(env, M68K_FEATURE_UNALIGNED_DATA)) {
41631144eb6SMark Cave-Ayland                 sp &= ~1;
41731144eb6SMark Cave-Ayland             }
418035c6e7bSRichard Henderson             do_stack_frame(env, &sp, 1, oldsr, 0, env->pc);
41902ea42b3SRichard Henderson             break;
42002ea42b3SRichard Henderson         }
42102ea42b3SRichard Henderson         /* fall through */
42202ea42b3SRichard Henderson 
42302ea42b3SRichard Henderson     default:
424035c6e7bSRichard Henderson         do_stack_frame(env, &sp, 0, oldsr, 0, env->pc);
42502ea42b3SRichard Henderson         break;
426d2f8fb8eSLaurent Vivier     }
427d2f8fb8eSLaurent Vivier 
428d2f8fb8eSLaurent Vivier     env->aregs[7] = sp;
429d2f8fb8eSLaurent Vivier     /* Jump to vector.  */
430330edfccSRichard Henderson     env->pc = cpu_ldl_mmuidx_ra(env, env->vbr + vector, MMU_KERNEL_IDX, 0);
431d2f8fb8eSLaurent Vivier }
432d2f8fb8eSLaurent Vivier 
433d2f8fb8eSLaurent Vivier static void do_interrupt_all(CPUM68KState *env, int is_hw)
434d2f8fb8eSLaurent Vivier {
435aece90d8SMark Cave-Ayland     if (m68k_feature(env, M68K_FEATURE_M68K)) {
436d2f8fb8eSLaurent Vivier         m68k_interrupt_all(env, is_hw);
437d2f8fb8eSLaurent Vivier         return;
438d2f8fb8eSLaurent Vivier     }
439d2f8fb8eSLaurent Vivier     cf_interrupt_all(env, is_hw);
440d2f8fb8eSLaurent Vivier }
441d2f8fb8eSLaurent Vivier 
44297a8ea5aSAndreas Färber void m68k_cpu_do_interrupt(CPUState *cs)
4433c688828SBlue Swirl {
444*e22a4560SPhilippe Mathieu-Daudé     do_interrupt_all(cpu_env(cs), 0);
4453c688828SBlue Swirl }
4463c688828SBlue Swirl 
447ab409bb3SRichard Henderson static inline void do_interrupt_m68k_hardirq(CPUM68KState *env)
4483c688828SBlue Swirl {
44931871141SBlue Swirl     do_interrupt_all(env, 1);
4503c688828SBlue Swirl }
45188b2fef6SLaurent Vivier 
452e1aaf3a8SPeter Maydell void m68k_cpu_transaction_failed(CPUState *cs, hwaddr physaddr, vaddr addr,
453e1aaf3a8SPeter Maydell                                  unsigned size, MMUAccessType access_type,
454e1aaf3a8SPeter Maydell                                  int mmu_idx, MemTxAttrs attrs,
455e1aaf3a8SPeter Maydell                                  MemTxResult response, uintptr_t retaddr)
45688b2fef6SLaurent Vivier {
457*e22a4560SPhilippe Mathieu-Daudé     CPUM68KState *env = cpu_env(cs);
458e1aaf3a8SPeter Maydell 
4593d419a4dSRichard Henderson     cpu_restore_state(cs, retaddr);
46088b2fef6SLaurent Vivier 
46188b2fef6SLaurent Vivier     if (m68k_feature(env, M68K_FEATURE_M68040)) {
462e55886c3SLaurent Vivier         env->mmu.mmusr = 0;
463d6cbd8f7SMark Cave-Ayland 
464d6cbd8f7SMark Cave-Ayland         /*
465d6cbd8f7SMark Cave-Ayland          * According to the MC68040 users manual the ATC bit of the SSW is
466d6cbd8f7SMark Cave-Ayland          * used to distinguish between ATC faults and physical bus errors.
467d6cbd8f7SMark Cave-Ayland          * In the case of a bus error e.g. during nubus read from an empty
468d6cbd8f7SMark Cave-Ayland          * slot this bit should not be set
469d6cbd8f7SMark Cave-Ayland          */
470d6cbd8f7SMark Cave-Ayland         if (response != MEMTX_DECODE_ERROR) {
47188b2fef6SLaurent Vivier             env->mmu.ssw |= M68K_ATC_040;
472d6cbd8f7SMark Cave-Ayland         }
473d6cbd8f7SMark Cave-Ayland 
47488b2fef6SLaurent Vivier         /* FIXME: manage MMU table access error */
47588b2fef6SLaurent Vivier         env->mmu.ssw &= ~M68K_TM_040;
47688b2fef6SLaurent Vivier         if (env->sr & SR_S) { /* SUPERVISOR */
47788b2fef6SLaurent Vivier             env->mmu.ssw |= M68K_TM_040_SUPER;
47888b2fef6SLaurent Vivier         }
479e1aaf3a8SPeter Maydell         if (access_type == MMU_INST_FETCH) { /* instruction or data */
48088b2fef6SLaurent Vivier             env->mmu.ssw |= M68K_TM_040_CODE;
48188b2fef6SLaurent Vivier         } else {
48288b2fef6SLaurent Vivier             env->mmu.ssw |= M68K_TM_040_DATA;
48388b2fef6SLaurent Vivier         }
48488b2fef6SLaurent Vivier         env->mmu.ssw &= ~M68K_BA_SIZE_MASK;
48588b2fef6SLaurent Vivier         switch (size) {
48688b2fef6SLaurent Vivier         case 1:
48788b2fef6SLaurent Vivier             env->mmu.ssw |= M68K_BA_SIZE_BYTE;
48888b2fef6SLaurent Vivier             break;
48988b2fef6SLaurent Vivier         case 2:
49088b2fef6SLaurent Vivier             env->mmu.ssw |= M68K_BA_SIZE_WORD;
49188b2fef6SLaurent Vivier             break;
49288b2fef6SLaurent Vivier         case 4:
49388b2fef6SLaurent Vivier             env->mmu.ssw |= M68K_BA_SIZE_LONG;
49488b2fef6SLaurent Vivier             break;
49588b2fef6SLaurent Vivier         }
49688b2fef6SLaurent Vivier 
497e1aaf3a8SPeter Maydell         if (access_type != MMU_DATA_STORE) {
49888b2fef6SLaurent Vivier             env->mmu.ssw |= M68K_RW_040;
49988b2fef6SLaurent Vivier         }
50088b2fef6SLaurent Vivier 
50188b2fef6SLaurent Vivier         env->mmu.ar = addr;
50288b2fef6SLaurent Vivier 
50388b2fef6SLaurent Vivier         cs->exception_index = EXCP_ACCESS;
50488b2fef6SLaurent Vivier         cpu_loop_exit(cs);
50588b2fef6SLaurent Vivier     }
50688b2fef6SLaurent Vivier }
507e1f3808eSpbrook 
508ab409bb3SRichard Henderson bool m68k_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
509ab409bb3SRichard Henderson {
510*e22a4560SPhilippe Mathieu-Daudé     CPUM68KState *env = cpu_env(cs);
511ab409bb3SRichard Henderson 
512ab409bb3SRichard Henderson     if (interrupt_request & CPU_INTERRUPT_HARD
513ab409bb3SRichard Henderson         && ((env->sr & SR_I) >> SR_I_SHIFT) < env->pending_level) {
514808d77bcSLucien Murray-Pitts         /*
515808d77bcSLucien Murray-Pitts          * Real hardware gets the interrupt vector via an IACK cycle
516808d77bcSLucien Murray-Pitts          * at this point.  Current emulated hardware doesn't rely on
517808d77bcSLucien Murray-Pitts          * this, so we provide/save the vector when the interrupt is
518808d77bcSLucien Murray-Pitts          * first signalled.
519808d77bcSLucien Murray-Pitts          */
520ab409bb3SRichard Henderson         cs->exception_index = env->pending_vector;
521ab409bb3SRichard Henderson         do_interrupt_m68k_hardirq(env);
522ab409bb3SRichard Henderson         return true;
523ab409bb3SRichard Henderson     }
524ab409bb3SRichard Henderson     return false;
525ab409bb3SRichard Henderson }
526ab409bb3SRichard Henderson 
527d5db810cSPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */
528d5db810cSPhilippe Mathieu-Daudé 
52936a0ab59SRichard Henderson G_NORETURN static void
53036a0ab59SRichard Henderson raise_exception_ra(CPUM68KState *env, int tt, uintptr_t raddr)
531e1f3808eSpbrook {
532a8d92fd8SRichard Henderson     CPUState *cs = env_cpu(env);
53327103424SAndreas Färber 
53427103424SAndreas Färber     cs->exception_index = tt;
5350ccb9c1dSLaurent Vivier     cpu_loop_exit_restore(cs, raddr);
5360ccb9c1dSLaurent Vivier }
5370ccb9c1dSLaurent Vivier 
53836a0ab59SRichard Henderson G_NORETURN static void raise_exception(CPUM68KState *env, int tt)
5390ccb9c1dSLaurent Vivier {
5400ccb9c1dSLaurent Vivier     raise_exception_ra(env, tt, 0);
541e1f3808eSpbrook }
542e1f3808eSpbrook 
54331871141SBlue Swirl void HELPER(raise_exception)(CPUM68KState *env, uint32_t tt)
544e1f3808eSpbrook {
54531871141SBlue Swirl     raise_exception(env, tt);
546e1f3808eSpbrook }
547e1f3808eSpbrook 
548ad5a5cf9SRichard Henderson G_NORETURN static void
549ad5a5cf9SRichard Henderson raise_exception_format2(CPUM68KState *env, int tt, int ilen, uintptr_t raddr)
550ad5a5cf9SRichard Henderson {
551ad5a5cf9SRichard Henderson     CPUState *cs = env_cpu(env);
552ad5a5cf9SRichard Henderson 
553ad5a5cf9SRichard Henderson     cs->exception_index = tt;
554ad5a5cf9SRichard Henderson 
555ad5a5cf9SRichard Henderson     /* Recover PC and CC_OP for the beginning of the insn.  */
5563d419a4dSRichard Henderson     cpu_restore_state(cs, raddr);
557ad5a5cf9SRichard Henderson 
558ad5a5cf9SRichard Henderson     /* Flags are current in env->cc_*, or are undefined. */
559ad5a5cf9SRichard Henderson     env->cc_op = CC_OP_FLAGS;
560ad5a5cf9SRichard Henderson 
561ad5a5cf9SRichard Henderson     /*
562ad5a5cf9SRichard Henderson      * Remember original pc in mmu.ar, for the Format 2 stack frame.
563ad5a5cf9SRichard Henderson      * Adjust PC to end of the insn.
564ad5a5cf9SRichard Henderson      */
565ad5a5cf9SRichard Henderson     env->mmu.ar = env->pc;
566ad5a5cf9SRichard Henderson     env->pc += ilen;
567ad5a5cf9SRichard Henderson 
568ad5a5cf9SRichard Henderson     cpu_loop_exit(cs);
569ad5a5cf9SRichard Henderson }
570ad5a5cf9SRichard Henderson 
571710d747bSRichard Henderson void HELPER(divuw)(CPUM68KState *env, int destr, uint32_t den, int ilen)
572e1f3808eSpbrook {
5730ccb9c1dSLaurent Vivier     uint32_t num = env->dregs[destr];
5740ccb9c1dSLaurent Vivier     uint32_t quot, rem;
5750ccb9c1dSLaurent Vivier 
576710d747bSRichard Henderson     env->cc_c = 0; /* always cleared, even if div0 */
577710d747bSRichard Henderson 
5780ccb9c1dSLaurent Vivier     if (den == 0) {
579710d747bSRichard Henderson         raise_exception_format2(env, EXCP_DIV0, ilen, GETPC());
5800ccb9c1dSLaurent Vivier     }
5810ccb9c1dSLaurent Vivier     quot = num / den;
5820ccb9c1dSLaurent Vivier     rem = num % den;
5830ccb9c1dSLaurent Vivier 
5840ccb9c1dSLaurent Vivier     if (quot > 0xffff) {
5850ccb9c1dSLaurent Vivier         env->cc_v = -1;
586808d77bcSLucien Murray-Pitts         /*
587808d77bcSLucien Murray-Pitts          * real 68040 keeps N and unset Z on overflow,
5880ccb9c1dSLaurent Vivier          * whereas documentation says "undefined"
5890ccb9c1dSLaurent Vivier          */
5900ccb9c1dSLaurent Vivier         env->cc_z = 1;
5910ccb9c1dSLaurent Vivier         return;
5920ccb9c1dSLaurent Vivier     }
5930ccb9c1dSLaurent Vivier     env->dregs[destr] = deposit32(quot, 16, 16, rem);
5940ccb9c1dSLaurent Vivier     env->cc_z = (int16_t)quot;
5950ccb9c1dSLaurent Vivier     env->cc_n = (int16_t)quot;
5960ccb9c1dSLaurent Vivier     env->cc_v = 0;
5970ccb9c1dSLaurent Vivier }
5980ccb9c1dSLaurent Vivier 
599710d747bSRichard Henderson void HELPER(divsw)(CPUM68KState *env, int destr, int32_t den, int ilen)
6000ccb9c1dSLaurent Vivier {
6010ccb9c1dSLaurent Vivier     int32_t num = env->dregs[destr];
6020ccb9c1dSLaurent Vivier     uint32_t quot, rem;
6030ccb9c1dSLaurent Vivier 
604710d747bSRichard Henderson     env->cc_c = 0; /* always cleared, even if overflow/div0 */
605710d747bSRichard Henderson 
6060ccb9c1dSLaurent Vivier     if (den == 0) {
607710d747bSRichard Henderson         raise_exception_format2(env, EXCP_DIV0, ilen, GETPC());
6080ccb9c1dSLaurent Vivier     }
6090ccb9c1dSLaurent Vivier     quot = num / den;
6100ccb9c1dSLaurent Vivier     rem = num % den;
6110ccb9c1dSLaurent Vivier 
6120ccb9c1dSLaurent Vivier     if (quot != (int16_t)quot) {
6130ccb9c1dSLaurent Vivier         env->cc_v = -1;
6140ccb9c1dSLaurent Vivier         /* nothing else is modified */
615808d77bcSLucien Murray-Pitts         /*
616808d77bcSLucien Murray-Pitts          * real 68040 keeps N and unset Z on overflow,
6170ccb9c1dSLaurent Vivier          * whereas documentation says "undefined"
6180ccb9c1dSLaurent Vivier          */
6190ccb9c1dSLaurent Vivier         env->cc_z = 1;
6200ccb9c1dSLaurent Vivier         return;
6210ccb9c1dSLaurent Vivier     }
6220ccb9c1dSLaurent Vivier     env->dregs[destr] = deposit32(quot, 16, 16, rem);
6230ccb9c1dSLaurent Vivier     env->cc_z = (int16_t)quot;
6240ccb9c1dSLaurent Vivier     env->cc_n = (int16_t)quot;
6250ccb9c1dSLaurent Vivier     env->cc_v = 0;
6260ccb9c1dSLaurent Vivier }
6270ccb9c1dSLaurent Vivier 
628710d747bSRichard Henderson void HELPER(divul)(CPUM68KState *env, int numr, int regr,
629710d747bSRichard Henderson                    uint32_t den, int ilen)
6300ccb9c1dSLaurent Vivier {
6310ccb9c1dSLaurent Vivier     uint32_t num = env->dregs[numr];
6320ccb9c1dSLaurent Vivier     uint32_t quot, rem;
6330ccb9c1dSLaurent Vivier 
634710d747bSRichard Henderson     env->cc_c = 0; /* always cleared, even if div0 */
635710d747bSRichard Henderson 
6360ccb9c1dSLaurent Vivier     if (den == 0) {
637710d747bSRichard Henderson         raise_exception_format2(env, EXCP_DIV0, ilen, GETPC());
6380ccb9c1dSLaurent Vivier     }
6390ccb9c1dSLaurent Vivier     quot = num / den;
6400ccb9c1dSLaurent Vivier     rem = num % den;
6410ccb9c1dSLaurent Vivier 
6420ccb9c1dSLaurent Vivier     env->cc_z = quot;
6430ccb9c1dSLaurent Vivier     env->cc_n = quot;
6440ccb9c1dSLaurent Vivier     env->cc_v = 0;
6450ccb9c1dSLaurent Vivier 
6460ccb9c1dSLaurent Vivier     if (m68k_feature(env, M68K_FEATURE_CF_ISA_A)) {
6470ccb9c1dSLaurent Vivier         if (numr == regr) {
6480ccb9c1dSLaurent Vivier             env->dregs[numr] = quot;
6490ccb9c1dSLaurent Vivier         } else {
6500ccb9c1dSLaurent Vivier             env->dregs[regr] = rem;
6510ccb9c1dSLaurent Vivier         }
6520ccb9c1dSLaurent Vivier     } else {
6530ccb9c1dSLaurent Vivier         env->dregs[regr] = rem;
6540ccb9c1dSLaurent Vivier         env->dregs[numr] = quot;
6550ccb9c1dSLaurent Vivier     }
6560ccb9c1dSLaurent Vivier }
6570ccb9c1dSLaurent Vivier 
658710d747bSRichard Henderson void HELPER(divsl)(CPUM68KState *env, int numr, int regr,
659710d747bSRichard Henderson                    int32_t den, int ilen)
6600ccb9c1dSLaurent Vivier {
6610ccb9c1dSLaurent Vivier     int32_t num = env->dregs[numr];
6620ccb9c1dSLaurent Vivier     int32_t quot, rem;
6630ccb9c1dSLaurent Vivier 
664710d747bSRichard Henderson     env->cc_c = 0; /* always cleared, even if overflow/div0 */
665710d747bSRichard Henderson 
6660ccb9c1dSLaurent Vivier     if (den == 0) {
667710d747bSRichard Henderson         raise_exception_format2(env, EXCP_DIV0, ilen, GETPC());
6680ccb9c1dSLaurent Vivier     }
6690ccb9c1dSLaurent Vivier     quot = num / den;
6700ccb9c1dSLaurent Vivier     rem = num % den;
6710ccb9c1dSLaurent Vivier 
6720ccb9c1dSLaurent Vivier     env->cc_z = quot;
6730ccb9c1dSLaurent Vivier     env->cc_n = quot;
6740ccb9c1dSLaurent Vivier     env->cc_v = 0;
6750ccb9c1dSLaurent Vivier 
6760ccb9c1dSLaurent Vivier     if (m68k_feature(env, M68K_FEATURE_CF_ISA_A)) {
6770ccb9c1dSLaurent Vivier         if (numr == regr) {
6780ccb9c1dSLaurent Vivier             env->dregs[numr] = quot;
6790ccb9c1dSLaurent Vivier         } else {
6800ccb9c1dSLaurent Vivier             env->dregs[regr] = rem;
6810ccb9c1dSLaurent Vivier         }
6820ccb9c1dSLaurent Vivier     } else {
6830ccb9c1dSLaurent Vivier         env->dregs[regr] = rem;
6840ccb9c1dSLaurent Vivier         env->dregs[numr] = quot;
6850ccb9c1dSLaurent Vivier     }
6860ccb9c1dSLaurent Vivier }
6870ccb9c1dSLaurent Vivier 
688710d747bSRichard Henderson void HELPER(divull)(CPUM68KState *env, int numr, int regr,
689710d747bSRichard Henderson                     uint32_t den, int ilen)
6900ccb9c1dSLaurent Vivier {
6910ccb9c1dSLaurent Vivier     uint64_t num = deposit64(env->dregs[numr], 32, 32, env->dregs[regr]);
6920ccb9c1dSLaurent Vivier     uint64_t quot;
693e1f3808eSpbrook     uint32_t rem;
694e1f3808eSpbrook 
695710d747bSRichard Henderson     env->cc_c = 0; /* always cleared, even if overflow/div0 */
696710d747bSRichard Henderson 
69731871141SBlue Swirl     if (den == 0) {
698710d747bSRichard Henderson         raise_exception_format2(env, EXCP_DIV0, ilen, GETPC());
69931871141SBlue Swirl     }
700e1f3808eSpbrook     quot = num / den;
701e1f3808eSpbrook     rem = num % den;
702620c6cf6SRichard Henderson 
7030ccb9c1dSLaurent Vivier     if (quot > 0xffffffffULL) {
7040ccb9c1dSLaurent Vivier         env->cc_v = -1;
705808d77bcSLucien Murray-Pitts         /*
706808d77bcSLucien Murray-Pitts          * real 68040 keeps N and unset Z on overflow,
7070ccb9c1dSLaurent Vivier          * whereas documentation says "undefined"
7080ccb9c1dSLaurent Vivier          */
7090ccb9c1dSLaurent Vivier         env->cc_z = 1;
7100ccb9c1dSLaurent Vivier         return;
7110ccb9c1dSLaurent Vivier     }
712620c6cf6SRichard Henderson     env->cc_z = quot;
713620c6cf6SRichard Henderson     env->cc_n = quot;
7140ccb9c1dSLaurent Vivier     env->cc_v = 0;
715620c6cf6SRichard Henderson 
7160ccb9c1dSLaurent Vivier     /*
7170ccb9c1dSLaurent Vivier      * If Dq and Dr are the same, the quotient is returned.
7180ccb9c1dSLaurent Vivier      * therefore we set Dq last.
7190ccb9c1dSLaurent Vivier      */
7200ccb9c1dSLaurent Vivier 
7210ccb9c1dSLaurent Vivier     env->dregs[regr] = rem;
7220ccb9c1dSLaurent Vivier     env->dregs[numr] = quot;
723e1f3808eSpbrook }
724e1f3808eSpbrook 
725710d747bSRichard Henderson void HELPER(divsll)(CPUM68KState *env, int numr, int regr,
726710d747bSRichard Henderson                     int32_t den, int ilen)
727e1f3808eSpbrook {
7280ccb9c1dSLaurent Vivier     int64_t num = deposit64(env->dregs[numr], 32, 32, env->dregs[regr]);
7290ccb9c1dSLaurent Vivier     int64_t quot;
730e1f3808eSpbrook     int32_t rem;
731e1f3808eSpbrook 
732710d747bSRichard Henderson     env->cc_c = 0; /* always cleared, even if overflow/div0 */
733710d747bSRichard Henderson 
73431871141SBlue Swirl     if (den == 0) {
735710d747bSRichard Henderson         raise_exception_format2(env, EXCP_DIV0, ilen, GETPC());
73631871141SBlue Swirl     }
737e1f3808eSpbrook     quot = num / den;
738e1f3808eSpbrook     rem = num % den;
739620c6cf6SRichard Henderson 
7400ccb9c1dSLaurent Vivier     if (quot != (int32_t)quot) {
7410ccb9c1dSLaurent Vivier         env->cc_v = -1;
742808d77bcSLucien Murray-Pitts         /*
743808d77bcSLucien Murray-Pitts          * real 68040 keeps N and unset Z on overflow,
7440ccb9c1dSLaurent Vivier          * whereas documentation says "undefined"
7450ccb9c1dSLaurent Vivier          */
7460ccb9c1dSLaurent Vivier         env->cc_z = 1;
7470ccb9c1dSLaurent Vivier         return;
7480ccb9c1dSLaurent Vivier     }
749620c6cf6SRichard Henderson     env->cc_z = quot;
750620c6cf6SRichard Henderson     env->cc_n = quot;
7510ccb9c1dSLaurent Vivier     env->cc_v = 0;
752620c6cf6SRichard Henderson 
7530ccb9c1dSLaurent Vivier     /*
7540ccb9c1dSLaurent Vivier      * If Dq and Dr are the same, the quotient is returned.
7550ccb9c1dSLaurent Vivier      * therefore we set Dq last.
7560ccb9c1dSLaurent Vivier      */
7570ccb9c1dSLaurent Vivier 
7580ccb9c1dSLaurent Vivier     env->dregs[regr] = rem;
7590ccb9c1dSLaurent Vivier     env->dregs[numr] = quot;
760e1f3808eSpbrook }
76114f94406SLaurent Vivier 
762f0ddf11bSEmilio G. Cota /* We're executing in a serial context -- no need to be atomic.  */
76314f94406SLaurent Vivier void HELPER(cas2w)(CPUM68KState *env, uint32_t regs, uint32_t a1, uint32_t a2)
76414f94406SLaurent Vivier {
76514f94406SLaurent Vivier     uint32_t Dc1 = extract32(regs, 9, 3);
76614f94406SLaurent Vivier     uint32_t Dc2 = extract32(regs, 6, 3);
76714f94406SLaurent Vivier     uint32_t Du1 = extract32(regs, 3, 3);
76814f94406SLaurent Vivier     uint32_t Du2 = extract32(regs, 0, 3);
76914f94406SLaurent Vivier     int16_t c1 = env->dregs[Dc1];
77014f94406SLaurent Vivier     int16_t c2 = env->dregs[Dc2];
77114f94406SLaurent Vivier     int16_t u1 = env->dregs[Du1];
77214f94406SLaurent Vivier     int16_t u2 = env->dregs[Du2];
77314f94406SLaurent Vivier     int16_t l1, l2;
77414f94406SLaurent Vivier     uintptr_t ra = GETPC();
77514f94406SLaurent Vivier 
77614f94406SLaurent Vivier     l1 = cpu_lduw_data_ra(env, a1, ra);
77714f94406SLaurent Vivier     l2 = cpu_lduw_data_ra(env, a2, ra);
77814f94406SLaurent Vivier     if (l1 == c1 && l2 == c2) {
77914f94406SLaurent Vivier         cpu_stw_data_ra(env, a1, u1, ra);
78014f94406SLaurent Vivier         cpu_stw_data_ra(env, a2, u2, ra);
78114f94406SLaurent Vivier     }
78214f94406SLaurent Vivier 
78314f94406SLaurent Vivier     if (c1 != l1) {
78414f94406SLaurent Vivier         env->cc_n = l1;
78514f94406SLaurent Vivier         env->cc_v = c1;
78614f94406SLaurent Vivier     } else {
78714f94406SLaurent Vivier         env->cc_n = l2;
78814f94406SLaurent Vivier         env->cc_v = c2;
78914f94406SLaurent Vivier     }
79014f94406SLaurent Vivier     env->cc_op = CC_OP_CMPW;
79114f94406SLaurent Vivier     env->dregs[Dc1] = deposit32(env->dregs[Dc1], 0, 16, l1);
79214f94406SLaurent Vivier     env->dregs[Dc2] = deposit32(env->dregs[Dc2], 0, 16, l2);
79314f94406SLaurent Vivier }
79414f94406SLaurent Vivier 
795f0ddf11bSEmilio G. Cota static void do_cas2l(CPUM68KState *env, uint32_t regs, uint32_t a1, uint32_t a2,
796f0ddf11bSEmilio G. Cota                      bool parallel)
79714f94406SLaurent Vivier {
79814f94406SLaurent Vivier     uint32_t Dc1 = extract32(regs, 9, 3);
79914f94406SLaurent Vivier     uint32_t Dc2 = extract32(regs, 6, 3);
80014f94406SLaurent Vivier     uint32_t Du1 = extract32(regs, 3, 3);
80114f94406SLaurent Vivier     uint32_t Du2 = extract32(regs, 0, 3);
80214f94406SLaurent Vivier     uint32_t c1 = env->dregs[Dc1];
80314f94406SLaurent Vivier     uint32_t c2 = env->dregs[Dc2];
80414f94406SLaurent Vivier     uint32_t u1 = env->dregs[Du1];
80514f94406SLaurent Vivier     uint32_t u2 = env->dregs[Du2];
80614f94406SLaurent Vivier     uint32_t l1, l2;
80714f94406SLaurent Vivier     uintptr_t ra = GETPC();
808be9568b4SRichard Henderson #if defined(CONFIG_ATOMIC64)
8093b916140SRichard Henderson     int mmu_idx = cpu_mmu_index(env_cpu(env), 0);
810fc313c64SFrédéric Pétrot     MemOpIdx oi = make_memop_idx(MO_BEUQ, mmu_idx);
81114f94406SLaurent Vivier #endif
81214f94406SLaurent Vivier 
813f0ddf11bSEmilio G. Cota     if (parallel) {
81414f94406SLaurent Vivier         /* We're executing in a parallel context -- must be atomic.  */
81514f94406SLaurent Vivier #ifdef CONFIG_ATOMIC64
81614f94406SLaurent Vivier         uint64_t c, u, l;
81714f94406SLaurent Vivier         if ((a1 & 7) == 0 && a2 == a1 + 4) {
81814f94406SLaurent Vivier             c = deposit64(c2, 32, 32, c1);
81914f94406SLaurent Vivier             u = deposit64(u2, 32, 32, u1);
820be9568b4SRichard Henderson             l = cpu_atomic_cmpxchgq_be_mmu(env, a1, c, u, oi, ra);
82114f94406SLaurent Vivier             l1 = l >> 32;
82214f94406SLaurent Vivier             l2 = l;
82314f94406SLaurent Vivier         } else if ((a2 & 7) == 0 && a1 == a2 + 4) {
82414f94406SLaurent Vivier             c = deposit64(c1, 32, 32, c2);
82514f94406SLaurent Vivier             u = deposit64(u1, 32, 32, u2);
826be9568b4SRichard Henderson             l = cpu_atomic_cmpxchgq_be_mmu(env, a2, c, u, oi, ra);
82714f94406SLaurent Vivier             l2 = l >> 32;
82814f94406SLaurent Vivier             l1 = l;
82914f94406SLaurent Vivier         } else
83014f94406SLaurent Vivier #endif
83114f94406SLaurent Vivier         {
83214f94406SLaurent Vivier             /* Tell the main loop we need to serialize this insn.  */
83329a0af61SRichard Henderson             cpu_loop_exit_atomic(env_cpu(env), ra);
83414f94406SLaurent Vivier         }
83514f94406SLaurent Vivier     } else {
83614f94406SLaurent Vivier         /* We're executing in a serial context -- no need to be atomic.  */
83714f94406SLaurent Vivier         l1 = cpu_ldl_data_ra(env, a1, ra);
83814f94406SLaurent Vivier         l2 = cpu_ldl_data_ra(env, a2, ra);
83914f94406SLaurent Vivier         if (l1 == c1 && l2 == c2) {
84014f94406SLaurent Vivier             cpu_stl_data_ra(env, a1, u1, ra);
84114f94406SLaurent Vivier             cpu_stl_data_ra(env, a2, u2, ra);
84214f94406SLaurent Vivier         }
84314f94406SLaurent Vivier     }
84414f94406SLaurent Vivier 
84514f94406SLaurent Vivier     if (c1 != l1) {
84614f94406SLaurent Vivier         env->cc_n = l1;
84714f94406SLaurent Vivier         env->cc_v = c1;
84814f94406SLaurent Vivier     } else {
84914f94406SLaurent Vivier         env->cc_n = l2;
85014f94406SLaurent Vivier         env->cc_v = c2;
85114f94406SLaurent Vivier     }
85214f94406SLaurent Vivier     env->cc_op = CC_OP_CMPL;
85314f94406SLaurent Vivier     env->dregs[Dc1] = l1;
85414f94406SLaurent Vivier     env->dregs[Dc2] = l2;
85514f94406SLaurent Vivier }
856f2224f2cSRichard Henderson 
857f0ddf11bSEmilio G. Cota void HELPER(cas2l)(CPUM68KState *env, uint32_t regs, uint32_t a1, uint32_t a2)
858f0ddf11bSEmilio G. Cota {
859f0ddf11bSEmilio G. Cota     do_cas2l(env, regs, a1, a2, false);
860f0ddf11bSEmilio G. Cota }
861f0ddf11bSEmilio G. Cota 
862f0ddf11bSEmilio G. Cota void HELPER(cas2l_parallel)(CPUM68KState *env, uint32_t regs, uint32_t a1,
863f0ddf11bSEmilio G. Cota                             uint32_t a2)
864f0ddf11bSEmilio G. Cota {
865f0ddf11bSEmilio G. Cota     do_cas2l(env, regs, a1, a2, true);
866f0ddf11bSEmilio G. Cota }
867f0ddf11bSEmilio G. Cota 
868f2224f2cSRichard Henderson struct bf_data {
869f2224f2cSRichard Henderson     uint32_t addr;
870f2224f2cSRichard Henderson     uint32_t bofs;
871f2224f2cSRichard Henderson     uint32_t blen;
872f2224f2cSRichard Henderson     uint32_t len;
873f2224f2cSRichard Henderson };
874f2224f2cSRichard Henderson 
875f2224f2cSRichard Henderson static struct bf_data bf_prep(uint32_t addr, int32_t ofs, uint32_t len)
876f2224f2cSRichard Henderson {
877f2224f2cSRichard Henderson     int bofs, blen;
878f2224f2cSRichard Henderson 
879f2224f2cSRichard Henderson     /* Bound length; map 0 to 32.  */
880f2224f2cSRichard Henderson     len = ((len - 1) & 31) + 1;
881f2224f2cSRichard Henderson 
882f2224f2cSRichard Henderson     /* Note that ofs is signed.  */
883f2224f2cSRichard Henderson     addr += ofs / 8;
884f2224f2cSRichard Henderson     bofs = ofs % 8;
885f2224f2cSRichard Henderson     if (bofs < 0) {
886f2224f2cSRichard Henderson         bofs += 8;
887f2224f2cSRichard Henderson         addr -= 1;
888f2224f2cSRichard Henderson     }
889f2224f2cSRichard Henderson 
890808d77bcSLucien Murray-Pitts     /*
891808d77bcSLucien Murray-Pitts      * Compute the number of bytes required (minus one) to
892808d77bcSLucien Murray-Pitts      * satisfy the bitfield.
893808d77bcSLucien Murray-Pitts      */
894f2224f2cSRichard Henderson     blen = (bofs + len - 1) / 8;
895f2224f2cSRichard Henderson 
896808d77bcSLucien Murray-Pitts     /*
897808d77bcSLucien Murray-Pitts      * Canonicalize the bit offset for data loaded into a 64-bit big-endian
898808d77bcSLucien Murray-Pitts      * word.  For the cases where BLEN is not a power of 2, adjust ADDR so
899808d77bcSLucien Murray-Pitts      * that we can use the next power of two sized load without crossing a
900808d77bcSLucien Murray-Pitts      * page boundary, unless the field itself crosses the boundary.
901808d77bcSLucien Murray-Pitts      */
902f2224f2cSRichard Henderson     switch (blen) {
903f2224f2cSRichard Henderson     case 0:
904f2224f2cSRichard Henderson         bofs += 56;
905f2224f2cSRichard Henderson         break;
906f2224f2cSRichard Henderson     case 1:
907f2224f2cSRichard Henderson         bofs += 48;
908f2224f2cSRichard Henderson         break;
909f2224f2cSRichard Henderson     case 2:
910f2224f2cSRichard Henderson         if (addr & 1) {
911f2224f2cSRichard Henderson             bofs += 8;
912f2224f2cSRichard Henderson             addr -= 1;
913f2224f2cSRichard Henderson         }
914f2224f2cSRichard Henderson         /* fallthru */
915f2224f2cSRichard Henderson     case 3:
916f2224f2cSRichard Henderson         bofs += 32;
917f2224f2cSRichard Henderson         break;
918f2224f2cSRichard Henderson     case 4:
919f2224f2cSRichard Henderson         if (addr & 3) {
920f2224f2cSRichard Henderson             bofs += 8 * (addr & 3);
921f2224f2cSRichard Henderson             addr &= -4;
922f2224f2cSRichard Henderson         }
923f2224f2cSRichard Henderson         break;
924f2224f2cSRichard Henderson     default:
925f2224f2cSRichard Henderson         g_assert_not_reached();
926f2224f2cSRichard Henderson     }
927f2224f2cSRichard Henderson 
928f2224f2cSRichard Henderson     return (struct bf_data){
929f2224f2cSRichard Henderson         .addr = addr,
930f2224f2cSRichard Henderson         .bofs = bofs,
931f2224f2cSRichard Henderson         .blen = blen,
932f2224f2cSRichard Henderson         .len = len,
933f2224f2cSRichard Henderson     };
934f2224f2cSRichard Henderson }
935f2224f2cSRichard Henderson 
936f2224f2cSRichard Henderson static uint64_t bf_load(CPUM68KState *env, uint32_t addr, int blen,
937f2224f2cSRichard Henderson                         uintptr_t ra)
938f2224f2cSRichard Henderson {
939f2224f2cSRichard Henderson     switch (blen) {
940f2224f2cSRichard Henderson     case 0:
941f2224f2cSRichard Henderson         return cpu_ldub_data_ra(env, addr, ra);
942f2224f2cSRichard Henderson     case 1:
943f2224f2cSRichard Henderson         return cpu_lduw_data_ra(env, addr, ra);
944f2224f2cSRichard Henderson     case 2:
945f2224f2cSRichard Henderson     case 3:
946f2224f2cSRichard Henderson         return cpu_ldl_data_ra(env, addr, ra);
947f2224f2cSRichard Henderson     case 4:
948f2224f2cSRichard Henderson         return cpu_ldq_data_ra(env, addr, ra);
949f2224f2cSRichard Henderson     default:
950f2224f2cSRichard Henderson         g_assert_not_reached();
951f2224f2cSRichard Henderson     }
952f2224f2cSRichard Henderson }
953f2224f2cSRichard Henderson 
954f2224f2cSRichard Henderson static void bf_store(CPUM68KState *env, uint32_t addr, int blen,
955f2224f2cSRichard Henderson                      uint64_t data, uintptr_t ra)
956f2224f2cSRichard Henderson {
957f2224f2cSRichard Henderson     switch (blen) {
958f2224f2cSRichard Henderson     case 0:
959f2224f2cSRichard Henderson         cpu_stb_data_ra(env, addr, data, ra);
960f2224f2cSRichard Henderson         break;
961f2224f2cSRichard Henderson     case 1:
962f2224f2cSRichard Henderson         cpu_stw_data_ra(env, addr, data, ra);
963f2224f2cSRichard Henderson         break;
964f2224f2cSRichard Henderson     case 2:
965f2224f2cSRichard Henderson     case 3:
966f2224f2cSRichard Henderson         cpu_stl_data_ra(env, addr, data, ra);
967f2224f2cSRichard Henderson         break;
968f2224f2cSRichard Henderson     case 4:
969f2224f2cSRichard Henderson         cpu_stq_data_ra(env, addr, data, ra);
970f2224f2cSRichard Henderson         break;
971f2224f2cSRichard Henderson     default:
972f2224f2cSRichard Henderson         g_assert_not_reached();
973f2224f2cSRichard Henderson     }
974f2224f2cSRichard Henderson }
975f2224f2cSRichard Henderson 
976f2224f2cSRichard Henderson uint32_t HELPER(bfexts_mem)(CPUM68KState *env, uint32_t addr,
977f2224f2cSRichard Henderson                             int32_t ofs, uint32_t len)
978f2224f2cSRichard Henderson {
979f2224f2cSRichard Henderson     uintptr_t ra = GETPC();
980f2224f2cSRichard Henderson     struct bf_data d = bf_prep(addr, ofs, len);
981f2224f2cSRichard Henderson     uint64_t data = bf_load(env, d.addr, d.blen, ra);
982f2224f2cSRichard Henderson 
983f2224f2cSRichard Henderson     return (int64_t)(data << d.bofs) >> (64 - d.len);
984f2224f2cSRichard Henderson }
985f2224f2cSRichard Henderson 
986f2224f2cSRichard Henderson uint64_t HELPER(bfextu_mem)(CPUM68KState *env, uint32_t addr,
987f2224f2cSRichard Henderson                             int32_t ofs, uint32_t len)
988f2224f2cSRichard Henderson {
989f2224f2cSRichard Henderson     uintptr_t ra = GETPC();
990f2224f2cSRichard Henderson     struct bf_data d = bf_prep(addr, ofs, len);
991f2224f2cSRichard Henderson     uint64_t data = bf_load(env, d.addr, d.blen, ra);
992f2224f2cSRichard Henderson 
993808d77bcSLucien Murray-Pitts     /*
994808d77bcSLucien Murray-Pitts      * Put CC_N at the top of the high word; put the zero-extended value
995808d77bcSLucien Murray-Pitts      * at the bottom of the low word.
996808d77bcSLucien Murray-Pitts      */
997f2224f2cSRichard Henderson     data <<= d.bofs;
998f2224f2cSRichard Henderson     data >>= 64 - d.len;
999f2224f2cSRichard Henderson     data |= data << (64 - d.len);
1000f2224f2cSRichard Henderson 
1001f2224f2cSRichard Henderson     return data;
1002f2224f2cSRichard Henderson }
1003f2224f2cSRichard Henderson 
1004f2224f2cSRichard Henderson uint32_t HELPER(bfins_mem)(CPUM68KState *env, uint32_t addr, uint32_t val,
1005f2224f2cSRichard Henderson                            int32_t ofs, uint32_t len)
1006f2224f2cSRichard Henderson {
1007f2224f2cSRichard Henderson     uintptr_t ra = GETPC();
1008f2224f2cSRichard Henderson     struct bf_data d = bf_prep(addr, ofs, len);
1009f2224f2cSRichard Henderson     uint64_t data = bf_load(env, d.addr, d.blen, ra);
1010f2224f2cSRichard Henderson     uint64_t mask = -1ull << (64 - d.len) >> d.bofs;
1011f2224f2cSRichard Henderson 
1012f2224f2cSRichard Henderson     data = (data & ~mask) | (((uint64_t)val << (64 - d.len)) >> d.bofs);
1013f2224f2cSRichard Henderson 
1014f2224f2cSRichard Henderson     bf_store(env, d.addr, d.blen, data, ra);
1015f2224f2cSRichard Henderson 
1016f2224f2cSRichard Henderson     /* The field at the top of the word is also CC_N for CC_OP_LOGIC.  */
1017f2224f2cSRichard Henderson     return val << (32 - d.len);
1018f2224f2cSRichard Henderson }
1019f2224f2cSRichard Henderson 
1020f2224f2cSRichard Henderson uint32_t HELPER(bfchg_mem)(CPUM68KState *env, uint32_t addr,
1021f2224f2cSRichard Henderson                            int32_t ofs, uint32_t len)
1022f2224f2cSRichard Henderson {
1023f2224f2cSRichard Henderson     uintptr_t ra = GETPC();
1024f2224f2cSRichard Henderson     struct bf_data d = bf_prep(addr, ofs, len);
1025f2224f2cSRichard Henderson     uint64_t data = bf_load(env, d.addr, d.blen, ra);
1026f2224f2cSRichard Henderson     uint64_t mask = -1ull << (64 - d.len) >> d.bofs;
1027f2224f2cSRichard Henderson 
1028f2224f2cSRichard Henderson     bf_store(env, d.addr, d.blen, data ^ mask, ra);
1029f2224f2cSRichard Henderson 
1030f2224f2cSRichard Henderson     return ((data & mask) << d.bofs) >> 32;
1031f2224f2cSRichard Henderson }
1032f2224f2cSRichard Henderson 
1033f2224f2cSRichard Henderson uint32_t HELPER(bfclr_mem)(CPUM68KState *env, uint32_t addr,
1034f2224f2cSRichard Henderson                            int32_t ofs, uint32_t len)
1035f2224f2cSRichard Henderson {
1036f2224f2cSRichard Henderson     uintptr_t ra = GETPC();
1037f2224f2cSRichard Henderson     struct bf_data d = bf_prep(addr, ofs, len);
1038f2224f2cSRichard Henderson     uint64_t data = bf_load(env, d.addr, d.blen, ra);
1039f2224f2cSRichard Henderson     uint64_t mask = -1ull << (64 - d.len) >> d.bofs;
1040f2224f2cSRichard Henderson 
1041f2224f2cSRichard Henderson     bf_store(env, d.addr, d.blen, data & ~mask, ra);
1042f2224f2cSRichard Henderson 
1043f2224f2cSRichard Henderson     return ((data & mask) << d.bofs) >> 32;
1044f2224f2cSRichard Henderson }
1045f2224f2cSRichard Henderson 
1046f2224f2cSRichard Henderson uint32_t HELPER(bfset_mem)(CPUM68KState *env, uint32_t addr,
1047f2224f2cSRichard Henderson                            int32_t ofs, uint32_t len)
1048f2224f2cSRichard Henderson {
1049f2224f2cSRichard Henderson     uintptr_t ra = GETPC();
1050f2224f2cSRichard Henderson     struct bf_data d = bf_prep(addr, ofs, len);
1051f2224f2cSRichard Henderson     uint64_t data = bf_load(env, d.addr, d.blen, ra);
1052f2224f2cSRichard Henderson     uint64_t mask = -1ull << (64 - d.len) >> d.bofs;
1053f2224f2cSRichard Henderson 
1054f2224f2cSRichard Henderson     bf_store(env, d.addr, d.blen, data | mask, ra);
1055f2224f2cSRichard Henderson 
1056f2224f2cSRichard Henderson     return ((data & mask) << d.bofs) >> 32;
1057f2224f2cSRichard Henderson }
1058a45f1763SRichard Henderson 
1059a45f1763SRichard Henderson uint32_t HELPER(bfffo_reg)(uint32_t n, uint32_t ofs, uint32_t len)
1060a45f1763SRichard Henderson {
1061a45f1763SRichard Henderson     return (n ? clz32(n) : len) + ofs;
1062a45f1763SRichard Henderson }
1063a45f1763SRichard Henderson 
1064a45f1763SRichard Henderson uint64_t HELPER(bfffo_mem)(CPUM68KState *env, uint32_t addr,
1065a45f1763SRichard Henderson                            int32_t ofs, uint32_t len)
1066a45f1763SRichard Henderson {
1067a45f1763SRichard Henderson     uintptr_t ra = GETPC();
1068a45f1763SRichard Henderson     struct bf_data d = bf_prep(addr, ofs, len);
1069a45f1763SRichard Henderson     uint64_t data = bf_load(env, d.addr, d.blen, ra);
1070a45f1763SRichard Henderson     uint64_t mask = -1ull << (64 - d.len) >> d.bofs;
1071a45f1763SRichard Henderson     uint64_t n = (data & mask) << d.bofs;
1072a45f1763SRichard Henderson     uint32_t ffo = helper_bfffo_reg(n >> 32, ofs, d.len);
1073a45f1763SRichard Henderson 
1074808d77bcSLucien Murray-Pitts     /*
1075808d77bcSLucien Murray-Pitts      * Return FFO in the low word and N in the high word.
1076808d77bcSLucien Murray-Pitts      * Note that because of MASK and the shift, the low word
1077808d77bcSLucien Murray-Pitts      * is already zero.
1078808d77bcSLucien Murray-Pitts      */
1079a45f1763SRichard Henderson     return n | ffo;
1080a45f1763SRichard Henderson }
10818bf6cbafSLaurent Vivier 
10828bf6cbafSLaurent Vivier void HELPER(chk)(CPUM68KState *env, int32_t val, int32_t ub)
10838bf6cbafSLaurent Vivier {
1084808d77bcSLucien Murray-Pitts     /*
1085808d77bcSLucien Murray-Pitts      * From the specs:
10868bf6cbafSLaurent Vivier      *   X: Not affected, C,V,Z: Undefined,
10878bf6cbafSLaurent Vivier      *   N: Set if val < 0; cleared if val > ub, undefined otherwise
10888bf6cbafSLaurent Vivier      * We implement here values found from a real MC68040:
10898bf6cbafSLaurent Vivier      *   X,V,Z: Not affected
10908bf6cbafSLaurent Vivier      *   N: Set if val < 0; cleared if val >= 0
10918bf6cbafSLaurent Vivier      *   C: if 0 <= ub: set if val < 0 or val > ub, cleared otherwise
10928bf6cbafSLaurent Vivier      *      if 0 > ub: set if val > ub and val < 0, cleared otherwise
10938bf6cbafSLaurent Vivier      */
10948bf6cbafSLaurent Vivier     env->cc_n = val;
10958bf6cbafSLaurent Vivier     env->cc_c = 0 <= ub ? val < 0 || val > ub : val > ub && val < 0;
10968bf6cbafSLaurent Vivier 
10978bf6cbafSLaurent Vivier     if (val < 0 || val > ub) {
1098ad5a5cf9SRichard Henderson         raise_exception_format2(env, EXCP_CHK, 2, GETPC());
10998bf6cbafSLaurent Vivier     }
11008bf6cbafSLaurent Vivier }
11018bf6cbafSLaurent Vivier 
11028bf6cbafSLaurent Vivier void HELPER(chk2)(CPUM68KState *env, int32_t val, int32_t lb, int32_t ub)
11038bf6cbafSLaurent Vivier {
1104808d77bcSLucien Murray-Pitts     /*
1105808d77bcSLucien Murray-Pitts      * From the specs:
11068bf6cbafSLaurent Vivier      *   X: Not affected, N,V: Undefined,
11078bf6cbafSLaurent Vivier      *   Z: Set if val is equal to lb or ub
11088bf6cbafSLaurent Vivier      *   C: Set if val < lb or val > ub, cleared otherwise
11098bf6cbafSLaurent Vivier      * We implement here values found from a real MC68040:
11108bf6cbafSLaurent Vivier      *   X,N,V: Not affected
11118bf6cbafSLaurent Vivier      *   Z: Set if val is equal to lb or ub
11128bf6cbafSLaurent Vivier      *   C: if lb <= ub: set if val < lb or val > ub, cleared otherwise
11138bf6cbafSLaurent Vivier      *      if lb > ub: set if val > ub and val < lb, cleared otherwise
11148bf6cbafSLaurent Vivier      */
11158bf6cbafSLaurent Vivier     env->cc_z = val != lb && val != ub;
11168bf6cbafSLaurent Vivier     env->cc_c = lb <= ub ? val < lb || val > ub : val > ub && val < lb;
11178bf6cbafSLaurent Vivier 
11188bf6cbafSLaurent Vivier     if (env->cc_c) {
1119ad5a5cf9SRichard Henderson         raise_exception_format2(env, EXCP_CHK, 4, GETPC());
11208bf6cbafSLaurent Vivier     }
11218bf6cbafSLaurent Vivier }
1122