xref: /qemu/target/m68k/op_helper.c (revision e1aaf3a88e95ab007445281e2b2f6e3c8da47f22)
10633879fSpbrook /*
20633879fSpbrook  *  M68K helper routines
30633879fSpbrook  *
40633879fSpbrook  *  Copyright (c) 2007 CodeSourcery
50633879fSpbrook  *
60633879fSpbrook  * This library is free software; you can redistribute it and/or
70633879fSpbrook  * modify it under the terms of the GNU Lesser General Public
80633879fSpbrook  * License as published by the Free Software Foundation; either
9d749fb85SThomas Huth  * version 2.1 of the License, or (at your option) any later version.
100633879fSpbrook  *
110633879fSpbrook  * This library is distributed in the hope that it will be useful,
120633879fSpbrook  * but WITHOUT ANY WARRANTY; without even the implied warranty of
130633879fSpbrook  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
140633879fSpbrook  * Lesser General Public License for more details.
150633879fSpbrook  *
160633879fSpbrook  * You should have received a copy of the GNU Lesser General Public
178167ee88SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
180633879fSpbrook  */
19d8416665SPeter Maydell #include "qemu/osdep.h"
203e457172SBlue Swirl #include "cpu.h"
212ef6175aSRichard Henderson #include "exec/helper-proto.h"
2263c91552SPaolo Bonzini #include "exec/exec-all.h"
23f08b6170SPaolo Bonzini #include "exec/cpu_ldst.h"
24cfe67cefSLeon Alrae #include "exec/semihost.h"
250633879fSpbrook 
260633879fSpbrook #if defined(CONFIG_USER_ONLY)
270633879fSpbrook 
2897a8ea5aSAndreas Färber void m68k_cpu_do_interrupt(CPUState *cs)
290633879fSpbrook {
3027103424SAndreas Färber     cs->exception_index = -1;
313c688828SBlue Swirl }
323c688828SBlue Swirl 
33ab409bb3SRichard Henderson static inline void do_interrupt_m68k_hardirq(CPUM68KState *env)
343c688828SBlue Swirl {
350633879fSpbrook }
360633879fSpbrook 
370633879fSpbrook #else
380633879fSpbrook 
390633879fSpbrook /* Try to fill the TLB and return an exception if error. If retaddr is
400633879fSpbrook    NULL, it means that the function was called in C code (i.e. not
410633879fSpbrook    from generated code or from helper.c) */
4298670d47SLaurent Vivier void tlb_fill(CPUState *cs, target_ulong addr, int size,
4398670d47SLaurent Vivier               MMUAccessType access_type, int mmu_idx, uintptr_t retaddr)
440633879fSpbrook {
450633879fSpbrook     int ret;
460633879fSpbrook 
4798670d47SLaurent Vivier     ret = m68k_cpu_handle_mmu_fault(cs, addr, size, access_type, mmu_idx);
48551bd27fSths     if (unlikely(ret)) {
490633879fSpbrook         /* now we have a real cpu fault */
5065255e8eSAlex Bennée         cpu_loop_exit_restore(cs, retaddr);
510633879fSpbrook     }
520633879fSpbrook }
530633879fSpbrook 
54d2f8fb8eSLaurent Vivier static void cf_rte(CPUM68KState *env)
550633879fSpbrook {
560633879fSpbrook     uint32_t sp;
570633879fSpbrook     uint32_t fmt;
580633879fSpbrook 
590633879fSpbrook     sp = env->aregs[7];
6031871141SBlue Swirl     fmt = cpu_ldl_kernel(env, sp);
6131871141SBlue Swirl     env->pc = cpu_ldl_kernel(env, sp + 4);
620633879fSpbrook     sp |= (fmt >> 28) & 3;
630633879fSpbrook     env->aregs[7] = sp + 8;
6499c51448SRichard Henderson 
65d2f8fb8eSLaurent Vivier     cpu_m68k_set_sr(env, fmt);
660633879fSpbrook }
670633879fSpbrook 
68d2f8fb8eSLaurent Vivier static void m68k_rte(CPUM68KState *env)
69d2f8fb8eSLaurent Vivier {
70d2f8fb8eSLaurent Vivier     uint32_t sp;
71d2f8fb8eSLaurent Vivier     uint16_t fmt;
72d2f8fb8eSLaurent Vivier     uint16_t sr;
73d2f8fb8eSLaurent Vivier 
74d2f8fb8eSLaurent Vivier     sp = env->aregs[7];
75d2f8fb8eSLaurent Vivier throwaway:
76d2f8fb8eSLaurent Vivier     sr = cpu_lduw_kernel(env, sp);
77d2f8fb8eSLaurent Vivier     sp += 2;
78d2f8fb8eSLaurent Vivier     env->pc = cpu_ldl_kernel(env, sp);
79d2f8fb8eSLaurent Vivier     sp += 4;
80d2f8fb8eSLaurent Vivier     if (m68k_feature(env, M68K_FEATURE_QUAD_MULDIV)) {
81d2f8fb8eSLaurent Vivier         /*  all except 68000 */
82d2f8fb8eSLaurent Vivier         fmt = cpu_lduw_kernel(env, sp);
83d2f8fb8eSLaurent Vivier         sp += 2;
84d2f8fb8eSLaurent Vivier         switch (fmt >> 12) {
85d2f8fb8eSLaurent Vivier         case 0:
86d2f8fb8eSLaurent Vivier             break;
87d2f8fb8eSLaurent Vivier         case 1:
88d2f8fb8eSLaurent Vivier             env->aregs[7] = sp;
89d2f8fb8eSLaurent Vivier             cpu_m68k_set_sr(env, sr);
90d2f8fb8eSLaurent Vivier             goto throwaway;
91d2f8fb8eSLaurent Vivier         case 2:
92d2f8fb8eSLaurent Vivier         case 3:
93d2f8fb8eSLaurent Vivier             sp += 4;
94d2f8fb8eSLaurent Vivier             break;
95d2f8fb8eSLaurent Vivier         case 4:
96d2f8fb8eSLaurent Vivier             sp += 8;
97d2f8fb8eSLaurent Vivier             break;
98d2f8fb8eSLaurent Vivier         case 7:
99d2f8fb8eSLaurent Vivier             sp += 52;
100d2f8fb8eSLaurent Vivier             break;
101d2f8fb8eSLaurent Vivier         }
102d2f8fb8eSLaurent Vivier     }
103d2f8fb8eSLaurent Vivier     env->aregs[7] = sp;
104d2f8fb8eSLaurent Vivier     cpu_m68k_set_sr(env, sr);
1050633879fSpbrook }
1060633879fSpbrook 
1075beb144eSLaurent Vivier static const char *m68k_exception_name(int index)
1085beb144eSLaurent Vivier {
1095beb144eSLaurent Vivier     switch (index) {
1105beb144eSLaurent Vivier     case EXCP_ACCESS:
1115beb144eSLaurent Vivier         return "Access Fault";
1125beb144eSLaurent Vivier     case EXCP_ADDRESS:
1135beb144eSLaurent Vivier         return "Address Error";
1145beb144eSLaurent Vivier     case EXCP_ILLEGAL:
1155beb144eSLaurent Vivier         return "Illegal Instruction";
1165beb144eSLaurent Vivier     case EXCP_DIV0:
1175beb144eSLaurent Vivier         return "Divide by Zero";
1185beb144eSLaurent Vivier     case EXCP_CHK:
1195beb144eSLaurent Vivier         return "CHK/CHK2";
1205beb144eSLaurent Vivier     case EXCP_TRAPCC:
1215beb144eSLaurent Vivier         return "FTRAPcc, TRAPcc, TRAPV";
1225beb144eSLaurent Vivier     case EXCP_PRIVILEGE:
1235beb144eSLaurent Vivier         return "Privilege Violation";
1245beb144eSLaurent Vivier     case EXCP_TRACE:
1255beb144eSLaurent Vivier         return "Trace";
1265beb144eSLaurent Vivier     case EXCP_LINEA:
1275beb144eSLaurent Vivier         return "A-Line";
1285beb144eSLaurent Vivier     case EXCP_LINEF:
1295beb144eSLaurent Vivier         return "F-Line";
1305beb144eSLaurent Vivier     case EXCP_DEBEGBP: /* 68020/030 only */
1315beb144eSLaurent Vivier         return "Copro Protocol Violation";
1325beb144eSLaurent Vivier     case EXCP_FORMAT:
1335beb144eSLaurent Vivier         return "Format Error";
1345beb144eSLaurent Vivier     case EXCP_UNINITIALIZED:
1355beb144eSLaurent Vivier         return "Unitialized Interruot";
1365beb144eSLaurent Vivier     case EXCP_SPURIOUS:
1375beb144eSLaurent Vivier         return "Spurious Interrupt";
1385beb144eSLaurent Vivier     case EXCP_INT_LEVEL_1:
1395beb144eSLaurent Vivier         return "Level 1 Interrupt";
1405beb144eSLaurent Vivier     case EXCP_INT_LEVEL_1 + 1:
1415beb144eSLaurent Vivier         return "Level 2 Interrupt";
1425beb144eSLaurent Vivier     case EXCP_INT_LEVEL_1 + 2:
1435beb144eSLaurent Vivier         return "Level 3 Interrupt";
1445beb144eSLaurent Vivier     case EXCP_INT_LEVEL_1 + 3:
1455beb144eSLaurent Vivier         return "Level 4 Interrupt";
1465beb144eSLaurent Vivier     case EXCP_INT_LEVEL_1 + 4:
1475beb144eSLaurent Vivier         return "Level 5 Interrupt";
1485beb144eSLaurent Vivier     case EXCP_INT_LEVEL_1 + 5:
1495beb144eSLaurent Vivier         return "Level 6 Interrupt";
1505beb144eSLaurent Vivier     case EXCP_INT_LEVEL_1 + 6:
1515beb144eSLaurent Vivier         return "Level 7 Interrupt";
1525beb144eSLaurent Vivier     case EXCP_TRAP0:
1535beb144eSLaurent Vivier         return "TRAP #0";
1545beb144eSLaurent Vivier     case EXCP_TRAP0 + 1:
1555beb144eSLaurent Vivier         return "TRAP #1";
1565beb144eSLaurent Vivier     case EXCP_TRAP0 + 2:
1575beb144eSLaurent Vivier         return "TRAP #2";
1585beb144eSLaurent Vivier     case EXCP_TRAP0 + 3:
1595beb144eSLaurent Vivier         return "TRAP #3";
1605beb144eSLaurent Vivier     case EXCP_TRAP0 + 4:
1615beb144eSLaurent Vivier         return "TRAP #4";
1625beb144eSLaurent Vivier     case EXCP_TRAP0 + 5:
1635beb144eSLaurent Vivier         return "TRAP #5";
1645beb144eSLaurent Vivier     case EXCP_TRAP0 + 6:
1655beb144eSLaurent Vivier         return "TRAP #6";
1665beb144eSLaurent Vivier     case EXCP_TRAP0 + 7:
1675beb144eSLaurent Vivier         return "TRAP #7";
1685beb144eSLaurent Vivier     case EXCP_TRAP0 + 8:
1695beb144eSLaurent Vivier         return "TRAP #8";
1705beb144eSLaurent Vivier     case EXCP_TRAP0 + 9:
1715beb144eSLaurent Vivier         return "TRAP #9";
1725beb144eSLaurent Vivier     case EXCP_TRAP0 + 10:
1735beb144eSLaurent Vivier         return "TRAP #10";
1745beb144eSLaurent Vivier     case EXCP_TRAP0 + 11:
1755beb144eSLaurent Vivier         return "TRAP #11";
1765beb144eSLaurent Vivier     case EXCP_TRAP0 + 12:
1775beb144eSLaurent Vivier         return "TRAP #12";
1785beb144eSLaurent Vivier     case EXCP_TRAP0 + 13:
1795beb144eSLaurent Vivier         return "TRAP #13";
1805beb144eSLaurent Vivier     case EXCP_TRAP0 + 14:
1815beb144eSLaurent Vivier         return "TRAP #14";
1825beb144eSLaurent Vivier     case EXCP_TRAP0 + 15:
1835beb144eSLaurent Vivier         return "TRAP #15";
1845beb144eSLaurent Vivier     case EXCP_FP_BSUN:
1855beb144eSLaurent Vivier         return "FP Branch/Set on unordered condition";
1865beb144eSLaurent Vivier     case EXCP_FP_INEX:
1875beb144eSLaurent Vivier         return "FP Inexact Result";
1885beb144eSLaurent Vivier     case EXCP_FP_DZ:
1895beb144eSLaurent Vivier         return "FP Divide by Zero";
1905beb144eSLaurent Vivier     case EXCP_FP_UNFL:
1915beb144eSLaurent Vivier         return "FP Underflow";
1925beb144eSLaurent Vivier     case EXCP_FP_OPERR:
1935beb144eSLaurent Vivier         return "FP Operand Error";
1945beb144eSLaurent Vivier     case EXCP_FP_OVFL:
1955beb144eSLaurent Vivier         return "FP Overflow";
1965beb144eSLaurent Vivier     case EXCP_FP_SNAN:
1975beb144eSLaurent Vivier         return "FP Signaling NAN";
1985beb144eSLaurent Vivier     case EXCP_FP_UNIMP:
1995beb144eSLaurent Vivier         return "FP Unimplemented Data Type";
2005beb144eSLaurent Vivier     case EXCP_MMU_CONF: /* 68030/68851 only */
2015beb144eSLaurent Vivier         return "MMU Configuration Error";
2025beb144eSLaurent Vivier     case EXCP_MMU_ILLEGAL: /* 68851 only */
2035beb144eSLaurent Vivier         return "MMU Illegal Operation";
2045beb144eSLaurent Vivier     case EXCP_MMU_ACCESS: /* 68851 only */
2055beb144eSLaurent Vivier         return "MMU Access Level Violation";
2065beb144eSLaurent Vivier     case 64 ... 255:
2075beb144eSLaurent Vivier         return "User Defined Vector";
2085beb144eSLaurent Vivier     }
2095beb144eSLaurent Vivier     return "Unassigned";
2105beb144eSLaurent Vivier }
2115beb144eSLaurent Vivier 
212d2f8fb8eSLaurent Vivier static void cf_interrupt_all(CPUM68KState *env, int is_hw)
2130633879fSpbrook {
21427103424SAndreas Färber     CPUState *cs = CPU(m68k_env_get_cpu(env));
2150633879fSpbrook     uint32_t sp;
2165beb144eSLaurent Vivier     uint32_t sr;
2170633879fSpbrook     uint32_t fmt;
2180633879fSpbrook     uint32_t retaddr;
2190633879fSpbrook     uint32_t vector;
2200633879fSpbrook 
2210633879fSpbrook     fmt = 0;
2220633879fSpbrook     retaddr = env->pc;
2230633879fSpbrook 
2240633879fSpbrook     if (!is_hw) {
22527103424SAndreas Färber         switch (cs->exception_index) {
2260633879fSpbrook         case EXCP_RTE:
2270633879fSpbrook             /* Return from an exception.  */
228d2f8fb8eSLaurent Vivier             cf_rte(env);
2290633879fSpbrook             return;
230a87295e8Spbrook         case EXCP_HALT_INSN:
231cfe67cefSLeon Alrae             if (semihosting_enabled()
232a87295e8Spbrook                     && (env->sr & SR_S) != 0
233a87295e8Spbrook                     && (env->pc & 3) == 0
23431871141SBlue Swirl                     && cpu_lduw_code(env, env->pc - 4) == 0x4e71
23531871141SBlue Swirl                     && cpu_ldl_code(env, env->pc) == 0x4e7bf000) {
236a87295e8Spbrook                 env->pc += 4;
237a87295e8Spbrook                 do_m68k_semihosting(env, env->dregs[0]);
238a87295e8Spbrook                 return;
239a87295e8Spbrook             }
240259186a7SAndreas Färber             cs->halted = 1;
24127103424SAndreas Färber             cs->exception_index = EXCP_HLT;
2425638d180SAndreas Färber             cpu_loop_exit(cs);
243a87295e8Spbrook             return;
2440633879fSpbrook         }
24527103424SAndreas Färber         if (cs->exception_index >= EXCP_TRAP0
24627103424SAndreas Färber             && cs->exception_index <= EXCP_TRAP15) {
2470633879fSpbrook             /* Move the PC after the trap instruction.  */
2480633879fSpbrook             retaddr += 2;
2490633879fSpbrook         }
2500633879fSpbrook     }
2510633879fSpbrook 
25227103424SAndreas Färber     vector = cs->exception_index << 2;
2530633879fSpbrook 
2545beb144eSLaurent Vivier     sr = env->sr | cpu_m68k_get_ccr(env);
2555beb144eSLaurent Vivier     if (qemu_loglevel_mask(CPU_LOG_INT)) {
2565beb144eSLaurent Vivier         static int count;
2575beb144eSLaurent Vivier         qemu_log("INT %6d: %s(%#x) pc=%08x sp=%08x sr=%04x\n",
2585beb144eSLaurent Vivier                  ++count, m68k_exception_name(cs->exception_index),
2595beb144eSLaurent Vivier                  vector, env->pc, env->aregs[7], sr);
2605beb144eSLaurent Vivier     }
2615beb144eSLaurent Vivier 
2620633879fSpbrook     fmt |= 0x40000000;
2630633879fSpbrook     fmt |= vector << 16;
2645beb144eSLaurent Vivier     fmt |= sr;
2650633879fSpbrook 
26620dcee94Spbrook     env->sr |= SR_S;
26720dcee94Spbrook     if (is_hw) {
26820dcee94Spbrook         env->sr = (env->sr & ~SR_I) | (env->pending_level << SR_I_SHIFT);
26920dcee94Spbrook         env->sr &= ~SR_M;
27020dcee94Spbrook     }
27120dcee94Spbrook     m68k_switch_sp(env);
2720c8ff723SGreg Ungerer     sp = env->aregs[7];
2730c8ff723SGreg Ungerer     fmt |= (sp & 3) << 28;
27420dcee94Spbrook 
2750633879fSpbrook     /* ??? This could cause MMU faults.  */
2760633879fSpbrook     sp &= ~3;
2770633879fSpbrook     sp -= 4;
27831871141SBlue Swirl     cpu_stl_kernel(env, sp, retaddr);
2790633879fSpbrook     sp -= 4;
28031871141SBlue Swirl     cpu_stl_kernel(env, sp, fmt);
2810633879fSpbrook     env->aregs[7] = sp;
2820633879fSpbrook     /* Jump to vector.  */
28331871141SBlue Swirl     env->pc = cpu_ldl_kernel(env, env->vbr + vector);
2840633879fSpbrook }
2850633879fSpbrook 
286d2f8fb8eSLaurent Vivier static inline void do_stack_frame(CPUM68KState *env, uint32_t *sp,
287d2f8fb8eSLaurent Vivier                                   uint16_t format, uint16_t sr,
288d2f8fb8eSLaurent Vivier                                   uint32_t addr, uint32_t retaddr)
289d2f8fb8eSLaurent Vivier {
290000761dcSPavel Dovgalyuk     if (m68k_feature(env, M68K_FEATURE_QUAD_MULDIV)) {
291000761dcSPavel Dovgalyuk         /*  all except 68000 */
292d2f8fb8eSLaurent Vivier         CPUState *cs = CPU(m68k_env_get_cpu(env));
293d2f8fb8eSLaurent Vivier         switch (format) {
294d2f8fb8eSLaurent Vivier         case 4:
295d2f8fb8eSLaurent Vivier             *sp -= 4;
296d2f8fb8eSLaurent Vivier             cpu_stl_kernel(env, *sp, env->pc);
297d2f8fb8eSLaurent Vivier             *sp -= 4;
298d2f8fb8eSLaurent Vivier             cpu_stl_kernel(env, *sp, addr);
299d2f8fb8eSLaurent Vivier             break;
300d2f8fb8eSLaurent Vivier         case 3:
301d2f8fb8eSLaurent Vivier         case 2:
302d2f8fb8eSLaurent Vivier             *sp -= 4;
303d2f8fb8eSLaurent Vivier             cpu_stl_kernel(env, *sp, addr);
304d2f8fb8eSLaurent Vivier             break;
305d2f8fb8eSLaurent Vivier         }
306d2f8fb8eSLaurent Vivier         *sp -= 2;
307d2f8fb8eSLaurent Vivier         cpu_stw_kernel(env, *sp, (format << 12) + (cs->exception_index << 2));
308000761dcSPavel Dovgalyuk     }
309d2f8fb8eSLaurent Vivier     *sp -= 4;
310d2f8fb8eSLaurent Vivier     cpu_stl_kernel(env, *sp, retaddr);
311d2f8fb8eSLaurent Vivier     *sp -= 2;
312d2f8fb8eSLaurent Vivier     cpu_stw_kernel(env, *sp, sr);
313d2f8fb8eSLaurent Vivier }
314d2f8fb8eSLaurent Vivier 
315d2f8fb8eSLaurent Vivier static void m68k_interrupt_all(CPUM68KState *env, int is_hw)
316d2f8fb8eSLaurent Vivier {
317d2f8fb8eSLaurent Vivier     CPUState *cs = CPU(m68k_env_get_cpu(env));
318d2f8fb8eSLaurent Vivier     uint32_t sp;
319d2f8fb8eSLaurent Vivier     uint32_t retaddr;
320d2f8fb8eSLaurent Vivier     uint32_t vector;
321d2f8fb8eSLaurent Vivier     uint16_t sr, oldsr;
322d2f8fb8eSLaurent Vivier 
323d2f8fb8eSLaurent Vivier     retaddr = env->pc;
324d2f8fb8eSLaurent Vivier 
325d2f8fb8eSLaurent Vivier     if (!is_hw) {
326d2f8fb8eSLaurent Vivier         switch (cs->exception_index) {
327d2f8fb8eSLaurent Vivier         case EXCP_RTE:
328d2f8fb8eSLaurent Vivier             /* Return from an exception.  */
329d2f8fb8eSLaurent Vivier             m68k_rte(env);
330d2f8fb8eSLaurent Vivier             return;
331d2f8fb8eSLaurent Vivier         case EXCP_TRAP0 ...  EXCP_TRAP15:
332d2f8fb8eSLaurent Vivier             /* Move the PC after the trap instruction.  */
333d2f8fb8eSLaurent Vivier             retaddr += 2;
334d2f8fb8eSLaurent Vivier             break;
335d2f8fb8eSLaurent Vivier         }
336d2f8fb8eSLaurent Vivier     }
337d2f8fb8eSLaurent Vivier 
338d2f8fb8eSLaurent Vivier     vector = cs->exception_index << 2;
339d2f8fb8eSLaurent Vivier 
340d2f8fb8eSLaurent Vivier     sr = env->sr | cpu_m68k_get_ccr(env);
341d2f8fb8eSLaurent Vivier     if (qemu_loglevel_mask(CPU_LOG_INT)) {
342d2f8fb8eSLaurent Vivier         static int count;
343d2f8fb8eSLaurent Vivier         qemu_log("INT %6d: %s(%#x) pc=%08x sp=%08x sr=%04x\n",
344d2f8fb8eSLaurent Vivier                  ++count, m68k_exception_name(cs->exception_index),
345d2f8fb8eSLaurent Vivier                  vector, env->pc, env->aregs[7], sr);
346d2f8fb8eSLaurent Vivier     }
347d2f8fb8eSLaurent Vivier 
348d2f8fb8eSLaurent Vivier     /*
349d2f8fb8eSLaurent Vivier      * MC68040UM/AD,  chapter 9.3.10
350d2f8fb8eSLaurent Vivier      */
351d2f8fb8eSLaurent Vivier 
352d2f8fb8eSLaurent Vivier     /* "the processor first make an internal copy" */
353d2f8fb8eSLaurent Vivier     oldsr = sr;
354d2f8fb8eSLaurent Vivier     /* "set the mode to supervisor" */
355d2f8fb8eSLaurent Vivier     sr |= SR_S;
356d2f8fb8eSLaurent Vivier     /* "suppress tracing" */
357d2f8fb8eSLaurent Vivier     sr &= ~SR_T;
358d2f8fb8eSLaurent Vivier     /* "sets the processor interrupt mask" */
359d2f8fb8eSLaurent Vivier     if (is_hw) {
360d2f8fb8eSLaurent Vivier         sr |= (env->sr & ~SR_I) | (env->pending_level << SR_I_SHIFT);
361d2f8fb8eSLaurent Vivier     }
362d2f8fb8eSLaurent Vivier     cpu_m68k_set_sr(env, sr);
363d2f8fb8eSLaurent Vivier     sp = env->aregs[7];
364d2f8fb8eSLaurent Vivier 
365d2f8fb8eSLaurent Vivier     sp &= ~1;
36688b2fef6SLaurent Vivier     if (cs->exception_index == EXCP_ACCESS) {
36788b2fef6SLaurent Vivier         if (env->mmu.fault) {
36888b2fef6SLaurent Vivier             cpu_abort(cs, "DOUBLE MMU FAULT\n");
36988b2fef6SLaurent Vivier         }
37088b2fef6SLaurent Vivier         env->mmu.fault = true;
37188b2fef6SLaurent Vivier         sp -= 4;
37288b2fef6SLaurent Vivier         cpu_stl_kernel(env, sp, 0); /* push data 3 */
37388b2fef6SLaurent Vivier         sp -= 4;
37488b2fef6SLaurent Vivier         cpu_stl_kernel(env, sp, 0); /* push data 2 */
37588b2fef6SLaurent Vivier         sp -= 4;
37688b2fef6SLaurent Vivier         cpu_stl_kernel(env, sp, 0); /* push data 1 */
37788b2fef6SLaurent Vivier         sp -= 4;
37888b2fef6SLaurent Vivier         cpu_stl_kernel(env, sp, 0); /* write back 1 / push data 0 */
37988b2fef6SLaurent Vivier         sp -= 4;
38088b2fef6SLaurent Vivier         cpu_stl_kernel(env, sp, 0); /* write back 1 address */
38188b2fef6SLaurent Vivier         sp -= 4;
38288b2fef6SLaurent Vivier         cpu_stl_kernel(env, sp, 0); /* write back 2 data */
38388b2fef6SLaurent Vivier         sp -= 4;
38488b2fef6SLaurent Vivier         cpu_stl_kernel(env, sp, 0); /* write back 2 address */
38588b2fef6SLaurent Vivier         sp -= 4;
38688b2fef6SLaurent Vivier         cpu_stl_kernel(env, sp, 0); /* write back 3 data */
38788b2fef6SLaurent Vivier         sp -= 4;
38888b2fef6SLaurent Vivier         cpu_stl_kernel(env, sp, env->mmu.ar); /* write back 3 address */
38988b2fef6SLaurent Vivier         sp -= 4;
39088b2fef6SLaurent Vivier         cpu_stl_kernel(env, sp, env->mmu.ar); /* fault address */
39188b2fef6SLaurent Vivier         sp -= 2;
39288b2fef6SLaurent Vivier         cpu_stw_kernel(env, sp, 0); /* write back 1 status */
39388b2fef6SLaurent Vivier         sp -= 2;
39488b2fef6SLaurent Vivier         cpu_stw_kernel(env, sp, 0); /* write back 2 status */
39588b2fef6SLaurent Vivier         sp -= 2;
39688b2fef6SLaurent Vivier         cpu_stw_kernel(env, sp, 0); /* write back 3 status */
39788b2fef6SLaurent Vivier         sp -= 2;
39888b2fef6SLaurent Vivier         cpu_stw_kernel(env, sp, env->mmu.ssw); /* special status word */
39988b2fef6SLaurent Vivier         sp -= 4;
40088b2fef6SLaurent Vivier         cpu_stl_kernel(env, sp, env->mmu.ar); /* effective address */
40188b2fef6SLaurent Vivier         do_stack_frame(env, &sp, 7, oldsr, 0, retaddr);
40288b2fef6SLaurent Vivier         env->mmu.fault = false;
40388b2fef6SLaurent Vivier         if (qemu_loglevel_mask(CPU_LOG_INT)) {
40488b2fef6SLaurent Vivier             qemu_log("            "
4055fa9f1f2SLaurent Vivier                      "ssw:  %08x ea:   %08x sfc:  %d    dfc: %d\n",
4065fa9f1f2SLaurent Vivier                      env->mmu.ssw, env->mmu.ar, env->sfc, env->dfc);
40788b2fef6SLaurent Vivier         }
40888b2fef6SLaurent Vivier     } else if (cs->exception_index == EXCP_ADDRESS) {
409d2f8fb8eSLaurent Vivier         do_stack_frame(env, &sp, 2, oldsr, 0, retaddr);
410d2f8fb8eSLaurent Vivier     } else if (cs->exception_index == EXCP_ILLEGAL ||
411d2f8fb8eSLaurent Vivier                cs->exception_index == EXCP_DIV0 ||
412d2f8fb8eSLaurent Vivier                cs->exception_index == EXCP_CHK ||
413d2f8fb8eSLaurent Vivier                cs->exception_index == EXCP_TRAPCC ||
414d2f8fb8eSLaurent Vivier                cs->exception_index == EXCP_TRACE) {
415d2f8fb8eSLaurent Vivier         /* FIXME: addr is not only env->pc */
416d2f8fb8eSLaurent Vivier         do_stack_frame(env, &sp, 2, oldsr, env->pc, retaddr);
417d2f8fb8eSLaurent Vivier     } else if (is_hw && oldsr & SR_M &&
418d2f8fb8eSLaurent Vivier                cs->exception_index >= EXCP_SPURIOUS &&
419d2f8fb8eSLaurent Vivier                cs->exception_index <= EXCP_INT_LEVEL_7) {
420d2f8fb8eSLaurent Vivier         do_stack_frame(env, &sp, 0, oldsr, 0, retaddr);
421d2f8fb8eSLaurent Vivier         oldsr = sr;
422d2f8fb8eSLaurent Vivier         env->aregs[7] = sp;
423d2f8fb8eSLaurent Vivier         cpu_m68k_set_sr(env, sr &= ~SR_M);
424d2f8fb8eSLaurent Vivier         sp = env->aregs[7] & ~1;
425d2f8fb8eSLaurent Vivier         do_stack_frame(env, &sp, 1, oldsr, 0, retaddr);
426d2f8fb8eSLaurent Vivier     } else {
427d2f8fb8eSLaurent Vivier         do_stack_frame(env, &sp, 0, oldsr, 0, retaddr);
428d2f8fb8eSLaurent Vivier     }
429d2f8fb8eSLaurent Vivier 
430d2f8fb8eSLaurent Vivier     env->aregs[7] = sp;
431d2f8fb8eSLaurent Vivier     /* Jump to vector.  */
432d2f8fb8eSLaurent Vivier     env->pc = cpu_ldl_kernel(env, env->vbr + vector);
433d2f8fb8eSLaurent Vivier }
434d2f8fb8eSLaurent Vivier 
435d2f8fb8eSLaurent Vivier static void do_interrupt_all(CPUM68KState *env, int is_hw)
436d2f8fb8eSLaurent Vivier {
437d2f8fb8eSLaurent Vivier     if (m68k_feature(env, M68K_FEATURE_M68000)) {
438d2f8fb8eSLaurent Vivier         m68k_interrupt_all(env, is_hw);
439d2f8fb8eSLaurent Vivier         return;
440d2f8fb8eSLaurent Vivier     }
441d2f8fb8eSLaurent Vivier     cf_interrupt_all(env, is_hw);
442d2f8fb8eSLaurent Vivier }
443d2f8fb8eSLaurent Vivier 
44497a8ea5aSAndreas Färber void m68k_cpu_do_interrupt(CPUState *cs)
4453c688828SBlue Swirl {
44697a8ea5aSAndreas Färber     M68kCPU *cpu = M68K_CPU(cs);
44797a8ea5aSAndreas Färber     CPUM68KState *env = &cpu->env;
44897a8ea5aSAndreas Färber 
44931871141SBlue Swirl     do_interrupt_all(env, 0);
4503c688828SBlue Swirl }
4513c688828SBlue Swirl 
452ab409bb3SRichard Henderson static inline void do_interrupt_m68k_hardirq(CPUM68KState *env)
4533c688828SBlue Swirl {
45431871141SBlue Swirl     do_interrupt_all(env, 1);
4553c688828SBlue Swirl }
45688b2fef6SLaurent Vivier 
457*e1aaf3a8SPeter Maydell void m68k_cpu_transaction_failed(CPUState *cs, hwaddr physaddr, vaddr addr,
458*e1aaf3a8SPeter Maydell                                  unsigned size, MMUAccessType access_type,
459*e1aaf3a8SPeter Maydell                                  int mmu_idx, MemTxAttrs attrs,
460*e1aaf3a8SPeter Maydell                                  MemTxResult response, uintptr_t retaddr)
46188b2fef6SLaurent Vivier {
46288b2fef6SLaurent Vivier     M68kCPU *cpu = M68K_CPU(cs);
46388b2fef6SLaurent Vivier     CPUM68KState *env = &cpu->env;
464*e1aaf3a8SPeter Maydell 
465*e1aaf3a8SPeter Maydell     cpu_restore_state(cs, retaddr, true);
46688b2fef6SLaurent Vivier 
46788b2fef6SLaurent Vivier     if (m68k_feature(env, M68K_FEATURE_M68040)) {
468e55886c3SLaurent Vivier         env->mmu.mmusr = 0;
46988b2fef6SLaurent Vivier         env->mmu.ssw |= M68K_ATC_040;
47088b2fef6SLaurent Vivier         /* FIXME: manage MMU table access error */
47188b2fef6SLaurent Vivier         env->mmu.ssw &= ~M68K_TM_040;
47288b2fef6SLaurent Vivier         if (env->sr & SR_S) { /* SUPERVISOR */
47388b2fef6SLaurent Vivier             env->mmu.ssw |= M68K_TM_040_SUPER;
47488b2fef6SLaurent Vivier         }
475*e1aaf3a8SPeter Maydell         if (access_type == MMU_INST_FETCH) { /* instruction or data */
47688b2fef6SLaurent Vivier             env->mmu.ssw |= M68K_TM_040_CODE;
47788b2fef6SLaurent Vivier         } else {
47888b2fef6SLaurent Vivier             env->mmu.ssw |= M68K_TM_040_DATA;
47988b2fef6SLaurent Vivier         }
48088b2fef6SLaurent Vivier         env->mmu.ssw &= ~M68K_BA_SIZE_MASK;
48188b2fef6SLaurent Vivier         switch (size) {
48288b2fef6SLaurent Vivier         case 1:
48388b2fef6SLaurent Vivier             env->mmu.ssw |= M68K_BA_SIZE_BYTE;
48488b2fef6SLaurent Vivier             break;
48588b2fef6SLaurent Vivier         case 2:
48688b2fef6SLaurent Vivier             env->mmu.ssw |= M68K_BA_SIZE_WORD;
48788b2fef6SLaurent Vivier             break;
48888b2fef6SLaurent Vivier         case 4:
48988b2fef6SLaurent Vivier             env->mmu.ssw |= M68K_BA_SIZE_LONG;
49088b2fef6SLaurent Vivier             break;
49188b2fef6SLaurent Vivier         }
49288b2fef6SLaurent Vivier 
493*e1aaf3a8SPeter Maydell         if (access_type != MMU_DATA_STORE) {
49488b2fef6SLaurent Vivier             env->mmu.ssw |= M68K_RW_040;
49588b2fef6SLaurent Vivier         }
49688b2fef6SLaurent Vivier 
49788b2fef6SLaurent Vivier         env->mmu.ar = addr;
49888b2fef6SLaurent Vivier 
49988b2fef6SLaurent Vivier         cs->exception_index = EXCP_ACCESS;
50088b2fef6SLaurent Vivier         cpu_loop_exit(cs);
50188b2fef6SLaurent Vivier     }
50288b2fef6SLaurent Vivier }
5030633879fSpbrook #endif
504e1f3808eSpbrook 
505ab409bb3SRichard Henderson bool m68k_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
506ab409bb3SRichard Henderson {
507ab409bb3SRichard Henderson     M68kCPU *cpu = M68K_CPU(cs);
508ab409bb3SRichard Henderson     CPUM68KState *env = &cpu->env;
509ab409bb3SRichard Henderson 
510ab409bb3SRichard Henderson     if (interrupt_request & CPU_INTERRUPT_HARD
511ab409bb3SRichard Henderson         && ((env->sr & SR_I) >> SR_I_SHIFT) < env->pending_level) {
512ab409bb3SRichard Henderson         /* Real hardware gets the interrupt vector via an IACK cycle
513ab409bb3SRichard Henderson            at this point.  Current emulated hardware doesn't rely on
514ab409bb3SRichard Henderson            this, so we provide/save the vector when the interrupt is
515ab409bb3SRichard Henderson            first signalled.  */
516ab409bb3SRichard Henderson         cs->exception_index = env->pending_vector;
517ab409bb3SRichard Henderson         do_interrupt_m68k_hardirq(env);
518ab409bb3SRichard Henderson         return true;
519ab409bb3SRichard Henderson     }
520ab409bb3SRichard Henderson     return false;
521ab409bb3SRichard Henderson }
522ab409bb3SRichard Henderson 
5230ccb9c1dSLaurent Vivier static void raise_exception_ra(CPUM68KState *env, int tt, uintptr_t raddr)
524e1f3808eSpbrook {
52527103424SAndreas Färber     CPUState *cs = CPU(m68k_env_get_cpu(env));
52627103424SAndreas Färber 
52727103424SAndreas Färber     cs->exception_index = tt;
5280ccb9c1dSLaurent Vivier     cpu_loop_exit_restore(cs, raddr);
5290ccb9c1dSLaurent Vivier }
5300ccb9c1dSLaurent Vivier 
5310ccb9c1dSLaurent Vivier static void raise_exception(CPUM68KState *env, int tt)
5320ccb9c1dSLaurent Vivier {
5330ccb9c1dSLaurent Vivier     raise_exception_ra(env, tt, 0);
534e1f3808eSpbrook }
535e1f3808eSpbrook 
53631871141SBlue Swirl void HELPER(raise_exception)(CPUM68KState *env, uint32_t tt)
537e1f3808eSpbrook {
53831871141SBlue Swirl     raise_exception(env, tt);
539e1f3808eSpbrook }
540e1f3808eSpbrook 
5410ccb9c1dSLaurent Vivier void HELPER(divuw)(CPUM68KState *env, int destr, uint32_t den)
542e1f3808eSpbrook {
5430ccb9c1dSLaurent Vivier     uint32_t num = env->dregs[destr];
5440ccb9c1dSLaurent Vivier     uint32_t quot, rem;
5450ccb9c1dSLaurent Vivier 
5460ccb9c1dSLaurent Vivier     if (den == 0) {
5470ccb9c1dSLaurent Vivier         raise_exception_ra(env, EXCP_DIV0, GETPC());
5480ccb9c1dSLaurent Vivier     }
5490ccb9c1dSLaurent Vivier     quot = num / den;
5500ccb9c1dSLaurent Vivier     rem = num % den;
5510ccb9c1dSLaurent Vivier 
5520ccb9c1dSLaurent Vivier     env->cc_c = 0; /* always cleared, even if overflow */
5530ccb9c1dSLaurent Vivier     if (quot > 0xffff) {
5540ccb9c1dSLaurent Vivier         env->cc_v = -1;
5550ccb9c1dSLaurent Vivier         /* real 68040 keeps N and unset Z on overflow,
5560ccb9c1dSLaurent Vivier          * whereas documentation says "undefined"
5570ccb9c1dSLaurent Vivier          */
5580ccb9c1dSLaurent Vivier         env->cc_z = 1;
5590ccb9c1dSLaurent Vivier         return;
5600ccb9c1dSLaurent Vivier     }
5610ccb9c1dSLaurent Vivier     env->dregs[destr] = deposit32(quot, 16, 16, rem);
5620ccb9c1dSLaurent Vivier     env->cc_z = (int16_t)quot;
5630ccb9c1dSLaurent Vivier     env->cc_n = (int16_t)quot;
5640ccb9c1dSLaurent Vivier     env->cc_v = 0;
5650ccb9c1dSLaurent Vivier }
5660ccb9c1dSLaurent Vivier 
5670ccb9c1dSLaurent Vivier void HELPER(divsw)(CPUM68KState *env, int destr, int32_t den)
5680ccb9c1dSLaurent Vivier {
5690ccb9c1dSLaurent Vivier     int32_t num = env->dregs[destr];
5700ccb9c1dSLaurent Vivier     uint32_t quot, rem;
5710ccb9c1dSLaurent Vivier 
5720ccb9c1dSLaurent Vivier     if (den == 0) {
5730ccb9c1dSLaurent Vivier         raise_exception_ra(env, EXCP_DIV0, GETPC());
5740ccb9c1dSLaurent Vivier     }
5750ccb9c1dSLaurent Vivier     quot = num / den;
5760ccb9c1dSLaurent Vivier     rem = num % den;
5770ccb9c1dSLaurent Vivier 
5780ccb9c1dSLaurent Vivier     env->cc_c = 0; /* always cleared, even if overflow */
5790ccb9c1dSLaurent Vivier     if (quot != (int16_t)quot) {
5800ccb9c1dSLaurent Vivier         env->cc_v = -1;
5810ccb9c1dSLaurent Vivier         /* nothing else is modified */
5820ccb9c1dSLaurent Vivier         /* real 68040 keeps N and unset Z on overflow,
5830ccb9c1dSLaurent Vivier          * whereas documentation says "undefined"
5840ccb9c1dSLaurent Vivier          */
5850ccb9c1dSLaurent Vivier         env->cc_z = 1;
5860ccb9c1dSLaurent Vivier         return;
5870ccb9c1dSLaurent Vivier     }
5880ccb9c1dSLaurent Vivier     env->dregs[destr] = deposit32(quot, 16, 16, rem);
5890ccb9c1dSLaurent Vivier     env->cc_z = (int16_t)quot;
5900ccb9c1dSLaurent Vivier     env->cc_n = (int16_t)quot;
5910ccb9c1dSLaurent Vivier     env->cc_v = 0;
5920ccb9c1dSLaurent Vivier }
5930ccb9c1dSLaurent Vivier 
5940ccb9c1dSLaurent Vivier void HELPER(divul)(CPUM68KState *env, int numr, int regr, uint32_t den)
5950ccb9c1dSLaurent Vivier {
5960ccb9c1dSLaurent Vivier     uint32_t num = env->dregs[numr];
5970ccb9c1dSLaurent Vivier     uint32_t quot, rem;
5980ccb9c1dSLaurent Vivier 
5990ccb9c1dSLaurent Vivier     if (den == 0) {
6000ccb9c1dSLaurent Vivier         raise_exception_ra(env, EXCP_DIV0, GETPC());
6010ccb9c1dSLaurent Vivier     }
6020ccb9c1dSLaurent Vivier     quot = num / den;
6030ccb9c1dSLaurent Vivier     rem = num % den;
6040ccb9c1dSLaurent Vivier 
6050ccb9c1dSLaurent Vivier     env->cc_c = 0;
6060ccb9c1dSLaurent Vivier     env->cc_z = quot;
6070ccb9c1dSLaurent Vivier     env->cc_n = quot;
6080ccb9c1dSLaurent Vivier     env->cc_v = 0;
6090ccb9c1dSLaurent Vivier 
6100ccb9c1dSLaurent Vivier     if (m68k_feature(env, M68K_FEATURE_CF_ISA_A)) {
6110ccb9c1dSLaurent Vivier         if (numr == regr) {
6120ccb9c1dSLaurent Vivier             env->dregs[numr] = quot;
6130ccb9c1dSLaurent Vivier         } else {
6140ccb9c1dSLaurent Vivier             env->dregs[regr] = rem;
6150ccb9c1dSLaurent Vivier         }
6160ccb9c1dSLaurent Vivier     } else {
6170ccb9c1dSLaurent Vivier         env->dregs[regr] = rem;
6180ccb9c1dSLaurent Vivier         env->dregs[numr] = quot;
6190ccb9c1dSLaurent Vivier     }
6200ccb9c1dSLaurent Vivier }
6210ccb9c1dSLaurent Vivier 
6220ccb9c1dSLaurent Vivier void HELPER(divsl)(CPUM68KState *env, int numr, int regr, int32_t den)
6230ccb9c1dSLaurent Vivier {
6240ccb9c1dSLaurent Vivier     int32_t num = env->dregs[numr];
6250ccb9c1dSLaurent Vivier     int32_t quot, rem;
6260ccb9c1dSLaurent Vivier 
6270ccb9c1dSLaurent Vivier     if (den == 0) {
6280ccb9c1dSLaurent Vivier         raise_exception_ra(env, EXCP_DIV0, GETPC());
6290ccb9c1dSLaurent Vivier     }
6300ccb9c1dSLaurent Vivier     quot = num / den;
6310ccb9c1dSLaurent Vivier     rem = num % den;
6320ccb9c1dSLaurent Vivier 
6330ccb9c1dSLaurent Vivier     env->cc_c = 0;
6340ccb9c1dSLaurent Vivier     env->cc_z = quot;
6350ccb9c1dSLaurent Vivier     env->cc_n = quot;
6360ccb9c1dSLaurent Vivier     env->cc_v = 0;
6370ccb9c1dSLaurent Vivier 
6380ccb9c1dSLaurent Vivier     if (m68k_feature(env, M68K_FEATURE_CF_ISA_A)) {
6390ccb9c1dSLaurent Vivier         if (numr == regr) {
6400ccb9c1dSLaurent Vivier             env->dregs[numr] = quot;
6410ccb9c1dSLaurent Vivier         } else {
6420ccb9c1dSLaurent Vivier             env->dregs[regr] = rem;
6430ccb9c1dSLaurent Vivier         }
6440ccb9c1dSLaurent Vivier     } else {
6450ccb9c1dSLaurent Vivier         env->dregs[regr] = rem;
6460ccb9c1dSLaurent Vivier         env->dregs[numr] = quot;
6470ccb9c1dSLaurent Vivier     }
6480ccb9c1dSLaurent Vivier }
6490ccb9c1dSLaurent Vivier 
6500ccb9c1dSLaurent Vivier void HELPER(divull)(CPUM68KState *env, int numr, int regr, uint32_t den)
6510ccb9c1dSLaurent Vivier {
6520ccb9c1dSLaurent Vivier     uint64_t num = deposit64(env->dregs[numr], 32, 32, env->dregs[regr]);
6530ccb9c1dSLaurent Vivier     uint64_t quot;
654e1f3808eSpbrook     uint32_t rem;
655e1f3808eSpbrook 
65631871141SBlue Swirl     if (den == 0) {
6570ccb9c1dSLaurent Vivier         raise_exception_ra(env, EXCP_DIV0, GETPC());
65831871141SBlue Swirl     }
659e1f3808eSpbrook     quot = num / den;
660e1f3808eSpbrook     rem = num % den;
661620c6cf6SRichard Henderson 
6620ccb9c1dSLaurent Vivier     env->cc_c = 0; /* always cleared, even if overflow */
6630ccb9c1dSLaurent Vivier     if (quot > 0xffffffffULL) {
6640ccb9c1dSLaurent Vivier         env->cc_v = -1;
6650ccb9c1dSLaurent Vivier         /* real 68040 keeps N and unset Z on overflow,
6660ccb9c1dSLaurent Vivier          * whereas documentation says "undefined"
6670ccb9c1dSLaurent Vivier          */
6680ccb9c1dSLaurent Vivier         env->cc_z = 1;
6690ccb9c1dSLaurent Vivier         return;
6700ccb9c1dSLaurent Vivier     }
671620c6cf6SRichard Henderson     env->cc_z = quot;
672620c6cf6SRichard Henderson     env->cc_n = quot;
6730ccb9c1dSLaurent Vivier     env->cc_v = 0;
674620c6cf6SRichard Henderson 
6750ccb9c1dSLaurent Vivier     /*
6760ccb9c1dSLaurent Vivier      * If Dq and Dr are the same, the quotient is returned.
6770ccb9c1dSLaurent Vivier      * therefore we set Dq last.
6780ccb9c1dSLaurent Vivier      */
6790ccb9c1dSLaurent Vivier 
6800ccb9c1dSLaurent Vivier     env->dregs[regr] = rem;
6810ccb9c1dSLaurent Vivier     env->dregs[numr] = quot;
682e1f3808eSpbrook }
683e1f3808eSpbrook 
6840ccb9c1dSLaurent Vivier void HELPER(divsll)(CPUM68KState *env, int numr, int regr, int32_t den)
685e1f3808eSpbrook {
6860ccb9c1dSLaurent Vivier     int64_t num = deposit64(env->dregs[numr], 32, 32, env->dregs[regr]);
6870ccb9c1dSLaurent Vivier     int64_t quot;
688e1f3808eSpbrook     int32_t rem;
689e1f3808eSpbrook 
69031871141SBlue Swirl     if (den == 0) {
6910ccb9c1dSLaurent Vivier         raise_exception_ra(env, EXCP_DIV0, GETPC());
69231871141SBlue Swirl     }
693e1f3808eSpbrook     quot = num / den;
694e1f3808eSpbrook     rem = num % den;
695620c6cf6SRichard Henderson 
6960ccb9c1dSLaurent Vivier     env->cc_c = 0; /* always cleared, even if overflow */
6970ccb9c1dSLaurent Vivier     if (quot != (int32_t)quot) {
6980ccb9c1dSLaurent Vivier         env->cc_v = -1;
6990ccb9c1dSLaurent Vivier         /* real 68040 keeps N and unset Z on overflow,
7000ccb9c1dSLaurent Vivier          * whereas documentation says "undefined"
7010ccb9c1dSLaurent Vivier          */
7020ccb9c1dSLaurent Vivier         env->cc_z = 1;
7030ccb9c1dSLaurent Vivier         return;
7040ccb9c1dSLaurent Vivier     }
705620c6cf6SRichard Henderson     env->cc_z = quot;
706620c6cf6SRichard Henderson     env->cc_n = quot;
7070ccb9c1dSLaurent Vivier     env->cc_v = 0;
708620c6cf6SRichard Henderson 
7090ccb9c1dSLaurent Vivier     /*
7100ccb9c1dSLaurent Vivier      * If Dq and Dr are the same, the quotient is returned.
7110ccb9c1dSLaurent Vivier      * therefore we set Dq last.
7120ccb9c1dSLaurent Vivier      */
7130ccb9c1dSLaurent Vivier 
7140ccb9c1dSLaurent Vivier     env->dregs[regr] = rem;
7150ccb9c1dSLaurent Vivier     env->dregs[numr] = quot;
716e1f3808eSpbrook }
71714f94406SLaurent Vivier 
718f0ddf11bSEmilio G. Cota /* We're executing in a serial context -- no need to be atomic.  */
71914f94406SLaurent Vivier void HELPER(cas2w)(CPUM68KState *env, uint32_t regs, uint32_t a1, uint32_t a2)
72014f94406SLaurent Vivier {
72114f94406SLaurent Vivier     uint32_t Dc1 = extract32(regs, 9, 3);
72214f94406SLaurent Vivier     uint32_t Dc2 = extract32(regs, 6, 3);
72314f94406SLaurent Vivier     uint32_t Du1 = extract32(regs, 3, 3);
72414f94406SLaurent Vivier     uint32_t Du2 = extract32(regs, 0, 3);
72514f94406SLaurent Vivier     int16_t c1 = env->dregs[Dc1];
72614f94406SLaurent Vivier     int16_t c2 = env->dregs[Dc2];
72714f94406SLaurent Vivier     int16_t u1 = env->dregs[Du1];
72814f94406SLaurent Vivier     int16_t u2 = env->dregs[Du2];
72914f94406SLaurent Vivier     int16_t l1, l2;
73014f94406SLaurent Vivier     uintptr_t ra = GETPC();
73114f94406SLaurent Vivier 
73214f94406SLaurent Vivier     l1 = cpu_lduw_data_ra(env, a1, ra);
73314f94406SLaurent Vivier     l2 = cpu_lduw_data_ra(env, a2, ra);
73414f94406SLaurent Vivier     if (l1 == c1 && l2 == c2) {
73514f94406SLaurent Vivier         cpu_stw_data_ra(env, a1, u1, ra);
73614f94406SLaurent Vivier         cpu_stw_data_ra(env, a2, u2, ra);
73714f94406SLaurent Vivier     }
73814f94406SLaurent Vivier 
73914f94406SLaurent Vivier     if (c1 != l1) {
74014f94406SLaurent Vivier         env->cc_n = l1;
74114f94406SLaurent Vivier         env->cc_v = c1;
74214f94406SLaurent Vivier     } else {
74314f94406SLaurent Vivier         env->cc_n = l2;
74414f94406SLaurent Vivier         env->cc_v = c2;
74514f94406SLaurent Vivier     }
74614f94406SLaurent Vivier     env->cc_op = CC_OP_CMPW;
74714f94406SLaurent Vivier     env->dregs[Dc1] = deposit32(env->dregs[Dc1], 0, 16, l1);
74814f94406SLaurent Vivier     env->dregs[Dc2] = deposit32(env->dregs[Dc2], 0, 16, l2);
74914f94406SLaurent Vivier }
75014f94406SLaurent Vivier 
751f0ddf11bSEmilio G. Cota static void do_cas2l(CPUM68KState *env, uint32_t regs, uint32_t a1, uint32_t a2,
752f0ddf11bSEmilio G. Cota                      bool parallel)
75314f94406SLaurent Vivier {
75414f94406SLaurent Vivier     uint32_t Dc1 = extract32(regs, 9, 3);
75514f94406SLaurent Vivier     uint32_t Dc2 = extract32(regs, 6, 3);
75614f94406SLaurent Vivier     uint32_t Du1 = extract32(regs, 3, 3);
75714f94406SLaurent Vivier     uint32_t Du2 = extract32(regs, 0, 3);
75814f94406SLaurent Vivier     uint32_t c1 = env->dregs[Dc1];
75914f94406SLaurent Vivier     uint32_t c2 = env->dregs[Dc2];
76014f94406SLaurent Vivier     uint32_t u1 = env->dregs[Du1];
76114f94406SLaurent Vivier     uint32_t u2 = env->dregs[Du2];
76214f94406SLaurent Vivier     uint32_t l1, l2;
76314f94406SLaurent Vivier     uintptr_t ra = GETPC();
76414f94406SLaurent Vivier #if defined(CONFIG_ATOMIC64) && !defined(CONFIG_USER_ONLY)
76514f94406SLaurent Vivier     int mmu_idx = cpu_mmu_index(env, 0);
76614f94406SLaurent Vivier     TCGMemOpIdx oi;
76714f94406SLaurent Vivier #endif
76814f94406SLaurent Vivier 
769f0ddf11bSEmilio G. Cota     if (parallel) {
77014f94406SLaurent Vivier         /* We're executing in a parallel context -- must be atomic.  */
77114f94406SLaurent Vivier #ifdef CONFIG_ATOMIC64
77214f94406SLaurent Vivier         uint64_t c, u, l;
77314f94406SLaurent Vivier         if ((a1 & 7) == 0 && a2 == a1 + 4) {
77414f94406SLaurent Vivier             c = deposit64(c2, 32, 32, c1);
77514f94406SLaurent Vivier             u = deposit64(u2, 32, 32, u1);
77614f94406SLaurent Vivier #ifdef CONFIG_USER_ONLY
77714f94406SLaurent Vivier             l = helper_atomic_cmpxchgq_be(env, a1, c, u);
77814f94406SLaurent Vivier #else
77914f94406SLaurent Vivier             oi = make_memop_idx(MO_BEQ, mmu_idx);
78014f94406SLaurent Vivier             l = helper_atomic_cmpxchgq_be_mmu(env, a1, c, u, oi, ra);
78114f94406SLaurent Vivier #endif
78214f94406SLaurent Vivier             l1 = l >> 32;
78314f94406SLaurent Vivier             l2 = l;
78414f94406SLaurent Vivier         } else if ((a2 & 7) == 0 && a1 == a2 + 4) {
78514f94406SLaurent Vivier             c = deposit64(c1, 32, 32, c2);
78614f94406SLaurent Vivier             u = deposit64(u1, 32, 32, u2);
78714f94406SLaurent Vivier #ifdef CONFIG_USER_ONLY
78814f94406SLaurent Vivier             l = helper_atomic_cmpxchgq_be(env, a2, c, u);
78914f94406SLaurent Vivier #else
79014f94406SLaurent Vivier             oi = make_memop_idx(MO_BEQ, mmu_idx);
79114f94406SLaurent Vivier             l = helper_atomic_cmpxchgq_be_mmu(env, a2, c, u, oi, ra);
79214f94406SLaurent Vivier #endif
79314f94406SLaurent Vivier             l2 = l >> 32;
79414f94406SLaurent Vivier             l1 = l;
79514f94406SLaurent Vivier         } else
79614f94406SLaurent Vivier #endif
79714f94406SLaurent Vivier         {
79814f94406SLaurent Vivier             /* Tell the main loop we need to serialize this insn.  */
79914f94406SLaurent Vivier             cpu_loop_exit_atomic(ENV_GET_CPU(env), ra);
80014f94406SLaurent Vivier         }
80114f94406SLaurent Vivier     } else {
80214f94406SLaurent Vivier         /* We're executing in a serial context -- no need to be atomic.  */
80314f94406SLaurent Vivier         l1 = cpu_ldl_data_ra(env, a1, ra);
80414f94406SLaurent Vivier         l2 = cpu_ldl_data_ra(env, a2, ra);
80514f94406SLaurent Vivier         if (l1 == c1 && l2 == c2) {
80614f94406SLaurent Vivier             cpu_stl_data_ra(env, a1, u1, ra);
80714f94406SLaurent Vivier             cpu_stl_data_ra(env, a2, u2, ra);
80814f94406SLaurent Vivier         }
80914f94406SLaurent Vivier     }
81014f94406SLaurent Vivier 
81114f94406SLaurent Vivier     if (c1 != l1) {
81214f94406SLaurent Vivier         env->cc_n = l1;
81314f94406SLaurent Vivier         env->cc_v = c1;
81414f94406SLaurent Vivier     } else {
81514f94406SLaurent Vivier         env->cc_n = l2;
81614f94406SLaurent Vivier         env->cc_v = c2;
81714f94406SLaurent Vivier     }
81814f94406SLaurent Vivier     env->cc_op = CC_OP_CMPL;
81914f94406SLaurent Vivier     env->dregs[Dc1] = l1;
82014f94406SLaurent Vivier     env->dregs[Dc2] = l2;
82114f94406SLaurent Vivier }
822f2224f2cSRichard Henderson 
823f0ddf11bSEmilio G. Cota void HELPER(cas2l)(CPUM68KState *env, uint32_t regs, uint32_t a1, uint32_t a2)
824f0ddf11bSEmilio G. Cota {
825f0ddf11bSEmilio G. Cota     do_cas2l(env, regs, a1, a2, false);
826f0ddf11bSEmilio G. Cota }
827f0ddf11bSEmilio G. Cota 
828f0ddf11bSEmilio G. Cota void HELPER(cas2l_parallel)(CPUM68KState *env, uint32_t regs, uint32_t a1,
829f0ddf11bSEmilio G. Cota                             uint32_t a2)
830f0ddf11bSEmilio G. Cota {
831f0ddf11bSEmilio G. Cota     do_cas2l(env, regs, a1, a2, true);
832f0ddf11bSEmilio G. Cota }
833f0ddf11bSEmilio G. Cota 
834f2224f2cSRichard Henderson struct bf_data {
835f2224f2cSRichard Henderson     uint32_t addr;
836f2224f2cSRichard Henderson     uint32_t bofs;
837f2224f2cSRichard Henderson     uint32_t blen;
838f2224f2cSRichard Henderson     uint32_t len;
839f2224f2cSRichard Henderson };
840f2224f2cSRichard Henderson 
841f2224f2cSRichard Henderson static struct bf_data bf_prep(uint32_t addr, int32_t ofs, uint32_t len)
842f2224f2cSRichard Henderson {
843f2224f2cSRichard Henderson     int bofs, blen;
844f2224f2cSRichard Henderson 
845f2224f2cSRichard Henderson     /* Bound length; map 0 to 32.  */
846f2224f2cSRichard Henderson     len = ((len - 1) & 31) + 1;
847f2224f2cSRichard Henderson 
848f2224f2cSRichard Henderson     /* Note that ofs is signed.  */
849f2224f2cSRichard Henderson     addr += ofs / 8;
850f2224f2cSRichard Henderson     bofs = ofs % 8;
851f2224f2cSRichard Henderson     if (bofs < 0) {
852f2224f2cSRichard Henderson         bofs += 8;
853f2224f2cSRichard Henderson         addr -= 1;
854f2224f2cSRichard Henderson     }
855f2224f2cSRichard Henderson 
856f2224f2cSRichard Henderson     /* Compute the number of bytes required (minus one) to
857f2224f2cSRichard Henderson        satisfy the bitfield.  */
858f2224f2cSRichard Henderson     blen = (bofs + len - 1) / 8;
859f2224f2cSRichard Henderson 
860f2224f2cSRichard Henderson     /* Canonicalize the bit offset for data loaded into a 64-bit big-endian
861f2224f2cSRichard Henderson        word.  For the cases where BLEN is not a power of 2, adjust ADDR so
862f2224f2cSRichard Henderson        that we can use the next power of two sized load without crossing a
863f2224f2cSRichard Henderson        page boundary, unless the field itself crosses the boundary.  */
864f2224f2cSRichard Henderson     switch (blen) {
865f2224f2cSRichard Henderson     case 0:
866f2224f2cSRichard Henderson         bofs += 56;
867f2224f2cSRichard Henderson         break;
868f2224f2cSRichard Henderson     case 1:
869f2224f2cSRichard Henderson         bofs += 48;
870f2224f2cSRichard Henderson         break;
871f2224f2cSRichard Henderson     case 2:
872f2224f2cSRichard Henderson         if (addr & 1) {
873f2224f2cSRichard Henderson             bofs += 8;
874f2224f2cSRichard Henderson             addr -= 1;
875f2224f2cSRichard Henderson         }
876f2224f2cSRichard Henderson         /* fallthru */
877f2224f2cSRichard Henderson     case 3:
878f2224f2cSRichard Henderson         bofs += 32;
879f2224f2cSRichard Henderson         break;
880f2224f2cSRichard Henderson     case 4:
881f2224f2cSRichard Henderson         if (addr & 3) {
882f2224f2cSRichard Henderson             bofs += 8 * (addr & 3);
883f2224f2cSRichard Henderson             addr &= -4;
884f2224f2cSRichard Henderson         }
885f2224f2cSRichard Henderson         break;
886f2224f2cSRichard Henderson     default:
887f2224f2cSRichard Henderson         g_assert_not_reached();
888f2224f2cSRichard Henderson     }
889f2224f2cSRichard Henderson 
890f2224f2cSRichard Henderson     return (struct bf_data){
891f2224f2cSRichard Henderson         .addr = addr,
892f2224f2cSRichard Henderson         .bofs = bofs,
893f2224f2cSRichard Henderson         .blen = blen,
894f2224f2cSRichard Henderson         .len = len,
895f2224f2cSRichard Henderson     };
896f2224f2cSRichard Henderson }
897f2224f2cSRichard Henderson 
898f2224f2cSRichard Henderson static uint64_t bf_load(CPUM68KState *env, uint32_t addr, int blen,
899f2224f2cSRichard Henderson                         uintptr_t ra)
900f2224f2cSRichard Henderson {
901f2224f2cSRichard Henderson     switch (blen) {
902f2224f2cSRichard Henderson     case 0:
903f2224f2cSRichard Henderson         return cpu_ldub_data_ra(env, addr, ra);
904f2224f2cSRichard Henderson     case 1:
905f2224f2cSRichard Henderson         return cpu_lduw_data_ra(env, addr, ra);
906f2224f2cSRichard Henderson     case 2:
907f2224f2cSRichard Henderson     case 3:
908f2224f2cSRichard Henderson         return cpu_ldl_data_ra(env, addr, ra);
909f2224f2cSRichard Henderson     case 4:
910f2224f2cSRichard Henderson         return cpu_ldq_data_ra(env, addr, ra);
911f2224f2cSRichard Henderson     default:
912f2224f2cSRichard Henderson         g_assert_not_reached();
913f2224f2cSRichard Henderson     }
914f2224f2cSRichard Henderson }
915f2224f2cSRichard Henderson 
916f2224f2cSRichard Henderson static void bf_store(CPUM68KState *env, uint32_t addr, int blen,
917f2224f2cSRichard Henderson                      uint64_t data, uintptr_t ra)
918f2224f2cSRichard Henderson {
919f2224f2cSRichard Henderson     switch (blen) {
920f2224f2cSRichard Henderson     case 0:
921f2224f2cSRichard Henderson         cpu_stb_data_ra(env, addr, data, ra);
922f2224f2cSRichard Henderson         break;
923f2224f2cSRichard Henderson     case 1:
924f2224f2cSRichard Henderson         cpu_stw_data_ra(env, addr, data, ra);
925f2224f2cSRichard Henderson         break;
926f2224f2cSRichard Henderson     case 2:
927f2224f2cSRichard Henderson     case 3:
928f2224f2cSRichard Henderson         cpu_stl_data_ra(env, addr, data, ra);
929f2224f2cSRichard Henderson         break;
930f2224f2cSRichard Henderson     case 4:
931f2224f2cSRichard Henderson         cpu_stq_data_ra(env, addr, data, ra);
932f2224f2cSRichard Henderson         break;
933f2224f2cSRichard Henderson     default:
934f2224f2cSRichard Henderson         g_assert_not_reached();
935f2224f2cSRichard Henderson     }
936f2224f2cSRichard Henderson }
937f2224f2cSRichard Henderson 
938f2224f2cSRichard Henderson uint32_t HELPER(bfexts_mem)(CPUM68KState *env, uint32_t addr,
939f2224f2cSRichard Henderson                             int32_t ofs, uint32_t len)
940f2224f2cSRichard Henderson {
941f2224f2cSRichard Henderson     uintptr_t ra = GETPC();
942f2224f2cSRichard Henderson     struct bf_data d = bf_prep(addr, ofs, len);
943f2224f2cSRichard Henderson     uint64_t data = bf_load(env, d.addr, d.blen, ra);
944f2224f2cSRichard Henderson 
945f2224f2cSRichard Henderson     return (int64_t)(data << d.bofs) >> (64 - d.len);
946f2224f2cSRichard Henderson }
947f2224f2cSRichard Henderson 
948f2224f2cSRichard Henderson uint64_t HELPER(bfextu_mem)(CPUM68KState *env, uint32_t addr,
949f2224f2cSRichard Henderson                             int32_t ofs, uint32_t len)
950f2224f2cSRichard Henderson {
951f2224f2cSRichard Henderson     uintptr_t ra = GETPC();
952f2224f2cSRichard Henderson     struct bf_data d = bf_prep(addr, ofs, len);
953f2224f2cSRichard Henderson     uint64_t data = bf_load(env, d.addr, d.blen, ra);
954f2224f2cSRichard Henderson 
955f2224f2cSRichard Henderson     /* Put CC_N at the top of the high word; put the zero-extended value
956f2224f2cSRichard Henderson        at the bottom of the low word.  */
957f2224f2cSRichard Henderson     data <<= d.bofs;
958f2224f2cSRichard Henderson     data >>= 64 - d.len;
959f2224f2cSRichard Henderson     data |= data << (64 - d.len);
960f2224f2cSRichard Henderson 
961f2224f2cSRichard Henderson     return data;
962f2224f2cSRichard Henderson }
963f2224f2cSRichard Henderson 
964f2224f2cSRichard Henderson uint32_t HELPER(bfins_mem)(CPUM68KState *env, uint32_t addr, uint32_t val,
965f2224f2cSRichard Henderson                            int32_t ofs, uint32_t len)
966f2224f2cSRichard Henderson {
967f2224f2cSRichard Henderson     uintptr_t ra = GETPC();
968f2224f2cSRichard Henderson     struct bf_data d = bf_prep(addr, ofs, len);
969f2224f2cSRichard Henderson     uint64_t data = bf_load(env, d.addr, d.blen, ra);
970f2224f2cSRichard Henderson     uint64_t mask = -1ull << (64 - d.len) >> d.bofs;
971f2224f2cSRichard Henderson 
972f2224f2cSRichard Henderson     data = (data & ~mask) | (((uint64_t)val << (64 - d.len)) >> d.bofs);
973f2224f2cSRichard Henderson 
974f2224f2cSRichard Henderson     bf_store(env, d.addr, d.blen, data, ra);
975f2224f2cSRichard Henderson 
976f2224f2cSRichard Henderson     /* The field at the top of the word is also CC_N for CC_OP_LOGIC.  */
977f2224f2cSRichard Henderson     return val << (32 - d.len);
978f2224f2cSRichard Henderson }
979f2224f2cSRichard Henderson 
980f2224f2cSRichard Henderson uint32_t HELPER(bfchg_mem)(CPUM68KState *env, uint32_t addr,
981f2224f2cSRichard Henderson                            int32_t ofs, uint32_t len)
982f2224f2cSRichard Henderson {
983f2224f2cSRichard Henderson     uintptr_t ra = GETPC();
984f2224f2cSRichard Henderson     struct bf_data d = bf_prep(addr, ofs, len);
985f2224f2cSRichard Henderson     uint64_t data = bf_load(env, d.addr, d.blen, ra);
986f2224f2cSRichard Henderson     uint64_t mask = -1ull << (64 - d.len) >> d.bofs;
987f2224f2cSRichard Henderson 
988f2224f2cSRichard Henderson     bf_store(env, d.addr, d.blen, data ^ mask, ra);
989f2224f2cSRichard Henderson 
990f2224f2cSRichard Henderson     return ((data & mask) << d.bofs) >> 32;
991f2224f2cSRichard Henderson }
992f2224f2cSRichard Henderson 
993f2224f2cSRichard Henderson uint32_t HELPER(bfclr_mem)(CPUM68KState *env, uint32_t addr,
994f2224f2cSRichard Henderson                            int32_t ofs, uint32_t len)
995f2224f2cSRichard Henderson {
996f2224f2cSRichard Henderson     uintptr_t ra = GETPC();
997f2224f2cSRichard Henderson     struct bf_data d = bf_prep(addr, ofs, len);
998f2224f2cSRichard Henderson     uint64_t data = bf_load(env, d.addr, d.blen, ra);
999f2224f2cSRichard Henderson     uint64_t mask = -1ull << (64 - d.len) >> d.bofs;
1000f2224f2cSRichard Henderson 
1001f2224f2cSRichard Henderson     bf_store(env, d.addr, d.blen, data & ~mask, ra);
1002f2224f2cSRichard Henderson 
1003f2224f2cSRichard Henderson     return ((data & mask) << d.bofs) >> 32;
1004f2224f2cSRichard Henderson }
1005f2224f2cSRichard Henderson 
1006f2224f2cSRichard Henderson uint32_t HELPER(bfset_mem)(CPUM68KState *env, uint32_t addr,
1007f2224f2cSRichard Henderson                            int32_t ofs, uint32_t len)
1008f2224f2cSRichard Henderson {
1009f2224f2cSRichard Henderson     uintptr_t ra = GETPC();
1010f2224f2cSRichard Henderson     struct bf_data d = bf_prep(addr, ofs, len);
1011f2224f2cSRichard Henderson     uint64_t data = bf_load(env, d.addr, d.blen, ra);
1012f2224f2cSRichard Henderson     uint64_t mask = -1ull << (64 - d.len) >> d.bofs;
1013f2224f2cSRichard Henderson 
1014f2224f2cSRichard Henderson     bf_store(env, d.addr, d.blen, data | mask, ra);
1015f2224f2cSRichard Henderson 
1016f2224f2cSRichard Henderson     return ((data & mask) << d.bofs) >> 32;
1017f2224f2cSRichard Henderson }
1018a45f1763SRichard Henderson 
1019a45f1763SRichard Henderson uint32_t HELPER(bfffo_reg)(uint32_t n, uint32_t ofs, uint32_t len)
1020a45f1763SRichard Henderson {
1021a45f1763SRichard Henderson     return (n ? clz32(n) : len) + ofs;
1022a45f1763SRichard Henderson }
1023a45f1763SRichard Henderson 
1024a45f1763SRichard Henderson uint64_t HELPER(bfffo_mem)(CPUM68KState *env, uint32_t addr,
1025a45f1763SRichard Henderson                            int32_t ofs, uint32_t len)
1026a45f1763SRichard Henderson {
1027a45f1763SRichard Henderson     uintptr_t ra = GETPC();
1028a45f1763SRichard Henderson     struct bf_data d = bf_prep(addr, ofs, len);
1029a45f1763SRichard Henderson     uint64_t data = bf_load(env, d.addr, d.blen, ra);
1030a45f1763SRichard Henderson     uint64_t mask = -1ull << (64 - d.len) >> d.bofs;
1031a45f1763SRichard Henderson     uint64_t n = (data & mask) << d.bofs;
1032a45f1763SRichard Henderson     uint32_t ffo = helper_bfffo_reg(n >> 32, ofs, d.len);
1033a45f1763SRichard Henderson 
1034a45f1763SRichard Henderson     /* Return FFO in the low word and N in the high word.
1035a45f1763SRichard Henderson        Note that because of MASK and the shift, the low word
1036a45f1763SRichard Henderson        is already zero.  */
1037a45f1763SRichard Henderson     return n | ffo;
1038a45f1763SRichard Henderson }
10398bf6cbafSLaurent Vivier 
10408bf6cbafSLaurent Vivier void HELPER(chk)(CPUM68KState *env, int32_t val, int32_t ub)
10418bf6cbafSLaurent Vivier {
10428bf6cbafSLaurent Vivier     /* From the specs:
10438bf6cbafSLaurent Vivier      *   X: Not affected, C,V,Z: Undefined,
10448bf6cbafSLaurent Vivier      *   N: Set if val < 0; cleared if val > ub, undefined otherwise
10458bf6cbafSLaurent Vivier      * We implement here values found from a real MC68040:
10468bf6cbafSLaurent Vivier      *   X,V,Z: Not affected
10478bf6cbafSLaurent Vivier      *   N: Set if val < 0; cleared if val >= 0
10488bf6cbafSLaurent Vivier      *   C: if 0 <= ub: set if val < 0 or val > ub, cleared otherwise
10498bf6cbafSLaurent Vivier      *      if 0 > ub: set if val > ub and val < 0, cleared otherwise
10508bf6cbafSLaurent Vivier      */
10518bf6cbafSLaurent Vivier     env->cc_n = val;
10528bf6cbafSLaurent Vivier     env->cc_c = 0 <= ub ? val < 0 || val > ub : val > ub && val < 0;
10538bf6cbafSLaurent Vivier 
10548bf6cbafSLaurent Vivier     if (val < 0 || val > ub) {
10558bf6cbafSLaurent Vivier         CPUState *cs = CPU(m68k_env_get_cpu(env));
10568bf6cbafSLaurent Vivier 
10578bf6cbafSLaurent Vivier         /* Recover PC and CC_OP for the beginning of the insn.  */
1058afd46fcaSPavel Dovgalyuk         cpu_restore_state(cs, GETPC(), true);
10598bf6cbafSLaurent Vivier 
10608bf6cbafSLaurent Vivier         /* flags have been modified by gen_flush_flags() */
10618bf6cbafSLaurent Vivier         env->cc_op = CC_OP_FLAGS;
10628bf6cbafSLaurent Vivier         /* Adjust PC to end of the insn.  */
10638bf6cbafSLaurent Vivier         env->pc += 2;
10648bf6cbafSLaurent Vivier 
10658bf6cbafSLaurent Vivier         cs->exception_index = EXCP_CHK;
10668bf6cbafSLaurent Vivier         cpu_loop_exit(cs);
10678bf6cbafSLaurent Vivier     }
10688bf6cbafSLaurent Vivier }
10698bf6cbafSLaurent Vivier 
10708bf6cbafSLaurent Vivier void HELPER(chk2)(CPUM68KState *env, int32_t val, int32_t lb, int32_t ub)
10718bf6cbafSLaurent Vivier {
10728bf6cbafSLaurent Vivier     /* From the specs:
10738bf6cbafSLaurent Vivier      *   X: Not affected, N,V: Undefined,
10748bf6cbafSLaurent Vivier      *   Z: Set if val is equal to lb or ub
10758bf6cbafSLaurent Vivier      *   C: Set if val < lb or val > ub, cleared otherwise
10768bf6cbafSLaurent Vivier      * We implement here values found from a real MC68040:
10778bf6cbafSLaurent Vivier      *   X,N,V: Not affected
10788bf6cbafSLaurent Vivier      *   Z: Set if val is equal to lb or ub
10798bf6cbafSLaurent Vivier      *   C: if lb <= ub: set if val < lb or val > ub, cleared otherwise
10808bf6cbafSLaurent Vivier      *      if lb > ub: set if val > ub and val < lb, cleared otherwise
10818bf6cbafSLaurent Vivier      */
10828bf6cbafSLaurent Vivier     env->cc_z = val != lb && val != ub;
10838bf6cbafSLaurent Vivier     env->cc_c = lb <= ub ? val < lb || val > ub : val > ub && val < lb;
10848bf6cbafSLaurent Vivier 
10858bf6cbafSLaurent Vivier     if (env->cc_c) {
10868bf6cbafSLaurent Vivier         CPUState *cs = CPU(m68k_env_get_cpu(env));
10878bf6cbafSLaurent Vivier 
10888bf6cbafSLaurent Vivier         /* Recover PC and CC_OP for the beginning of the insn.  */
1089afd46fcaSPavel Dovgalyuk         cpu_restore_state(cs, GETPC(), true);
10908bf6cbafSLaurent Vivier 
10918bf6cbafSLaurent Vivier         /* flags have been modified by gen_flush_flags() */
10928bf6cbafSLaurent Vivier         env->cc_op = CC_OP_FLAGS;
10938bf6cbafSLaurent Vivier         /* Adjust PC to end of the insn.  */
10948bf6cbafSLaurent Vivier         env->pc += 4;
10958bf6cbafSLaurent Vivier 
10968bf6cbafSLaurent Vivier         cs->exception_index = EXCP_CHK;
10978bf6cbafSLaurent Vivier         cpu_loop_exit(cs);
10988bf6cbafSLaurent Vivier     }
10998bf6cbafSLaurent Vivier }
1100