10633879fSpbrook /* 20633879fSpbrook * M68K helper routines 30633879fSpbrook * 40633879fSpbrook * Copyright (c) 2007 CodeSourcery 50633879fSpbrook * 60633879fSpbrook * This library is free software; you can redistribute it and/or 70633879fSpbrook * modify it under the terms of the GNU Lesser General Public 80633879fSpbrook * License as published by the Free Software Foundation; either 9d749fb85SThomas Huth * version 2.1 of the License, or (at your option) any later version. 100633879fSpbrook * 110633879fSpbrook * This library is distributed in the hope that it will be useful, 120633879fSpbrook * but WITHOUT ANY WARRANTY; without even the implied warranty of 130633879fSpbrook * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 140633879fSpbrook * Lesser General Public License for more details. 150633879fSpbrook * 160633879fSpbrook * You should have received a copy of the GNU Lesser General Public 178167ee88SBlue Swirl * License along with this library; if not, see <http://www.gnu.org/licenses/>. 180633879fSpbrook */ 19d8416665SPeter Maydell #include "qemu/osdep.h" 203e457172SBlue Swirl #include "cpu.h" 212ef6175aSRichard Henderson #include "exec/helper-proto.h" 2263c91552SPaolo Bonzini #include "exec/exec-all.h" 23f08b6170SPaolo Bonzini #include "exec/cpu_ldst.h" 246b5fe137SPhilippe Mathieu-Daudé #include "semihosting/semihost.h" 25be9568b4SRichard Henderson #include "tcg/tcg.h" 260633879fSpbrook 27*d5db810cSPhilippe Mathieu-Daudé #if !defined(CONFIG_USER_ONLY) 280633879fSpbrook 29d2f8fb8eSLaurent Vivier static void cf_rte(CPUM68KState *env) 300633879fSpbrook { 310633879fSpbrook uint32_t sp; 320633879fSpbrook uint32_t fmt; 330633879fSpbrook 340633879fSpbrook sp = env->aregs[7]; 35330edfccSRichard Henderson fmt = cpu_ldl_mmuidx_ra(env, sp, MMU_KERNEL_IDX, 0); 36330edfccSRichard Henderson env->pc = cpu_ldl_mmuidx_ra(env, sp + 4, MMU_KERNEL_IDX, 0); 370633879fSpbrook sp |= (fmt >> 28) & 3; 380633879fSpbrook env->aregs[7] = sp + 8; 3999c51448SRichard Henderson 40d2f8fb8eSLaurent Vivier cpu_m68k_set_sr(env, fmt); 410633879fSpbrook } 420633879fSpbrook 43d2f8fb8eSLaurent Vivier static void m68k_rte(CPUM68KState *env) 44d2f8fb8eSLaurent Vivier { 45d2f8fb8eSLaurent Vivier uint32_t sp; 46d2f8fb8eSLaurent Vivier uint16_t fmt; 47d2f8fb8eSLaurent Vivier uint16_t sr; 48d2f8fb8eSLaurent Vivier 49d2f8fb8eSLaurent Vivier sp = env->aregs[7]; 50d2f8fb8eSLaurent Vivier throwaway: 51330edfccSRichard Henderson sr = cpu_lduw_mmuidx_ra(env, sp, MMU_KERNEL_IDX, 0); 52d2f8fb8eSLaurent Vivier sp += 2; 53330edfccSRichard Henderson env->pc = cpu_ldl_mmuidx_ra(env, sp, MMU_KERNEL_IDX, 0); 54d2f8fb8eSLaurent Vivier sp += 4; 55d2f8fb8eSLaurent Vivier if (m68k_feature(env, M68K_FEATURE_QUAD_MULDIV)) { 56d2f8fb8eSLaurent Vivier /* all except 68000 */ 57330edfccSRichard Henderson fmt = cpu_lduw_mmuidx_ra(env, sp, MMU_KERNEL_IDX, 0); 58d2f8fb8eSLaurent Vivier sp += 2; 59d2f8fb8eSLaurent Vivier switch (fmt >> 12) { 60d2f8fb8eSLaurent Vivier case 0: 61d2f8fb8eSLaurent Vivier break; 62d2f8fb8eSLaurent Vivier case 1: 63d2f8fb8eSLaurent Vivier env->aregs[7] = sp; 64d2f8fb8eSLaurent Vivier cpu_m68k_set_sr(env, sr); 65d2f8fb8eSLaurent Vivier goto throwaway; 66d2f8fb8eSLaurent Vivier case 2: 67d2f8fb8eSLaurent Vivier case 3: 68d2f8fb8eSLaurent Vivier sp += 4; 69d2f8fb8eSLaurent Vivier break; 70d2f8fb8eSLaurent Vivier case 4: 71d2f8fb8eSLaurent Vivier sp += 8; 72d2f8fb8eSLaurent Vivier break; 73d2f8fb8eSLaurent Vivier case 7: 74d2f8fb8eSLaurent Vivier sp += 52; 75d2f8fb8eSLaurent Vivier break; 76d2f8fb8eSLaurent Vivier } 77d2f8fb8eSLaurent Vivier } 78d2f8fb8eSLaurent Vivier env->aregs[7] = sp; 79d2f8fb8eSLaurent Vivier cpu_m68k_set_sr(env, sr); 800633879fSpbrook } 810633879fSpbrook 825beb144eSLaurent Vivier static const char *m68k_exception_name(int index) 835beb144eSLaurent Vivier { 845beb144eSLaurent Vivier switch (index) { 855beb144eSLaurent Vivier case EXCP_ACCESS: 865beb144eSLaurent Vivier return "Access Fault"; 875beb144eSLaurent Vivier case EXCP_ADDRESS: 885beb144eSLaurent Vivier return "Address Error"; 895beb144eSLaurent Vivier case EXCP_ILLEGAL: 905beb144eSLaurent Vivier return "Illegal Instruction"; 915beb144eSLaurent Vivier case EXCP_DIV0: 925beb144eSLaurent Vivier return "Divide by Zero"; 935beb144eSLaurent Vivier case EXCP_CHK: 945beb144eSLaurent Vivier return "CHK/CHK2"; 955beb144eSLaurent Vivier case EXCP_TRAPCC: 965beb144eSLaurent Vivier return "FTRAPcc, TRAPcc, TRAPV"; 975beb144eSLaurent Vivier case EXCP_PRIVILEGE: 985beb144eSLaurent Vivier return "Privilege Violation"; 995beb144eSLaurent Vivier case EXCP_TRACE: 1005beb144eSLaurent Vivier return "Trace"; 1015beb144eSLaurent Vivier case EXCP_LINEA: 1025beb144eSLaurent Vivier return "A-Line"; 1035beb144eSLaurent Vivier case EXCP_LINEF: 1045beb144eSLaurent Vivier return "F-Line"; 1055beb144eSLaurent Vivier case EXCP_DEBEGBP: /* 68020/030 only */ 1065beb144eSLaurent Vivier return "Copro Protocol Violation"; 1075beb144eSLaurent Vivier case EXCP_FORMAT: 1085beb144eSLaurent Vivier return "Format Error"; 1095beb144eSLaurent Vivier case EXCP_UNINITIALIZED: 110cba42d61SMichael Tokarev return "Uninitialized Interrupt"; 1115beb144eSLaurent Vivier case EXCP_SPURIOUS: 1125beb144eSLaurent Vivier return "Spurious Interrupt"; 1135beb144eSLaurent Vivier case EXCP_INT_LEVEL_1: 1145beb144eSLaurent Vivier return "Level 1 Interrupt"; 1155beb144eSLaurent Vivier case EXCP_INT_LEVEL_1 + 1: 1165beb144eSLaurent Vivier return "Level 2 Interrupt"; 1175beb144eSLaurent Vivier case EXCP_INT_LEVEL_1 + 2: 1185beb144eSLaurent Vivier return "Level 3 Interrupt"; 1195beb144eSLaurent Vivier case EXCP_INT_LEVEL_1 + 3: 1205beb144eSLaurent Vivier return "Level 4 Interrupt"; 1215beb144eSLaurent Vivier case EXCP_INT_LEVEL_1 + 4: 1225beb144eSLaurent Vivier return "Level 5 Interrupt"; 1235beb144eSLaurent Vivier case EXCP_INT_LEVEL_1 + 5: 1245beb144eSLaurent Vivier return "Level 6 Interrupt"; 1255beb144eSLaurent Vivier case EXCP_INT_LEVEL_1 + 6: 1265beb144eSLaurent Vivier return "Level 7 Interrupt"; 1275beb144eSLaurent Vivier case EXCP_TRAP0: 1285beb144eSLaurent Vivier return "TRAP #0"; 1295beb144eSLaurent Vivier case EXCP_TRAP0 + 1: 1305beb144eSLaurent Vivier return "TRAP #1"; 1315beb144eSLaurent Vivier case EXCP_TRAP0 + 2: 1325beb144eSLaurent Vivier return "TRAP #2"; 1335beb144eSLaurent Vivier case EXCP_TRAP0 + 3: 1345beb144eSLaurent Vivier return "TRAP #3"; 1355beb144eSLaurent Vivier case EXCP_TRAP0 + 4: 1365beb144eSLaurent Vivier return "TRAP #4"; 1375beb144eSLaurent Vivier case EXCP_TRAP0 + 5: 1385beb144eSLaurent Vivier return "TRAP #5"; 1395beb144eSLaurent Vivier case EXCP_TRAP0 + 6: 1405beb144eSLaurent Vivier return "TRAP #6"; 1415beb144eSLaurent Vivier case EXCP_TRAP0 + 7: 1425beb144eSLaurent Vivier return "TRAP #7"; 1435beb144eSLaurent Vivier case EXCP_TRAP0 + 8: 1445beb144eSLaurent Vivier return "TRAP #8"; 1455beb144eSLaurent Vivier case EXCP_TRAP0 + 9: 1465beb144eSLaurent Vivier return "TRAP #9"; 1475beb144eSLaurent Vivier case EXCP_TRAP0 + 10: 1485beb144eSLaurent Vivier return "TRAP #10"; 1495beb144eSLaurent Vivier case EXCP_TRAP0 + 11: 1505beb144eSLaurent Vivier return "TRAP #11"; 1515beb144eSLaurent Vivier case EXCP_TRAP0 + 12: 1525beb144eSLaurent Vivier return "TRAP #12"; 1535beb144eSLaurent Vivier case EXCP_TRAP0 + 13: 1545beb144eSLaurent Vivier return "TRAP #13"; 1555beb144eSLaurent Vivier case EXCP_TRAP0 + 14: 1565beb144eSLaurent Vivier return "TRAP #14"; 1575beb144eSLaurent Vivier case EXCP_TRAP0 + 15: 1585beb144eSLaurent Vivier return "TRAP #15"; 1595beb144eSLaurent Vivier case EXCP_FP_BSUN: 1605beb144eSLaurent Vivier return "FP Branch/Set on unordered condition"; 1615beb144eSLaurent Vivier case EXCP_FP_INEX: 1625beb144eSLaurent Vivier return "FP Inexact Result"; 1635beb144eSLaurent Vivier case EXCP_FP_DZ: 1645beb144eSLaurent Vivier return "FP Divide by Zero"; 1655beb144eSLaurent Vivier case EXCP_FP_UNFL: 1665beb144eSLaurent Vivier return "FP Underflow"; 1675beb144eSLaurent Vivier case EXCP_FP_OPERR: 1685beb144eSLaurent Vivier return "FP Operand Error"; 1695beb144eSLaurent Vivier case EXCP_FP_OVFL: 1705beb144eSLaurent Vivier return "FP Overflow"; 1715beb144eSLaurent Vivier case EXCP_FP_SNAN: 1725beb144eSLaurent Vivier return "FP Signaling NAN"; 1735beb144eSLaurent Vivier case EXCP_FP_UNIMP: 1745beb144eSLaurent Vivier return "FP Unimplemented Data Type"; 1755beb144eSLaurent Vivier case EXCP_MMU_CONF: /* 68030/68851 only */ 1765beb144eSLaurent Vivier return "MMU Configuration Error"; 1775beb144eSLaurent Vivier case EXCP_MMU_ILLEGAL: /* 68851 only */ 1785beb144eSLaurent Vivier return "MMU Illegal Operation"; 1795beb144eSLaurent Vivier case EXCP_MMU_ACCESS: /* 68851 only */ 1805beb144eSLaurent Vivier return "MMU Access Level Violation"; 1815beb144eSLaurent Vivier case 64 ... 255: 1825beb144eSLaurent Vivier return "User Defined Vector"; 1835beb144eSLaurent Vivier } 1845beb144eSLaurent Vivier return "Unassigned"; 1855beb144eSLaurent Vivier } 1865beb144eSLaurent Vivier 187d2f8fb8eSLaurent Vivier static void cf_interrupt_all(CPUM68KState *env, int is_hw) 1880633879fSpbrook { 189a8d92fd8SRichard Henderson CPUState *cs = env_cpu(env); 1900633879fSpbrook uint32_t sp; 1915beb144eSLaurent Vivier uint32_t sr; 1920633879fSpbrook uint32_t fmt; 1930633879fSpbrook uint32_t retaddr; 1940633879fSpbrook uint32_t vector; 1950633879fSpbrook 1960633879fSpbrook fmt = 0; 1970633879fSpbrook retaddr = env->pc; 1980633879fSpbrook 1990633879fSpbrook if (!is_hw) { 20027103424SAndreas Färber switch (cs->exception_index) { 2010633879fSpbrook case EXCP_RTE: 2020633879fSpbrook /* Return from an exception. */ 203d2f8fb8eSLaurent Vivier cf_rte(env); 2040633879fSpbrook return; 205a87295e8Spbrook case EXCP_HALT_INSN: 206cfe67cefSLeon Alrae if (semihosting_enabled() 207a87295e8Spbrook && (env->sr & SR_S) != 0 208a87295e8Spbrook && (env->pc & 3) == 0 20931871141SBlue Swirl && cpu_lduw_code(env, env->pc - 4) == 0x4e71 21031871141SBlue Swirl && cpu_ldl_code(env, env->pc) == 0x4e7bf000) { 211a87295e8Spbrook env->pc += 4; 212a87295e8Spbrook do_m68k_semihosting(env, env->dregs[0]); 213a87295e8Spbrook return; 214a87295e8Spbrook } 215259186a7SAndreas Färber cs->halted = 1; 21627103424SAndreas Färber cs->exception_index = EXCP_HLT; 2175638d180SAndreas Färber cpu_loop_exit(cs); 218a87295e8Spbrook return; 2190633879fSpbrook } 22027103424SAndreas Färber if (cs->exception_index >= EXCP_TRAP0 22127103424SAndreas Färber && cs->exception_index <= EXCP_TRAP15) { 2220633879fSpbrook /* Move the PC after the trap instruction. */ 2230633879fSpbrook retaddr += 2; 2240633879fSpbrook } 2250633879fSpbrook } 2260633879fSpbrook 22727103424SAndreas Färber vector = cs->exception_index << 2; 2280633879fSpbrook 2295beb144eSLaurent Vivier sr = env->sr | cpu_m68k_get_ccr(env); 2305beb144eSLaurent Vivier if (qemu_loglevel_mask(CPU_LOG_INT)) { 2315beb144eSLaurent Vivier static int count; 2325beb144eSLaurent Vivier qemu_log("INT %6d: %s(%#x) pc=%08x sp=%08x sr=%04x\n", 2335beb144eSLaurent Vivier ++count, m68k_exception_name(cs->exception_index), 2345beb144eSLaurent Vivier vector, env->pc, env->aregs[7], sr); 2355beb144eSLaurent Vivier } 2365beb144eSLaurent Vivier 2370633879fSpbrook fmt |= 0x40000000; 2380633879fSpbrook fmt |= vector << 16; 2395beb144eSLaurent Vivier fmt |= sr; 2400633879fSpbrook 24120dcee94Spbrook env->sr |= SR_S; 24220dcee94Spbrook if (is_hw) { 24320dcee94Spbrook env->sr = (env->sr & ~SR_I) | (env->pending_level << SR_I_SHIFT); 24420dcee94Spbrook env->sr &= ~SR_M; 24520dcee94Spbrook } 24620dcee94Spbrook m68k_switch_sp(env); 2470c8ff723SGreg Ungerer sp = env->aregs[7]; 2480c8ff723SGreg Ungerer fmt |= (sp & 3) << 28; 24920dcee94Spbrook 2500633879fSpbrook /* ??? This could cause MMU faults. */ 2510633879fSpbrook sp &= ~3; 2520633879fSpbrook sp -= 4; 253330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, retaddr, MMU_KERNEL_IDX, 0); 2540633879fSpbrook sp -= 4; 255330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, fmt, MMU_KERNEL_IDX, 0); 2560633879fSpbrook env->aregs[7] = sp; 2570633879fSpbrook /* Jump to vector. */ 258330edfccSRichard Henderson env->pc = cpu_ldl_mmuidx_ra(env, env->vbr + vector, MMU_KERNEL_IDX, 0); 2590633879fSpbrook } 2600633879fSpbrook 261d2f8fb8eSLaurent Vivier static inline void do_stack_frame(CPUM68KState *env, uint32_t *sp, 262d2f8fb8eSLaurent Vivier uint16_t format, uint16_t sr, 263d2f8fb8eSLaurent Vivier uint32_t addr, uint32_t retaddr) 264d2f8fb8eSLaurent Vivier { 265000761dcSPavel Dovgalyuk if (m68k_feature(env, M68K_FEATURE_QUAD_MULDIV)) { 266000761dcSPavel Dovgalyuk /* all except 68000 */ 267a8d92fd8SRichard Henderson CPUState *cs = env_cpu(env); 268d2f8fb8eSLaurent Vivier switch (format) { 269d2f8fb8eSLaurent Vivier case 4: 270d2f8fb8eSLaurent Vivier *sp -= 4; 271330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, *sp, env->pc, MMU_KERNEL_IDX, 0); 272d2f8fb8eSLaurent Vivier *sp -= 4; 273330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, *sp, addr, MMU_KERNEL_IDX, 0); 274d2f8fb8eSLaurent Vivier break; 275d2f8fb8eSLaurent Vivier case 3: 276d2f8fb8eSLaurent Vivier case 2: 277d2f8fb8eSLaurent Vivier *sp -= 4; 278330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, *sp, addr, MMU_KERNEL_IDX, 0); 279d2f8fb8eSLaurent Vivier break; 280d2f8fb8eSLaurent Vivier } 281d2f8fb8eSLaurent Vivier *sp -= 2; 282330edfccSRichard Henderson cpu_stw_mmuidx_ra(env, *sp, (format << 12) + (cs->exception_index << 2), 283330edfccSRichard Henderson MMU_KERNEL_IDX, 0); 284000761dcSPavel Dovgalyuk } 285d2f8fb8eSLaurent Vivier *sp -= 4; 286330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, *sp, retaddr, MMU_KERNEL_IDX, 0); 287d2f8fb8eSLaurent Vivier *sp -= 2; 288330edfccSRichard Henderson cpu_stw_mmuidx_ra(env, *sp, sr, MMU_KERNEL_IDX, 0); 289d2f8fb8eSLaurent Vivier } 290d2f8fb8eSLaurent Vivier 291d2f8fb8eSLaurent Vivier static void m68k_interrupt_all(CPUM68KState *env, int is_hw) 292d2f8fb8eSLaurent Vivier { 293a8d92fd8SRichard Henderson CPUState *cs = env_cpu(env); 294d2f8fb8eSLaurent Vivier uint32_t sp; 295d2f8fb8eSLaurent Vivier uint32_t retaddr; 296d2f8fb8eSLaurent Vivier uint32_t vector; 297d2f8fb8eSLaurent Vivier uint16_t sr, oldsr; 298d2f8fb8eSLaurent Vivier 299d2f8fb8eSLaurent Vivier retaddr = env->pc; 300d2f8fb8eSLaurent Vivier 301d2f8fb8eSLaurent Vivier if (!is_hw) { 302d2f8fb8eSLaurent Vivier switch (cs->exception_index) { 303d2f8fb8eSLaurent Vivier case EXCP_RTE: 304d2f8fb8eSLaurent Vivier /* Return from an exception. */ 305d2f8fb8eSLaurent Vivier m68k_rte(env); 306d2f8fb8eSLaurent Vivier return; 307d2f8fb8eSLaurent Vivier case EXCP_TRAP0 ... EXCP_TRAP15: 308d2f8fb8eSLaurent Vivier /* Move the PC after the trap instruction. */ 309d2f8fb8eSLaurent Vivier retaddr += 2; 310d2f8fb8eSLaurent Vivier break; 311d2f8fb8eSLaurent Vivier } 312d2f8fb8eSLaurent Vivier } 313d2f8fb8eSLaurent Vivier 314d2f8fb8eSLaurent Vivier vector = cs->exception_index << 2; 315d2f8fb8eSLaurent Vivier 316d2f8fb8eSLaurent Vivier sr = env->sr | cpu_m68k_get_ccr(env); 317d2f8fb8eSLaurent Vivier if (qemu_loglevel_mask(CPU_LOG_INT)) { 318d2f8fb8eSLaurent Vivier static int count; 319d2f8fb8eSLaurent Vivier qemu_log("INT %6d: %s(%#x) pc=%08x sp=%08x sr=%04x\n", 320d2f8fb8eSLaurent Vivier ++count, m68k_exception_name(cs->exception_index), 321d2f8fb8eSLaurent Vivier vector, env->pc, env->aregs[7], sr); 322d2f8fb8eSLaurent Vivier } 323d2f8fb8eSLaurent Vivier 324d2f8fb8eSLaurent Vivier /* 325d2f8fb8eSLaurent Vivier * MC68040UM/AD, chapter 9.3.10 326d2f8fb8eSLaurent Vivier */ 327d2f8fb8eSLaurent Vivier 328d2f8fb8eSLaurent Vivier /* "the processor first make an internal copy" */ 329d2f8fb8eSLaurent Vivier oldsr = sr; 330d2f8fb8eSLaurent Vivier /* "set the mode to supervisor" */ 331d2f8fb8eSLaurent Vivier sr |= SR_S; 332d2f8fb8eSLaurent Vivier /* "suppress tracing" */ 333d2f8fb8eSLaurent Vivier sr &= ~SR_T; 334d2f8fb8eSLaurent Vivier /* "sets the processor interrupt mask" */ 335d2f8fb8eSLaurent Vivier if (is_hw) { 336d2f8fb8eSLaurent Vivier sr |= (env->sr & ~SR_I) | (env->pending_level << SR_I_SHIFT); 337d2f8fb8eSLaurent Vivier } 338d2f8fb8eSLaurent Vivier cpu_m68k_set_sr(env, sr); 339d2f8fb8eSLaurent Vivier sp = env->aregs[7]; 340d2f8fb8eSLaurent Vivier 341a9431a03SMark Cave-Ayland if (!m68k_feature(env, M68K_FEATURE_UNALIGNED_DATA)) { 342d2f8fb8eSLaurent Vivier sp &= ~1; 343a9431a03SMark Cave-Ayland } 344a9431a03SMark Cave-Ayland 34588b2fef6SLaurent Vivier if (cs->exception_index == EXCP_ACCESS) { 34688b2fef6SLaurent Vivier if (env->mmu.fault) { 34788b2fef6SLaurent Vivier cpu_abort(cs, "DOUBLE MMU FAULT\n"); 34888b2fef6SLaurent Vivier } 34988b2fef6SLaurent Vivier env->mmu.fault = true; 350330edfccSRichard Henderson /* push data 3 */ 35188b2fef6SLaurent Vivier sp -= 4; 352330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 353330edfccSRichard Henderson /* push data 2 */ 35488b2fef6SLaurent Vivier sp -= 4; 355330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 356330edfccSRichard Henderson /* push data 1 */ 35788b2fef6SLaurent Vivier sp -= 4; 358330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 359330edfccSRichard Henderson /* write back 1 / push data 0 */ 36088b2fef6SLaurent Vivier sp -= 4; 361330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 362330edfccSRichard Henderson /* write back 1 address */ 36388b2fef6SLaurent Vivier sp -= 4; 364330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 365330edfccSRichard Henderson /* write back 2 data */ 36688b2fef6SLaurent Vivier sp -= 4; 367330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 368330edfccSRichard Henderson /* write back 2 address */ 36988b2fef6SLaurent Vivier sp -= 4; 370330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 371330edfccSRichard Henderson /* write back 3 data */ 37288b2fef6SLaurent Vivier sp -= 4; 373330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 374330edfccSRichard Henderson /* write back 3 address */ 37588b2fef6SLaurent Vivier sp -= 4; 376330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, env->mmu.ar, MMU_KERNEL_IDX, 0); 377330edfccSRichard Henderson /* fault address */ 37888b2fef6SLaurent Vivier sp -= 4; 379330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, env->mmu.ar, MMU_KERNEL_IDX, 0); 380330edfccSRichard Henderson /* write back 1 status */ 38188b2fef6SLaurent Vivier sp -= 2; 382330edfccSRichard Henderson cpu_stw_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 383330edfccSRichard Henderson /* write back 2 status */ 38488b2fef6SLaurent Vivier sp -= 2; 385330edfccSRichard Henderson cpu_stw_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 386330edfccSRichard Henderson /* write back 3 status */ 38788b2fef6SLaurent Vivier sp -= 2; 388330edfccSRichard Henderson cpu_stw_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 389330edfccSRichard Henderson /* special status word */ 39088b2fef6SLaurent Vivier sp -= 2; 391330edfccSRichard Henderson cpu_stw_mmuidx_ra(env, sp, env->mmu.ssw, MMU_KERNEL_IDX, 0); 392330edfccSRichard Henderson /* effective address */ 39388b2fef6SLaurent Vivier sp -= 4; 394330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, env->mmu.ar, MMU_KERNEL_IDX, 0); 395330edfccSRichard Henderson 39688b2fef6SLaurent Vivier do_stack_frame(env, &sp, 7, oldsr, 0, retaddr); 39788b2fef6SLaurent Vivier env->mmu.fault = false; 39888b2fef6SLaurent Vivier if (qemu_loglevel_mask(CPU_LOG_INT)) { 39988b2fef6SLaurent Vivier qemu_log(" " 4005fa9f1f2SLaurent Vivier "ssw: %08x ea: %08x sfc: %d dfc: %d\n", 4015fa9f1f2SLaurent Vivier env->mmu.ssw, env->mmu.ar, env->sfc, env->dfc); 40288b2fef6SLaurent Vivier } 40388b2fef6SLaurent Vivier } else if (cs->exception_index == EXCP_ADDRESS) { 404d2f8fb8eSLaurent Vivier do_stack_frame(env, &sp, 2, oldsr, 0, retaddr); 405d2f8fb8eSLaurent Vivier } else if (cs->exception_index == EXCP_ILLEGAL || 406d2f8fb8eSLaurent Vivier cs->exception_index == EXCP_DIV0 || 407d2f8fb8eSLaurent Vivier cs->exception_index == EXCP_CHK || 408d2f8fb8eSLaurent Vivier cs->exception_index == EXCP_TRAPCC || 409d2f8fb8eSLaurent Vivier cs->exception_index == EXCP_TRACE) { 410d2f8fb8eSLaurent Vivier /* FIXME: addr is not only env->pc */ 411d2f8fb8eSLaurent Vivier do_stack_frame(env, &sp, 2, oldsr, env->pc, retaddr); 412d2f8fb8eSLaurent Vivier } else if (is_hw && oldsr & SR_M && 413d2f8fb8eSLaurent Vivier cs->exception_index >= EXCP_SPURIOUS && 414d2f8fb8eSLaurent Vivier cs->exception_index <= EXCP_INT_LEVEL_7) { 415d2f8fb8eSLaurent Vivier do_stack_frame(env, &sp, 0, oldsr, 0, retaddr); 416d2f8fb8eSLaurent Vivier oldsr = sr; 417d2f8fb8eSLaurent Vivier env->aregs[7] = sp; 418d2f8fb8eSLaurent Vivier cpu_m68k_set_sr(env, sr &= ~SR_M); 419d2f8fb8eSLaurent Vivier sp = env->aregs[7] & ~1; 420d2f8fb8eSLaurent Vivier do_stack_frame(env, &sp, 1, oldsr, 0, retaddr); 421d2f8fb8eSLaurent Vivier } else { 422d2f8fb8eSLaurent Vivier do_stack_frame(env, &sp, 0, oldsr, 0, retaddr); 423d2f8fb8eSLaurent Vivier } 424d2f8fb8eSLaurent Vivier 425d2f8fb8eSLaurent Vivier env->aregs[7] = sp; 426d2f8fb8eSLaurent Vivier /* Jump to vector. */ 427330edfccSRichard Henderson env->pc = cpu_ldl_mmuidx_ra(env, env->vbr + vector, MMU_KERNEL_IDX, 0); 428d2f8fb8eSLaurent Vivier } 429d2f8fb8eSLaurent Vivier 430d2f8fb8eSLaurent Vivier static void do_interrupt_all(CPUM68KState *env, int is_hw) 431d2f8fb8eSLaurent Vivier { 432d2f8fb8eSLaurent Vivier if (m68k_feature(env, M68K_FEATURE_M68000)) { 433d2f8fb8eSLaurent Vivier m68k_interrupt_all(env, is_hw); 434d2f8fb8eSLaurent Vivier return; 435d2f8fb8eSLaurent Vivier } 436d2f8fb8eSLaurent Vivier cf_interrupt_all(env, is_hw); 437d2f8fb8eSLaurent Vivier } 438d2f8fb8eSLaurent Vivier 43997a8ea5aSAndreas Färber void m68k_cpu_do_interrupt(CPUState *cs) 4403c688828SBlue Swirl { 44197a8ea5aSAndreas Färber M68kCPU *cpu = M68K_CPU(cs); 44297a8ea5aSAndreas Färber CPUM68KState *env = &cpu->env; 44397a8ea5aSAndreas Färber 44431871141SBlue Swirl do_interrupt_all(env, 0); 4453c688828SBlue Swirl } 4463c688828SBlue Swirl 447ab409bb3SRichard Henderson static inline void do_interrupt_m68k_hardirq(CPUM68KState *env) 4483c688828SBlue Swirl { 44931871141SBlue Swirl do_interrupt_all(env, 1); 4503c688828SBlue Swirl } 45188b2fef6SLaurent Vivier 452e1aaf3a8SPeter Maydell void m68k_cpu_transaction_failed(CPUState *cs, hwaddr physaddr, vaddr addr, 453e1aaf3a8SPeter Maydell unsigned size, MMUAccessType access_type, 454e1aaf3a8SPeter Maydell int mmu_idx, MemTxAttrs attrs, 455e1aaf3a8SPeter Maydell MemTxResult response, uintptr_t retaddr) 45688b2fef6SLaurent Vivier { 45788b2fef6SLaurent Vivier M68kCPU *cpu = M68K_CPU(cs); 45888b2fef6SLaurent Vivier CPUM68KState *env = &cpu->env; 459e1aaf3a8SPeter Maydell 460e1aaf3a8SPeter Maydell cpu_restore_state(cs, retaddr, true); 46188b2fef6SLaurent Vivier 46288b2fef6SLaurent Vivier if (m68k_feature(env, M68K_FEATURE_M68040)) { 463e55886c3SLaurent Vivier env->mmu.mmusr = 0; 464d6cbd8f7SMark Cave-Ayland 465d6cbd8f7SMark Cave-Ayland /* 466d6cbd8f7SMark Cave-Ayland * According to the MC68040 users manual the ATC bit of the SSW is 467d6cbd8f7SMark Cave-Ayland * used to distinguish between ATC faults and physical bus errors. 468d6cbd8f7SMark Cave-Ayland * In the case of a bus error e.g. during nubus read from an empty 469d6cbd8f7SMark Cave-Ayland * slot this bit should not be set 470d6cbd8f7SMark Cave-Ayland */ 471d6cbd8f7SMark Cave-Ayland if (response != MEMTX_DECODE_ERROR) { 47288b2fef6SLaurent Vivier env->mmu.ssw |= M68K_ATC_040; 473d6cbd8f7SMark Cave-Ayland } 474d6cbd8f7SMark Cave-Ayland 47588b2fef6SLaurent Vivier /* FIXME: manage MMU table access error */ 47688b2fef6SLaurent Vivier env->mmu.ssw &= ~M68K_TM_040; 47788b2fef6SLaurent Vivier if (env->sr & SR_S) { /* SUPERVISOR */ 47888b2fef6SLaurent Vivier env->mmu.ssw |= M68K_TM_040_SUPER; 47988b2fef6SLaurent Vivier } 480e1aaf3a8SPeter Maydell if (access_type == MMU_INST_FETCH) { /* instruction or data */ 48188b2fef6SLaurent Vivier env->mmu.ssw |= M68K_TM_040_CODE; 48288b2fef6SLaurent Vivier } else { 48388b2fef6SLaurent Vivier env->mmu.ssw |= M68K_TM_040_DATA; 48488b2fef6SLaurent Vivier } 48588b2fef6SLaurent Vivier env->mmu.ssw &= ~M68K_BA_SIZE_MASK; 48688b2fef6SLaurent Vivier switch (size) { 48788b2fef6SLaurent Vivier case 1: 48888b2fef6SLaurent Vivier env->mmu.ssw |= M68K_BA_SIZE_BYTE; 48988b2fef6SLaurent Vivier break; 49088b2fef6SLaurent Vivier case 2: 49188b2fef6SLaurent Vivier env->mmu.ssw |= M68K_BA_SIZE_WORD; 49288b2fef6SLaurent Vivier break; 49388b2fef6SLaurent Vivier case 4: 49488b2fef6SLaurent Vivier env->mmu.ssw |= M68K_BA_SIZE_LONG; 49588b2fef6SLaurent Vivier break; 49688b2fef6SLaurent Vivier } 49788b2fef6SLaurent Vivier 498e1aaf3a8SPeter Maydell if (access_type != MMU_DATA_STORE) { 49988b2fef6SLaurent Vivier env->mmu.ssw |= M68K_RW_040; 50088b2fef6SLaurent Vivier } 50188b2fef6SLaurent Vivier 50288b2fef6SLaurent Vivier env->mmu.ar = addr; 50388b2fef6SLaurent Vivier 50488b2fef6SLaurent Vivier cs->exception_index = EXCP_ACCESS; 50588b2fef6SLaurent Vivier cpu_loop_exit(cs); 50688b2fef6SLaurent Vivier } 50788b2fef6SLaurent Vivier } 508e1f3808eSpbrook 509ab409bb3SRichard Henderson bool m68k_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 510ab409bb3SRichard Henderson { 511ab409bb3SRichard Henderson M68kCPU *cpu = M68K_CPU(cs); 512ab409bb3SRichard Henderson CPUM68KState *env = &cpu->env; 513ab409bb3SRichard Henderson 514ab409bb3SRichard Henderson if (interrupt_request & CPU_INTERRUPT_HARD 515ab409bb3SRichard Henderson && ((env->sr & SR_I) >> SR_I_SHIFT) < env->pending_level) { 516808d77bcSLucien Murray-Pitts /* 517808d77bcSLucien Murray-Pitts * Real hardware gets the interrupt vector via an IACK cycle 518808d77bcSLucien Murray-Pitts * at this point. Current emulated hardware doesn't rely on 519808d77bcSLucien Murray-Pitts * this, so we provide/save the vector when the interrupt is 520808d77bcSLucien Murray-Pitts * first signalled. 521808d77bcSLucien Murray-Pitts */ 522ab409bb3SRichard Henderson cs->exception_index = env->pending_vector; 523ab409bb3SRichard Henderson do_interrupt_m68k_hardirq(env); 524ab409bb3SRichard Henderson return true; 525ab409bb3SRichard Henderson } 526ab409bb3SRichard Henderson return false; 527ab409bb3SRichard Henderson } 528ab409bb3SRichard Henderson 529*d5db810cSPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */ 530*d5db810cSPhilippe Mathieu-Daudé 5310ccb9c1dSLaurent Vivier static void raise_exception_ra(CPUM68KState *env, int tt, uintptr_t raddr) 532e1f3808eSpbrook { 533a8d92fd8SRichard Henderson CPUState *cs = env_cpu(env); 53427103424SAndreas Färber 53527103424SAndreas Färber cs->exception_index = tt; 5360ccb9c1dSLaurent Vivier cpu_loop_exit_restore(cs, raddr); 5370ccb9c1dSLaurent Vivier } 5380ccb9c1dSLaurent Vivier 5390ccb9c1dSLaurent Vivier static void raise_exception(CPUM68KState *env, int tt) 5400ccb9c1dSLaurent Vivier { 5410ccb9c1dSLaurent Vivier raise_exception_ra(env, tt, 0); 542e1f3808eSpbrook } 543e1f3808eSpbrook 54431871141SBlue Swirl void HELPER(raise_exception)(CPUM68KState *env, uint32_t tt) 545e1f3808eSpbrook { 54631871141SBlue Swirl raise_exception(env, tt); 547e1f3808eSpbrook } 548e1f3808eSpbrook 5490ccb9c1dSLaurent Vivier void HELPER(divuw)(CPUM68KState *env, int destr, uint32_t den) 550e1f3808eSpbrook { 5510ccb9c1dSLaurent Vivier uint32_t num = env->dregs[destr]; 5520ccb9c1dSLaurent Vivier uint32_t quot, rem; 5530ccb9c1dSLaurent Vivier 5540ccb9c1dSLaurent Vivier if (den == 0) { 5550ccb9c1dSLaurent Vivier raise_exception_ra(env, EXCP_DIV0, GETPC()); 5560ccb9c1dSLaurent Vivier } 5570ccb9c1dSLaurent Vivier quot = num / den; 5580ccb9c1dSLaurent Vivier rem = num % den; 5590ccb9c1dSLaurent Vivier 5600ccb9c1dSLaurent Vivier env->cc_c = 0; /* always cleared, even if overflow */ 5610ccb9c1dSLaurent Vivier if (quot > 0xffff) { 5620ccb9c1dSLaurent Vivier env->cc_v = -1; 563808d77bcSLucien Murray-Pitts /* 564808d77bcSLucien Murray-Pitts * real 68040 keeps N and unset Z on overflow, 5650ccb9c1dSLaurent Vivier * whereas documentation says "undefined" 5660ccb9c1dSLaurent Vivier */ 5670ccb9c1dSLaurent Vivier env->cc_z = 1; 5680ccb9c1dSLaurent Vivier return; 5690ccb9c1dSLaurent Vivier } 5700ccb9c1dSLaurent Vivier env->dregs[destr] = deposit32(quot, 16, 16, rem); 5710ccb9c1dSLaurent Vivier env->cc_z = (int16_t)quot; 5720ccb9c1dSLaurent Vivier env->cc_n = (int16_t)quot; 5730ccb9c1dSLaurent Vivier env->cc_v = 0; 5740ccb9c1dSLaurent Vivier } 5750ccb9c1dSLaurent Vivier 5760ccb9c1dSLaurent Vivier void HELPER(divsw)(CPUM68KState *env, int destr, int32_t den) 5770ccb9c1dSLaurent Vivier { 5780ccb9c1dSLaurent Vivier int32_t num = env->dregs[destr]; 5790ccb9c1dSLaurent Vivier uint32_t quot, rem; 5800ccb9c1dSLaurent Vivier 5810ccb9c1dSLaurent Vivier if (den == 0) { 5820ccb9c1dSLaurent Vivier raise_exception_ra(env, EXCP_DIV0, GETPC()); 5830ccb9c1dSLaurent Vivier } 5840ccb9c1dSLaurent Vivier quot = num / den; 5850ccb9c1dSLaurent Vivier rem = num % den; 5860ccb9c1dSLaurent Vivier 5870ccb9c1dSLaurent Vivier env->cc_c = 0; /* always cleared, even if overflow */ 5880ccb9c1dSLaurent Vivier if (quot != (int16_t)quot) { 5890ccb9c1dSLaurent Vivier env->cc_v = -1; 5900ccb9c1dSLaurent Vivier /* nothing else is modified */ 591808d77bcSLucien Murray-Pitts /* 592808d77bcSLucien Murray-Pitts * real 68040 keeps N and unset Z on overflow, 5930ccb9c1dSLaurent Vivier * whereas documentation says "undefined" 5940ccb9c1dSLaurent Vivier */ 5950ccb9c1dSLaurent Vivier env->cc_z = 1; 5960ccb9c1dSLaurent Vivier return; 5970ccb9c1dSLaurent Vivier } 5980ccb9c1dSLaurent Vivier env->dregs[destr] = deposit32(quot, 16, 16, rem); 5990ccb9c1dSLaurent Vivier env->cc_z = (int16_t)quot; 6000ccb9c1dSLaurent Vivier env->cc_n = (int16_t)quot; 6010ccb9c1dSLaurent Vivier env->cc_v = 0; 6020ccb9c1dSLaurent Vivier } 6030ccb9c1dSLaurent Vivier 6040ccb9c1dSLaurent Vivier void HELPER(divul)(CPUM68KState *env, int numr, int regr, uint32_t den) 6050ccb9c1dSLaurent Vivier { 6060ccb9c1dSLaurent Vivier uint32_t num = env->dregs[numr]; 6070ccb9c1dSLaurent Vivier uint32_t quot, rem; 6080ccb9c1dSLaurent Vivier 6090ccb9c1dSLaurent Vivier if (den == 0) { 6100ccb9c1dSLaurent Vivier raise_exception_ra(env, EXCP_DIV0, GETPC()); 6110ccb9c1dSLaurent Vivier } 6120ccb9c1dSLaurent Vivier quot = num / den; 6130ccb9c1dSLaurent Vivier rem = num % den; 6140ccb9c1dSLaurent Vivier 6150ccb9c1dSLaurent Vivier env->cc_c = 0; 6160ccb9c1dSLaurent Vivier env->cc_z = quot; 6170ccb9c1dSLaurent Vivier env->cc_n = quot; 6180ccb9c1dSLaurent Vivier env->cc_v = 0; 6190ccb9c1dSLaurent Vivier 6200ccb9c1dSLaurent Vivier if (m68k_feature(env, M68K_FEATURE_CF_ISA_A)) { 6210ccb9c1dSLaurent Vivier if (numr == regr) { 6220ccb9c1dSLaurent Vivier env->dregs[numr] = quot; 6230ccb9c1dSLaurent Vivier } else { 6240ccb9c1dSLaurent Vivier env->dregs[regr] = rem; 6250ccb9c1dSLaurent Vivier } 6260ccb9c1dSLaurent Vivier } else { 6270ccb9c1dSLaurent Vivier env->dregs[regr] = rem; 6280ccb9c1dSLaurent Vivier env->dregs[numr] = quot; 6290ccb9c1dSLaurent Vivier } 6300ccb9c1dSLaurent Vivier } 6310ccb9c1dSLaurent Vivier 6320ccb9c1dSLaurent Vivier void HELPER(divsl)(CPUM68KState *env, int numr, int regr, int32_t den) 6330ccb9c1dSLaurent Vivier { 6340ccb9c1dSLaurent Vivier int32_t num = env->dregs[numr]; 6350ccb9c1dSLaurent Vivier int32_t quot, rem; 6360ccb9c1dSLaurent Vivier 6370ccb9c1dSLaurent Vivier if (den == 0) { 6380ccb9c1dSLaurent Vivier raise_exception_ra(env, EXCP_DIV0, GETPC()); 6390ccb9c1dSLaurent Vivier } 6400ccb9c1dSLaurent Vivier quot = num / den; 6410ccb9c1dSLaurent Vivier rem = num % den; 6420ccb9c1dSLaurent Vivier 6430ccb9c1dSLaurent Vivier env->cc_c = 0; 6440ccb9c1dSLaurent Vivier env->cc_z = quot; 6450ccb9c1dSLaurent Vivier env->cc_n = quot; 6460ccb9c1dSLaurent Vivier env->cc_v = 0; 6470ccb9c1dSLaurent Vivier 6480ccb9c1dSLaurent Vivier if (m68k_feature(env, M68K_FEATURE_CF_ISA_A)) { 6490ccb9c1dSLaurent Vivier if (numr == regr) { 6500ccb9c1dSLaurent Vivier env->dregs[numr] = quot; 6510ccb9c1dSLaurent Vivier } else { 6520ccb9c1dSLaurent Vivier env->dregs[regr] = rem; 6530ccb9c1dSLaurent Vivier } 6540ccb9c1dSLaurent Vivier } else { 6550ccb9c1dSLaurent Vivier env->dregs[regr] = rem; 6560ccb9c1dSLaurent Vivier env->dregs[numr] = quot; 6570ccb9c1dSLaurent Vivier } 6580ccb9c1dSLaurent Vivier } 6590ccb9c1dSLaurent Vivier 6600ccb9c1dSLaurent Vivier void HELPER(divull)(CPUM68KState *env, int numr, int regr, uint32_t den) 6610ccb9c1dSLaurent Vivier { 6620ccb9c1dSLaurent Vivier uint64_t num = deposit64(env->dregs[numr], 32, 32, env->dregs[regr]); 6630ccb9c1dSLaurent Vivier uint64_t quot; 664e1f3808eSpbrook uint32_t rem; 665e1f3808eSpbrook 66631871141SBlue Swirl if (den == 0) { 6670ccb9c1dSLaurent Vivier raise_exception_ra(env, EXCP_DIV0, GETPC()); 66831871141SBlue Swirl } 669e1f3808eSpbrook quot = num / den; 670e1f3808eSpbrook rem = num % den; 671620c6cf6SRichard Henderson 6720ccb9c1dSLaurent Vivier env->cc_c = 0; /* always cleared, even if overflow */ 6730ccb9c1dSLaurent Vivier if (quot > 0xffffffffULL) { 6740ccb9c1dSLaurent Vivier env->cc_v = -1; 675808d77bcSLucien Murray-Pitts /* 676808d77bcSLucien Murray-Pitts * real 68040 keeps N and unset Z on overflow, 6770ccb9c1dSLaurent Vivier * whereas documentation says "undefined" 6780ccb9c1dSLaurent Vivier */ 6790ccb9c1dSLaurent Vivier env->cc_z = 1; 6800ccb9c1dSLaurent Vivier return; 6810ccb9c1dSLaurent Vivier } 682620c6cf6SRichard Henderson env->cc_z = quot; 683620c6cf6SRichard Henderson env->cc_n = quot; 6840ccb9c1dSLaurent Vivier env->cc_v = 0; 685620c6cf6SRichard Henderson 6860ccb9c1dSLaurent Vivier /* 6870ccb9c1dSLaurent Vivier * If Dq and Dr are the same, the quotient is returned. 6880ccb9c1dSLaurent Vivier * therefore we set Dq last. 6890ccb9c1dSLaurent Vivier */ 6900ccb9c1dSLaurent Vivier 6910ccb9c1dSLaurent Vivier env->dregs[regr] = rem; 6920ccb9c1dSLaurent Vivier env->dregs[numr] = quot; 693e1f3808eSpbrook } 694e1f3808eSpbrook 6950ccb9c1dSLaurent Vivier void HELPER(divsll)(CPUM68KState *env, int numr, int regr, int32_t den) 696e1f3808eSpbrook { 6970ccb9c1dSLaurent Vivier int64_t num = deposit64(env->dregs[numr], 32, 32, env->dregs[regr]); 6980ccb9c1dSLaurent Vivier int64_t quot; 699e1f3808eSpbrook int32_t rem; 700e1f3808eSpbrook 70131871141SBlue Swirl if (den == 0) { 7020ccb9c1dSLaurent Vivier raise_exception_ra(env, EXCP_DIV0, GETPC()); 70331871141SBlue Swirl } 704e1f3808eSpbrook quot = num / den; 705e1f3808eSpbrook rem = num % den; 706620c6cf6SRichard Henderson 7070ccb9c1dSLaurent Vivier env->cc_c = 0; /* always cleared, even if overflow */ 7080ccb9c1dSLaurent Vivier if (quot != (int32_t)quot) { 7090ccb9c1dSLaurent Vivier env->cc_v = -1; 710808d77bcSLucien Murray-Pitts /* 711808d77bcSLucien Murray-Pitts * real 68040 keeps N and unset Z on overflow, 7120ccb9c1dSLaurent Vivier * whereas documentation says "undefined" 7130ccb9c1dSLaurent Vivier */ 7140ccb9c1dSLaurent Vivier env->cc_z = 1; 7150ccb9c1dSLaurent Vivier return; 7160ccb9c1dSLaurent Vivier } 717620c6cf6SRichard Henderson env->cc_z = quot; 718620c6cf6SRichard Henderson env->cc_n = quot; 7190ccb9c1dSLaurent Vivier env->cc_v = 0; 720620c6cf6SRichard Henderson 7210ccb9c1dSLaurent Vivier /* 7220ccb9c1dSLaurent Vivier * If Dq and Dr are the same, the quotient is returned. 7230ccb9c1dSLaurent Vivier * therefore we set Dq last. 7240ccb9c1dSLaurent Vivier */ 7250ccb9c1dSLaurent Vivier 7260ccb9c1dSLaurent Vivier env->dregs[regr] = rem; 7270ccb9c1dSLaurent Vivier env->dregs[numr] = quot; 728e1f3808eSpbrook } 72914f94406SLaurent Vivier 730f0ddf11bSEmilio G. Cota /* We're executing in a serial context -- no need to be atomic. */ 73114f94406SLaurent Vivier void HELPER(cas2w)(CPUM68KState *env, uint32_t regs, uint32_t a1, uint32_t a2) 73214f94406SLaurent Vivier { 73314f94406SLaurent Vivier uint32_t Dc1 = extract32(regs, 9, 3); 73414f94406SLaurent Vivier uint32_t Dc2 = extract32(regs, 6, 3); 73514f94406SLaurent Vivier uint32_t Du1 = extract32(regs, 3, 3); 73614f94406SLaurent Vivier uint32_t Du2 = extract32(regs, 0, 3); 73714f94406SLaurent Vivier int16_t c1 = env->dregs[Dc1]; 73814f94406SLaurent Vivier int16_t c2 = env->dregs[Dc2]; 73914f94406SLaurent Vivier int16_t u1 = env->dregs[Du1]; 74014f94406SLaurent Vivier int16_t u2 = env->dregs[Du2]; 74114f94406SLaurent Vivier int16_t l1, l2; 74214f94406SLaurent Vivier uintptr_t ra = GETPC(); 74314f94406SLaurent Vivier 74414f94406SLaurent Vivier l1 = cpu_lduw_data_ra(env, a1, ra); 74514f94406SLaurent Vivier l2 = cpu_lduw_data_ra(env, a2, ra); 74614f94406SLaurent Vivier if (l1 == c1 && l2 == c2) { 74714f94406SLaurent Vivier cpu_stw_data_ra(env, a1, u1, ra); 74814f94406SLaurent Vivier cpu_stw_data_ra(env, a2, u2, ra); 74914f94406SLaurent Vivier } 75014f94406SLaurent Vivier 75114f94406SLaurent Vivier if (c1 != l1) { 75214f94406SLaurent Vivier env->cc_n = l1; 75314f94406SLaurent Vivier env->cc_v = c1; 75414f94406SLaurent Vivier } else { 75514f94406SLaurent Vivier env->cc_n = l2; 75614f94406SLaurent Vivier env->cc_v = c2; 75714f94406SLaurent Vivier } 75814f94406SLaurent Vivier env->cc_op = CC_OP_CMPW; 75914f94406SLaurent Vivier env->dregs[Dc1] = deposit32(env->dregs[Dc1], 0, 16, l1); 76014f94406SLaurent Vivier env->dregs[Dc2] = deposit32(env->dregs[Dc2], 0, 16, l2); 76114f94406SLaurent Vivier } 76214f94406SLaurent Vivier 763f0ddf11bSEmilio G. Cota static void do_cas2l(CPUM68KState *env, uint32_t regs, uint32_t a1, uint32_t a2, 764f0ddf11bSEmilio G. Cota bool parallel) 76514f94406SLaurent Vivier { 76614f94406SLaurent Vivier uint32_t Dc1 = extract32(regs, 9, 3); 76714f94406SLaurent Vivier uint32_t Dc2 = extract32(regs, 6, 3); 76814f94406SLaurent Vivier uint32_t Du1 = extract32(regs, 3, 3); 76914f94406SLaurent Vivier uint32_t Du2 = extract32(regs, 0, 3); 77014f94406SLaurent Vivier uint32_t c1 = env->dregs[Dc1]; 77114f94406SLaurent Vivier uint32_t c2 = env->dregs[Dc2]; 77214f94406SLaurent Vivier uint32_t u1 = env->dregs[Du1]; 77314f94406SLaurent Vivier uint32_t u2 = env->dregs[Du2]; 77414f94406SLaurent Vivier uint32_t l1, l2; 77514f94406SLaurent Vivier uintptr_t ra = GETPC(); 776be9568b4SRichard Henderson #if defined(CONFIG_ATOMIC64) 77714f94406SLaurent Vivier int mmu_idx = cpu_mmu_index(env, 0); 778be9568b4SRichard Henderson TCGMemOpIdx oi = make_memop_idx(MO_BEQ, mmu_idx); 77914f94406SLaurent Vivier #endif 78014f94406SLaurent Vivier 781f0ddf11bSEmilio G. Cota if (parallel) { 78214f94406SLaurent Vivier /* We're executing in a parallel context -- must be atomic. */ 78314f94406SLaurent Vivier #ifdef CONFIG_ATOMIC64 78414f94406SLaurent Vivier uint64_t c, u, l; 78514f94406SLaurent Vivier if ((a1 & 7) == 0 && a2 == a1 + 4) { 78614f94406SLaurent Vivier c = deposit64(c2, 32, 32, c1); 78714f94406SLaurent Vivier u = deposit64(u2, 32, 32, u1); 788be9568b4SRichard Henderson l = cpu_atomic_cmpxchgq_be_mmu(env, a1, c, u, oi, ra); 78914f94406SLaurent Vivier l1 = l >> 32; 79014f94406SLaurent Vivier l2 = l; 79114f94406SLaurent Vivier } else if ((a2 & 7) == 0 && a1 == a2 + 4) { 79214f94406SLaurent Vivier c = deposit64(c1, 32, 32, c2); 79314f94406SLaurent Vivier u = deposit64(u1, 32, 32, u2); 794be9568b4SRichard Henderson l = cpu_atomic_cmpxchgq_be_mmu(env, a2, c, u, oi, ra); 79514f94406SLaurent Vivier l2 = l >> 32; 79614f94406SLaurent Vivier l1 = l; 79714f94406SLaurent Vivier } else 79814f94406SLaurent Vivier #endif 79914f94406SLaurent Vivier { 80014f94406SLaurent Vivier /* Tell the main loop we need to serialize this insn. */ 80129a0af61SRichard Henderson cpu_loop_exit_atomic(env_cpu(env), ra); 80214f94406SLaurent Vivier } 80314f94406SLaurent Vivier } else { 80414f94406SLaurent Vivier /* We're executing in a serial context -- no need to be atomic. */ 80514f94406SLaurent Vivier l1 = cpu_ldl_data_ra(env, a1, ra); 80614f94406SLaurent Vivier l2 = cpu_ldl_data_ra(env, a2, ra); 80714f94406SLaurent Vivier if (l1 == c1 && l2 == c2) { 80814f94406SLaurent Vivier cpu_stl_data_ra(env, a1, u1, ra); 80914f94406SLaurent Vivier cpu_stl_data_ra(env, a2, u2, ra); 81014f94406SLaurent Vivier } 81114f94406SLaurent Vivier } 81214f94406SLaurent Vivier 81314f94406SLaurent Vivier if (c1 != l1) { 81414f94406SLaurent Vivier env->cc_n = l1; 81514f94406SLaurent Vivier env->cc_v = c1; 81614f94406SLaurent Vivier } else { 81714f94406SLaurent Vivier env->cc_n = l2; 81814f94406SLaurent Vivier env->cc_v = c2; 81914f94406SLaurent Vivier } 82014f94406SLaurent Vivier env->cc_op = CC_OP_CMPL; 82114f94406SLaurent Vivier env->dregs[Dc1] = l1; 82214f94406SLaurent Vivier env->dregs[Dc2] = l2; 82314f94406SLaurent Vivier } 824f2224f2cSRichard Henderson 825f0ddf11bSEmilio G. Cota void HELPER(cas2l)(CPUM68KState *env, uint32_t regs, uint32_t a1, uint32_t a2) 826f0ddf11bSEmilio G. Cota { 827f0ddf11bSEmilio G. Cota do_cas2l(env, regs, a1, a2, false); 828f0ddf11bSEmilio G. Cota } 829f0ddf11bSEmilio G. Cota 830f0ddf11bSEmilio G. Cota void HELPER(cas2l_parallel)(CPUM68KState *env, uint32_t regs, uint32_t a1, 831f0ddf11bSEmilio G. Cota uint32_t a2) 832f0ddf11bSEmilio G. Cota { 833f0ddf11bSEmilio G. Cota do_cas2l(env, regs, a1, a2, true); 834f0ddf11bSEmilio G. Cota } 835f0ddf11bSEmilio G. Cota 836f2224f2cSRichard Henderson struct bf_data { 837f2224f2cSRichard Henderson uint32_t addr; 838f2224f2cSRichard Henderson uint32_t bofs; 839f2224f2cSRichard Henderson uint32_t blen; 840f2224f2cSRichard Henderson uint32_t len; 841f2224f2cSRichard Henderson }; 842f2224f2cSRichard Henderson 843f2224f2cSRichard Henderson static struct bf_data bf_prep(uint32_t addr, int32_t ofs, uint32_t len) 844f2224f2cSRichard Henderson { 845f2224f2cSRichard Henderson int bofs, blen; 846f2224f2cSRichard Henderson 847f2224f2cSRichard Henderson /* Bound length; map 0 to 32. */ 848f2224f2cSRichard Henderson len = ((len - 1) & 31) + 1; 849f2224f2cSRichard Henderson 850f2224f2cSRichard Henderson /* Note that ofs is signed. */ 851f2224f2cSRichard Henderson addr += ofs / 8; 852f2224f2cSRichard Henderson bofs = ofs % 8; 853f2224f2cSRichard Henderson if (bofs < 0) { 854f2224f2cSRichard Henderson bofs += 8; 855f2224f2cSRichard Henderson addr -= 1; 856f2224f2cSRichard Henderson } 857f2224f2cSRichard Henderson 858808d77bcSLucien Murray-Pitts /* 859808d77bcSLucien Murray-Pitts * Compute the number of bytes required (minus one) to 860808d77bcSLucien Murray-Pitts * satisfy the bitfield. 861808d77bcSLucien Murray-Pitts */ 862f2224f2cSRichard Henderson blen = (bofs + len - 1) / 8; 863f2224f2cSRichard Henderson 864808d77bcSLucien Murray-Pitts /* 865808d77bcSLucien Murray-Pitts * Canonicalize the bit offset for data loaded into a 64-bit big-endian 866808d77bcSLucien Murray-Pitts * word. For the cases where BLEN is not a power of 2, adjust ADDR so 867808d77bcSLucien Murray-Pitts * that we can use the next power of two sized load without crossing a 868808d77bcSLucien Murray-Pitts * page boundary, unless the field itself crosses the boundary. 869808d77bcSLucien Murray-Pitts */ 870f2224f2cSRichard Henderson switch (blen) { 871f2224f2cSRichard Henderson case 0: 872f2224f2cSRichard Henderson bofs += 56; 873f2224f2cSRichard Henderson break; 874f2224f2cSRichard Henderson case 1: 875f2224f2cSRichard Henderson bofs += 48; 876f2224f2cSRichard Henderson break; 877f2224f2cSRichard Henderson case 2: 878f2224f2cSRichard Henderson if (addr & 1) { 879f2224f2cSRichard Henderson bofs += 8; 880f2224f2cSRichard Henderson addr -= 1; 881f2224f2cSRichard Henderson } 882f2224f2cSRichard Henderson /* fallthru */ 883f2224f2cSRichard Henderson case 3: 884f2224f2cSRichard Henderson bofs += 32; 885f2224f2cSRichard Henderson break; 886f2224f2cSRichard Henderson case 4: 887f2224f2cSRichard Henderson if (addr & 3) { 888f2224f2cSRichard Henderson bofs += 8 * (addr & 3); 889f2224f2cSRichard Henderson addr &= -4; 890f2224f2cSRichard Henderson } 891f2224f2cSRichard Henderson break; 892f2224f2cSRichard Henderson default: 893f2224f2cSRichard Henderson g_assert_not_reached(); 894f2224f2cSRichard Henderson } 895f2224f2cSRichard Henderson 896f2224f2cSRichard Henderson return (struct bf_data){ 897f2224f2cSRichard Henderson .addr = addr, 898f2224f2cSRichard Henderson .bofs = bofs, 899f2224f2cSRichard Henderson .blen = blen, 900f2224f2cSRichard Henderson .len = len, 901f2224f2cSRichard Henderson }; 902f2224f2cSRichard Henderson } 903f2224f2cSRichard Henderson 904f2224f2cSRichard Henderson static uint64_t bf_load(CPUM68KState *env, uint32_t addr, int blen, 905f2224f2cSRichard Henderson uintptr_t ra) 906f2224f2cSRichard Henderson { 907f2224f2cSRichard Henderson switch (blen) { 908f2224f2cSRichard Henderson case 0: 909f2224f2cSRichard Henderson return cpu_ldub_data_ra(env, addr, ra); 910f2224f2cSRichard Henderson case 1: 911f2224f2cSRichard Henderson return cpu_lduw_data_ra(env, addr, ra); 912f2224f2cSRichard Henderson case 2: 913f2224f2cSRichard Henderson case 3: 914f2224f2cSRichard Henderson return cpu_ldl_data_ra(env, addr, ra); 915f2224f2cSRichard Henderson case 4: 916f2224f2cSRichard Henderson return cpu_ldq_data_ra(env, addr, ra); 917f2224f2cSRichard Henderson default: 918f2224f2cSRichard Henderson g_assert_not_reached(); 919f2224f2cSRichard Henderson } 920f2224f2cSRichard Henderson } 921f2224f2cSRichard Henderson 922f2224f2cSRichard Henderson static void bf_store(CPUM68KState *env, uint32_t addr, int blen, 923f2224f2cSRichard Henderson uint64_t data, uintptr_t ra) 924f2224f2cSRichard Henderson { 925f2224f2cSRichard Henderson switch (blen) { 926f2224f2cSRichard Henderson case 0: 927f2224f2cSRichard Henderson cpu_stb_data_ra(env, addr, data, ra); 928f2224f2cSRichard Henderson break; 929f2224f2cSRichard Henderson case 1: 930f2224f2cSRichard Henderson cpu_stw_data_ra(env, addr, data, ra); 931f2224f2cSRichard Henderson break; 932f2224f2cSRichard Henderson case 2: 933f2224f2cSRichard Henderson case 3: 934f2224f2cSRichard Henderson cpu_stl_data_ra(env, addr, data, ra); 935f2224f2cSRichard Henderson break; 936f2224f2cSRichard Henderson case 4: 937f2224f2cSRichard Henderson cpu_stq_data_ra(env, addr, data, ra); 938f2224f2cSRichard Henderson break; 939f2224f2cSRichard Henderson default: 940f2224f2cSRichard Henderson g_assert_not_reached(); 941f2224f2cSRichard Henderson } 942f2224f2cSRichard Henderson } 943f2224f2cSRichard Henderson 944f2224f2cSRichard Henderson uint32_t HELPER(bfexts_mem)(CPUM68KState *env, uint32_t addr, 945f2224f2cSRichard Henderson int32_t ofs, uint32_t len) 946f2224f2cSRichard Henderson { 947f2224f2cSRichard Henderson uintptr_t ra = GETPC(); 948f2224f2cSRichard Henderson struct bf_data d = bf_prep(addr, ofs, len); 949f2224f2cSRichard Henderson uint64_t data = bf_load(env, d.addr, d.blen, ra); 950f2224f2cSRichard Henderson 951f2224f2cSRichard Henderson return (int64_t)(data << d.bofs) >> (64 - d.len); 952f2224f2cSRichard Henderson } 953f2224f2cSRichard Henderson 954f2224f2cSRichard Henderson uint64_t HELPER(bfextu_mem)(CPUM68KState *env, uint32_t addr, 955f2224f2cSRichard Henderson int32_t ofs, uint32_t len) 956f2224f2cSRichard Henderson { 957f2224f2cSRichard Henderson uintptr_t ra = GETPC(); 958f2224f2cSRichard Henderson struct bf_data d = bf_prep(addr, ofs, len); 959f2224f2cSRichard Henderson uint64_t data = bf_load(env, d.addr, d.blen, ra); 960f2224f2cSRichard Henderson 961808d77bcSLucien Murray-Pitts /* 962808d77bcSLucien Murray-Pitts * Put CC_N at the top of the high word; put the zero-extended value 963808d77bcSLucien Murray-Pitts * at the bottom of the low word. 964808d77bcSLucien Murray-Pitts */ 965f2224f2cSRichard Henderson data <<= d.bofs; 966f2224f2cSRichard Henderson data >>= 64 - d.len; 967f2224f2cSRichard Henderson data |= data << (64 - d.len); 968f2224f2cSRichard Henderson 969f2224f2cSRichard Henderson return data; 970f2224f2cSRichard Henderson } 971f2224f2cSRichard Henderson 972f2224f2cSRichard Henderson uint32_t HELPER(bfins_mem)(CPUM68KState *env, uint32_t addr, uint32_t val, 973f2224f2cSRichard Henderson int32_t ofs, uint32_t len) 974f2224f2cSRichard Henderson { 975f2224f2cSRichard Henderson uintptr_t ra = GETPC(); 976f2224f2cSRichard Henderson struct bf_data d = bf_prep(addr, ofs, len); 977f2224f2cSRichard Henderson uint64_t data = bf_load(env, d.addr, d.blen, ra); 978f2224f2cSRichard Henderson uint64_t mask = -1ull << (64 - d.len) >> d.bofs; 979f2224f2cSRichard Henderson 980f2224f2cSRichard Henderson data = (data & ~mask) | (((uint64_t)val << (64 - d.len)) >> d.bofs); 981f2224f2cSRichard Henderson 982f2224f2cSRichard Henderson bf_store(env, d.addr, d.blen, data, ra); 983f2224f2cSRichard Henderson 984f2224f2cSRichard Henderson /* The field at the top of the word is also CC_N for CC_OP_LOGIC. */ 985f2224f2cSRichard Henderson return val << (32 - d.len); 986f2224f2cSRichard Henderson } 987f2224f2cSRichard Henderson 988f2224f2cSRichard Henderson uint32_t HELPER(bfchg_mem)(CPUM68KState *env, uint32_t addr, 989f2224f2cSRichard Henderson int32_t ofs, uint32_t len) 990f2224f2cSRichard Henderson { 991f2224f2cSRichard Henderson uintptr_t ra = GETPC(); 992f2224f2cSRichard Henderson struct bf_data d = bf_prep(addr, ofs, len); 993f2224f2cSRichard Henderson uint64_t data = bf_load(env, d.addr, d.blen, ra); 994f2224f2cSRichard Henderson uint64_t mask = -1ull << (64 - d.len) >> d.bofs; 995f2224f2cSRichard Henderson 996f2224f2cSRichard Henderson bf_store(env, d.addr, d.blen, data ^ mask, ra); 997f2224f2cSRichard Henderson 998f2224f2cSRichard Henderson return ((data & mask) << d.bofs) >> 32; 999f2224f2cSRichard Henderson } 1000f2224f2cSRichard Henderson 1001f2224f2cSRichard Henderson uint32_t HELPER(bfclr_mem)(CPUM68KState *env, uint32_t addr, 1002f2224f2cSRichard Henderson int32_t ofs, uint32_t len) 1003f2224f2cSRichard Henderson { 1004f2224f2cSRichard Henderson uintptr_t ra = GETPC(); 1005f2224f2cSRichard Henderson struct bf_data d = bf_prep(addr, ofs, len); 1006f2224f2cSRichard Henderson uint64_t data = bf_load(env, d.addr, d.blen, ra); 1007f2224f2cSRichard Henderson uint64_t mask = -1ull << (64 - d.len) >> d.bofs; 1008f2224f2cSRichard Henderson 1009f2224f2cSRichard Henderson bf_store(env, d.addr, d.blen, data & ~mask, ra); 1010f2224f2cSRichard Henderson 1011f2224f2cSRichard Henderson return ((data & mask) << d.bofs) >> 32; 1012f2224f2cSRichard Henderson } 1013f2224f2cSRichard Henderson 1014f2224f2cSRichard Henderson uint32_t HELPER(bfset_mem)(CPUM68KState *env, uint32_t addr, 1015f2224f2cSRichard Henderson int32_t ofs, uint32_t len) 1016f2224f2cSRichard Henderson { 1017f2224f2cSRichard Henderson uintptr_t ra = GETPC(); 1018f2224f2cSRichard Henderson struct bf_data d = bf_prep(addr, ofs, len); 1019f2224f2cSRichard Henderson uint64_t data = bf_load(env, d.addr, d.blen, ra); 1020f2224f2cSRichard Henderson uint64_t mask = -1ull << (64 - d.len) >> d.bofs; 1021f2224f2cSRichard Henderson 1022f2224f2cSRichard Henderson bf_store(env, d.addr, d.blen, data | mask, ra); 1023f2224f2cSRichard Henderson 1024f2224f2cSRichard Henderson return ((data & mask) << d.bofs) >> 32; 1025f2224f2cSRichard Henderson } 1026a45f1763SRichard Henderson 1027a45f1763SRichard Henderson uint32_t HELPER(bfffo_reg)(uint32_t n, uint32_t ofs, uint32_t len) 1028a45f1763SRichard Henderson { 1029a45f1763SRichard Henderson return (n ? clz32(n) : len) + ofs; 1030a45f1763SRichard Henderson } 1031a45f1763SRichard Henderson 1032a45f1763SRichard Henderson uint64_t HELPER(bfffo_mem)(CPUM68KState *env, uint32_t addr, 1033a45f1763SRichard Henderson int32_t ofs, uint32_t len) 1034a45f1763SRichard Henderson { 1035a45f1763SRichard Henderson uintptr_t ra = GETPC(); 1036a45f1763SRichard Henderson struct bf_data d = bf_prep(addr, ofs, len); 1037a45f1763SRichard Henderson uint64_t data = bf_load(env, d.addr, d.blen, ra); 1038a45f1763SRichard Henderson uint64_t mask = -1ull << (64 - d.len) >> d.bofs; 1039a45f1763SRichard Henderson uint64_t n = (data & mask) << d.bofs; 1040a45f1763SRichard Henderson uint32_t ffo = helper_bfffo_reg(n >> 32, ofs, d.len); 1041a45f1763SRichard Henderson 1042808d77bcSLucien Murray-Pitts /* 1043808d77bcSLucien Murray-Pitts * Return FFO in the low word and N in the high word. 1044808d77bcSLucien Murray-Pitts * Note that because of MASK and the shift, the low word 1045808d77bcSLucien Murray-Pitts * is already zero. 1046808d77bcSLucien Murray-Pitts */ 1047a45f1763SRichard Henderson return n | ffo; 1048a45f1763SRichard Henderson } 10498bf6cbafSLaurent Vivier 10508bf6cbafSLaurent Vivier void HELPER(chk)(CPUM68KState *env, int32_t val, int32_t ub) 10518bf6cbafSLaurent Vivier { 1052808d77bcSLucien Murray-Pitts /* 1053808d77bcSLucien Murray-Pitts * From the specs: 10548bf6cbafSLaurent Vivier * X: Not affected, C,V,Z: Undefined, 10558bf6cbafSLaurent Vivier * N: Set if val < 0; cleared if val > ub, undefined otherwise 10568bf6cbafSLaurent Vivier * We implement here values found from a real MC68040: 10578bf6cbafSLaurent Vivier * X,V,Z: Not affected 10588bf6cbafSLaurent Vivier * N: Set if val < 0; cleared if val >= 0 10598bf6cbafSLaurent Vivier * C: if 0 <= ub: set if val < 0 or val > ub, cleared otherwise 10608bf6cbafSLaurent Vivier * if 0 > ub: set if val > ub and val < 0, cleared otherwise 10618bf6cbafSLaurent Vivier */ 10628bf6cbafSLaurent Vivier env->cc_n = val; 10638bf6cbafSLaurent Vivier env->cc_c = 0 <= ub ? val < 0 || val > ub : val > ub && val < 0; 10648bf6cbafSLaurent Vivier 10658bf6cbafSLaurent Vivier if (val < 0 || val > ub) { 1066a8d92fd8SRichard Henderson CPUState *cs = env_cpu(env); 10678bf6cbafSLaurent Vivier 10688bf6cbafSLaurent Vivier /* Recover PC and CC_OP for the beginning of the insn. */ 1069afd46fcaSPavel Dovgalyuk cpu_restore_state(cs, GETPC(), true); 10708bf6cbafSLaurent Vivier 10718bf6cbafSLaurent Vivier /* flags have been modified by gen_flush_flags() */ 10728bf6cbafSLaurent Vivier env->cc_op = CC_OP_FLAGS; 10738bf6cbafSLaurent Vivier /* Adjust PC to end of the insn. */ 10748bf6cbafSLaurent Vivier env->pc += 2; 10758bf6cbafSLaurent Vivier 10768bf6cbafSLaurent Vivier cs->exception_index = EXCP_CHK; 10778bf6cbafSLaurent Vivier cpu_loop_exit(cs); 10788bf6cbafSLaurent Vivier } 10798bf6cbafSLaurent Vivier } 10808bf6cbafSLaurent Vivier 10818bf6cbafSLaurent Vivier void HELPER(chk2)(CPUM68KState *env, int32_t val, int32_t lb, int32_t ub) 10828bf6cbafSLaurent Vivier { 1083808d77bcSLucien Murray-Pitts /* 1084808d77bcSLucien Murray-Pitts * From the specs: 10858bf6cbafSLaurent Vivier * X: Not affected, N,V: Undefined, 10868bf6cbafSLaurent Vivier * Z: Set if val is equal to lb or ub 10878bf6cbafSLaurent Vivier * C: Set if val < lb or val > ub, cleared otherwise 10888bf6cbafSLaurent Vivier * We implement here values found from a real MC68040: 10898bf6cbafSLaurent Vivier * X,N,V: Not affected 10908bf6cbafSLaurent Vivier * Z: Set if val is equal to lb or ub 10918bf6cbafSLaurent Vivier * C: if lb <= ub: set if val < lb or val > ub, cleared otherwise 10928bf6cbafSLaurent Vivier * if lb > ub: set if val > ub and val < lb, cleared otherwise 10938bf6cbafSLaurent Vivier */ 10948bf6cbafSLaurent Vivier env->cc_z = val != lb && val != ub; 10958bf6cbafSLaurent Vivier env->cc_c = lb <= ub ? val < lb || val > ub : val > ub && val < lb; 10968bf6cbafSLaurent Vivier 10978bf6cbafSLaurent Vivier if (env->cc_c) { 1098a8d92fd8SRichard Henderson CPUState *cs = env_cpu(env); 10998bf6cbafSLaurent Vivier 11008bf6cbafSLaurent Vivier /* Recover PC and CC_OP for the beginning of the insn. */ 1101afd46fcaSPavel Dovgalyuk cpu_restore_state(cs, GETPC(), true); 11028bf6cbafSLaurent Vivier 11038bf6cbafSLaurent Vivier /* flags have been modified by gen_flush_flags() */ 11048bf6cbafSLaurent Vivier env->cc_op = CC_OP_FLAGS; 11058bf6cbafSLaurent Vivier /* Adjust PC to end of the insn. */ 11068bf6cbafSLaurent Vivier env->pc += 4; 11078bf6cbafSLaurent Vivier 11088bf6cbafSLaurent Vivier cs->exception_index = EXCP_CHK; 11098bf6cbafSLaurent Vivier cpu_loop_exit(cs); 11108bf6cbafSLaurent Vivier } 11118bf6cbafSLaurent Vivier } 1112