10633879fSpbrook /* 20633879fSpbrook * M68K helper routines 30633879fSpbrook * 40633879fSpbrook * Copyright (c) 2007 CodeSourcery 50633879fSpbrook * 60633879fSpbrook * This library is free software; you can redistribute it and/or 70633879fSpbrook * modify it under the terms of the GNU Lesser General Public 80633879fSpbrook * License as published by the Free Software Foundation; either 9d749fb85SThomas Huth * version 2.1 of the License, or (at your option) any later version. 100633879fSpbrook * 110633879fSpbrook * This library is distributed in the hope that it will be useful, 120633879fSpbrook * but WITHOUT ANY WARRANTY; without even the implied warranty of 130633879fSpbrook * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 140633879fSpbrook * Lesser General Public License for more details. 150633879fSpbrook * 160633879fSpbrook * You should have received a copy of the GNU Lesser General Public 178167ee88SBlue Swirl * License along with this library; if not, see <http://www.gnu.org/licenses/>. 180633879fSpbrook */ 19d8416665SPeter Maydell #include "qemu/osdep.h" 20cd617484SPhilippe Mathieu-Daudé #include "qemu/log.h" 213e457172SBlue Swirl #include "cpu.h" 222ef6175aSRichard Henderson #include "exec/helper-proto.h" 2363c91552SPaolo Bonzini #include "exec/exec-all.h" 24f08b6170SPaolo Bonzini #include "exec/cpu_ldst.h" 256b5fe137SPhilippe Mathieu-Daudé #include "semihosting/semihost.h" 260633879fSpbrook 27d5db810cSPhilippe Mathieu-Daudé #if !defined(CONFIG_USER_ONLY) 280633879fSpbrook 29d2f8fb8eSLaurent Vivier static void cf_rte(CPUM68KState *env) 300633879fSpbrook { 310633879fSpbrook uint32_t sp; 320633879fSpbrook uint32_t fmt; 330633879fSpbrook 340633879fSpbrook sp = env->aregs[7]; 35330edfccSRichard Henderson fmt = cpu_ldl_mmuidx_ra(env, sp, MMU_KERNEL_IDX, 0); 36330edfccSRichard Henderson env->pc = cpu_ldl_mmuidx_ra(env, sp + 4, MMU_KERNEL_IDX, 0); 370633879fSpbrook sp |= (fmt >> 28) & 3; 380633879fSpbrook env->aregs[7] = sp + 8; 3999c51448SRichard Henderson 40d2f8fb8eSLaurent Vivier cpu_m68k_set_sr(env, fmt); 410633879fSpbrook } 420633879fSpbrook 43d2f8fb8eSLaurent Vivier static void m68k_rte(CPUM68KState *env) 44d2f8fb8eSLaurent Vivier { 45d2f8fb8eSLaurent Vivier uint32_t sp; 46d2f8fb8eSLaurent Vivier uint16_t fmt; 47d2f8fb8eSLaurent Vivier uint16_t sr; 48d2f8fb8eSLaurent Vivier 49d2f8fb8eSLaurent Vivier sp = env->aregs[7]; 50d2f8fb8eSLaurent Vivier throwaway: 51330edfccSRichard Henderson sr = cpu_lduw_mmuidx_ra(env, sp, MMU_KERNEL_IDX, 0); 52d2f8fb8eSLaurent Vivier sp += 2; 53330edfccSRichard Henderson env->pc = cpu_ldl_mmuidx_ra(env, sp, MMU_KERNEL_IDX, 0); 54d2f8fb8eSLaurent Vivier sp += 4; 55d2f8fb8eSLaurent Vivier if (m68k_feature(env, M68K_FEATURE_QUAD_MULDIV)) { 56d2f8fb8eSLaurent Vivier /* all except 68000 */ 57330edfccSRichard Henderson fmt = cpu_lduw_mmuidx_ra(env, sp, MMU_KERNEL_IDX, 0); 58d2f8fb8eSLaurent Vivier sp += 2; 59d2f8fb8eSLaurent Vivier switch (fmt >> 12) { 60d2f8fb8eSLaurent Vivier case 0: 61d2f8fb8eSLaurent Vivier break; 62d2f8fb8eSLaurent Vivier case 1: 63d2f8fb8eSLaurent Vivier env->aregs[7] = sp; 64d2f8fb8eSLaurent Vivier cpu_m68k_set_sr(env, sr); 65d2f8fb8eSLaurent Vivier goto throwaway; 66d2f8fb8eSLaurent Vivier case 2: 67d2f8fb8eSLaurent Vivier case 3: 68d2f8fb8eSLaurent Vivier sp += 4; 69d2f8fb8eSLaurent Vivier break; 70d2f8fb8eSLaurent Vivier case 4: 71d2f8fb8eSLaurent Vivier sp += 8; 72d2f8fb8eSLaurent Vivier break; 73d2f8fb8eSLaurent Vivier case 7: 74d2f8fb8eSLaurent Vivier sp += 52; 75d2f8fb8eSLaurent Vivier break; 76d2f8fb8eSLaurent Vivier } 77d2f8fb8eSLaurent Vivier } 78d2f8fb8eSLaurent Vivier env->aregs[7] = sp; 79d2f8fb8eSLaurent Vivier cpu_m68k_set_sr(env, sr); 800633879fSpbrook } 810633879fSpbrook 825beb144eSLaurent Vivier static const char *m68k_exception_name(int index) 835beb144eSLaurent Vivier { 845beb144eSLaurent Vivier switch (index) { 855beb144eSLaurent Vivier case EXCP_ACCESS: 865beb144eSLaurent Vivier return "Access Fault"; 875beb144eSLaurent Vivier case EXCP_ADDRESS: 885beb144eSLaurent Vivier return "Address Error"; 895beb144eSLaurent Vivier case EXCP_ILLEGAL: 905beb144eSLaurent Vivier return "Illegal Instruction"; 915beb144eSLaurent Vivier case EXCP_DIV0: 925beb144eSLaurent Vivier return "Divide by Zero"; 935beb144eSLaurent Vivier case EXCP_CHK: 945beb144eSLaurent Vivier return "CHK/CHK2"; 955beb144eSLaurent Vivier case EXCP_TRAPCC: 965beb144eSLaurent Vivier return "FTRAPcc, TRAPcc, TRAPV"; 975beb144eSLaurent Vivier case EXCP_PRIVILEGE: 985beb144eSLaurent Vivier return "Privilege Violation"; 995beb144eSLaurent Vivier case EXCP_TRACE: 1005beb144eSLaurent Vivier return "Trace"; 1015beb144eSLaurent Vivier case EXCP_LINEA: 1025beb144eSLaurent Vivier return "A-Line"; 1035beb144eSLaurent Vivier case EXCP_LINEF: 1045beb144eSLaurent Vivier return "F-Line"; 1055beb144eSLaurent Vivier case EXCP_DEBEGBP: /* 68020/030 only */ 1065beb144eSLaurent Vivier return "Copro Protocol Violation"; 1075beb144eSLaurent Vivier case EXCP_FORMAT: 1085beb144eSLaurent Vivier return "Format Error"; 1095beb144eSLaurent Vivier case EXCP_UNINITIALIZED: 110cba42d61SMichael Tokarev return "Uninitialized Interrupt"; 1115beb144eSLaurent Vivier case EXCP_SPURIOUS: 1125beb144eSLaurent Vivier return "Spurious Interrupt"; 1135beb144eSLaurent Vivier case EXCP_INT_LEVEL_1: 1145beb144eSLaurent Vivier return "Level 1 Interrupt"; 1155beb144eSLaurent Vivier case EXCP_INT_LEVEL_1 + 1: 1165beb144eSLaurent Vivier return "Level 2 Interrupt"; 1175beb144eSLaurent Vivier case EXCP_INT_LEVEL_1 + 2: 1185beb144eSLaurent Vivier return "Level 3 Interrupt"; 1195beb144eSLaurent Vivier case EXCP_INT_LEVEL_1 + 3: 1205beb144eSLaurent Vivier return "Level 4 Interrupt"; 1215beb144eSLaurent Vivier case EXCP_INT_LEVEL_1 + 4: 1225beb144eSLaurent Vivier return "Level 5 Interrupt"; 1235beb144eSLaurent Vivier case EXCP_INT_LEVEL_1 + 5: 1245beb144eSLaurent Vivier return "Level 6 Interrupt"; 1255beb144eSLaurent Vivier case EXCP_INT_LEVEL_1 + 6: 1265beb144eSLaurent Vivier return "Level 7 Interrupt"; 1275beb144eSLaurent Vivier case EXCP_TRAP0: 1285beb144eSLaurent Vivier return "TRAP #0"; 1295beb144eSLaurent Vivier case EXCP_TRAP0 + 1: 1305beb144eSLaurent Vivier return "TRAP #1"; 1315beb144eSLaurent Vivier case EXCP_TRAP0 + 2: 1325beb144eSLaurent Vivier return "TRAP #2"; 1335beb144eSLaurent Vivier case EXCP_TRAP0 + 3: 1345beb144eSLaurent Vivier return "TRAP #3"; 1355beb144eSLaurent Vivier case EXCP_TRAP0 + 4: 1365beb144eSLaurent Vivier return "TRAP #4"; 1375beb144eSLaurent Vivier case EXCP_TRAP0 + 5: 1385beb144eSLaurent Vivier return "TRAP #5"; 1395beb144eSLaurent Vivier case EXCP_TRAP0 + 6: 1405beb144eSLaurent Vivier return "TRAP #6"; 1415beb144eSLaurent Vivier case EXCP_TRAP0 + 7: 1425beb144eSLaurent Vivier return "TRAP #7"; 1435beb144eSLaurent Vivier case EXCP_TRAP0 + 8: 1445beb144eSLaurent Vivier return "TRAP #8"; 1455beb144eSLaurent Vivier case EXCP_TRAP0 + 9: 1465beb144eSLaurent Vivier return "TRAP #9"; 1475beb144eSLaurent Vivier case EXCP_TRAP0 + 10: 1485beb144eSLaurent Vivier return "TRAP #10"; 1495beb144eSLaurent Vivier case EXCP_TRAP0 + 11: 1505beb144eSLaurent Vivier return "TRAP #11"; 1515beb144eSLaurent Vivier case EXCP_TRAP0 + 12: 1525beb144eSLaurent Vivier return "TRAP #12"; 1535beb144eSLaurent Vivier case EXCP_TRAP0 + 13: 1545beb144eSLaurent Vivier return "TRAP #13"; 1555beb144eSLaurent Vivier case EXCP_TRAP0 + 14: 1565beb144eSLaurent Vivier return "TRAP #14"; 1575beb144eSLaurent Vivier case EXCP_TRAP0 + 15: 1585beb144eSLaurent Vivier return "TRAP #15"; 1595beb144eSLaurent Vivier case EXCP_FP_BSUN: 1605beb144eSLaurent Vivier return "FP Branch/Set on unordered condition"; 1615beb144eSLaurent Vivier case EXCP_FP_INEX: 1625beb144eSLaurent Vivier return "FP Inexact Result"; 1635beb144eSLaurent Vivier case EXCP_FP_DZ: 1645beb144eSLaurent Vivier return "FP Divide by Zero"; 1655beb144eSLaurent Vivier case EXCP_FP_UNFL: 1665beb144eSLaurent Vivier return "FP Underflow"; 1675beb144eSLaurent Vivier case EXCP_FP_OPERR: 1685beb144eSLaurent Vivier return "FP Operand Error"; 1695beb144eSLaurent Vivier case EXCP_FP_OVFL: 1705beb144eSLaurent Vivier return "FP Overflow"; 1715beb144eSLaurent Vivier case EXCP_FP_SNAN: 1725beb144eSLaurent Vivier return "FP Signaling NAN"; 1735beb144eSLaurent Vivier case EXCP_FP_UNIMP: 1745beb144eSLaurent Vivier return "FP Unimplemented Data Type"; 1755beb144eSLaurent Vivier case EXCP_MMU_CONF: /* 68030/68851 only */ 1765beb144eSLaurent Vivier return "MMU Configuration Error"; 1775beb144eSLaurent Vivier case EXCP_MMU_ILLEGAL: /* 68851 only */ 1785beb144eSLaurent Vivier return "MMU Illegal Operation"; 1795beb144eSLaurent Vivier case EXCP_MMU_ACCESS: /* 68851 only */ 1805beb144eSLaurent Vivier return "MMU Access Level Violation"; 1815beb144eSLaurent Vivier case 64 ... 255: 1825beb144eSLaurent Vivier return "User Defined Vector"; 1835beb144eSLaurent Vivier } 1845beb144eSLaurent Vivier return "Unassigned"; 1855beb144eSLaurent Vivier } 1865beb144eSLaurent Vivier 187d2f8fb8eSLaurent Vivier static void cf_interrupt_all(CPUM68KState *env, int is_hw) 1880633879fSpbrook { 189a8d92fd8SRichard Henderson CPUState *cs = env_cpu(env); 1900633879fSpbrook uint32_t sp; 1915beb144eSLaurent Vivier uint32_t sr; 1920633879fSpbrook uint32_t fmt; 1930633879fSpbrook uint32_t retaddr; 1940633879fSpbrook uint32_t vector; 1950633879fSpbrook 1960633879fSpbrook fmt = 0; 1970633879fSpbrook retaddr = env->pc; 1980633879fSpbrook 1990633879fSpbrook if (!is_hw) { 20027103424SAndreas Färber switch (cs->exception_index) { 2010633879fSpbrook case EXCP_RTE: 2020633879fSpbrook /* Return from an exception. */ 203d2f8fb8eSLaurent Vivier cf_rte(env); 2040633879fSpbrook return; 205a87295e8Spbrook case EXCP_HALT_INSN: 206cfe67cefSLeon Alrae if (semihosting_enabled() 207a87295e8Spbrook && (env->sr & SR_S) != 0 208a87295e8Spbrook && (env->pc & 3) == 0 20931871141SBlue Swirl && cpu_lduw_code(env, env->pc - 4) == 0x4e71 21031871141SBlue Swirl && cpu_ldl_code(env, env->pc) == 0x4e7bf000) { 211a87295e8Spbrook env->pc += 4; 212a87295e8Spbrook do_m68k_semihosting(env, env->dregs[0]); 213a87295e8Spbrook return; 214a87295e8Spbrook } 215259186a7SAndreas Färber cs->halted = 1; 21627103424SAndreas Färber cs->exception_index = EXCP_HLT; 2175638d180SAndreas Färber cpu_loop_exit(cs); 218a87295e8Spbrook return; 2190633879fSpbrook } 2200633879fSpbrook } 2210633879fSpbrook 22227103424SAndreas Färber vector = cs->exception_index << 2; 2230633879fSpbrook 2245beb144eSLaurent Vivier sr = env->sr | cpu_m68k_get_ccr(env); 2255beb144eSLaurent Vivier if (qemu_loglevel_mask(CPU_LOG_INT)) { 2265beb144eSLaurent Vivier static int count; 2275beb144eSLaurent Vivier qemu_log("INT %6d: %s(%#x) pc=%08x sp=%08x sr=%04x\n", 2285beb144eSLaurent Vivier ++count, m68k_exception_name(cs->exception_index), 2295beb144eSLaurent Vivier vector, env->pc, env->aregs[7], sr); 2305beb144eSLaurent Vivier } 2315beb144eSLaurent Vivier 2320633879fSpbrook fmt |= 0x40000000; 2330633879fSpbrook fmt |= vector << 16; 2345beb144eSLaurent Vivier fmt |= sr; 2350633879fSpbrook 23620dcee94Spbrook env->sr |= SR_S; 23720dcee94Spbrook if (is_hw) { 23820dcee94Spbrook env->sr = (env->sr & ~SR_I) | (env->pending_level << SR_I_SHIFT); 23920dcee94Spbrook env->sr &= ~SR_M; 24020dcee94Spbrook } 24120dcee94Spbrook m68k_switch_sp(env); 2420c8ff723SGreg Ungerer sp = env->aregs[7]; 2430c8ff723SGreg Ungerer fmt |= (sp & 3) << 28; 24420dcee94Spbrook 2450633879fSpbrook /* ??? This could cause MMU faults. */ 2460633879fSpbrook sp &= ~3; 2470633879fSpbrook sp -= 4; 248330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, retaddr, MMU_KERNEL_IDX, 0); 2490633879fSpbrook sp -= 4; 250330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, fmt, MMU_KERNEL_IDX, 0); 2510633879fSpbrook env->aregs[7] = sp; 2520633879fSpbrook /* Jump to vector. */ 253330edfccSRichard Henderson env->pc = cpu_ldl_mmuidx_ra(env, env->vbr + vector, MMU_KERNEL_IDX, 0); 2540633879fSpbrook } 2550633879fSpbrook 256d2f8fb8eSLaurent Vivier static inline void do_stack_frame(CPUM68KState *env, uint32_t *sp, 257d2f8fb8eSLaurent Vivier uint16_t format, uint16_t sr, 258d2f8fb8eSLaurent Vivier uint32_t addr, uint32_t retaddr) 259d2f8fb8eSLaurent Vivier { 260000761dcSPavel Dovgalyuk if (m68k_feature(env, M68K_FEATURE_QUAD_MULDIV)) { 261000761dcSPavel Dovgalyuk /* all except 68000 */ 262a8d92fd8SRichard Henderson CPUState *cs = env_cpu(env); 263d2f8fb8eSLaurent Vivier switch (format) { 264d2f8fb8eSLaurent Vivier case 4: 265d2f8fb8eSLaurent Vivier *sp -= 4; 266330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, *sp, env->pc, MMU_KERNEL_IDX, 0); 267d2f8fb8eSLaurent Vivier *sp -= 4; 268330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, *sp, addr, MMU_KERNEL_IDX, 0); 269d2f8fb8eSLaurent Vivier break; 270d2f8fb8eSLaurent Vivier case 3: 271d2f8fb8eSLaurent Vivier case 2: 272d2f8fb8eSLaurent Vivier *sp -= 4; 273330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, *sp, addr, MMU_KERNEL_IDX, 0); 274d2f8fb8eSLaurent Vivier break; 275d2f8fb8eSLaurent Vivier } 276d2f8fb8eSLaurent Vivier *sp -= 2; 277330edfccSRichard Henderson cpu_stw_mmuidx_ra(env, *sp, (format << 12) + (cs->exception_index << 2), 278330edfccSRichard Henderson MMU_KERNEL_IDX, 0); 279000761dcSPavel Dovgalyuk } 280d2f8fb8eSLaurent Vivier *sp -= 4; 281330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, *sp, retaddr, MMU_KERNEL_IDX, 0); 282d2f8fb8eSLaurent Vivier *sp -= 2; 283330edfccSRichard Henderson cpu_stw_mmuidx_ra(env, *sp, sr, MMU_KERNEL_IDX, 0); 284d2f8fb8eSLaurent Vivier } 285d2f8fb8eSLaurent Vivier 286d2f8fb8eSLaurent Vivier static void m68k_interrupt_all(CPUM68KState *env, int is_hw) 287d2f8fb8eSLaurent Vivier { 288a8d92fd8SRichard Henderson CPUState *cs = env_cpu(env); 289d2f8fb8eSLaurent Vivier uint32_t sp; 290d2f8fb8eSLaurent Vivier uint32_t vector; 291d2f8fb8eSLaurent Vivier uint16_t sr, oldsr; 292d2f8fb8eSLaurent Vivier 293d2f8fb8eSLaurent Vivier if (!is_hw) { 294d2f8fb8eSLaurent Vivier switch (cs->exception_index) { 295d2f8fb8eSLaurent Vivier case EXCP_RTE: 296d2f8fb8eSLaurent Vivier /* Return from an exception. */ 297d2f8fb8eSLaurent Vivier m68k_rte(env); 298d2f8fb8eSLaurent Vivier return; 299d2f8fb8eSLaurent Vivier } 300d2f8fb8eSLaurent Vivier } 301d2f8fb8eSLaurent Vivier 302d2f8fb8eSLaurent Vivier vector = cs->exception_index << 2; 303d2f8fb8eSLaurent Vivier 304d2f8fb8eSLaurent Vivier sr = env->sr | cpu_m68k_get_ccr(env); 305d2f8fb8eSLaurent Vivier if (qemu_loglevel_mask(CPU_LOG_INT)) { 306d2f8fb8eSLaurent Vivier static int count; 307d2f8fb8eSLaurent Vivier qemu_log("INT %6d: %s(%#x) pc=%08x sp=%08x sr=%04x\n", 308d2f8fb8eSLaurent Vivier ++count, m68k_exception_name(cs->exception_index), 309d2f8fb8eSLaurent Vivier vector, env->pc, env->aregs[7], sr); 310d2f8fb8eSLaurent Vivier } 311d2f8fb8eSLaurent Vivier 312d2f8fb8eSLaurent Vivier /* 313d2f8fb8eSLaurent Vivier * MC68040UM/AD, chapter 9.3.10 314d2f8fb8eSLaurent Vivier */ 315d2f8fb8eSLaurent Vivier 316d2f8fb8eSLaurent Vivier /* "the processor first make an internal copy" */ 317d2f8fb8eSLaurent Vivier oldsr = sr; 318d2f8fb8eSLaurent Vivier /* "set the mode to supervisor" */ 319d2f8fb8eSLaurent Vivier sr |= SR_S; 320d2f8fb8eSLaurent Vivier /* "suppress tracing" */ 321d2f8fb8eSLaurent Vivier sr &= ~SR_T; 322d2f8fb8eSLaurent Vivier /* "sets the processor interrupt mask" */ 323d2f8fb8eSLaurent Vivier if (is_hw) { 324d2f8fb8eSLaurent Vivier sr |= (env->sr & ~SR_I) | (env->pending_level << SR_I_SHIFT); 325d2f8fb8eSLaurent Vivier } 326d2f8fb8eSLaurent Vivier cpu_m68k_set_sr(env, sr); 327d2f8fb8eSLaurent Vivier sp = env->aregs[7]; 328d2f8fb8eSLaurent Vivier 329a9431a03SMark Cave-Ayland if (!m68k_feature(env, M68K_FEATURE_UNALIGNED_DATA)) { 330d2f8fb8eSLaurent Vivier sp &= ~1; 331a9431a03SMark Cave-Ayland } 332a9431a03SMark Cave-Ayland 33302ea42b3SRichard Henderson switch (cs->exception_index) { 33402ea42b3SRichard Henderson case EXCP_ACCESS: 33588b2fef6SLaurent Vivier if (env->mmu.fault) { 33688b2fef6SLaurent Vivier cpu_abort(cs, "DOUBLE MMU FAULT\n"); 33788b2fef6SLaurent Vivier } 33888b2fef6SLaurent Vivier env->mmu.fault = true; 339330edfccSRichard Henderson /* push data 3 */ 34088b2fef6SLaurent Vivier sp -= 4; 341330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 342330edfccSRichard Henderson /* push data 2 */ 34388b2fef6SLaurent Vivier sp -= 4; 344330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 345330edfccSRichard Henderson /* push data 1 */ 34688b2fef6SLaurent Vivier sp -= 4; 347330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 348330edfccSRichard Henderson /* write back 1 / push data 0 */ 34988b2fef6SLaurent Vivier sp -= 4; 350330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 351330edfccSRichard Henderson /* write back 1 address */ 35288b2fef6SLaurent Vivier sp -= 4; 353330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 354330edfccSRichard Henderson /* write back 2 data */ 35588b2fef6SLaurent Vivier sp -= 4; 356330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 357330edfccSRichard Henderson /* write back 2 address */ 35888b2fef6SLaurent Vivier sp -= 4; 359330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 360330edfccSRichard Henderson /* write back 3 data */ 36188b2fef6SLaurent Vivier sp -= 4; 362330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 363330edfccSRichard Henderson /* write back 3 address */ 36488b2fef6SLaurent Vivier sp -= 4; 365330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, env->mmu.ar, MMU_KERNEL_IDX, 0); 366330edfccSRichard Henderson /* fault address */ 36788b2fef6SLaurent Vivier sp -= 4; 368330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, env->mmu.ar, MMU_KERNEL_IDX, 0); 369330edfccSRichard Henderson /* write back 1 status */ 37088b2fef6SLaurent Vivier sp -= 2; 371330edfccSRichard Henderson cpu_stw_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 372330edfccSRichard Henderson /* write back 2 status */ 37388b2fef6SLaurent Vivier sp -= 2; 374330edfccSRichard Henderson cpu_stw_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 375330edfccSRichard Henderson /* write back 3 status */ 37688b2fef6SLaurent Vivier sp -= 2; 377330edfccSRichard Henderson cpu_stw_mmuidx_ra(env, sp, 0, MMU_KERNEL_IDX, 0); 378330edfccSRichard Henderson /* special status word */ 37988b2fef6SLaurent Vivier sp -= 2; 380330edfccSRichard Henderson cpu_stw_mmuidx_ra(env, sp, env->mmu.ssw, MMU_KERNEL_IDX, 0); 381330edfccSRichard Henderson /* effective address */ 38288b2fef6SLaurent Vivier sp -= 4; 383330edfccSRichard Henderson cpu_stl_mmuidx_ra(env, sp, env->mmu.ar, MMU_KERNEL_IDX, 0); 384330edfccSRichard Henderson 385035c6e7bSRichard Henderson do_stack_frame(env, &sp, 7, oldsr, 0, env->pc); 38688b2fef6SLaurent Vivier env->mmu.fault = false; 38788b2fef6SLaurent Vivier if (qemu_loglevel_mask(CPU_LOG_INT)) { 38888b2fef6SLaurent Vivier qemu_log(" " 3895fa9f1f2SLaurent Vivier "ssw: %08x ea: %08x sfc: %d dfc: %d\n", 3905fa9f1f2SLaurent Vivier env->mmu.ssw, env->mmu.ar, env->sfc, env->dfc); 39188b2fef6SLaurent Vivier } 39202ea42b3SRichard Henderson break; 39302ea42b3SRichard Henderson 394a1aedd6cSRichard Henderson case EXCP_ILLEGAL: 395a1aedd6cSRichard Henderson do_stack_frame(env, &sp, 0, oldsr, 0, env->pc); 396a1aedd6cSRichard Henderson break; 397a1aedd6cSRichard Henderson 39802ea42b3SRichard Henderson case EXCP_ADDRESS: 399035c6e7bSRichard Henderson do_stack_frame(env, &sp, 2, oldsr, 0, env->pc); 40002ea42b3SRichard Henderson break; 40102ea42b3SRichard Henderson 402ad5a5cf9SRichard Henderson case EXCP_CHK: 403710d747bSRichard Henderson case EXCP_DIV0: 4048115fc93SRichard Henderson case EXCP_TRACE: 405*aeeb90afSRichard Henderson case EXCP_TRAPCC: 406ad5a5cf9SRichard Henderson do_stack_frame(env, &sp, 2, oldsr, env->mmu.ar, env->pc); 407ad5a5cf9SRichard Henderson break; 408ad5a5cf9SRichard Henderson 40902ea42b3SRichard Henderson case EXCP_SPURIOUS ... EXCP_INT_LEVEL_7: 410eeb8f7b0SRichard Henderson if (is_hw && (oldsr & SR_M)) { 411035c6e7bSRichard Henderson do_stack_frame(env, &sp, 0, oldsr, 0, env->pc); 412d2f8fb8eSLaurent Vivier oldsr = sr; 413d2f8fb8eSLaurent Vivier env->aregs[7] = sp; 414eeb8f7b0SRichard Henderson cpu_m68k_set_sr(env, sr & ~SR_M); 41531144eb6SMark Cave-Ayland sp = env->aregs[7]; 41631144eb6SMark Cave-Ayland if (!m68k_feature(env, M68K_FEATURE_UNALIGNED_DATA)) { 41731144eb6SMark Cave-Ayland sp &= ~1; 41831144eb6SMark Cave-Ayland } 419035c6e7bSRichard Henderson do_stack_frame(env, &sp, 1, oldsr, 0, env->pc); 42002ea42b3SRichard Henderson break; 42102ea42b3SRichard Henderson } 42202ea42b3SRichard Henderson /* fall through */ 42302ea42b3SRichard Henderson 42402ea42b3SRichard Henderson default: 425035c6e7bSRichard Henderson do_stack_frame(env, &sp, 0, oldsr, 0, env->pc); 42602ea42b3SRichard Henderson break; 427d2f8fb8eSLaurent Vivier } 428d2f8fb8eSLaurent Vivier 429d2f8fb8eSLaurent Vivier env->aregs[7] = sp; 430d2f8fb8eSLaurent Vivier /* Jump to vector. */ 431330edfccSRichard Henderson env->pc = cpu_ldl_mmuidx_ra(env, env->vbr + vector, MMU_KERNEL_IDX, 0); 432d2f8fb8eSLaurent Vivier } 433d2f8fb8eSLaurent Vivier 434d2f8fb8eSLaurent Vivier static void do_interrupt_all(CPUM68KState *env, int is_hw) 435d2f8fb8eSLaurent Vivier { 436d2f8fb8eSLaurent Vivier if (m68k_feature(env, M68K_FEATURE_M68000)) { 437d2f8fb8eSLaurent Vivier m68k_interrupt_all(env, is_hw); 438d2f8fb8eSLaurent Vivier return; 439d2f8fb8eSLaurent Vivier } 440d2f8fb8eSLaurent Vivier cf_interrupt_all(env, is_hw); 441d2f8fb8eSLaurent Vivier } 442d2f8fb8eSLaurent Vivier 44397a8ea5aSAndreas Färber void m68k_cpu_do_interrupt(CPUState *cs) 4443c688828SBlue Swirl { 44597a8ea5aSAndreas Färber M68kCPU *cpu = M68K_CPU(cs); 44697a8ea5aSAndreas Färber CPUM68KState *env = &cpu->env; 44797a8ea5aSAndreas Färber 44831871141SBlue Swirl do_interrupt_all(env, 0); 4493c688828SBlue Swirl } 4503c688828SBlue Swirl 451ab409bb3SRichard Henderson static inline void do_interrupt_m68k_hardirq(CPUM68KState *env) 4523c688828SBlue Swirl { 45331871141SBlue Swirl do_interrupt_all(env, 1); 4543c688828SBlue Swirl } 45588b2fef6SLaurent Vivier 456e1aaf3a8SPeter Maydell void m68k_cpu_transaction_failed(CPUState *cs, hwaddr physaddr, vaddr addr, 457e1aaf3a8SPeter Maydell unsigned size, MMUAccessType access_type, 458e1aaf3a8SPeter Maydell int mmu_idx, MemTxAttrs attrs, 459e1aaf3a8SPeter Maydell MemTxResult response, uintptr_t retaddr) 46088b2fef6SLaurent Vivier { 46188b2fef6SLaurent Vivier M68kCPU *cpu = M68K_CPU(cs); 46288b2fef6SLaurent Vivier CPUM68KState *env = &cpu->env; 463e1aaf3a8SPeter Maydell 464e1aaf3a8SPeter Maydell cpu_restore_state(cs, retaddr, true); 46588b2fef6SLaurent Vivier 46688b2fef6SLaurent Vivier if (m68k_feature(env, M68K_FEATURE_M68040)) { 467e55886c3SLaurent Vivier env->mmu.mmusr = 0; 468d6cbd8f7SMark Cave-Ayland 469d6cbd8f7SMark Cave-Ayland /* 470d6cbd8f7SMark Cave-Ayland * According to the MC68040 users manual the ATC bit of the SSW is 471d6cbd8f7SMark Cave-Ayland * used to distinguish between ATC faults and physical bus errors. 472d6cbd8f7SMark Cave-Ayland * In the case of a bus error e.g. during nubus read from an empty 473d6cbd8f7SMark Cave-Ayland * slot this bit should not be set 474d6cbd8f7SMark Cave-Ayland */ 475d6cbd8f7SMark Cave-Ayland if (response != MEMTX_DECODE_ERROR) { 47688b2fef6SLaurent Vivier env->mmu.ssw |= M68K_ATC_040; 477d6cbd8f7SMark Cave-Ayland } 478d6cbd8f7SMark Cave-Ayland 47988b2fef6SLaurent Vivier /* FIXME: manage MMU table access error */ 48088b2fef6SLaurent Vivier env->mmu.ssw &= ~M68K_TM_040; 48188b2fef6SLaurent Vivier if (env->sr & SR_S) { /* SUPERVISOR */ 48288b2fef6SLaurent Vivier env->mmu.ssw |= M68K_TM_040_SUPER; 48388b2fef6SLaurent Vivier } 484e1aaf3a8SPeter Maydell if (access_type == MMU_INST_FETCH) { /* instruction or data */ 48588b2fef6SLaurent Vivier env->mmu.ssw |= M68K_TM_040_CODE; 48688b2fef6SLaurent Vivier } else { 48788b2fef6SLaurent Vivier env->mmu.ssw |= M68K_TM_040_DATA; 48888b2fef6SLaurent Vivier } 48988b2fef6SLaurent Vivier env->mmu.ssw &= ~M68K_BA_SIZE_MASK; 49088b2fef6SLaurent Vivier switch (size) { 49188b2fef6SLaurent Vivier case 1: 49288b2fef6SLaurent Vivier env->mmu.ssw |= M68K_BA_SIZE_BYTE; 49388b2fef6SLaurent Vivier break; 49488b2fef6SLaurent Vivier case 2: 49588b2fef6SLaurent Vivier env->mmu.ssw |= M68K_BA_SIZE_WORD; 49688b2fef6SLaurent Vivier break; 49788b2fef6SLaurent Vivier case 4: 49888b2fef6SLaurent Vivier env->mmu.ssw |= M68K_BA_SIZE_LONG; 49988b2fef6SLaurent Vivier break; 50088b2fef6SLaurent Vivier } 50188b2fef6SLaurent Vivier 502e1aaf3a8SPeter Maydell if (access_type != MMU_DATA_STORE) { 50388b2fef6SLaurent Vivier env->mmu.ssw |= M68K_RW_040; 50488b2fef6SLaurent Vivier } 50588b2fef6SLaurent Vivier 50688b2fef6SLaurent Vivier env->mmu.ar = addr; 50788b2fef6SLaurent Vivier 50888b2fef6SLaurent Vivier cs->exception_index = EXCP_ACCESS; 50988b2fef6SLaurent Vivier cpu_loop_exit(cs); 51088b2fef6SLaurent Vivier } 51188b2fef6SLaurent Vivier } 512e1f3808eSpbrook 513ab409bb3SRichard Henderson bool m68k_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 514ab409bb3SRichard Henderson { 515ab409bb3SRichard Henderson M68kCPU *cpu = M68K_CPU(cs); 516ab409bb3SRichard Henderson CPUM68KState *env = &cpu->env; 517ab409bb3SRichard Henderson 518ab409bb3SRichard Henderson if (interrupt_request & CPU_INTERRUPT_HARD 519ab409bb3SRichard Henderson && ((env->sr & SR_I) >> SR_I_SHIFT) < env->pending_level) { 520808d77bcSLucien Murray-Pitts /* 521808d77bcSLucien Murray-Pitts * Real hardware gets the interrupt vector via an IACK cycle 522808d77bcSLucien Murray-Pitts * at this point. Current emulated hardware doesn't rely on 523808d77bcSLucien Murray-Pitts * this, so we provide/save the vector when the interrupt is 524808d77bcSLucien Murray-Pitts * first signalled. 525808d77bcSLucien Murray-Pitts */ 526ab409bb3SRichard Henderson cs->exception_index = env->pending_vector; 527ab409bb3SRichard Henderson do_interrupt_m68k_hardirq(env); 528ab409bb3SRichard Henderson return true; 529ab409bb3SRichard Henderson } 530ab409bb3SRichard Henderson return false; 531ab409bb3SRichard Henderson } 532ab409bb3SRichard Henderson 533d5db810cSPhilippe Mathieu-Daudé #endif /* !CONFIG_USER_ONLY */ 534d5db810cSPhilippe Mathieu-Daudé 5350ccb9c1dSLaurent Vivier static void raise_exception_ra(CPUM68KState *env, int tt, uintptr_t raddr) 536e1f3808eSpbrook { 537a8d92fd8SRichard Henderson CPUState *cs = env_cpu(env); 53827103424SAndreas Färber 53927103424SAndreas Färber cs->exception_index = tt; 5400ccb9c1dSLaurent Vivier cpu_loop_exit_restore(cs, raddr); 5410ccb9c1dSLaurent Vivier } 5420ccb9c1dSLaurent Vivier 5430ccb9c1dSLaurent Vivier static void raise_exception(CPUM68KState *env, int tt) 5440ccb9c1dSLaurent Vivier { 5450ccb9c1dSLaurent Vivier raise_exception_ra(env, tt, 0); 546e1f3808eSpbrook } 547e1f3808eSpbrook 54831871141SBlue Swirl void HELPER(raise_exception)(CPUM68KState *env, uint32_t tt) 549e1f3808eSpbrook { 55031871141SBlue Swirl raise_exception(env, tt); 551e1f3808eSpbrook } 552e1f3808eSpbrook 553ad5a5cf9SRichard Henderson G_NORETURN static void 554ad5a5cf9SRichard Henderson raise_exception_format2(CPUM68KState *env, int tt, int ilen, uintptr_t raddr) 555ad5a5cf9SRichard Henderson { 556ad5a5cf9SRichard Henderson CPUState *cs = env_cpu(env); 557ad5a5cf9SRichard Henderson 558ad5a5cf9SRichard Henderson cs->exception_index = tt; 559ad5a5cf9SRichard Henderson 560ad5a5cf9SRichard Henderson /* Recover PC and CC_OP for the beginning of the insn. */ 561ad5a5cf9SRichard Henderson cpu_restore_state(cs, raddr, true); 562ad5a5cf9SRichard Henderson 563ad5a5cf9SRichard Henderson /* Flags are current in env->cc_*, or are undefined. */ 564ad5a5cf9SRichard Henderson env->cc_op = CC_OP_FLAGS; 565ad5a5cf9SRichard Henderson 566ad5a5cf9SRichard Henderson /* 567ad5a5cf9SRichard Henderson * Remember original pc in mmu.ar, for the Format 2 stack frame. 568ad5a5cf9SRichard Henderson * Adjust PC to end of the insn. 569ad5a5cf9SRichard Henderson */ 570ad5a5cf9SRichard Henderson env->mmu.ar = env->pc; 571ad5a5cf9SRichard Henderson env->pc += ilen; 572ad5a5cf9SRichard Henderson 573ad5a5cf9SRichard Henderson cpu_loop_exit(cs); 574ad5a5cf9SRichard Henderson } 575ad5a5cf9SRichard Henderson 576710d747bSRichard Henderson void HELPER(divuw)(CPUM68KState *env, int destr, uint32_t den, int ilen) 577e1f3808eSpbrook { 5780ccb9c1dSLaurent Vivier uint32_t num = env->dregs[destr]; 5790ccb9c1dSLaurent Vivier uint32_t quot, rem; 5800ccb9c1dSLaurent Vivier 581710d747bSRichard Henderson env->cc_c = 0; /* always cleared, even if div0 */ 582710d747bSRichard Henderson 5830ccb9c1dSLaurent Vivier if (den == 0) { 584710d747bSRichard Henderson raise_exception_format2(env, EXCP_DIV0, ilen, GETPC()); 5850ccb9c1dSLaurent Vivier } 5860ccb9c1dSLaurent Vivier quot = num / den; 5870ccb9c1dSLaurent Vivier rem = num % den; 5880ccb9c1dSLaurent Vivier 5890ccb9c1dSLaurent Vivier if (quot > 0xffff) { 5900ccb9c1dSLaurent Vivier env->cc_v = -1; 591808d77bcSLucien Murray-Pitts /* 592808d77bcSLucien Murray-Pitts * real 68040 keeps N and unset Z on overflow, 5930ccb9c1dSLaurent Vivier * whereas documentation says "undefined" 5940ccb9c1dSLaurent Vivier */ 5950ccb9c1dSLaurent Vivier env->cc_z = 1; 5960ccb9c1dSLaurent Vivier return; 5970ccb9c1dSLaurent Vivier } 5980ccb9c1dSLaurent Vivier env->dregs[destr] = deposit32(quot, 16, 16, rem); 5990ccb9c1dSLaurent Vivier env->cc_z = (int16_t)quot; 6000ccb9c1dSLaurent Vivier env->cc_n = (int16_t)quot; 6010ccb9c1dSLaurent Vivier env->cc_v = 0; 6020ccb9c1dSLaurent Vivier } 6030ccb9c1dSLaurent Vivier 604710d747bSRichard Henderson void HELPER(divsw)(CPUM68KState *env, int destr, int32_t den, int ilen) 6050ccb9c1dSLaurent Vivier { 6060ccb9c1dSLaurent Vivier int32_t num = env->dregs[destr]; 6070ccb9c1dSLaurent Vivier uint32_t quot, rem; 6080ccb9c1dSLaurent Vivier 609710d747bSRichard Henderson env->cc_c = 0; /* always cleared, even if overflow/div0 */ 610710d747bSRichard Henderson 6110ccb9c1dSLaurent Vivier if (den == 0) { 612710d747bSRichard Henderson raise_exception_format2(env, EXCP_DIV0, ilen, GETPC()); 6130ccb9c1dSLaurent Vivier } 6140ccb9c1dSLaurent Vivier quot = num / den; 6150ccb9c1dSLaurent Vivier rem = num % den; 6160ccb9c1dSLaurent Vivier 6170ccb9c1dSLaurent Vivier if (quot != (int16_t)quot) { 6180ccb9c1dSLaurent Vivier env->cc_v = -1; 6190ccb9c1dSLaurent Vivier /* nothing else is modified */ 620808d77bcSLucien Murray-Pitts /* 621808d77bcSLucien Murray-Pitts * real 68040 keeps N and unset Z on overflow, 6220ccb9c1dSLaurent Vivier * whereas documentation says "undefined" 6230ccb9c1dSLaurent Vivier */ 6240ccb9c1dSLaurent Vivier env->cc_z = 1; 6250ccb9c1dSLaurent Vivier return; 6260ccb9c1dSLaurent Vivier } 6270ccb9c1dSLaurent Vivier env->dregs[destr] = deposit32(quot, 16, 16, rem); 6280ccb9c1dSLaurent Vivier env->cc_z = (int16_t)quot; 6290ccb9c1dSLaurent Vivier env->cc_n = (int16_t)quot; 6300ccb9c1dSLaurent Vivier env->cc_v = 0; 6310ccb9c1dSLaurent Vivier } 6320ccb9c1dSLaurent Vivier 633710d747bSRichard Henderson void HELPER(divul)(CPUM68KState *env, int numr, int regr, 634710d747bSRichard Henderson uint32_t den, int ilen) 6350ccb9c1dSLaurent Vivier { 6360ccb9c1dSLaurent Vivier uint32_t num = env->dregs[numr]; 6370ccb9c1dSLaurent Vivier uint32_t quot, rem; 6380ccb9c1dSLaurent Vivier 639710d747bSRichard Henderson env->cc_c = 0; /* always cleared, even if div0 */ 640710d747bSRichard Henderson 6410ccb9c1dSLaurent Vivier if (den == 0) { 642710d747bSRichard Henderson raise_exception_format2(env, EXCP_DIV0, ilen, GETPC()); 6430ccb9c1dSLaurent Vivier } 6440ccb9c1dSLaurent Vivier quot = num / den; 6450ccb9c1dSLaurent Vivier rem = num % den; 6460ccb9c1dSLaurent Vivier 6470ccb9c1dSLaurent Vivier env->cc_z = quot; 6480ccb9c1dSLaurent Vivier env->cc_n = quot; 6490ccb9c1dSLaurent Vivier env->cc_v = 0; 6500ccb9c1dSLaurent Vivier 6510ccb9c1dSLaurent Vivier if (m68k_feature(env, M68K_FEATURE_CF_ISA_A)) { 6520ccb9c1dSLaurent Vivier if (numr == regr) { 6530ccb9c1dSLaurent Vivier env->dregs[numr] = quot; 6540ccb9c1dSLaurent Vivier } else { 6550ccb9c1dSLaurent Vivier env->dregs[regr] = rem; 6560ccb9c1dSLaurent Vivier } 6570ccb9c1dSLaurent Vivier } else { 6580ccb9c1dSLaurent Vivier env->dregs[regr] = rem; 6590ccb9c1dSLaurent Vivier env->dregs[numr] = quot; 6600ccb9c1dSLaurent Vivier } 6610ccb9c1dSLaurent Vivier } 6620ccb9c1dSLaurent Vivier 663710d747bSRichard Henderson void HELPER(divsl)(CPUM68KState *env, int numr, int regr, 664710d747bSRichard Henderson int32_t den, int ilen) 6650ccb9c1dSLaurent Vivier { 6660ccb9c1dSLaurent Vivier int32_t num = env->dregs[numr]; 6670ccb9c1dSLaurent Vivier int32_t quot, rem; 6680ccb9c1dSLaurent Vivier 669710d747bSRichard Henderson env->cc_c = 0; /* always cleared, even if overflow/div0 */ 670710d747bSRichard Henderson 6710ccb9c1dSLaurent Vivier if (den == 0) { 672710d747bSRichard Henderson raise_exception_format2(env, EXCP_DIV0, ilen, GETPC()); 6730ccb9c1dSLaurent Vivier } 6740ccb9c1dSLaurent Vivier quot = num / den; 6750ccb9c1dSLaurent Vivier rem = num % den; 6760ccb9c1dSLaurent Vivier 6770ccb9c1dSLaurent Vivier env->cc_z = quot; 6780ccb9c1dSLaurent Vivier env->cc_n = quot; 6790ccb9c1dSLaurent Vivier env->cc_v = 0; 6800ccb9c1dSLaurent Vivier 6810ccb9c1dSLaurent Vivier if (m68k_feature(env, M68K_FEATURE_CF_ISA_A)) { 6820ccb9c1dSLaurent Vivier if (numr == regr) { 6830ccb9c1dSLaurent Vivier env->dregs[numr] = quot; 6840ccb9c1dSLaurent Vivier } else { 6850ccb9c1dSLaurent Vivier env->dregs[regr] = rem; 6860ccb9c1dSLaurent Vivier } 6870ccb9c1dSLaurent Vivier } else { 6880ccb9c1dSLaurent Vivier env->dregs[regr] = rem; 6890ccb9c1dSLaurent Vivier env->dregs[numr] = quot; 6900ccb9c1dSLaurent Vivier } 6910ccb9c1dSLaurent Vivier } 6920ccb9c1dSLaurent Vivier 693710d747bSRichard Henderson void HELPER(divull)(CPUM68KState *env, int numr, int regr, 694710d747bSRichard Henderson uint32_t den, int ilen) 6950ccb9c1dSLaurent Vivier { 6960ccb9c1dSLaurent Vivier uint64_t num = deposit64(env->dregs[numr], 32, 32, env->dregs[regr]); 6970ccb9c1dSLaurent Vivier uint64_t quot; 698e1f3808eSpbrook uint32_t rem; 699e1f3808eSpbrook 700710d747bSRichard Henderson env->cc_c = 0; /* always cleared, even if overflow/div0 */ 701710d747bSRichard Henderson 70231871141SBlue Swirl if (den == 0) { 703710d747bSRichard Henderson raise_exception_format2(env, EXCP_DIV0, ilen, GETPC()); 70431871141SBlue Swirl } 705e1f3808eSpbrook quot = num / den; 706e1f3808eSpbrook rem = num % den; 707620c6cf6SRichard Henderson 7080ccb9c1dSLaurent Vivier if (quot > 0xffffffffULL) { 7090ccb9c1dSLaurent Vivier env->cc_v = -1; 710808d77bcSLucien Murray-Pitts /* 711808d77bcSLucien Murray-Pitts * real 68040 keeps N and unset Z on overflow, 7120ccb9c1dSLaurent Vivier * whereas documentation says "undefined" 7130ccb9c1dSLaurent Vivier */ 7140ccb9c1dSLaurent Vivier env->cc_z = 1; 7150ccb9c1dSLaurent Vivier return; 7160ccb9c1dSLaurent Vivier } 717620c6cf6SRichard Henderson env->cc_z = quot; 718620c6cf6SRichard Henderson env->cc_n = quot; 7190ccb9c1dSLaurent Vivier env->cc_v = 0; 720620c6cf6SRichard Henderson 7210ccb9c1dSLaurent Vivier /* 7220ccb9c1dSLaurent Vivier * If Dq and Dr are the same, the quotient is returned. 7230ccb9c1dSLaurent Vivier * therefore we set Dq last. 7240ccb9c1dSLaurent Vivier */ 7250ccb9c1dSLaurent Vivier 7260ccb9c1dSLaurent Vivier env->dregs[regr] = rem; 7270ccb9c1dSLaurent Vivier env->dregs[numr] = quot; 728e1f3808eSpbrook } 729e1f3808eSpbrook 730710d747bSRichard Henderson void HELPER(divsll)(CPUM68KState *env, int numr, int regr, 731710d747bSRichard Henderson int32_t den, int ilen) 732e1f3808eSpbrook { 7330ccb9c1dSLaurent Vivier int64_t num = deposit64(env->dregs[numr], 32, 32, env->dregs[regr]); 7340ccb9c1dSLaurent Vivier int64_t quot; 735e1f3808eSpbrook int32_t rem; 736e1f3808eSpbrook 737710d747bSRichard Henderson env->cc_c = 0; /* always cleared, even if overflow/div0 */ 738710d747bSRichard Henderson 73931871141SBlue Swirl if (den == 0) { 740710d747bSRichard Henderson raise_exception_format2(env, EXCP_DIV0, ilen, GETPC()); 74131871141SBlue Swirl } 742e1f3808eSpbrook quot = num / den; 743e1f3808eSpbrook rem = num % den; 744620c6cf6SRichard Henderson 7450ccb9c1dSLaurent Vivier if (quot != (int32_t)quot) { 7460ccb9c1dSLaurent Vivier env->cc_v = -1; 747808d77bcSLucien Murray-Pitts /* 748808d77bcSLucien Murray-Pitts * real 68040 keeps N and unset Z on overflow, 7490ccb9c1dSLaurent Vivier * whereas documentation says "undefined" 7500ccb9c1dSLaurent Vivier */ 7510ccb9c1dSLaurent Vivier env->cc_z = 1; 7520ccb9c1dSLaurent Vivier return; 7530ccb9c1dSLaurent Vivier } 754620c6cf6SRichard Henderson env->cc_z = quot; 755620c6cf6SRichard Henderson env->cc_n = quot; 7560ccb9c1dSLaurent Vivier env->cc_v = 0; 757620c6cf6SRichard Henderson 7580ccb9c1dSLaurent Vivier /* 7590ccb9c1dSLaurent Vivier * If Dq and Dr are the same, the quotient is returned. 7600ccb9c1dSLaurent Vivier * therefore we set Dq last. 7610ccb9c1dSLaurent Vivier */ 7620ccb9c1dSLaurent Vivier 7630ccb9c1dSLaurent Vivier env->dregs[regr] = rem; 7640ccb9c1dSLaurent Vivier env->dregs[numr] = quot; 765e1f3808eSpbrook } 76614f94406SLaurent Vivier 767f0ddf11bSEmilio G. Cota /* We're executing in a serial context -- no need to be atomic. */ 76814f94406SLaurent Vivier void HELPER(cas2w)(CPUM68KState *env, uint32_t regs, uint32_t a1, uint32_t a2) 76914f94406SLaurent Vivier { 77014f94406SLaurent Vivier uint32_t Dc1 = extract32(regs, 9, 3); 77114f94406SLaurent Vivier uint32_t Dc2 = extract32(regs, 6, 3); 77214f94406SLaurent Vivier uint32_t Du1 = extract32(regs, 3, 3); 77314f94406SLaurent Vivier uint32_t Du2 = extract32(regs, 0, 3); 77414f94406SLaurent Vivier int16_t c1 = env->dregs[Dc1]; 77514f94406SLaurent Vivier int16_t c2 = env->dregs[Dc2]; 77614f94406SLaurent Vivier int16_t u1 = env->dregs[Du1]; 77714f94406SLaurent Vivier int16_t u2 = env->dregs[Du2]; 77814f94406SLaurent Vivier int16_t l1, l2; 77914f94406SLaurent Vivier uintptr_t ra = GETPC(); 78014f94406SLaurent Vivier 78114f94406SLaurent Vivier l1 = cpu_lduw_data_ra(env, a1, ra); 78214f94406SLaurent Vivier l2 = cpu_lduw_data_ra(env, a2, ra); 78314f94406SLaurent Vivier if (l1 == c1 && l2 == c2) { 78414f94406SLaurent Vivier cpu_stw_data_ra(env, a1, u1, ra); 78514f94406SLaurent Vivier cpu_stw_data_ra(env, a2, u2, ra); 78614f94406SLaurent Vivier } 78714f94406SLaurent Vivier 78814f94406SLaurent Vivier if (c1 != l1) { 78914f94406SLaurent Vivier env->cc_n = l1; 79014f94406SLaurent Vivier env->cc_v = c1; 79114f94406SLaurent Vivier } else { 79214f94406SLaurent Vivier env->cc_n = l2; 79314f94406SLaurent Vivier env->cc_v = c2; 79414f94406SLaurent Vivier } 79514f94406SLaurent Vivier env->cc_op = CC_OP_CMPW; 79614f94406SLaurent Vivier env->dregs[Dc1] = deposit32(env->dregs[Dc1], 0, 16, l1); 79714f94406SLaurent Vivier env->dregs[Dc2] = deposit32(env->dregs[Dc2], 0, 16, l2); 79814f94406SLaurent Vivier } 79914f94406SLaurent Vivier 800f0ddf11bSEmilio G. Cota static void do_cas2l(CPUM68KState *env, uint32_t regs, uint32_t a1, uint32_t a2, 801f0ddf11bSEmilio G. Cota bool parallel) 80214f94406SLaurent Vivier { 80314f94406SLaurent Vivier uint32_t Dc1 = extract32(regs, 9, 3); 80414f94406SLaurent Vivier uint32_t Dc2 = extract32(regs, 6, 3); 80514f94406SLaurent Vivier uint32_t Du1 = extract32(regs, 3, 3); 80614f94406SLaurent Vivier uint32_t Du2 = extract32(regs, 0, 3); 80714f94406SLaurent Vivier uint32_t c1 = env->dregs[Dc1]; 80814f94406SLaurent Vivier uint32_t c2 = env->dregs[Dc2]; 80914f94406SLaurent Vivier uint32_t u1 = env->dregs[Du1]; 81014f94406SLaurent Vivier uint32_t u2 = env->dregs[Du2]; 81114f94406SLaurent Vivier uint32_t l1, l2; 81214f94406SLaurent Vivier uintptr_t ra = GETPC(); 813be9568b4SRichard Henderson #if defined(CONFIG_ATOMIC64) 81414f94406SLaurent Vivier int mmu_idx = cpu_mmu_index(env, 0); 815fc313c64SFrédéric Pétrot MemOpIdx oi = make_memop_idx(MO_BEUQ, mmu_idx); 81614f94406SLaurent Vivier #endif 81714f94406SLaurent Vivier 818f0ddf11bSEmilio G. Cota if (parallel) { 81914f94406SLaurent Vivier /* We're executing in a parallel context -- must be atomic. */ 82014f94406SLaurent Vivier #ifdef CONFIG_ATOMIC64 82114f94406SLaurent Vivier uint64_t c, u, l; 82214f94406SLaurent Vivier if ((a1 & 7) == 0 && a2 == a1 + 4) { 82314f94406SLaurent Vivier c = deposit64(c2, 32, 32, c1); 82414f94406SLaurent Vivier u = deposit64(u2, 32, 32, u1); 825be9568b4SRichard Henderson l = cpu_atomic_cmpxchgq_be_mmu(env, a1, c, u, oi, ra); 82614f94406SLaurent Vivier l1 = l >> 32; 82714f94406SLaurent Vivier l2 = l; 82814f94406SLaurent Vivier } else if ((a2 & 7) == 0 && a1 == a2 + 4) { 82914f94406SLaurent Vivier c = deposit64(c1, 32, 32, c2); 83014f94406SLaurent Vivier u = deposit64(u1, 32, 32, u2); 831be9568b4SRichard Henderson l = cpu_atomic_cmpxchgq_be_mmu(env, a2, c, u, oi, ra); 83214f94406SLaurent Vivier l2 = l >> 32; 83314f94406SLaurent Vivier l1 = l; 83414f94406SLaurent Vivier } else 83514f94406SLaurent Vivier #endif 83614f94406SLaurent Vivier { 83714f94406SLaurent Vivier /* Tell the main loop we need to serialize this insn. */ 83829a0af61SRichard Henderson cpu_loop_exit_atomic(env_cpu(env), ra); 83914f94406SLaurent Vivier } 84014f94406SLaurent Vivier } else { 84114f94406SLaurent Vivier /* We're executing in a serial context -- no need to be atomic. */ 84214f94406SLaurent Vivier l1 = cpu_ldl_data_ra(env, a1, ra); 84314f94406SLaurent Vivier l2 = cpu_ldl_data_ra(env, a2, ra); 84414f94406SLaurent Vivier if (l1 == c1 && l2 == c2) { 84514f94406SLaurent Vivier cpu_stl_data_ra(env, a1, u1, ra); 84614f94406SLaurent Vivier cpu_stl_data_ra(env, a2, u2, ra); 84714f94406SLaurent Vivier } 84814f94406SLaurent Vivier } 84914f94406SLaurent Vivier 85014f94406SLaurent Vivier if (c1 != l1) { 85114f94406SLaurent Vivier env->cc_n = l1; 85214f94406SLaurent Vivier env->cc_v = c1; 85314f94406SLaurent Vivier } else { 85414f94406SLaurent Vivier env->cc_n = l2; 85514f94406SLaurent Vivier env->cc_v = c2; 85614f94406SLaurent Vivier } 85714f94406SLaurent Vivier env->cc_op = CC_OP_CMPL; 85814f94406SLaurent Vivier env->dregs[Dc1] = l1; 85914f94406SLaurent Vivier env->dregs[Dc2] = l2; 86014f94406SLaurent Vivier } 861f2224f2cSRichard Henderson 862f0ddf11bSEmilio G. Cota void HELPER(cas2l)(CPUM68KState *env, uint32_t regs, uint32_t a1, uint32_t a2) 863f0ddf11bSEmilio G. Cota { 864f0ddf11bSEmilio G. Cota do_cas2l(env, regs, a1, a2, false); 865f0ddf11bSEmilio G. Cota } 866f0ddf11bSEmilio G. Cota 867f0ddf11bSEmilio G. Cota void HELPER(cas2l_parallel)(CPUM68KState *env, uint32_t regs, uint32_t a1, 868f0ddf11bSEmilio G. Cota uint32_t a2) 869f0ddf11bSEmilio G. Cota { 870f0ddf11bSEmilio G. Cota do_cas2l(env, regs, a1, a2, true); 871f0ddf11bSEmilio G. Cota } 872f0ddf11bSEmilio G. Cota 873f2224f2cSRichard Henderson struct bf_data { 874f2224f2cSRichard Henderson uint32_t addr; 875f2224f2cSRichard Henderson uint32_t bofs; 876f2224f2cSRichard Henderson uint32_t blen; 877f2224f2cSRichard Henderson uint32_t len; 878f2224f2cSRichard Henderson }; 879f2224f2cSRichard Henderson 880f2224f2cSRichard Henderson static struct bf_data bf_prep(uint32_t addr, int32_t ofs, uint32_t len) 881f2224f2cSRichard Henderson { 882f2224f2cSRichard Henderson int bofs, blen; 883f2224f2cSRichard Henderson 884f2224f2cSRichard Henderson /* Bound length; map 0 to 32. */ 885f2224f2cSRichard Henderson len = ((len - 1) & 31) + 1; 886f2224f2cSRichard Henderson 887f2224f2cSRichard Henderson /* Note that ofs is signed. */ 888f2224f2cSRichard Henderson addr += ofs / 8; 889f2224f2cSRichard Henderson bofs = ofs % 8; 890f2224f2cSRichard Henderson if (bofs < 0) { 891f2224f2cSRichard Henderson bofs += 8; 892f2224f2cSRichard Henderson addr -= 1; 893f2224f2cSRichard Henderson } 894f2224f2cSRichard Henderson 895808d77bcSLucien Murray-Pitts /* 896808d77bcSLucien Murray-Pitts * Compute the number of bytes required (minus one) to 897808d77bcSLucien Murray-Pitts * satisfy the bitfield. 898808d77bcSLucien Murray-Pitts */ 899f2224f2cSRichard Henderson blen = (bofs + len - 1) / 8; 900f2224f2cSRichard Henderson 901808d77bcSLucien Murray-Pitts /* 902808d77bcSLucien Murray-Pitts * Canonicalize the bit offset for data loaded into a 64-bit big-endian 903808d77bcSLucien Murray-Pitts * word. For the cases where BLEN is not a power of 2, adjust ADDR so 904808d77bcSLucien Murray-Pitts * that we can use the next power of two sized load without crossing a 905808d77bcSLucien Murray-Pitts * page boundary, unless the field itself crosses the boundary. 906808d77bcSLucien Murray-Pitts */ 907f2224f2cSRichard Henderson switch (blen) { 908f2224f2cSRichard Henderson case 0: 909f2224f2cSRichard Henderson bofs += 56; 910f2224f2cSRichard Henderson break; 911f2224f2cSRichard Henderson case 1: 912f2224f2cSRichard Henderson bofs += 48; 913f2224f2cSRichard Henderson break; 914f2224f2cSRichard Henderson case 2: 915f2224f2cSRichard Henderson if (addr & 1) { 916f2224f2cSRichard Henderson bofs += 8; 917f2224f2cSRichard Henderson addr -= 1; 918f2224f2cSRichard Henderson } 919f2224f2cSRichard Henderson /* fallthru */ 920f2224f2cSRichard Henderson case 3: 921f2224f2cSRichard Henderson bofs += 32; 922f2224f2cSRichard Henderson break; 923f2224f2cSRichard Henderson case 4: 924f2224f2cSRichard Henderson if (addr & 3) { 925f2224f2cSRichard Henderson bofs += 8 * (addr & 3); 926f2224f2cSRichard Henderson addr &= -4; 927f2224f2cSRichard Henderson } 928f2224f2cSRichard Henderson break; 929f2224f2cSRichard Henderson default: 930f2224f2cSRichard Henderson g_assert_not_reached(); 931f2224f2cSRichard Henderson } 932f2224f2cSRichard Henderson 933f2224f2cSRichard Henderson return (struct bf_data){ 934f2224f2cSRichard Henderson .addr = addr, 935f2224f2cSRichard Henderson .bofs = bofs, 936f2224f2cSRichard Henderson .blen = blen, 937f2224f2cSRichard Henderson .len = len, 938f2224f2cSRichard Henderson }; 939f2224f2cSRichard Henderson } 940f2224f2cSRichard Henderson 941f2224f2cSRichard Henderson static uint64_t bf_load(CPUM68KState *env, uint32_t addr, int blen, 942f2224f2cSRichard Henderson uintptr_t ra) 943f2224f2cSRichard Henderson { 944f2224f2cSRichard Henderson switch (blen) { 945f2224f2cSRichard Henderson case 0: 946f2224f2cSRichard Henderson return cpu_ldub_data_ra(env, addr, ra); 947f2224f2cSRichard Henderson case 1: 948f2224f2cSRichard Henderson return cpu_lduw_data_ra(env, addr, ra); 949f2224f2cSRichard Henderson case 2: 950f2224f2cSRichard Henderson case 3: 951f2224f2cSRichard Henderson return cpu_ldl_data_ra(env, addr, ra); 952f2224f2cSRichard Henderson case 4: 953f2224f2cSRichard Henderson return cpu_ldq_data_ra(env, addr, ra); 954f2224f2cSRichard Henderson default: 955f2224f2cSRichard Henderson g_assert_not_reached(); 956f2224f2cSRichard Henderson } 957f2224f2cSRichard Henderson } 958f2224f2cSRichard Henderson 959f2224f2cSRichard Henderson static void bf_store(CPUM68KState *env, uint32_t addr, int blen, 960f2224f2cSRichard Henderson uint64_t data, uintptr_t ra) 961f2224f2cSRichard Henderson { 962f2224f2cSRichard Henderson switch (blen) { 963f2224f2cSRichard Henderson case 0: 964f2224f2cSRichard Henderson cpu_stb_data_ra(env, addr, data, ra); 965f2224f2cSRichard Henderson break; 966f2224f2cSRichard Henderson case 1: 967f2224f2cSRichard Henderson cpu_stw_data_ra(env, addr, data, ra); 968f2224f2cSRichard Henderson break; 969f2224f2cSRichard Henderson case 2: 970f2224f2cSRichard Henderson case 3: 971f2224f2cSRichard Henderson cpu_stl_data_ra(env, addr, data, ra); 972f2224f2cSRichard Henderson break; 973f2224f2cSRichard Henderson case 4: 974f2224f2cSRichard Henderson cpu_stq_data_ra(env, addr, data, ra); 975f2224f2cSRichard Henderson break; 976f2224f2cSRichard Henderson default: 977f2224f2cSRichard Henderson g_assert_not_reached(); 978f2224f2cSRichard Henderson } 979f2224f2cSRichard Henderson } 980f2224f2cSRichard Henderson 981f2224f2cSRichard Henderson uint32_t HELPER(bfexts_mem)(CPUM68KState *env, uint32_t addr, 982f2224f2cSRichard Henderson int32_t ofs, uint32_t len) 983f2224f2cSRichard Henderson { 984f2224f2cSRichard Henderson uintptr_t ra = GETPC(); 985f2224f2cSRichard Henderson struct bf_data d = bf_prep(addr, ofs, len); 986f2224f2cSRichard Henderson uint64_t data = bf_load(env, d.addr, d.blen, ra); 987f2224f2cSRichard Henderson 988f2224f2cSRichard Henderson return (int64_t)(data << d.bofs) >> (64 - d.len); 989f2224f2cSRichard Henderson } 990f2224f2cSRichard Henderson 991f2224f2cSRichard Henderson uint64_t HELPER(bfextu_mem)(CPUM68KState *env, uint32_t addr, 992f2224f2cSRichard Henderson int32_t ofs, uint32_t len) 993f2224f2cSRichard Henderson { 994f2224f2cSRichard Henderson uintptr_t ra = GETPC(); 995f2224f2cSRichard Henderson struct bf_data d = bf_prep(addr, ofs, len); 996f2224f2cSRichard Henderson uint64_t data = bf_load(env, d.addr, d.blen, ra); 997f2224f2cSRichard Henderson 998808d77bcSLucien Murray-Pitts /* 999808d77bcSLucien Murray-Pitts * Put CC_N at the top of the high word; put the zero-extended value 1000808d77bcSLucien Murray-Pitts * at the bottom of the low word. 1001808d77bcSLucien Murray-Pitts */ 1002f2224f2cSRichard Henderson data <<= d.bofs; 1003f2224f2cSRichard Henderson data >>= 64 - d.len; 1004f2224f2cSRichard Henderson data |= data << (64 - d.len); 1005f2224f2cSRichard Henderson 1006f2224f2cSRichard Henderson return data; 1007f2224f2cSRichard Henderson } 1008f2224f2cSRichard Henderson 1009f2224f2cSRichard Henderson uint32_t HELPER(bfins_mem)(CPUM68KState *env, uint32_t addr, uint32_t val, 1010f2224f2cSRichard Henderson int32_t ofs, uint32_t len) 1011f2224f2cSRichard Henderson { 1012f2224f2cSRichard Henderson uintptr_t ra = GETPC(); 1013f2224f2cSRichard Henderson struct bf_data d = bf_prep(addr, ofs, len); 1014f2224f2cSRichard Henderson uint64_t data = bf_load(env, d.addr, d.blen, ra); 1015f2224f2cSRichard Henderson uint64_t mask = -1ull << (64 - d.len) >> d.bofs; 1016f2224f2cSRichard Henderson 1017f2224f2cSRichard Henderson data = (data & ~mask) | (((uint64_t)val << (64 - d.len)) >> d.bofs); 1018f2224f2cSRichard Henderson 1019f2224f2cSRichard Henderson bf_store(env, d.addr, d.blen, data, ra); 1020f2224f2cSRichard Henderson 1021f2224f2cSRichard Henderson /* The field at the top of the word is also CC_N for CC_OP_LOGIC. */ 1022f2224f2cSRichard Henderson return val << (32 - d.len); 1023f2224f2cSRichard Henderson } 1024f2224f2cSRichard Henderson 1025f2224f2cSRichard Henderson uint32_t HELPER(bfchg_mem)(CPUM68KState *env, uint32_t addr, 1026f2224f2cSRichard Henderson int32_t ofs, uint32_t len) 1027f2224f2cSRichard Henderson { 1028f2224f2cSRichard Henderson uintptr_t ra = GETPC(); 1029f2224f2cSRichard Henderson struct bf_data d = bf_prep(addr, ofs, len); 1030f2224f2cSRichard Henderson uint64_t data = bf_load(env, d.addr, d.blen, ra); 1031f2224f2cSRichard Henderson uint64_t mask = -1ull << (64 - d.len) >> d.bofs; 1032f2224f2cSRichard Henderson 1033f2224f2cSRichard Henderson bf_store(env, d.addr, d.blen, data ^ mask, ra); 1034f2224f2cSRichard Henderson 1035f2224f2cSRichard Henderson return ((data & mask) << d.bofs) >> 32; 1036f2224f2cSRichard Henderson } 1037f2224f2cSRichard Henderson 1038f2224f2cSRichard Henderson uint32_t HELPER(bfclr_mem)(CPUM68KState *env, uint32_t addr, 1039f2224f2cSRichard Henderson int32_t ofs, uint32_t len) 1040f2224f2cSRichard Henderson { 1041f2224f2cSRichard Henderson uintptr_t ra = GETPC(); 1042f2224f2cSRichard Henderson struct bf_data d = bf_prep(addr, ofs, len); 1043f2224f2cSRichard Henderson uint64_t data = bf_load(env, d.addr, d.blen, ra); 1044f2224f2cSRichard Henderson uint64_t mask = -1ull << (64 - d.len) >> d.bofs; 1045f2224f2cSRichard Henderson 1046f2224f2cSRichard Henderson bf_store(env, d.addr, d.blen, data & ~mask, ra); 1047f2224f2cSRichard Henderson 1048f2224f2cSRichard Henderson return ((data & mask) << d.bofs) >> 32; 1049f2224f2cSRichard Henderson } 1050f2224f2cSRichard Henderson 1051f2224f2cSRichard Henderson uint32_t HELPER(bfset_mem)(CPUM68KState *env, uint32_t addr, 1052f2224f2cSRichard Henderson int32_t ofs, uint32_t len) 1053f2224f2cSRichard Henderson { 1054f2224f2cSRichard Henderson uintptr_t ra = GETPC(); 1055f2224f2cSRichard Henderson struct bf_data d = bf_prep(addr, ofs, len); 1056f2224f2cSRichard Henderson uint64_t data = bf_load(env, d.addr, d.blen, ra); 1057f2224f2cSRichard Henderson uint64_t mask = -1ull << (64 - d.len) >> d.bofs; 1058f2224f2cSRichard Henderson 1059f2224f2cSRichard Henderson bf_store(env, d.addr, d.blen, data | mask, ra); 1060f2224f2cSRichard Henderson 1061f2224f2cSRichard Henderson return ((data & mask) << d.bofs) >> 32; 1062f2224f2cSRichard Henderson } 1063a45f1763SRichard Henderson 1064a45f1763SRichard Henderson uint32_t HELPER(bfffo_reg)(uint32_t n, uint32_t ofs, uint32_t len) 1065a45f1763SRichard Henderson { 1066a45f1763SRichard Henderson return (n ? clz32(n) : len) + ofs; 1067a45f1763SRichard Henderson } 1068a45f1763SRichard Henderson 1069a45f1763SRichard Henderson uint64_t HELPER(bfffo_mem)(CPUM68KState *env, uint32_t addr, 1070a45f1763SRichard Henderson int32_t ofs, uint32_t len) 1071a45f1763SRichard Henderson { 1072a45f1763SRichard Henderson uintptr_t ra = GETPC(); 1073a45f1763SRichard Henderson struct bf_data d = bf_prep(addr, ofs, len); 1074a45f1763SRichard Henderson uint64_t data = bf_load(env, d.addr, d.blen, ra); 1075a45f1763SRichard Henderson uint64_t mask = -1ull << (64 - d.len) >> d.bofs; 1076a45f1763SRichard Henderson uint64_t n = (data & mask) << d.bofs; 1077a45f1763SRichard Henderson uint32_t ffo = helper_bfffo_reg(n >> 32, ofs, d.len); 1078a45f1763SRichard Henderson 1079808d77bcSLucien Murray-Pitts /* 1080808d77bcSLucien Murray-Pitts * Return FFO in the low word and N in the high word. 1081808d77bcSLucien Murray-Pitts * Note that because of MASK and the shift, the low word 1082808d77bcSLucien Murray-Pitts * is already zero. 1083808d77bcSLucien Murray-Pitts */ 1084a45f1763SRichard Henderson return n | ffo; 1085a45f1763SRichard Henderson } 10868bf6cbafSLaurent Vivier 10878bf6cbafSLaurent Vivier void HELPER(chk)(CPUM68KState *env, int32_t val, int32_t ub) 10888bf6cbafSLaurent Vivier { 1089808d77bcSLucien Murray-Pitts /* 1090808d77bcSLucien Murray-Pitts * From the specs: 10918bf6cbafSLaurent Vivier * X: Not affected, C,V,Z: Undefined, 10928bf6cbafSLaurent Vivier * N: Set if val < 0; cleared if val > ub, undefined otherwise 10938bf6cbafSLaurent Vivier * We implement here values found from a real MC68040: 10948bf6cbafSLaurent Vivier * X,V,Z: Not affected 10958bf6cbafSLaurent Vivier * N: Set if val < 0; cleared if val >= 0 10968bf6cbafSLaurent Vivier * C: if 0 <= ub: set if val < 0 or val > ub, cleared otherwise 10978bf6cbafSLaurent Vivier * if 0 > ub: set if val > ub and val < 0, cleared otherwise 10988bf6cbafSLaurent Vivier */ 10998bf6cbafSLaurent Vivier env->cc_n = val; 11008bf6cbafSLaurent Vivier env->cc_c = 0 <= ub ? val < 0 || val > ub : val > ub && val < 0; 11018bf6cbafSLaurent Vivier 11028bf6cbafSLaurent Vivier if (val < 0 || val > ub) { 1103ad5a5cf9SRichard Henderson raise_exception_format2(env, EXCP_CHK, 2, GETPC()); 11048bf6cbafSLaurent Vivier } 11058bf6cbafSLaurent Vivier } 11068bf6cbafSLaurent Vivier 11078bf6cbafSLaurent Vivier void HELPER(chk2)(CPUM68KState *env, int32_t val, int32_t lb, int32_t ub) 11088bf6cbafSLaurent Vivier { 1109808d77bcSLucien Murray-Pitts /* 1110808d77bcSLucien Murray-Pitts * From the specs: 11118bf6cbafSLaurent Vivier * X: Not affected, N,V: Undefined, 11128bf6cbafSLaurent Vivier * Z: Set if val is equal to lb or ub 11138bf6cbafSLaurent Vivier * C: Set if val < lb or val > ub, cleared otherwise 11148bf6cbafSLaurent Vivier * We implement here values found from a real MC68040: 11158bf6cbafSLaurent Vivier * X,N,V: Not affected 11168bf6cbafSLaurent Vivier * Z: Set if val is equal to lb or ub 11178bf6cbafSLaurent Vivier * C: if lb <= ub: set if val < lb or val > ub, cleared otherwise 11188bf6cbafSLaurent Vivier * if lb > ub: set if val > ub and val < lb, cleared otherwise 11198bf6cbafSLaurent Vivier */ 11208bf6cbafSLaurent Vivier env->cc_z = val != lb && val != ub; 11218bf6cbafSLaurent Vivier env->cc_c = lb <= ub ? val < lb || val > ub : val > ub && val < lb; 11228bf6cbafSLaurent Vivier 11238bf6cbafSLaurent Vivier if (env->cc_c) { 1124ad5a5cf9SRichard Henderson raise_exception_format2(env, EXCP_CHK, 4, GETPC()); 11258bf6cbafSLaurent Vivier } 11268bf6cbafSLaurent Vivier } 1127