xref: /qemu/target/m68k/op_helper.c (revision 98670d47cd8d63a529ff230fd39ddaa186156f8c)
10633879fSpbrook /*
20633879fSpbrook  *  M68K helper routines
30633879fSpbrook  *
40633879fSpbrook  *  Copyright (c) 2007 CodeSourcery
50633879fSpbrook  *
60633879fSpbrook  * This library is free software; you can redistribute it and/or
70633879fSpbrook  * modify it under the terms of the GNU Lesser General Public
80633879fSpbrook  * License as published by the Free Software Foundation; either
90633879fSpbrook  * version 2 of the License, or (at your option) any later version.
100633879fSpbrook  *
110633879fSpbrook  * This library is distributed in the hope that it will be useful,
120633879fSpbrook  * but WITHOUT ANY WARRANTY; without even the implied warranty of
130633879fSpbrook  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
140633879fSpbrook  * Lesser General Public License for more details.
150633879fSpbrook  *
160633879fSpbrook  * You should have received a copy of the GNU Lesser General Public
178167ee88SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
180633879fSpbrook  */
19d8416665SPeter Maydell #include "qemu/osdep.h"
203e457172SBlue Swirl #include "cpu.h"
212ef6175aSRichard Henderson #include "exec/helper-proto.h"
2263c91552SPaolo Bonzini #include "exec/exec-all.h"
23f08b6170SPaolo Bonzini #include "exec/cpu_ldst.h"
24cfe67cefSLeon Alrae #include "exec/semihost.h"
250633879fSpbrook 
260633879fSpbrook #if defined(CONFIG_USER_ONLY)
270633879fSpbrook 
2897a8ea5aSAndreas Färber void m68k_cpu_do_interrupt(CPUState *cs)
290633879fSpbrook {
3027103424SAndreas Färber     cs->exception_index = -1;
313c688828SBlue Swirl }
323c688828SBlue Swirl 
33ab409bb3SRichard Henderson static inline void do_interrupt_m68k_hardirq(CPUM68KState *env)
343c688828SBlue Swirl {
350633879fSpbrook }
360633879fSpbrook 
370633879fSpbrook #else
380633879fSpbrook 
390633879fSpbrook /* Try to fill the TLB and return an exception if error. If retaddr is
400633879fSpbrook    NULL, it means that the function was called in C code (i.e. not
410633879fSpbrook    from generated code or from helper.c) */
42*98670d47SLaurent Vivier void tlb_fill(CPUState *cs, target_ulong addr, int size,
43*98670d47SLaurent Vivier               MMUAccessType access_type, int mmu_idx, uintptr_t retaddr)
440633879fSpbrook {
450633879fSpbrook     int ret;
460633879fSpbrook 
47*98670d47SLaurent Vivier     ret = m68k_cpu_handle_mmu_fault(cs, addr, size, access_type, mmu_idx);
48551bd27fSths     if (unlikely(ret)) {
490633879fSpbrook         /* now we have a real cpu fault */
5065255e8eSAlex Bennée         cpu_loop_exit_restore(cs, retaddr);
510633879fSpbrook     }
520633879fSpbrook }
530633879fSpbrook 
54d2f8fb8eSLaurent Vivier static void cf_rte(CPUM68KState *env)
550633879fSpbrook {
560633879fSpbrook     uint32_t sp;
570633879fSpbrook     uint32_t fmt;
580633879fSpbrook 
590633879fSpbrook     sp = env->aregs[7];
6031871141SBlue Swirl     fmt = cpu_ldl_kernel(env, sp);
6131871141SBlue Swirl     env->pc = cpu_ldl_kernel(env, sp + 4);
620633879fSpbrook     sp |= (fmt >> 28) & 3;
630633879fSpbrook     env->aregs[7] = sp + 8;
6499c51448SRichard Henderson 
65d2f8fb8eSLaurent Vivier     cpu_m68k_set_sr(env, fmt);
660633879fSpbrook }
670633879fSpbrook 
68d2f8fb8eSLaurent Vivier static void m68k_rte(CPUM68KState *env)
69d2f8fb8eSLaurent Vivier {
70d2f8fb8eSLaurent Vivier     uint32_t sp;
71d2f8fb8eSLaurent Vivier     uint16_t fmt;
72d2f8fb8eSLaurent Vivier     uint16_t sr;
73d2f8fb8eSLaurent Vivier 
74d2f8fb8eSLaurent Vivier     sp = env->aregs[7];
75d2f8fb8eSLaurent Vivier throwaway:
76d2f8fb8eSLaurent Vivier     sr = cpu_lduw_kernel(env, sp);
77d2f8fb8eSLaurent Vivier     sp += 2;
78d2f8fb8eSLaurent Vivier     env->pc = cpu_ldl_kernel(env, sp);
79d2f8fb8eSLaurent Vivier     sp += 4;
80d2f8fb8eSLaurent Vivier     if (m68k_feature(env, M68K_FEATURE_QUAD_MULDIV)) {
81d2f8fb8eSLaurent Vivier         /*  all except 68000 */
82d2f8fb8eSLaurent Vivier         fmt = cpu_lduw_kernel(env, sp);
83d2f8fb8eSLaurent Vivier         sp += 2;
84d2f8fb8eSLaurent Vivier         switch (fmt >> 12) {
85d2f8fb8eSLaurent Vivier         case 0:
86d2f8fb8eSLaurent Vivier             break;
87d2f8fb8eSLaurent Vivier         case 1:
88d2f8fb8eSLaurent Vivier             env->aregs[7] = sp;
89d2f8fb8eSLaurent Vivier             cpu_m68k_set_sr(env, sr);
90d2f8fb8eSLaurent Vivier             goto throwaway;
91d2f8fb8eSLaurent Vivier         case 2:
92d2f8fb8eSLaurent Vivier         case 3:
93d2f8fb8eSLaurent Vivier             sp += 4;
94d2f8fb8eSLaurent Vivier             break;
95d2f8fb8eSLaurent Vivier         case 4:
96d2f8fb8eSLaurent Vivier             sp += 8;
97d2f8fb8eSLaurent Vivier             break;
98d2f8fb8eSLaurent Vivier         case 7:
99d2f8fb8eSLaurent Vivier             sp += 52;
100d2f8fb8eSLaurent Vivier             break;
101d2f8fb8eSLaurent Vivier         }
102d2f8fb8eSLaurent Vivier     }
103d2f8fb8eSLaurent Vivier     env->aregs[7] = sp;
104d2f8fb8eSLaurent Vivier     cpu_m68k_set_sr(env, sr);
1050633879fSpbrook }
1060633879fSpbrook 
1075beb144eSLaurent Vivier static const char *m68k_exception_name(int index)
1085beb144eSLaurent Vivier {
1095beb144eSLaurent Vivier     switch (index) {
1105beb144eSLaurent Vivier     case EXCP_ACCESS:
1115beb144eSLaurent Vivier         return "Access Fault";
1125beb144eSLaurent Vivier     case EXCP_ADDRESS:
1135beb144eSLaurent Vivier         return "Address Error";
1145beb144eSLaurent Vivier     case EXCP_ILLEGAL:
1155beb144eSLaurent Vivier         return "Illegal Instruction";
1165beb144eSLaurent Vivier     case EXCP_DIV0:
1175beb144eSLaurent Vivier         return "Divide by Zero";
1185beb144eSLaurent Vivier     case EXCP_CHK:
1195beb144eSLaurent Vivier         return "CHK/CHK2";
1205beb144eSLaurent Vivier     case EXCP_TRAPCC:
1215beb144eSLaurent Vivier         return "FTRAPcc, TRAPcc, TRAPV";
1225beb144eSLaurent Vivier     case EXCP_PRIVILEGE:
1235beb144eSLaurent Vivier         return "Privilege Violation";
1245beb144eSLaurent Vivier     case EXCP_TRACE:
1255beb144eSLaurent Vivier         return "Trace";
1265beb144eSLaurent Vivier     case EXCP_LINEA:
1275beb144eSLaurent Vivier         return "A-Line";
1285beb144eSLaurent Vivier     case EXCP_LINEF:
1295beb144eSLaurent Vivier         return "F-Line";
1305beb144eSLaurent Vivier     case EXCP_DEBEGBP: /* 68020/030 only */
1315beb144eSLaurent Vivier         return "Copro Protocol Violation";
1325beb144eSLaurent Vivier     case EXCP_FORMAT:
1335beb144eSLaurent Vivier         return "Format Error";
1345beb144eSLaurent Vivier     case EXCP_UNINITIALIZED:
1355beb144eSLaurent Vivier         return "Unitialized Interruot";
1365beb144eSLaurent Vivier     case EXCP_SPURIOUS:
1375beb144eSLaurent Vivier         return "Spurious Interrupt";
1385beb144eSLaurent Vivier     case EXCP_INT_LEVEL_1:
1395beb144eSLaurent Vivier         return "Level 1 Interrupt";
1405beb144eSLaurent Vivier     case EXCP_INT_LEVEL_1 + 1:
1415beb144eSLaurent Vivier         return "Level 2 Interrupt";
1425beb144eSLaurent Vivier     case EXCP_INT_LEVEL_1 + 2:
1435beb144eSLaurent Vivier         return "Level 3 Interrupt";
1445beb144eSLaurent Vivier     case EXCP_INT_LEVEL_1 + 3:
1455beb144eSLaurent Vivier         return "Level 4 Interrupt";
1465beb144eSLaurent Vivier     case EXCP_INT_LEVEL_1 + 4:
1475beb144eSLaurent Vivier         return "Level 5 Interrupt";
1485beb144eSLaurent Vivier     case EXCP_INT_LEVEL_1 + 5:
1495beb144eSLaurent Vivier         return "Level 6 Interrupt";
1505beb144eSLaurent Vivier     case EXCP_INT_LEVEL_1 + 6:
1515beb144eSLaurent Vivier         return "Level 7 Interrupt";
1525beb144eSLaurent Vivier     case EXCP_TRAP0:
1535beb144eSLaurent Vivier         return "TRAP #0";
1545beb144eSLaurent Vivier     case EXCP_TRAP0 + 1:
1555beb144eSLaurent Vivier         return "TRAP #1";
1565beb144eSLaurent Vivier     case EXCP_TRAP0 + 2:
1575beb144eSLaurent Vivier         return "TRAP #2";
1585beb144eSLaurent Vivier     case EXCP_TRAP0 + 3:
1595beb144eSLaurent Vivier         return "TRAP #3";
1605beb144eSLaurent Vivier     case EXCP_TRAP0 + 4:
1615beb144eSLaurent Vivier         return "TRAP #4";
1625beb144eSLaurent Vivier     case EXCP_TRAP0 + 5:
1635beb144eSLaurent Vivier         return "TRAP #5";
1645beb144eSLaurent Vivier     case EXCP_TRAP0 + 6:
1655beb144eSLaurent Vivier         return "TRAP #6";
1665beb144eSLaurent Vivier     case EXCP_TRAP0 + 7:
1675beb144eSLaurent Vivier         return "TRAP #7";
1685beb144eSLaurent Vivier     case EXCP_TRAP0 + 8:
1695beb144eSLaurent Vivier         return "TRAP #8";
1705beb144eSLaurent Vivier     case EXCP_TRAP0 + 9:
1715beb144eSLaurent Vivier         return "TRAP #9";
1725beb144eSLaurent Vivier     case EXCP_TRAP0 + 10:
1735beb144eSLaurent Vivier         return "TRAP #10";
1745beb144eSLaurent Vivier     case EXCP_TRAP0 + 11:
1755beb144eSLaurent Vivier         return "TRAP #11";
1765beb144eSLaurent Vivier     case EXCP_TRAP0 + 12:
1775beb144eSLaurent Vivier         return "TRAP #12";
1785beb144eSLaurent Vivier     case EXCP_TRAP0 + 13:
1795beb144eSLaurent Vivier         return "TRAP #13";
1805beb144eSLaurent Vivier     case EXCP_TRAP0 + 14:
1815beb144eSLaurent Vivier         return "TRAP #14";
1825beb144eSLaurent Vivier     case EXCP_TRAP0 + 15:
1835beb144eSLaurent Vivier         return "TRAP #15";
1845beb144eSLaurent Vivier     case EXCP_FP_BSUN:
1855beb144eSLaurent Vivier         return "FP Branch/Set on unordered condition";
1865beb144eSLaurent Vivier     case EXCP_FP_INEX:
1875beb144eSLaurent Vivier         return "FP Inexact Result";
1885beb144eSLaurent Vivier     case EXCP_FP_DZ:
1895beb144eSLaurent Vivier         return "FP Divide by Zero";
1905beb144eSLaurent Vivier     case EXCP_FP_UNFL:
1915beb144eSLaurent Vivier         return "FP Underflow";
1925beb144eSLaurent Vivier     case EXCP_FP_OPERR:
1935beb144eSLaurent Vivier         return "FP Operand Error";
1945beb144eSLaurent Vivier     case EXCP_FP_OVFL:
1955beb144eSLaurent Vivier         return "FP Overflow";
1965beb144eSLaurent Vivier     case EXCP_FP_SNAN:
1975beb144eSLaurent Vivier         return "FP Signaling NAN";
1985beb144eSLaurent Vivier     case EXCP_FP_UNIMP:
1995beb144eSLaurent Vivier         return "FP Unimplemented Data Type";
2005beb144eSLaurent Vivier     case EXCP_MMU_CONF: /* 68030/68851 only */
2015beb144eSLaurent Vivier         return "MMU Configuration Error";
2025beb144eSLaurent Vivier     case EXCP_MMU_ILLEGAL: /* 68851 only */
2035beb144eSLaurent Vivier         return "MMU Illegal Operation";
2045beb144eSLaurent Vivier     case EXCP_MMU_ACCESS: /* 68851 only */
2055beb144eSLaurent Vivier         return "MMU Access Level Violation";
2065beb144eSLaurent Vivier     case 64 ... 255:
2075beb144eSLaurent Vivier         return "User Defined Vector";
2085beb144eSLaurent Vivier     }
2095beb144eSLaurent Vivier     return "Unassigned";
2105beb144eSLaurent Vivier }
2115beb144eSLaurent Vivier 
212d2f8fb8eSLaurent Vivier static void cf_interrupt_all(CPUM68KState *env, int is_hw)
2130633879fSpbrook {
21427103424SAndreas Färber     CPUState *cs = CPU(m68k_env_get_cpu(env));
2150633879fSpbrook     uint32_t sp;
2165beb144eSLaurent Vivier     uint32_t sr;
2170633879fSpbrook     uint32_t fmt;
2180633879fSpbrook     uint32_t retaddr;
2190633879fSpbrook     uint32_t vector;
2200633879fSpbrook 
2210633879fSpbrook     fmt = 0;
2220633879fSpbrook     retaddr = env->pc;
2230633879fSpbrook 
2240633879fSpbrook     if (!is_hw) {
22527103424SAndreas Färber         switch (cs->exception_index) {
2260633879fSpbrook         case EXCP_RTE:
2270633879fSpbrook             /* Return from an exception.  */
228d2f8fb8eSLaurent Vivier             cf_rte(env);
2290633879fSpbrook             return;
230a87295e8Spbrook         case EXCP_HALT_INSN:
231cfe67cefSLeon Alrae             if (semihosting_enabled()
232a87295e8Spbrook                     && (env->sr & SR_S) != 0
233a87295e8Spbrook                     && (env->pc & 3) == 0
23431871141SBlue Swirl                     && cpu_lduw_code(env, env->pc - 4) == 0x4e71
23531871141SBlue Swirl                     && cpu_ldl_code(env, env->pc) == 0x4e7bf000) {
236a87295e8Spbrook                 env->pc += 4;
237a87295e8Spbrook                 do_m68k_semihosting(env, env->dregs[0]);
238a87295e8Spbrook                 return;
239a87295e8Spbrook             }
240259186a7SAndreas Färber             cs->halted = 1;
24127103424SAndreas Färber             cs->exception_index = EXCP_HLT;
2425638d180SAndreas Färber             cpu_loop_exit(cs);
243a87295e8Spbrook             return;
2440633879fSpbrook         }
24527103424SAndreas Färber         if (cs->exception_index >= EXCP_TRAP0
24627103424SAndreas Färber             && cs->exception_index <= EXCP_TRAP15) {
2470633879fSpbrook             /* Move the PC after the trap instruction.  */
2480633879fSpbrook             retaddr += 2;
2490633879fSpbrook         }
2500633879fSpbrook     }
2510633879fSpbrook 
25227103424SAndreas Färber     vector = cs->exception_index << 2;
2530633879fSpbrook 
2545beb144eSLaurent Vivier     sr = env->sr | cpu_m68k_get_ccr(env);
2555beb144eSLaurent Vivier     if (qemu_loglevel_mask(CPU_LOG_INT)) {
2565beb144eSLaurent Vivier         static int count;
2575beb144eSLaurent Vivier         qemu_log("INT %6d: %s(%#x) pc=%08x sp=%08x sr=%04x\n",
2585beb144eSLaurent Vivier                  ++count, m68k_exception_name(cs->exception_index),
2595beb144eSLaurent Vivier                  vector, env->pc, env->aregs[7], sr);
2605beb144eSLaurent Vivier     }
2615beb144eSLaurent Vivier 
2620633879fSpbrook     fmt |= 0x40000000;
2630633879fSpbrook     fmt |= vector << 16;
2645beb144eSLaurent Vivier     fmt |= sr;
2650633879fSpbrook 
26620dcee94Spbrook     env->sr |= SR_S;
26720dcee94Spbrook     if (is_hw) {
26820dcee94Spbrook         env->sr = (env->sr & ~SR_I) | (env->pending_level << SR_I_SHIFT);
26920dcee94Spbrook         env->sr &= ~SR_M;
27020dcee94Spbrook     }
27120dcee94Spbrook     m68k_switch_sp(env);
2720c8ff723SGreg Ungerer     sp = env->aregs[7];
2730c8ff723SGreg Ungerer     fmt |= (sp & 3) << 28;
27420dcee94Spbrook 
2750633879fSpbrook     /* ??? This could cause MMU faults.  */
2760633879fSpbrook     sp &= ~3;
2770633879fSpbrook     sp -= 4;
27831871141SBlue Swirl     cpu_stl_kernel(env, sp, retaddr);
2790633879fSpbrook     sp -= 4;
28031871141SBlue Swirl     cpu_stl_kernel(env, sp, fmt);
2810633879fSpbrook     env->aregs[7] = sp;
2820633879fSpbrook     /* Jump to vector.  */
28331871141SBlue Swirl     env->pc = cpu_ldl_kernel(env, env->vbr + vector);
2840633879fSpbrook }
2850633879fSpbrook 
286d2f8fb8eSLaurent Vivier static inline void do_stack_frame(CPUM68KState *env, uint32_t *sp,
287d2f8fb8eSLaurent Vivier                                   uint16_t format, uint16_t sr,
288d2f8fb8eSLaurent Vivier                                   uint32_t addr, uint32_t retaddr)
289d2f8fb8eSLaurent Vivier {
290d2f8fb8eSLaurent Vivier     CPUState *cs = CPU(m68k_env_get_cpu(env));
291d2f8fb8eSLaurent Vivier     switch (format) {
292d2f8fb8eSLaurent Vivier     case 4:
293d2f8fb8eSLaurent Vivier         *sp -= 4;
294d2f8fb8eSLaurent Vivier         cpu_stl_kernel(env, *sp, env->pc);
295d2f8fb8eSLaurent Vivier         *sp -= 4;
296d2f8fb8eSLaurent Vivier         cpu_stl_kernel(env, *sp, addr);
297d2f8fb8eSLaurent Vivier         break;
298d2f8fb8eSLaurent Vivier     case 3:
299d2f8fb8eSLaurent Vivier     case 2:
300d2f8fb8eSLaurent Vivier         *sp -= 4;
301d2f8fb8eSLaurent Vivier         cpu_stl_kernel(env, *sp, addr);
302d2f8fb8eSLaurent Vivier         break;
303d2f8fb8eSLaurent Vivier     }
304d2f8fb8eSLaurent Vivier     *sp -= 2;
305d2f8fb8eSLaurent Vivier     cpu_stw_kernel(env, *sp, (format << 12) + (cs->exception_index << 2));
306d2f8fb8eSLaurent Vivier     *sp -= 4;
307d2f8fb8eSLaurent Vivier     cpu_stl_kernel(env, *sp, retaddr);
308d2f8fb8eSLaurent Vivier     *sp -= 2;
309d2f8fb8eSLaurent Vivier     cpu_stw_kernel(env, *sp, sr);
310d2f8fb8eSLaurent Vivier }
311d2f8fb8eSLaurent Vivier 
312d2f8fb8eSLaurent Vivier static void m68k_interrupt_all(CPUM68KState *env, int is_hw)
313d2f8fb8eSLaurent Vivier {
314d2f8fb8eSLaurent Vivier     CPUState *cs = CPU(m68k_env_get_cpu(env));
315d2f8fb8eSLaurent Vivier     uint32_t sp;
316d2f8fb8eSLaurent Vivier     uint32_t retaddr;
317d2f8fb8eSLaurent Vivier     uint32_t vector;
318d2f8fb8eSLaurent Vivier     uint16_t sr, oldsr;
319d2f8fb8eSLaurent Vivier 
320d2f8fb8eSLaurent Vivier     retaddr = env->pc;
321d2f8fb8eSLaurent Vivier 
322d2f8fb8eSLaurent Vivier     if (!is_hw) {
323d2f8fb8eSLaurent Vivier         switch (cs->exception_index) {
324d2f8fb8eSLaurent Vivier         case EXCP_RTE:
325d2f8fb8eSLaurent Vivier             /* Return from an exception.  */
326d2f8fb8eSLaurent Vivier             m68k_rte(env);
327d2f8fb8eSLaurent Vivier             return;
328d2f8fb8eSLaurent Vivier         case EXCP_TRAP0 ...  EXCP_TRAP15:
329d2f8fb8eSLaurent Vivier             /* Move the PC after the trap instruction.  */
330d2f8fb8eSLaurent Vivier             retaddr += 2;
331d2f8fb8eSLaurent Vivier             break;
332d2f8fb8eSLaurent Vivier         }
333d2f8fb8eSLaurent Vivier     }
334d2f8fb8eSLaurent Vivier 
335d2f8fb8eSLaurent Vivier     vector = cs->exception_index << 2;
336d2f8fb8eSLaurent Vivier 
337d2f8fb8eSLaurent Vivier     sr = env->sr | cpu_m68k_get_ccr(env);
338d2f8fb8eSLaurent Vivier     if (qemu_loglevel_mask(CPU_LOG_INT)) {
339d2f8fb8eSLaurent Vivier         static int count;
340d2f8fb8eSLaurent Vivier         qemu_log("INT %6d: %s(%#x) pc=%08x sp=%08x sr=%04x\n",
341d2f8fb8eSLaurent Vivier                  ++count, m68k_exception_name(cs->exception_index),
342d2f8fb8eSLaurent Vivier                  vector, env->pc, env->aregs[7], sr);
343d2f8fb8eSLaurent Vivier     }
344d2f8fb8eSLaurent Vivier 
345d2f8fb8eSLaurent Vivier     /*
346d2f8fb8eSLaurent Vivier      * MC68040UM/AD,  chapter 9.3.10
347d2f8fb8eSLaurent Vivier      */
348d2f8fb8eSLaurent Vivier 
349d2f8fb8eSLaurent Vivier     /* "the processor first make an internal copy" */
350d2f8fb8eSLaurent Vivier     oldsr = sr;
351d2f8fb8eSLaurent Vivier     /* "set the mode to supervisor" */
352d2f8fb8eSLaurent Vivier     sr |= SR_S;
353d2f8fb8eSLaurent Vivier     /* "suppress tracing" */
354d2f8fb8eSLaurent Vivier     sr &= ~SR_T;
355d2f8fb8eSLaurent Vivier     /* "sets the processor interrupt mask" */
356d2f8fb8eSLaurent Vivier     if (is_hw) {
357d2f8fb8eSLaurent Vivier         sr |= (env->sr & ~SR_I) | (env->pending_level << SR_I_SHIFT);
358d2f8fb8eSLaurent Vivier     }
359d2f8fb8eSLaurent Vivier     cpu_m68k_set_sr(env, sr);
360d2f8fb8eSLaurent Vivier     sp = env->aregs[7];
361d2f8fb8eSLaurent Vivier 
362d2f8fb8eSLaurent Vivier     sp &= ~1;
363d2f8fb8eSLaurent Vivier     if (cs->exception_index == EXCP_ADDRESS) {
364d2f8fb8eSLaurent Vivier         do_stack_frame(env, &sp, 2, oldsr, 0, retaddr);
365d2f8fb8eSLaurent Vivier     } else if (cs->exception_index == EXCP_ILLEGAL ||
366d2f8fb8eSLaurent Vivier                cs->exception_index == EXCP_DIV0 ||
367d2f8fb8eSLaurent Vivier                cs->exception_index == EXCP_CHK ||
368d2f8fb8eSLaurent Vivier                cs->exception_index == EXCP_TRAPCC ||
369d2f8fb8eSLaurent Vivier                cs->exception_index == EXCP_TRACE) {
370d2f8fb8eSLaurent Vivier         /* FIXME: addr is not only env->pc */
371d2f8fb8eSLaurent Vivier         do_stack_frame(env, &sp, 2, oldsr, env->pc, retaddr);
372d2f8fb8eSLaurent Vivier     } else if (is_hw && oldsr & SR_M &&
373d2f8fb8eSLaurent Vivier                cs->exception_index >= EXCP_SPURIOUS &&
374d2f8fb8eSLaurent Vivier                cs->exception_index <= EXCP_INT_LEVEL_7) {
375d2f8fb8eSLaurent Vivier         do_stack_frame(env, &sp, 0, oldsr, 0, retaddr);
376d2f8fb8eSLaurent Vivier         oldsr = sr;
377d2f8fb8eSLaurent Vivier         env->aregs[7] = sp;
378d2f8fb8eSLaurent Vivier         cpu_m68k_set_sr(env, sr &= ~SR_M);
379d2f8fb8eSLaurent Vivier         sp = env->aregs[7] & ~1;
380d2f8fb8eSLaurent Vivier         do_stack_frame(env, &sp, 1, oldsr, 0, retaddr);
381d2f8fb8eSLaurent Vivier     } else {
382d2f8fb8eSLaurent Vivier         do_stack_frame(env, &sp, 0, oldsr, 0, retaddr);
383d2f8fb8eSLaurent Vivier     }
384d2f8fb8eSLaurent Vivier 
385d2f8fb8eSLaurent Vivier     env->aregs[7] = sp;
386d2f8fb8eSLaurent Vivier     /* Jump to vector.  */
387d2f8fb8eSLaurent Vivier     env->pc = cpu_ldl_kernel(env, env->vbr + vector);
388d2f8fb8eSLaurent Vivier }
389d2f8fb8eSLaurent Vivier 
390d2f8fb8eSLaurent Vivier static void do_interrupt_all(CPUM68KState *env, int is_hw)
391d2f8fb8eSLaurent Vivier {
392d2f8fb8eSLaurent Vivier     if (m68k_feature(env, M68K_FEATURE_M68000)) {
393d2f8fb8eSLaurent Vivier         m68k_interrupt_all(env, is_hw);
394d2f8fb8eSLaurent Vivier         return;
395d2f8fb8eSLaurent Vivier     }
396d2f8fb8eSLaurent Vivier     cf_interrupt_all(env, is_hw);
397d2f8fb8eSLaurent Vivier }
398d2f8fb8eSLaurent Vivier 
39997a8ea5aSAndreas Färber void m68k_cpu_do_interrupt(CPUState *cs)
4003c688828SBlue Swirl {
40197a8ea5aSAndreas Färber     M68kCPU *cpu = M68K_CPU(cs);
40297a8ea5aSAndreas Färber     CPUM68KState *env = &cpu->env;
40397a8ea5aSAndreas Färber 
40431871141SBlue Swirl     do_interrupt_all(env, 0);
4053c688828SBlue Swirl }
4063c688828SBlue Swirl 
407ab409bb3SRichard Henderson static inline void do_interrupt_m68k_hardirq(CPUM68KState *env)
4083c688828SBlue Swirl {
40931871141SBlue Swirl     do_interrupt_all(env, 1);
4103c688828SBlue Swirl }
4110633879fSpbrook #endif
412e1f3808eSpbrook 
413ab409bb3SRichard Henderson bool m68k_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
414ab409bb3SRichard Henderson {
415ab409bb3SRichard Henderson     M68kCPU *cpu = M68K_CPU(cs);
416ab409bb3SRichard Henderson     CPUM68KState *env = &cpu->env;
417ab409bb3SRichard Henderson 
418ab409bb3SRichard Henderson     if (interrupt_request & CPU_INTERRUPT_HARD
419ab409bb3SRichard Henderson         && ((env->sr & SR_I) >> SR_I_SHIFT) < env->pending_level) {
420ab409bb3SRichard Henderson         /* Real hardware gets the interrupt vector via an IACK cycle
421ab409bb3SRichard Henderson            at this point.  Current emulated hardware doesn't rely on
422ab409bb3SRichard Henderson            this, so we provide/save the vector when the interrupt is
423ab409bb3SRichard Henderson            first signalled.  */
424ab409bb3SRichard Henderson         cs->exception_index = env->pending_vector;
425ab409bb3SRichard Henderson         do_interrupt_m68k_hardirq(env);
426ab409bb3SRichard Henderson         return true;
427ab409bb3SRichard Henderson     }
428ab409bb3SRichard Henderson     return false;
429ab409bb3SRichard Henderson }
430ab409bb3SRichard Henderson 
4310ccb9c1dSLaurent Vivier static void raise_exception_ra(CPUM68KState *env, int tt, uintptr_t raddr)
432e1f3808eSpbrook {
43327103424SAndreas Färber     CPUState *cs = CPU(m68k_env_get_cpu(env));
43427103424SAndreas Färber 
43527103424SAndreas Färber     cs->exception_index = tt;
4360ccb9c1dSLaurent Vivier     cpu_loop_exit_restore(cs, raddr);
4370ccb9c1dSLaurent Vivier }
4380ccb9c1dSLaurent Vivier 
4390ccb9c1dSLaurent Vivier static void raise_exception(CPUM68KState *env, int tt)
4400ccb9c1dSLaurent Vivier {
4410ccb9c1dSLaurent Vivier     raise_exception_ra(env, tt, 0);
442e1f3808eSpbrook }
443e1f3808eSpbrook 
44431871141SBlue Swirl void HELPER(raise_exception)(CPUM68KState *env, uint32_t tt)
445e1f3808eSpbrook {
44631871141SBlue Swirl     raise_exception(env, tt);
447e1f3808eSpbrook }
448e1f3808eSpbrook 
4490ccb9c1dSLaurent Vivier void HELPER(divuw)(CPUM68KState *env, int destr, uint32_t den)
450e1f3808eSpbrook {
4510ccb9c1dSLaurent Vivier     uint32_t num = env->dregs[destr];
4520ccb9c1dSLaurent Vivier     uint32_t quot, rem;
4530ccb9c1dSLaurent Vivier 
4540ccb9c1dSLaurent Vivier     if (den == 0) {
4550ccb9c1dSLaurent Vivier         raise_exception_ra(env, EXCP_DIV0, GETPC());
4560ccb9c1dSLaurent Vivier     }
4570ccb9c1dSLaurent Vivier     quot = num / den;
4580ccb9c1dSLaurent Vivier     rem = num % den;
4590ccb9c1dSLaurent Vivier 
4600ccb9c1dSLaurent Vivier     env->cc_c = 0; /* always cleared, even if overflow */
4610ccb9c1dSLaurent Vivier     if (quot > 0xffff) {
4620ccb9c1dSLaurent Vivier         env->cc_v = -1;
4630ccb9c1dSLaurent Vivier         /* real 68040 keeps N and unset Z on overflow,
4640ccb9c1dSLaurent Vivier          * whereas documentation says "undefined"
4650ccb9c1dSLaurent Vivier          */
4660ccb9c1dSLaurent Vivier         env->cc_z = 1;
4670ccb9c1dSLaurent Vivier         return;
4680ccb9c1dSLaurent Vivier     }
4690ccb9c1dSLaurent Vivier     env->dregs[destr] = deposit32(quot, 16, 16, rem);
4700ccb9c1dSLaurent Vivier     env->cc_z = (int16_t)quot;
4710ccb9c1dSLaurent Vivier     env->cc_n = (int16_t)quot;
4720ccb9c1dSLaurent Vivier     env->cc_v = 0;
4730ccb9c1dSLaurent Vivier }
4740ccb9c1dSLaurent Vivier 
4750ccb9c1dSLaurent Vivier void HELPER(divsw)(CPUM68KState *env, int destr, int32_t den)
4760ccb9c1dSLaurent Vivier {
4770ccb9c1dSLaurent Vivier     int32_t num = env->dregs[destr];
4780ccb9c1dSLaurent Vivier     uint32_t quot, rem;
4790ccb9c1dSLaurent Vivier 
4800ccb9c1dSLaurent Vivier     if (den == 0) {
4810ccb9c1dSLaurent Vivier         raise_exception_ra(env, EXCP_DIV0, GETPC());
4820ccb9c1dSLaurent Vivier     }
4830ccb9c1dSLaurent Vivier     quot = num / den;
4840ccb9c1dSLaurent Vivier     rem = num % den;
4850ccb9c1dSLaurent Vivier 
4860ccb9c1dSLaurent Vivier     env->cc_c = 0; /* always cleared, even if overflow */
4870ccb9c1dSLaurent Vivier     if (quot != (int16_t)quot) {
4880ccb9c1dSLaurent Vivier         env->cc_v = -1;
4890ccb9c1dSLaurent Vivier         /* nothing else is modified */
4900ccb9c1dSLaurent Vivier         /* real 68040 keeps N and unset Z on overflow,
4910ccb9c1dSLaurent Vivier          * whereas documentation says "undefined"
4920ccb9c1dSLaurent Vivier          */
4930ccb9c1dSLaurent Vivier         env->cc_z = 1;
4940ccb9c1dSLaurent Vivier         return;
4950ccb9c1dSLaurent Vivier     }
4960ccb9c1dSLaurent Vivier     env->dregs[destr] = deposit32(quot, 16, 16, rem);
4970ccb9c1dSLaurent Vivier     env->cc_z = (int16_t)quot;
4980ccb9c1dSLaurent Vivier     env->cc_n = (int16_t)quot;
4990ccb9c1dSLaurent Vivier     env->cc_v = 0;
5000ccb9c1dSLaurent Vivier }
5010ccb9c1dSLaurent Vivier 
5020ccb9c1dSLaurent Vivier void HELPER(divul)(CPUM68KState *env, int numr, int regr, uint32_t den)
5030ccb9c1dSLaurent Vivier {
5040ccb9c1dSLaurent Vivier     uint32_t num = env->dregs[numr];
5050ccb9c1dSLaurent Vivier     uint32_t quot, rem;
5060ccb9c1dSLaurent Vivier 
5070ccb9c1dSLaurent Vivier     if (den == 0) {
5080ccb9c1dSLaurent Vivier         raise_exception_ra(env, EXCP_DIV0, GETPC());
5090ccb9c1dSLaurent Vivier     }
5100ccb9c1dSLaurent Vivier     quot = num / den;
5110ccb9c1dSLaurent Vivier     rem = num % den;
5120ccb9c1dSLaurent Vivier 
5130ccb9c1dSLaurent Vivier     env->cc_c = 0;
5140ccb9c1dSLaurent Vivier     env->cc_z = quot;
5150ccb9c1dSLaurent Vivier     env->cc_n = quot;
5160ccb9c1dSLaurent Vivier     env->cc_v = 0;
5170ccb9c1dSLaurent Vivier 
5180ccb9c1dSLaurent Vivier     if (m68k_feature(env, M68K_FEATURE_CF_ISA_A)) {
5190ccb9c1dSLaurent Vivier         if (numr == regr) {
5200ccb9c1dSLaurent Vivier             env->dregs[numr] = quot;
5210ccb9c1dSLaurent Vivier         } else {
5220ccb9c1dSLaurent Vivier             env->dregs[regr] = rem;
5230ccb9c1dSLaurent Vivier         }
5240ccb9c1dSLaurent Vivier     } else {
5250ccb9c1dSLaurent Vivier         env->dregs[regr] = rem;
5260ccb9c1dSLaurent Vivier         env->dregs[numr] = quot;
5270ccb9c1dSLaurent Vivier     }
5280ccb9c1dSLaurent Vivier }
5290ccb9c1dSLaurent Vivier 
5300ccb9c1dSLaurent Vivier void HELPER(divsl)(CPUM68KState *env, int numr, int regr, int32_t den)
5310ccb9c1dSLaurent Vivier {
5320ccb9c1dSLaurent Vivier     int32_t num = env->dregs[numr];
5330ccb9c1dSLaurent Vivier     int32_t quot, rem;
5340ccb9c1dSLaurent Vivier 
5350ccb9c1dSLaurent Vivier     if (den == 0) {
5360ccb9c1dSLaurent Vivier         raise_exception_ra(env, EXCP_DIV0, GETPC());
5370ccb9c1dSLaurent Vivier     }
5380ccb9c1dSLaurent Vivier     quot = num / den;
5390ccb9c1dSLaurent Vivier     rem = num % den;
5400ccb9c1dSLaurent Vivier 
5410ccb9c1dSLaurent Vivier     env->cc_c = 0;
5420ccb9c1dSLaurent Vivier     env->cc_z = quot;
5430ccb9c1dSLaurent Vivier     env->cc_n = quot;
5440ccb9c1dSLaurent Vivier     env->cc_v = 0;
5450ccb9c1dSLaurent Vivier 
5460ccb9c1dSLaurent Vivier     if (m68k_feature(env, M68K_FEATURE_CF_ISA_A)) {
5470ccb9c1dSLaurent Vivier         if (numr == regr) {
5480ccb9c1dSLaurent Vivier             env->dregs[numr] = quot;
5490ccb9c1dSLaurent Vivier         } else {
5500ccb9c1dSLaurent Vivier             env->dregs[regr] = rem;
5510ccb9c1dSLaurent Vivier         }
5520ccb9c1dSLaurent Vivier     } else {
5530ccb9c1dSLaurent Vivier         env->dregs[regr] = rem;
5540ccb9c1dSLaurent Vivier         env->dregs[numr] = quot;
5550ccb9c1dSLaurent Vivier     }
5560ccb9c1dSLaurent Vivier }
5570ccb9c1dSLaurent Vivier 
5580ccb9c1dSLaurent Vivier void HELPER(divull)(CPUM68KState *env, int numr, int regr, uint32_t den)
5590ccb9c1dSLaurent Vivier {
5600ccb9c1dSLaurent Vivier     uint64_t num = deposit64(env->dregs[numr], 32, 32, env->dregs[regr]);
5610ccb9c1dSLaurent Vivier     uint64_t quot;
562e1f3808eSpbrook     uint32_t rem;
563e1f3808eSpbrook 
56431871141SBlue Swirl     if (den == 0) {
5650ccb9c1dSLaurent Vivier         raise_exception_ra(env, EXCP_DIV0, GETPC());
56631871141SBlue Swirl     }
567e1f3808eSpbrook     quot = num / den;
568e1f3808eSpbrook     rem = num % den;
569620c6cf6SRichard Henderson 
5700ccb9c1dSLaurent Vivier     env->cc_c = 0; /* always cleared, even if overflow */
5710ccb9c1dSLaurent Vivier     if (quot > 0xffffffffULL) {
5720ccb9c1dSLaurent Vivier         env->cc_v = -1;
5730ccb9c1dSLaurent Vivier         /* real 68040 keeps N and unset Z on overflow,
5740ccb9c1dSLaurent Vivier          * whereas documentation says "undefined"
5750ccb9c1dSLaurent Vivier          */
5760ccb9c1dSLaurent Vivier         env->cc_z = 1;
5770ccb9c1dSLaurent Vivier         return;
5780ccb9c1dSLaurent Vivier     }
579620c6cf6SRichard Henderson     env->cc_z = quot;
580620c6cf6SRichard Henderson     env->cc_n = quot;
5810ccb9c1dSLaurent Vivier     env->cc_v = 0;
582620c6cf6SRichard Henderson 
5830ccb9c1dSLaurent Vivier     /*
5840ccb9c1dSLaurent Vivier      * If Dq and Dr are the same, the quotient is returned.
5850ccb9c1dSLaurent Vivier      * therefore we set Dq last.
5860ccb9c1dSLaurent Vivier      */
5870ccb9c1dSLaurent Vivier 
5880ccb9c1dSLaurent Vivier     env->dregs[regr] = rem;
5890ccb9c1dSLaurent Vivier     env->dregs[numr] = quot;
590e1f3808eSpbrook }
591e1f3808eSpbrook 
5920ccb9c1dSLaurent Vivier void HELPER(divsll)(CPUM68KState *env, int numr, int regr, int32_t den)
593e1f3808eSpbrook {
5940ccb9c1dSLaurent Vivier     int64_t num = deposit64(env->dregs[numr], 32, 32, env->dregs[regr]);
5950ccb9c1dSLaurent Vivier     int64_t quot;
596e1f3808eSpbrook     int32_t rem;
597e1f3808eSpbrook 
59831871141SBlue Swirl     if (den == 0) {
5990ccb9c1dSLaurent Vivier         raise_exception_ra(env, EXCP_DIV0, GETPC());
60031871141SBlue Swirl     }
601e1f3808eSpbrook     quot = num / den;
602e1f3808eSpbrook     rem = num % den;
603620c6cf6SRichard Henderson 
6040ccb9c1dSLaurent Vivier     env->cc_c = 0; /* always cleared, even if overflow */
6050ccb9c1dSLaurent Vivier     if (quot != (int32_t)quot) {
6060ccb9c1dSLaurent Vivier         env->cc_v = -1;
6070ccb9c1dSLaurent Vivier         /* real 68040 keeps N and unset Z on overflow,
6080ccb9c1dSLaurent Vivier          * whereas documentation says "undefined"
6090ccb9c1dSLaurent Vivier          */
6100ccb9c1dSLaurent Vivier         env->cc_z = 1;
6110ccb9c1dSLaurent Vivier         return;
6120ccb9c1dSLaurent Vivier     }
613620c6cf6SRichard Henderson     env->cc_z = quot;
614620c6cf6SRichard Henderson     env->cc_n = quot;
6150ccb9c1dSLaurent Vivier     env->cc_v = 0;
616620c6cf6SRichard Henderson 
6170ccb9c1dSLaurent Vivier     /*
6180ccb9c1dSLaurent Vivier      * If Dq and Dr are the same, the quotient is returned.
6190ccb9c1dSLaurent Vivier      * therefore we set Dq last.
6200ccb9c1dSLaurent Vivier      */
6210ccb9c1dSLaurent Vivier 
6220ccb9c1dSLaurent Vivier     env->dregs[regr] = rem;
6230ccb9c1dSLaurent Vivier     env->dregs[numr] = quot;
624e1f3808eSpbrook }
62514f94406SLaurent Vivier 
626f0ddf11bSEmilio G. Cota /* We're executing in a serial context -- no need to be atomic.  */
62714f94406SLaurent Vivier void HELPER(cas2w)(CPUM68KState *env, uint32_t regs, uint32_t a1, uint32_t a2)
62814f94406SLaurent Vivier {
62914f94406SLaurent Vivier     uint32_t Dc1 = extract32(regs, 9, 3);
63014f94406SLaurent Vivier     uint32_t Dc2 = extract32(regs, 6, 3);
63114f94406SLaurent Vivier     uint32_t Du1 = extract32(regs, 3, 3);
63214f94406SLaurent Vivier     uint32_t Du2 = extract32(regs, 0, 3);
63314f94406SLaurent Vivier     int16_t c1 = env->dregs[Dc1];
63414f94406SLaurent Vivier     int16_t c2 = env->dregs[Dc2];
63514f94406SLaurent Vivier     int16_t u1 = env->dregs[Du1];
63614f94406SLaurent Vivier     int16_t u2 = env->dregs[Du2];
63714f94406SLaurent Vivier     int16_t l1, l2;
63814f94406SLaurent Vivier     uintptr_t ra = GETPC();
63914f94406SLaurent Vivier 
64014f94406SLaurent Vivier     l1 = cpu_lduw_data_ra(env, a1, ra);
64114f94406SLaurent Vivier     l2 = cpu_lduw_data_ra(env, a2, ra);
64214f94406SLaurent Vivier     if (l1 == c1 && l2 == c2) {
64314f94406SLaurent Vivier         cpu_stw_data_ra(env, a1, u1, ra);
64414f94406SLaurent Vivier         cpu_stw_data_ra(env, a2, u2, ra);
64514f94406SLaurent Vivier     }
64614f94406SLaurent Vivier 
64714f94406SLaurent Vivier     if (c1 != l1) {
64814f94406SLaurent Vivier         env->cc_n = l1;
64914f94406SLaurent Vivier         env->cc_v = c1;
65014f94406SLaurent Vivier     } else {
65114f94406SLaurent Vivier         env->cc_n = l2;
65214f94406SLaurent Vivier         env->cc_v = c2;
65314f94406SLaurent Vivier     }
65414f94406SLaurent Vivier     env->cc_op = CC_OP_CMPW;
65514f94406SLaurent Vivier     env->dregs[Dc1] = deposit32(env->dregs[Dc1], 0, 16, l1);
65614f94406SLaurent Vivier     env->dregs[Dc2] = deposit32(env->dregs[Dc2], 0, 16, l2);
65714f94406SLaurent Vivier }
65814f94406SLaurent Vivier 
659f0ddf11bSEmilio G. Cota static void do_cas2l(CPUM68KState *env, uint32_t regs, uint32_t a1, uint32_t a2,
660f0ddf11bSEmilio G. Cota                      bool parallel)
66114f94406SLaurent Vivier {
66214f94406SLaurent Vivier     uint32_t Dc1 = extract32(regs, 9, 3);
66314f94406SLaurent Vivier     uint32_t Dc2 = extract32(regs, 6, 3);
66414f94406SLaurent Vivier     uint32_t Du1 = extract32(regs, 3, 3);
66514f94406SLaurent Vivier     uint32_t Du2 = extract32(regs, 0, 3);
66614f94406SLaurent Vivier     uint32_t c1 = env->dregs[Dc1];
66714f94406SLaurent Vivier     uint32_t c2 = env->dregs[Dc2];
66814f94406SLaurent Vivier     uint32_t u1 = env->dregs[Du1];
66914f94406SLaurent Vivier     uint32_t u2 = env->dregs[Du2];
67014f94406SLaurent Vivier     uint32_t l1, l2;
67114f94406SLaurent Vivier     uintptr_t ra = GETPC();
67214f94406SLaurent Vivier #if defined(CONFIG_ATOMIC64) && !defined(CONFIG_USER_ONLY)
67314f94406SLaurent Vivier     int mmu_idx = cpu_mmu_index(env, 0);
67414f94406SLaurent Vivier     TCGMemOpIdx oi;
67514f94406SLaurent Vivier #endif
67614f94406SLaurent Vivier 
677f0ddf11bSEmilio G. Cota     if (parallel) {
67814f94406SLaurent Vivier         /* We're executing in a parallel context -- must be atomic.  */
67914f94406SLaurent Vivier #ifdef CONFIG_ATOMIC64
68014f94406SLaurent Vivier         uint64_t c, u, l;
68114f94406SLaurent Vivier         if ((a1 & 7) == 0 && a2 == a1 + 4) {
68214f94406SLaurent Vivier             c = deposit64(c2, 32, 32, c1);
68314f94406SLaurent Vivier             u = deposit64(u2, 32, 32, u1);
68414f94406SLaurent Vivier #ifdef CONFIG_USER_ONLY
68514f94406SLaurent Vivier             l = helper_atomic_cmpxchgq_be(env, a1, c, u);
68614f94406SLaurent Vivier #else
68714f94406SLaurent Vivier             oi = make_memop_idx(MO_BEQ, mmu_idx);
68814f94406SLaurent Vivier             l = helper_atomic_cmpxchgq_be_mmu(env, a1, c, u, oi, ra);
68914f94406SLaurent Vivier #endif
69014f94406SLaurent Vivier             l1 = l >> 32;
69114f94406SLaurent Vivier             l2 = l;
69214f94406SLaurent Vivier         } else if ((a2 & 7) == 0 && a1 == a2 + 4) {
69314f94406SLaurent Vivier             c = deposit64(c1, 32, 32, c2);
69414f94406SLaurent Vivier             u = deposit64(u1, 32, 32, u2);
69514f94406SLaurent Vivier #ifdef CONFIG_USER_ONLY
69614f94406SLaurent Vivier             l = helper_atomic_cmpxchgq_be(env, a2, c, u);
69714f94406SLaurent Vivier #else
69814f94406SLaurent Vivier             oi = make_memop_idx(MO_BEQ, mmu_idx);
69914f94406SLaurent Vivier             l = helper_atomic_cmpxchgq_be_mmu(env, a2, c, u, oi, ra);
70014f94406SLaurent Vivier #endif
70114f94406SLaurent Vivier             l2 = l >> 32;
70214f94406SLaurent Vivier             l1 = l;
70314f94406SLaurent Vivier         } else
70414f94406SLaurent Vivier #endif
70514f94406SLaurent Vivier         {
70614f94406SLaurent Vivier             /* Tell the main loop we need to serialize this insn.  */
70714f94406SLaurent Vivier             cpu_loop_exit_atomic(ENV_GET_CPU(env), ra);
70814f94406SLaurent Vivier         }
70914f94406SLaurent Vivier     } else {
71014f94406SLaurent Vivier         /* We're executing in a serial context -- no need to be atomic.  */
71114f94406SLaurent Vivier         l1 = cpu_ldl_data_ra(env, a1, ra);
71214f94406SLaurent Vivier         l2 = cpu_ldl_data_ra(env, a2, ra);
71314f94406SLaurent Vivier         if (l1 == c1 && l2 == c2) {
71414f94406SLaurent Vivier             cpu_stl_data_ra(env, a1, u1, ra);
71514f94406SLaurent Vivier             cpu_stl_data_ra(env, a2, u2, ra);
71614f94406SLaurent Vivier         }
71714f94406SLaurent Vivier     }
71814f94406SLaurent Vivier 
71914f94406SLaurent Vivier     if (c1 != l1) {
72014f94406SLaurent Vivier         env->cc_n = l1;
72114f94406SLaurent Vivier         env->cc_v = c1;
72214f94406SLaurent Vivier     } else {
72314f94406SLaurent Vivier         env->cc_n = l2;
72414f94406SLaurent Vivier         env->cc_v = c2;
72514f94406SLaurent Vivier     }
72614f94406SLaurent Vivier     env->cc_op = CC_OP_CMPL;
72714f94406SLaurent Vivier     env->dregs[Dc1] = l1;
72814f94406SLaurent Vivier     env->dregs[Dc2] = l2;
72914f94406SLaurent Vivier }
730f2224f2cSRichard Henderson 
731f0ddf11bSEmilio G. Cota void HELPER(cas2l)(CPUM68KState *env, uint32_t regs, uint32_t a1, uint32_t a2)
732f0ddf11bSEmilio G. Cota {
733f0ddf11bSEmilio G. Cota     do_cas2l(env, regs, a1, a2, false);
734f0ddf11bSEmilio G. Cota }
735f0ddf11bSEmilio G. Cota 
736f0ddf11bSEmilio G. Cota void HELPER(cas2l_parallel)(CPUM68KState *env, uint32_t regs, uint32_t a1,
737f0ddf11bSEmilio G. Cota                             uint32_t a2)
738f0ddf11bSEmilio G. Cota {
739f0ddf11bSEmilio G. Cota     do_cas2l(env, regs, a1, a2, true);
740f0ddf11bSEmilio G. Cota }
741f0ddf11bSEmilio G. Cota 
742f2224f2cSRichard Henderson struct bf_data {
743f2224f2cSRichard Henderson     uint32_t addr;
744f2224f2cSRichard Henderson     uint32_t bofs;
745f2224f2cSRichard Henderson     uint32_t blen;
746f2224f2cSRichard Henderson     uint32_t len;
747f2224f2cSRichard Henderson };
748f2224f2cSRichard Henderson 
749f2224f2cSRichard Henderson static struct bf_data bf_prep(uint32_t addr, int32_t ofs, uint32_t len)
750f2224f2cSRichard Henderson {
751f2224f2cSRichard Henderson     int bofs, blen;
752f2224f2cSRichard Henderson 
753f2224f2cSRichard Henderson     /* Bound length; map 0 to 32.  */
754f2224f2cSRichard Henderson     len = ((len - 1) & 31) + 1;
755f2224f2cSRichard Henderson 
756f2224f2cSRichard Henderson     /* Note that ofs is signed.  */
757f2224f2cSRichard Henderson     addr += ofs / 8;
758f2224f2cSRichard Henderson     bofs = ofs % 8;
759f2224f2cSRichard Henderson     if (bofs < 0) {
760f2224f2cSRichard Henderson         bofs += 8;
761f2224f2cSRichard Henderson         addr -= 1;
762f2224f2cSRichard Henderson     }
763f2224f2cSRichard Henderson 
764f2224f2cSRichard Henderson     /* Compute the number of bytes required (minus one) to
765f2224f2cSRichard Henderson        satisfy the bitfield.  */
766f2224f2cSRichard Henderson     blen = (bofs + len - 1) / 8;
767f2224f2cSRichard Henderson 
768f2224f2cSRichard Henderson     /* Canonicalize the bit offset for data loaded into a 64-bit big-endian
769f2224f2cSRichard Henderson        word.  For the cases where BLEN is not a power of 2, adjust ADDR so
770f2224f2cSRichard Henderson        that we can use the next power of two sized load without crossing a
771f2224f2cSRichard Henderson        page boundary, unless the field itself crosses the boundary.  */
772f2224f2cSRichard Henderson     switch (blen) {
773f2224f2cSRichard Henderson     case 0:
774f2224f2cSRichard Henderson         bofs += 56;
775f2224f2cSRichard Henderson         break;
776f2224f2cSRichard Henderson     case 1:
777f2224f2cSRichard Henderson         bofs += 48;
778f2224f2cSRichard Henderson         break;
779f2224f2cSRichard Henderson     case 2:
780f2224f2cSRichard Henderson         if (addr & 1) {
781f2224f2cSRichard Henderson             bofs += 8;
782f2224f2cSRichard Henderson             addr -= 1;
783f2224f2cSRichard Henderson         }
784f2224f2cSRichard Henderson         /* fallthru */
785f2224f2cSRichard Henderson     case 3:
786f2224f2cSRichard Henderson         bofs += 32;
787f2224f2cSRichard Henderson         break;
788f2224f2cSRichard Henderson     case 4:
789f2224f2cSRichard Henderson         if (addr & 3) {
790f2224f2cSRichard Henderson             bofs += 8 * (addr & 3);
791f2224f2cSRichard Henderson             addr &= -4;
792f2224f2cSRichard Henderson         }
793f2224f2cSRichard Henderson         break;
794f2224f2cSRichard Henderson     default:
795f2224f2cSRichard Henderson         g_assert_not_reached();
796f2224f2cSRichard Henderson     }
797f2224f2cSRichard Henderson 
798f2224f2cSRichard Henderson     return (struct bf_data){
799f2224f2cSRichard Henderson         .addr = addr,
800f2224f2cSRichard Henderson         .bofs = bofs,
801f2224f2cSRichard Henderson         .blen = blen,
802f2224f2cSRichard Henderson         .len = len,
803f2224f2cSRichard Henderson     };
804f2224f2cSRichard Henderson }
805f2224f2cSRichard Henderson 
806f2224f2cSRichard Henderson static uint64_t bf_load(CPUM68KState *env, uint32_t addr, int blen,
807f2224f2cSRichard Henderson                         uintptr_t ra)
808f2224f2cSRichard Henderson {
809f2224f2cSRichard Henderson     switch (blen) {
810f2224f2cSRichard Henderson     case 0:
811f2224f2cSRichard Henderson         return cpu_ldub_data_ra(env, addr, ra);
812f2224f2cSRichard Henderson     case 1:
813f2224f2cSRichard Henderson         return cpu_lduw_data_ra(env, addr, ra);
814f2224f2cSRichard Henderson     case 2:
815f2224f2cSRichard Henderson     case 3:
816f2224f2cSRichard Henderson         return cpu_ldl_data_ra(env, addr, ra);
817f2224f2cSRichard Henderson     case 4:
818f2224f2cSRichard Henderson         return cpu_ldq_data_ra(env, addr, ra);
819f2224f2cSRichard Henderson     default:
820f2224f2cSRichard Henderson         g_assert_not_reached();
821f2224f2cSRichard Henderson     }
822f2224f2cSRichard Henderson }
823f2224f2cSRichard Henderson 
824f2224f2cSRichard Henderson static void bf_store(CPUM68KState *env, uint32_t addr, int blen,
825f2224f2cSRichard Henderson                      uint64_t data, uintptr_t ra)
826f2224f2cSRichard Henderson {
827f2224f2cSRichard Henderson     switch (blen) {
828f2224f2cSRichard Henderson     case 0:
829f2224f2cSRichard Henderson         cpu_stb_data_ra(env, addr, data, ra);
830f2224f2cSRichard Henderson         break;
831f2224f2cSRichard Henderson     case 1:
832f2224f2cSRichard Henderson         cpu_stw_data_ra(env, addr, data, ra);
833f2224f2cSRichard Henderson         break;
834f2224f2cSRichard Henderson     case 2:
835f2224f2cSRichard Henderson     case 3:
836f2224f2cSRichard Henderson         cpu_stl_data_ra(env, addr, data, ra);
837f2224f2cSRichard Henderson         break;
838f2224f2cSRichard Henderson     case 4:
839f2224f2cSRichard Henderson         cpu_stq_data_ra(env, addr, data, ra);
840f2224f2cSRichard Henderson         break;
841f2224f2cSRichard Henderson     default:
842f2224f2cSRichard Henderson         g_assert_not_reached();
843f2224f2cSRichard Henderson     }
844f2224f2cSRichard Henderson }
845f2224f2cSRichard Henderson 
846f2224f2cSRichard Henderson uint32_t HELPER(bfexts_mem)(CPUM68KState *env, uint32_t addr,
847f2224f2cSRichard Henderson                             int32_t ofs, uint32_t len)
848f2224f2cSRichard Henderson {
849f2224f2cSRichard Henderson     uintptr_t ra = GETPC();
850f2224f2cSRichard Henderson     struct bf_data d = bf_prep(addr, ofs, len);
851f2224f2cSRichard Henderson     uint64_t data = bf_load(env, d.addr, d.blen, ra);
852f2224f2cSRichard Henderson 
853f2224f2cSRichard Henderson     return (int64_t)(data << d.bofs) >> (64 - d.len);
854f2224f2cSRichard Henderson }
855f2224f2cSRichard Henderson 
856f2224f2cSRichard Henderson uint64_t HELPER(bfextu_mem)(CPUM68KState *env, uint32_t addr,
857f2224f2cSRichard Henderson                             int32_t ofs, uint32_t len)
858f2224f2cSRichard Henderson {
859f2224f2cSRichard Henderson     uintptr_t ra = GETPC();
860f2224f2cSRichard Henderson     struct bf_data d = bf_prep(addr, ofs, len);
861f2224f2cSRichard Henderson     uint64_t data = bf_load(env, d.addr, d.blen, ra);
862f2224f2cSRichard Henderson 
863f2224f2cSRichard Henderson     /* Put CC_N at the top of the high word; put the zero-extended value
864f2224f2cSRichard Henderson        at the bottom of the low word.  */
865f2224f2cSRichard Henderson     data <<= d.bofs;
866f2224f2cSRichard Henderson     data >>= 64 - d.len;
867f2224f2cSRichard Henderson     data |= data << (64 - d.len);
868f2224f2cSRichard Henderson 
869f2224f2cSRichard Henderson     return data;
870f2224f2cSRichard Henderson }
871f2224f2cSRichard Henderson 
872f2224f2cSRichard Henderson uint32_t HELPER(bfins_mem)(CPUM68KState *env, uint32_t addr, uint32_t val,
873f2224f2cSRichard Henderson                            int32_t ofs, uint32_t len)
874f2224f2cSRichard Henderson {
875f2224f2cSRichard Henderson     uintptr_t ra = GETPC();
876f2224f2cSRichard Henderson     struct bf_data d = bf_prep(addr, ofs, len);
877f2224f2cSRichard Henderson     uint64_t data = bf_load(env, d.addr, d.blen, ra);
878f2224f2cSRichard Henderson     uint64_t mask = -1ull << (64 - d.len) >> d.bofs;
879f2224f2cSRichard Henderson 
880f2224f2cSRichard Henderson     data = (data & ~mask) | (((uint64_t)val << (64 - d.len)) >> d.bofs);
881f2224f2cSRichard Henderson 
882f2224f2cSRichard Henderson     bf_store(env, d.addr, d.blen, data, ra);
883f2224f2cSRichard Henderson 
884f2224f2cSRichard Henderson     /* The field at the top of the word is also CC_N for CC_OP_LOGIC.  */
885f2224f2cSRichard Henderson     return val << (32 - d.len);
886f2224f2cSRichard Henderson }
887f2224f2cSRichard Henderson 
888f2224f2cSRichard Henderson uint32_t HELPER(bfchg_mem)(CPUM68KState *env, uint32_t addr,
889f2224f2cSRichard Henderson                            int32_t ofs, uint32_t len)
890f2224f2cSRichard Henderson {
891f2224f2cSRichard Henderson     uintptr_t ra = GETPC();
892f2224f2cSRichard Henderson     struct bf_data d = bf_prep(addr, ofs, len);
893f2224f2cSRichard Henderson     uint64_t data = bf_load(env, d.addr, d.blen, ra);
894f2224f2cSRichard Henderson     uint64_t mask = -1ull << (64 - d.len) >> d.bofs;
895f2224f2cSRichard Henderson 
896f2224f2cSRichard Henderson     bf_store(env, d.addr, d.blen, data ^ mask, ra);
897f2224f2cSRichard Henderson 
898f2224f2cSRichard Henderson     return ((data & mask) << d.bofs) >> 32;
899f2224f2cSRichard Henderson }
900f2224f2cSRichard Henderson 
901f2224f2cSRichard Henderson uint32_t HELPER(bfclr_mem)(CPUM68KState *env, uint32_t addr,
902f2224f2cSRichard Henderson                            int32_t ofs, uint32_t len)
903f2224f2cSRichard Henderson {
904f2224f2cSRichard Henderson     uintptr_t ra = GETPC();
905f2224f2cSRichard Henderson     struct bf_data d = bf_prep(addr, ofs, len);
906f2224f2cSRichard Henderson     uint64_t data = bf_load(env, d.addr, d.blen, ra);
907f2224f2cSRichard Henderson     uint64_t mask = -1ull << (64 - d.len) >> d.bofs;
908f2224f2cSRichard Henderson 
909f2224f2cSRichard Henderson     bf_store(env, d.addr, d.blen, data & ~mask, ra);
910f2224f2cSRichard Henderson 
911f2224f2cSRichard Henderson     return ((data & mask) << d.bofs) >> 32;
912f2224f2cSRichard Henderson }
913f2224f2cSRichard Henderson 
914f2224f2cSRichard Henderson uint32_t HELPER(bfset_mem)(CPUM68KState *env, uint32_t addr,
915f2224f2cSRichard Henderson                            int32_t ofs, uint32_t len)
916f2224f2cSRichard Henderson {
917f2224f2cSRichard Henderson     uintptr_t ra = GETPC();
918f2224f2cSRichard Henderson     struct bf_data d = bf_prep(addr, ofs, len);
919f2224f2cSRichard Henderson     uint64_t data = bf_load(env, d.addr, d.blen, ra);
920f2224f2cSRichard Henderson     uint64_t mask = -1ull << (64 - d.len) >> d.bofs;
921f2224f2cSRichard Henderson 
922f2224f2cSRichard Henderson     bf_store(env, d.addr, d.blen, data | mask, ra);
923f2224f2cSRichard Henderson 
924f2224f2cSRichard Henderson     return ((data & mask) << d.bofs) >> 32;
925f2224f2cSRichard Henderson }
926a45f1763SRichard Henderson 
927a45f1763SRichard Henderson uint32_t HELPER(bfffo_reg)(uint32_t n, uint32_t ofs, uint32_t len)
928a45f1763SRichard Henderson {
929a45f1763SRichard Henderson     return (n ? clz32(n) : len) + ofs;
930a45f1763SRichard Henderson }
931a45f1763SRichard Henderson 
932a45f1763SRichard Henderson uint64_t HELPER(bfffo_mem)(CPUM68KState *env, uint32_t addr,
933a45f1763SRichard Henderson                            int32_t ofs, uint32_t len)
934a45f1763SRichard Henderson {
935a45f1763SRichard Henderson     uintptr_t ra = GETPC();
936a45f1763SRichard Henderson     struct bf_data d = bf_prep(addr, ofs, len);
937a45f1763SRichard Henderson     uint64_t data = bf_load(env, d.addr, d.blen, ra);
938a45f1763SRichard Henderson     uint64_t mask = -1ull << (64 - d.len) >> d.bofs;
939a45f1763SRichard Henderson     uint64_t n = (data & mask) << d.bofs;
940a45f1763SRichard Henderson     uint32_t ffo = helper_bfffo_reg(n >> 32, ofs, d.len);
941a45f1763SRichard Henderson 
942a45f1763SRichard Henderson     /* Return FFO in the low word and N in the high word.
943a45f1763SRichard Henderson        Note that because of MASK and the shift, the low word
944a45f1763SRichard Henderson        is already zero.  */
945a45f1763SRichard Henderson     return n | ffo;
946a45f1763SRichard Henderson }
9478bf6cbafSLaurent Vivier 
9488bf6cbafSLaurent Vivier void HELPER(chk)(CPUM68KState *env, int32_t val, int32_t ub)
9498bf6cbafSLaurent Vivier {
9508bf6cbafSLaurent Vivier     /* From the specs:
9518bf6cbafSLaurent Vivier      *   X: Not affected, C,V,Z: Undefined,
9528bf6cbafSLaurent Vivier      *   N: Set if val < 0; cleared if val > ub, undefined otherwise
9538bf6cbafSLaurent Vivier      * We implement here values found from a real MC68040:
9548bf6cbafSLaurent Vivier      *   X,V,Z: Not affected
9558bf6cbafSLaurent Vivier      *   N: Set if val < 0; cleared if val >= 0
9568bf6cbafSLaurent Vivier      *   C: if 0 <= ub: set if val < 0 or val > ub, cleared otherwise
9578bf6cbafSLaurent Vivier      *      if 0 > ub: set if val > ub and val < 0, cleared otherwise
9588bf6cbafSLaurent Vivier      */
9598bf6cbafSLaurent Vivier     env->cc_n = val;
9608bf6cbafSLaurent Vivier     env->cc_c = 0 <= ub ? val < 0 || val > ub : val > ub && val < 0;
9618bf6cbafSLaurent Vivier 
9628bf6cbafSLaurent Vivier     if (val < 0 || val > ub) {
9638bf6cbafSLaurent Vivier         CPUState *cs = CPU(m68k_env_get_cpu(env));
9648bf6cbafSLaurent Vivier 
9658bf6cbafSLaurent Vivier         /* Recover PC and CC_OP for the beginning of the insn.  */
9668bf6cbafSLaurent Vivier         cpu_restore_state(cs, GETPC());
9678bf6cbafSLaurent Vivier 
9688bf6cbafSLaurent Vivier         /* flags have been modified by gen_flush_flags() */
9698bf6cbafSLaurent Vivier         env->cc_op = CC_OP_FLAGS;
9708bf6cbafSLaurent Vivier         /* Adjust PC to end of the insn.  */
9718bf6cbafSLaurent Vivier         env->pc += 2;
9728bf6cbafSLaurent Vivier 
9738bf6cbafSLaurent Vivier         cs->exception_index = EXCP_CHK;
9748bf6cbafSLaurent Vivier         cpu_loop_exit(cs);
9758bf6cbafSLaurent Vivier     }
9768bf6cbafSLaurent Vivier }
9778bf6cbafSLaurent Vivier 
9788bf6cbafSLaurent Vivier void HELPER(chk2)(CPUM68KState *env, int32_t val, int32_t lb, int32_t ub)
9798bf6cbafSLaurent Vivier {
9808bf6cbafSLaurent Vivier     /* From the specs:
9818bf6cbafSLaurent Vivier      *   X: Not affected, N,V: Undefined,
9828bf6cbafSLaurent Vivier      *   Z: Set if val is equal to lb or ub
9838bf6cbafSLaurent Vivier      *   C: Set if val < lb or val > ub, cleared otherwise
9848bf6cbafSLaurent Vivier      * We implement here values found from a real MC68040:
9858bf6cbafSLaurent Vivier      *   X,N,V: Not affected
9868bf6cbafSLaurent Vivier      *   Z: Set if val is equal to lb or ub
9878bf6cbafSLaurent Vivier      *   C: if lb <= ub: set if val < lb or val > ub, cleared otherwise
9888bf6cbafSLaurent Vivier      *      if lb > ub: set if val > ub and val < lb, cleared otherwise
9898bf6cbafSLaurent Vivier      */
9908bf6cbafSLaurent Vivier     env->cc_z = val != lb && val != ub;
9918bf6cbafSLaurent Vivier     env->cc_c = lb <= ub ? val < lb || val > ub : val > ub && val < lb;
9928bf6cbafSLaurent Vivier 
9938bf6cbafSLaurent Vivier     if (env->cc_c) {
9948bf6cbafSLaurent Vivier         CPUState *cs = CPU(m68k_env_get_cpu(env));
9958bf6cbafSLaurent Vivier 
9968bf6cbafSLaurent Vivier         /* Recover PC and CC_OP for the beginning of the insn.  */
9978bf6cbafSLaurent Vivier         cpu_restore_state(cs, GETPC());
9988bf6cbafSLaurent Vivier 
9998bf6cbafSLaurent Vivier         /* flags have been modified by gen_flush_flags() */
10008bf6cbafSLaurent Vivier         env->cc_op = CC_OP_FLAGS;
10018bf6cbafSLaurent Vivier         /* Adjust PC to end of the insn.  */
10028bf6cbafSLaurent Vivier         env->pc += 4;
10038bf6cbafSLaurent Vivier 
10048bf6cbafSLaurent Vivier         cs->exception_index = EXCP_CHK;
10058bf6cbafSLaurent Vivier         cpu_loop_exit(cs);
10068bf6cbafSLaurent Vivier     }
10078bf6cbafSLaurent Vivier }
1008