xref: /qemu/target/m68k/op_helper.c (revision 29a0af618ddd21f55df5753c3e16b0625f534b3c)
10633879fSpbrook /*
20633879fSpbrook  *  M68K helper routines
30633879fSpbrook  *
40633879fSpbrook  *  Copyright (c) 2007 CodeSourcery
50633879fSpbrook  *
60633879fSpbrook  * This library is free software; you can redistribute it and/or
70633879fSpbrook  * modify it under the terms of the GNU Lesser General Public
80633879fSpbrook  * License as published by the Free Software Foundation; either
9d749fb85SThomas Huth  * version 2.1 of the License, or (at your option) any later version.
100633879fSpbrook  *
110633879fSpbrook  * This library is distributed in the hope that it will be useful,
120633879fSpbrook  * but WITHOUT ANY WARRANTY; without even the implied warranty of
130633879fSpbrook  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
140633879fSpbrook  * Lesser General Public License for more details.
150633879fSpbrook  *
160633879fSpbrook  * You should have received a copy of the GNU Lesser General Public
178167ee88SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
180633879fSpbrook  */
19d8416665SPeter Maydell #include "qemu/osdep.h"
203e457172SBlue Swirl #include "cpu.h"
212ef6175aSRichard Henderson #include "exec/helper-proto.h"
2263c91552SPaolo Bonzini #include "exec/exec-all.h"
23f08b6170SPaolo Bonzini #include "exec/cpu_ldst.h"
24f1672e6fSAlex Bennée #include "hw/semihosting/semihost.h"
250633879fSpbrook 
260633879fSpbrook #if defined(CONFIG_USER_ONLY)
270633879fSpbrook 
2897a8ea5aSAndreas Färber void m68k_cpu_do_interrupt(CPUState *cs)
290633879fSpbrook {
3027103424SAndreas Färber     cs->exception_index = -1;
313c688828SBlue Swirl }
323c688828SBlue Swirl 
33ab409bb3SRichard Henderson static inline void do_interrupt_m68k_hardirq(CPUM68KState *env)
343c688828SBlue Swirl {
350633879fSpbrook }
360633879fSpbrook 
370633879fSpbrook #else
380633879fSpbrook 
39d2f8fb8eSLaurent Vivier static void cf_rte(CPUM68KState *env)
400633879fSpbrook {
410633879fSpbrook     uint32_t sp;
420633879fSpbrook     uint32_t fmt;
430633879fSpbrook 
440633879fSpbrook     sp = env->aregs[7];
4531871141SBlue Swirl     fmt = cpu_ldl_kernel(env, sp);
4631871141SBlue Swirl     env->pc = cpu_ldl_kernel(env, sp + 4);
470633879fSpbrook     sp |= (fmt >> 28) & 3;
480633879fSpbrook     env->aregs[7] = sp + 8;
4999c51448SRichard Henderson 
50d2f8fb8eSLaurent Vivier     cpu_m68k_set_sr(env, fmt);
510633879fSpbrook }
520633879fSpbrook 
53d2f8fb8eSLaurent Vivier static void m68k_rte(CPUM68KState *env)
54d2f8fb8eSLaurent Vivier {
55d2f8fb8eSLaurent Vivier     uint32_t sp;
56d2f8fb8eSLaurent Vivier     uint16_t fmt;
57d2f8fb8eSLaurent Vivier     uint16_t sr;
58d2f8fb8eSLaurent Vivier 
59d2f8fb8eSLaurent Vivier     sp = env->aregs[7];
60d2f8fb8eSLaurent Vivier throwaway:
61d2f8fb8eSLaurent Vivier     sr = cpu_lduw_kernel(env, sp);
62d2f8fb8eSLaurent Vivier     sp += 2;
63d2f8fb8eSLaurent Vivier     env->pc = cpu_ldl_kernel(env, sp);
64d2f8fb8eSLaurent Vivier     sp += 4;
65d2f8fb8eSLaurent Vivier     if (m68k_feature(env, M68K_FEATURE_QUAD_MULDIV)) {
66d2f8fb8eSLaurent Vivier         /*  all except 68000 */
67d2f8fb8eSLaurent Vivier         fmt = cpu_lduw_kernel(env, sp);
68d2f8fb8eSLaurent Vivier         sp += 2;
69d2f8fb8eSLaurent Vivier         switch (fmt >> 12) {
70d2f8fb8eSLaurent Vivier         case 0:
71d2f8fb8eSLaurent Vivier             break;
72d2f8fb8eSLaurent Vivier         case 1:
73d2f8fb8eSLaurent Vivier             env->aregs[7] = sp;
74d2f8fb8eSLaurent Vivier             cpu_m68k_set_sr(env, sr);
75d2f8fb8eSLaurent Vivier             goto throwaway;
76d2f8fb8eSLaurent Vivier         case 2:
77d2f8fb8eSLaurent Vivier         case 3:
78d2f8fb8eSLaurent Vivier             sp += 4;
79d2f8fb8eSLaurent Vivier             break;
80d2f8fb8eSLaurent Vivier         case 4:
81d2f8fb8eSLaurent Vivier             sp += 8;
82d2f8fb8eSLaurent Vivier             break;
83d2f8fb8eSLaurent Vivier         case 7:
84d2f8fb8eSLaurent Vivier             sp += 52;
85d2f8fb8eSLaurent Vivier             break;
86d2f8fb8eSLaurent Vivier         }
87d2f8fb8eSLaurent Vivier     }
88d2f8fb8eSLaurent Vivier     env->aregs[7] = sp;
89d2f8fb8eSLaurent Vivier     cpu_m68k_set_sr(env, sr);
900633879fSpbrook }
910633879fSpbrook 
925beb144eSLaurent Vivier static const char *m68k_exception_name(int index)
935beb144eSLaurent Vivier {
945beb144eSLaurent Vivier     switch (index) {
955beb144eSLaurent Vivier     case EXCP_ACCESS:
965beb144eSLaurent Vivier         return "Access Fault";
975beb144eSLaurent Vivier     case EXCP_ADDRESS:
985beb144eSLaurent Vivier         return "Address Error";
995beb144eSLaurent Vivier     case EXCP_ILLEGAL:
1005beb144eSLaurent Vivier         return "Illegal Instruction";
1015beb144eSLaurent Vivier     case EXCP_DIV0:
1025beb144eSLaurent Vivier         return "Divide by Zero";
1035beb144eSLaurent Vivier     case EXCP_CHK:
1045beb144eSLaurent Vivier         return "CHK/CHK2";
1055beb144eSLaurent Vivier     case EXCP_TRAPCC:
1065beb144eSLaurent Vivier         return "FTRAPcc, TRAPcc, TRAPV";
1075beb144eSLaurent Vivier     case EXCP_PRIVILEGE:
1085beb144eSLaurent Vivier         return "Privilege Violation";
1095beb144eSLaurent Vivier     case EXCP_TRACE:
1105beb144eSLaurent Vivier         return "Trace";
1115beb144eSLaurent Vivier     case EXCP_LINEA:
1125beb144eSLaurent Vivier         return "A-Line";
1135beb144eSLaurent Vivier     case EXCP_LINEF:
1145beb144eSLaurent Vivier         return "F-Line";
1155beb144eSLaurent Vivier     case EXCP_DEBEGBP: /* 68020/030 only */
1165beb144eSLaurent Vivier         return "Copro Protocol Violation";
1175beb144eSLaurent Vivier     case EXCP_FORMAT:
1185beb144eSLaurent Vivier         return "Format Error";
1195beb144eSLaurent Vivier     case EXCP_UNINITIALIZED:
1205beb144eSLaurent Vivier         return "Unitialized Interruot";
1215beb144eSLaurent Vivier     case EXCP_SPURIOUS:
1225beb144eSLaurent Vivier         return "Spurious Interrupt";
1235beb144eSLaurent Vivier     case EXCP_INT_LEVEL_1:
1245beb144eSLaurent Vivier         return "Level 1 Interrupt";
1255beb144eSLaurent Vivier     case EXCP_INT_LEVEL_1 + 1:
1265beb144eSLaurent Vivier         return "Level 2 Interrupt";
1275beb144eSLaurent Vivier     case EXCP_INT_LEVEL_1 + 2:
1285beb144eSLaurent Vivier         return "Level 3 Interrupt";
1295beb144eSLaurent Vivier     case EXCP_INT_LEVEL_1 + 3:
1305beb144eSLaurent Vivier         return "Level 4 Interrupt";
1315beb144eSLaurent Vivier     case EXCP_INT_LEVEL_1 + 4:
1325beb144eSLaurent Vivier         return "Level 5 Interrupt";
1335beb144eSLaurent Vivier     case EXCP_INT_LEVEL_1 + 5:
1345beb144eSLaurent Vivier         return "Level 6 Interrupt";
1355beb144eSLaurent Vivier     case EXCP_INT_LEVEL_1 + 6:
1365beb144eSLaurent Vivier         return "Level 7 Interrupt";
1375beb144eSLaurent Vivier     case EXCP_TRAP0:
1385beb144eSLaurent Vivier         return "TRAP #0";
1395beb144eSLaurent Vivier     case EXCP_TRAP0 + 1:
1405beb144eSLaurent Vivier         return "TRAP #1";
1415beb144eSLaurent Vivier     case EXCP_TRAP0 + 2:
1425beb144eSLaurent Vivier         return "TRAP #2";
1435beb144eSLaurent Vivier     case EXCP_TRAP0 + 3:
1445beb144eSLaurent Vivier         return "TRAP #3";
1455beb144eSLaurent Vivier     case EXCP_TRAP0 + 4:
1465beb144eSLaurent Vivier         return "TRAP #4";
1475beb144eSLaurent Vivier     case EXCP_TRAP0 + 5:
1485beb144eSLaurent Vivier         return "TRAP #5";
1495beb144eSLaurent Vivier     case EXCP_TRAP0 + 6:
1505beb144eSLaurent Vivier         return "TRAP #6";
1515beb144eSLaurent Vivier     case EXCP_TRAP0 + 7:
1525beb144eSLaurent Vivier         return "TRAP #7";
1535beb144eSLaurent Vivier     case EXCP_TRAP0 + 8:
1545beb144eSLaurent Vivier         return "TRAP #8";
1555beb144eSLaurent Vivier     case EXCP_TRAP0 + 9:
1565beb144eSLaurent Vivier         return "TRAP #9";
1575beb144eSLaurent Vivier     case EXCP_TRAP0 + 10:
1585beb144eSLaurent Vivier         return "TRAP #10";
1595beb144eSLaurent Vivier     case EXCP_TRAP0 + 11:
1605beb144eSLaurent Vivier         return "TRAP #11";
1615beb144eSLaurent Vivier     case EXCP_TRAP0 + 12:
1625beb144eSLaurent Vivier         return "TRAP #12";
1635beb144eSLaurent Vivier     case EXCP_TRAP0 + 13:
1645beb144eSLaurent Vivier         return "TRAP #13";
1655beb144eSLaurent Vivier     case EXCP_TRAP0 + 14:
1665beb144eSLaurent Vivier         return "TRAP #14";
1675beb144eSLaurent Vivier     case EXCP_TRAP0 + 15:
1685beb144eSLaurent Vivier         return "TRAP #15";
1695beb144eSLaurent Vivier     case EXCP_FP_BSUN:
1705beb144eSLaurent Vivier         return "FP Branch/Set on unordered condition";
1715beb144eSLaurent Vivier     case EXCP_FP_INEX:
1725beb144eSLaurent Vivier         return "FP Inexact Result";
1735beb144eSLaurent Vivier     case EXCP_FP_DZ:
1745beb144eSLaurent Vivier         return "FP Divide by Zero";
1755beb144eSLaurent Vivier     case EXCP_FP_UNFL:
1765beb144eSLaurent Vivier         return "FP Underflow";
1775beb144eSLaurent Vivier     case EXCP_FP_OPERR:
1785beb144eSLaurent Vivier         return "FP Operand Error";
1795beb144eSLaurent Vivier     case EXCP_FP_OVFL:
1805beb144eSLaurent Vivier         return "FP Overflow";
1815beb144eSLaurent Vivier     case EXCP_FP_SNAN:
1825beb144eSLaurent Vivier         return "FP Signaling NAN";
1835beb144eSLaurent Vivier     case EXCP_FP_UNIMP:
1845beb144eSLaurent Vivier         return "FP Unimplemented Data Type";
1855beb144eSLaurent Vivier     case EXCP_MMU_CONF: /* 68030/68851 only */
1865beb144eSLaurent Vivier         return "MMU Configuration Error";
1875beb144eSLaurent Vivier     case EXCP_MMU_ILLEGAL: /* 68851 only */
1885beb144eSLaurent Vivier         return "MMU Illegal Operation";
1895beb144eSLaurent Vivier     case EXCP_MMU_ACCESS: /* 68851 only */
1905beb144eSLaurent Vivier         return "MMU Access Level Violation";
1915beb144eSLaurent Vivier     case 64 ... 255:
1925beb144eSLaurent Vivier         return "User Defined Vector";
1935beb144eSLaurent Vivier     }
1945beb144eSLaurent Vivier     return "Unassigned";
1955beb144eSLaurent Vivier }
1965beb144eSLaurent Vivier 
197d2f8fb8eSLaurent Vivier static void cf_interrupt_all(CPUM68KState *env, int is_hw)
1980633879fSpbrook {
19927103424SAndreas Färber     CPUState *cs = CPU(m68k_env_get_cpu(env));
2000633879fSpbrook     uint32_t sp;
2015beb144eSLaurent Vivier     uint32_t sr;
2020633879fSpbrook     uint32_t fmt;
2030633879fSpbrook     uint32_t retaddr;
2040633879fSpbrook     uint32_t vector;
2050633879fSpbrook 
2060633879fSpbrook     fmt = 0;
2070633879fSpbrook     retaddr = env->pc;
2080633879fSpbrook 
2090633879fSpbrook     if (!is_hw) {
21027103424SAndreas Färber         switch (cs->exception_index) {
2110633879fSpbrook         case EXCP_RTE:
2120633879fSpbrook             /* Return from an exception.  */
213d2f8fb8eSLaurent Vivier             cf_rte(env);
2140633879fSpbrook             return;
215a87295e8Spbrook         case EXCP_HALT_INSN:
216cfe67cefSLeon Alrae             if (semihosting_enabled()
217a87295e8Spbrook                     && (env->sr & SR_S) != 0
218a87295e8Spbrook                     && (env->pc & 3) == 0
21931871141SBlue Swirl                     && cpu_lduw_code(env, env->pc - 4) == 0x4e71
22031871141SBlue Swirl                     && cpu_ldl_code(env, env->pc) == 0x4e7bf000) {
221a87295e8Spbrook                 env->pc += 4;
222a87295e8Spbrook                 do_m68k_semihosting(env, env->dregs[0]);
223a87295e8Spbrook                 return;
224a87295e8Spbrook             }
225259186a7SAndreas Färber             cs->halted = 1;
22627103424SAndreas Färber             cs->exception_index = EXCP_HLT;
2275638d180SAndreas Färber             cpu_loop_exit(cs);
228a87295e8Spbrook             return;
2290633879fSpbrook         }
23027103424SAndreas Färber         if (cs->exception_index >= EXCP_TRAP0
23127103424SAndreas Färber             && cs->exception_index <= EXCP_TRAP15) {
2320633879fSpbrook             /* Move the PC after the trap instruction.  */
2330633879fSpbrook             retaddr += 2;
2340633879fSpbrook         }
2350633879fSpbrook     }
2360633879fSpbrook 
23727103424SAndreas Färber     vector = cs->exception_index << 2;
2380633879fSpbrook 
2395beb144eSLaurent Vivier     sr = env->sr | cpu_m68k_get_ccr(env);
2405beb144eSLaurent Vivier     if (qemu_loglevel_mask(CPU_LOG_INT)) {
2415beb144eSLaurent Vivier         static int count;
2425beb144eSLaurent Vivier         qemu_log("INT %6d: %s(%#x) pc=%08x sp=%08x sr=%04x\n",
2435beb144eSLaurent Vivier                  ++count, m68k_exception_name(cs->exception_index),
2445beb144eSLaurent Vivier                  vector, env->pc, env->aregs[7], sr);
2455beb144eSLaurent Vivier     }
2465beb144eSLaurent Vivier 
2470633879fSpbrook     fmt |= 0x40000000;
2480633879fSpbrook     fmt |= vector << 16;
2495beb144eSLaurent Vivier     fmt |= sr;
2500633879fSpbrook 
25120dcee94Spbrook     env->sr |= SR_S;
25220dcee94Spbrook     if (is_hw) {
25320dcee94Spbrook         env->sr = (env->sr & ~SR_I) | (env->pending_level << SR_I_SHIFT);
25420dcee94Spbrook         env->sr &= ~SR_M;
25520dcee94Spbrook     }
25620dcee94Spbrook     m68k_switch_sp(env);
2570c8ff723SGreg Ungerer     sp = env->aregs[7];
2580c8ff723SGreg Ungerer     fmt |= (sp & 3) << 28;
25920dcee94Spbrook 
2600633879fSpbrook     /* ??? This could cause MMU faults.  */
2610633879fSpbrook     sp &= ~3;
2620633879fSpbrook     sp -= 4;
26331871141SBlue Swirl     cpu_stl_kernel(env, sp, retaddr);
2640633879fSpbrook     sp -= 4;
26531871141SBlue Swirl     cpu_stl_kernel(env, sp, fmt);
2660633879fSpbrook     env->aregs[7] = sp;
2670633879fSpbrook     /* Jump to vector.  */
26831871141SBlue Swirl     env->pc = cpu_ldl_kernel(env, env->vbr + vector);
2690633879fSpbrook }
2700633879fSpbrook 
271d2f8fb8eSLaurent Vivier static inline void do_stack_frame(CPUM68KState *env, uint32_t *sp,
272d2f8fb8eSLaurent Vivier                                   uint16_t format, uint16_t sr,
273d2f8fb8eSLaurent Vivier                                   uint32_t addr, uint32_t retaddr)
274d2f8fb8eSLaurent Vivier {
275000761dcSPavel Dovgalyuk     if (m68k_feature(env, M68K_FEATURE_QUAD_MULDIV)) {
276000761dcSPavel Dovgalyuk         /*  all except 68000 */
277d2f8fb8eSLaurent Vivier         CPUState *cs = CPU(m68k_env_get_cpu(env));
278d2f8fb8eSLaurent Vivier         switch (format) {
279d2f8fb8eSLaurent Vivier         case 4:
280d2f8fb8eSLaurent Vivier             *sp -= 4;
281d2f8fb8eSLaurent Vivier             cpu_stl_kernel(env, *sp, env->pc);
282d2f8fb8eSLaurent Vivier             *sp -= 4;
283d2f8fb8eSLaurent Vivier             cpu_stl_kernel(env, *sp, addr);
284d2f8fb8eSLaurent Vivier             break;
285d2f8fb8eSLaurent Vivier         case 3:
286d2f8fb8eSLaurent Vivier         case 2:
287d2f8fb8eSLaurent Vivier             *sp -= 4;
288d2f8fb8eSLaurent Vivier             cpu_stl_kernel(env, *sp, addr);
289d2f8fb8eSLaurent Vivier             break;
290d2f8fb8eSLaurent Vivier         }
291d2f8fb8eSLaurent Vivier         *sp -= 2;
292d2f8fb8eSLaurent Vivier         cpu_stw_kernel(env, *sp, (format << 12) + (cs->exception_index << 2));
293000761dcSPavel Dovgalyuk     }
294d2f8fb8eSLaurent Vivier     *sp -= 4;
295d2f8fb8eSLaurent Vivier     cpu_stl_kernel(env, *sp, retaddr);
296d2f8fb8eSLaurent Vivier     *sp -= 2;
297d2f8fb8eSLaurent Vivier     cpu_stw_kernel(env, *sp, sr);
298d2f8fb8eSLaurent Vivier }
299d2f8fb8eSLaurent Vivier 
300d2f8fb8eSLaurent Vivier static void m68k_interrupt_all(CPUM68KState *env, int is_hw)
301d2f8fb8eSLaurent Vivier {
302d2f8fb8eSLaurent Vivier     CPUState *cs = CPU(m68k_env_get_cpu(env));
303d2f8fb8eSLaurent Vivier     uint32_t sp;
304d2f8fb8eSLaurent Vivier     uint32_t retaddr;
305d2f8fb8eSLaurent Vivier     uint32_t vector;
306d2f8fb8eSLaurent Vivier     uint16_t sr, oldsr;
307d2f8fb8eSLaurent Vivier 
308d2f8fb8eSLaurent Vivier     retaddr = env->pc;
309d2f8fb8eSLaurent Vivier 
310d2f8fb8eSLaurent Vivier     if (!is_hw) {
311d2f8fb8eSLaurent Vivier         switch (cs->exception_index) {
312d2f8fb8eSLaurent Vivier         case EXCP_RTE:
313d2f8fb8eSLaurent Vivier             /* Return from an exception.  */
314d2f8fb8eSLaurent Vivier             m68k_rte(env);
315d2f8fb8eSLaurent Vivier             return;
316d2f8fb8eSLaurent Vivier         case EXCP_TRAP0 ...  EXCP_TRAP15:
317d2f8fb8eSLaurent Vivier             /* Move the PC after the trap instruction.  */
318d2f8fb8eSLaurent Vivier             retaddr += 2;
319d2f8fb8eSLaurent Vivier             break;
320d2f8fb8eSLaurent Vivier         }
321d2f8fb8eSLaurent Vivier     }
322d2f8fb8eSLaurent Vivier 
323d2f8fb8eSLaurent Vivier     vector = cs->exception_index << 2;
324d2f8fb8eSLaurent Vivier 
325d2f8fb8eSLaurent Vivier     sr = env->sr | cpu_m68k_get_ccr(env);
326d2f8fb8eSLaurent Vivier     if (qemu_loglevel_mask(CPU_LOG_INT)) {
327d2f8fb8eSLaurent Vivier         static int count;
328d2f8fb8eSLaurent Vivier         qemu_log("INT %6d: %s(%#x) pc=%08x sp=%08x sr=%04x\n",
329d2f8fb8eSLaurent Vivier                  ++count, m68k_exception_name(cs->exception_index),
330d2f8fb8eSLaurent Vivier                  vector, env->pc, env->aregs[7], sr);
331d2f8fb8eSLaurent Vivier     }
332d2f8fb8eSLaurent Vivier 
333d2f8fb8eSLaurent Vivier     /*
334d2f8fb8eSLaurent Vivier      * MC68040UM/AD,  chapter 9.3.10
335d2f8fb8eSLaurent Vivier      */
336d2f8fb8eSLaurent Vivier 
337d2f8fb8eSLaurent Vivier     /* "the processor first make an internal copy" */
338d2f8fb8eSLaurent Vivier     oldsr = sr;
339d2f8fb8eSLaurent Vivier     /* "set the mode to supervisor" */
340d2f8fb8eSLaurent Vivier     sr |= SR_S;
341d2f8fb8eSLaurent Vivier     /* "suppress tracing" */
342d2f8fb8eSLaurent Vivier     sr &= ~SR_T;
343d2f8fb8eSLaurent Vivier     /* "sets the processor interrupt mask" */
344d2f8fb8eSLaurent Vivier     if (is_hw) {
345d2f8fb8eSLaurent Vivier         sr |= (env->sr & ~SR_I) | (env->pending_level << SR_I_SHIFT);
346d2f8fb8eSLaurent Vivier     }
347d2f8fb8eSLaurent Vivier     cpu_m68k_set_sr(env, sr);
348d2f8fb8eSLaurent Vivier     sp = env->aregs[7];
349d2f8fb8eSLaurent Vivier 
350d2f8fb8eSLaurent Vivier     sp &= ~1;
35188b2fef6SLaurent Vivier     if (cs->exception_index == EXCP_ACCESS) {
35288b2fef6SLaurent Vivier         if (env->mmu.fault) {
35388b2fef6SLaurent Vivier             cpu_abort(cs, "DOUBLE MMU FAULT\n");
35488b2fef6SLaurent Vivier         }
35588b2fef6SLaurent Vivier         env->mmu.fault = true;
35688b2fef6SLaurent Vivier         sp -= 4;
35788b2fef6SLaurent Vivier         cpu_stl_kernel(env, sp, 0); /* push data 3 */
35888b2fef6SLaurent Vivier         sp -= 4;
35988b2fef6SLaurent Vivier         cpu_stl_kernel(env, sp, 0); /* push data 2 */
36088b2fef6SLaurent Vivier         sp -= 4;
36188b2fef6SLaurent Vivier         cpu_stl_kernel(env, sp, 0); /* push data 1 */
36288b2fef6SLaurent Vivier         sp -= 4;
36388b2fef6SLaurent Vivier         cpu_stl_kernel(env, sp, 0); /* write back 1 / push data 0 */
36488b2fef6SLaurent Vivier         sp -= 4;
36588b2fef6SLaurent Vivier         cpu_stl_kernel(env, sp, 0); /* write back 1 address */
36688b2fef6SLaurent Vivier         sp -= 4;
36788b2fef6SLaurent Vivier         cpu_stl_kernel(env, sp, 0); /* write back 2 data */
36888b2fef6SLaurent Vivier         sp -= 4;
36988b2fef6SLaurent Vivier         cpu_stl_kernel(env, sp, 0); /* write back 2 address */
37088b2fef6SLaurent Vivier         sp -= 4;
37188b2fef6SLaurent Vivier         cpu_stl_kernel(env, sp, 0); /* write back 3 data */
37288b2fef6SLaurent Vivier         sp -= 4;
37388b2fef6SLaurent Vivier         cpu_stl_kernel(env, sp, env->mmu.ar); /* write back 3 address */
37488b2fef6SLaurent Vivier         sp -= 4;
37588b2fef6SLaurent Vivier         cpu_stl_kernel(env, sp, env->mmu.ar); /* fault address */
37688b2fef6SLaurent Vivier         sp -= 2;
37788b2fef6SLaurent Vivier         cpu_stw_kernel(env, sp, 0); /* write back 1 status */
37888b2fef6SLaurent Vivier         sp -= 2;
37988b2fef6SLaurent Vivier         cpu_stw_kernel(env, sp, 0); /* write back 2 status */
38088b2fef6SLaurent Vivier         sp -= 2;
38188b2fef6SLaurent Vivier         cpu_stw_kernel(env, sp, 0); /* write back 3 status */
38288b2fef6SLaurent Vivier         sp -= 2;
38388b2fef6SLaurent Vivier         cpu_stw_kernel(env, sp, env->mmu.ssw); /* special status word */
38488b2fef6SLaurent Vivier         sp -= 4;
38588b2fef6SLaurent Vivier         cpu_stl_kernel(env, sp, env->mmu.ar); /* effective address */
38688b2fef6SLaurent Vivier         do_stack_frame(env, &sp, 7, oldsr, 0, retaddr);
38788b2fef6SLaurent Vivier         env->mmu.fault = false;
38888b2fef6SLaurent Vivier         if (qemu_loglevel_mask(CPU_LOG_INT)) {
38988b2fef6SLaurent Vivier             qemu_log("            "
3905fa9f1f2SLaurent Vivier                      "ssw:  %08x ea:   %08x sfc:  %d    dfc: %d\n",
3915fa9f1f2SLaurent Vivier                      env->mmu.ssw, env->mmu.ar, env->sfc, env->dfc);
39288b2fef6SLaurent Vivier         }
39388b2fef6SLaurent Vivier     } else if (cs->exception_index == EXCP_ADDRESS) {
394d2f8fb8eSLaurent Vivier         do_stack_frame(env, &sp, 2, oldsr, 0, retaddr);
395d2f8fb8eSLaurent Vivier     } else if (cs->exception_index == EXCP_ILLEGAL ||
396d2f8fb8eSLaurent Vivier                cs->exception_index == EXCP_DIV0 ||
397d2f8fb8eSLaurent Vivier                cs->exception_index == EXCP_CHK ||
398d2f8fb8eSLaurent Vivier                cs->exception_index == EXCP_TRAPCC ||
399d2f8fb8eSLaurent Vivier                cs->exception_index == EXCP_TRACE) {
400d2f8fb8eSLaurent Vivier         /* FIXME: addr is not only env->pc */
401d2f8fb8eSLaurent Vivier         do_stack_frame(env, &sp, 2, oldsr, env->pc, retaddr);
402d2f8fb8eSLaurent Vivier     } else if (is_hw && oldsr & SR_M &&
403d2f8fb8eSLaurent Vivier                cs->exception_index >= EXCP_SPURIOUS &&
404d2f8fb8eSLaurent Vivier                cs->exception_index <= EXCP_INT_LEVEL_7) {
405d2f8fb8eSLaurent Vivier         do_stack_frame(env, &sp, 0, oldsr, 0, retaddr);
406d2f8fb8eSLaurent Vivier         oldsr = sr;
407d2f8fb8eSLaurent Vivier         env->aregs[7] = sp;
408d2f8fb8eSLaurent Vivier         cpu_m68k_set_sr(env, sr &= ~SR_M);
409d2f8fb8eSLaurent Vivier         sp = env->aregs[7] & ~1;
410d2f8fb8eSLaurent Vivier         do_stack_frame(env, &sp, 1, oldsr, 0, retaddr);
411d2f8fb8eSLaurent Vivier     } else {
412d2f8fb8eSLaurent Vivier         do_stack_frame(env, &sp, 0, oldsr, 0, retaddr);
413d2f8fb8eSLaurent Vivier     }
414d2f8fb8eSLaurent Vivier 
415d2f8fb8eSLaurent Vivier     env->aregs[7] = sp;
416d2f8fb8eSLaurent Vivier     /* Jump to vector.  */
417d2f8fb8eSLaurent Vivier     env->pc = cpu_ldl_kernel(env, env->vbr + vector);
418d2f8fb8eSLaurent Vivier }
419d2f8fb8eSLaurent Vivier 
420d2f8fb8eSLaurent Vivier static void do_interrupt_all(CPUM68KState *env, int is_hw)
421d2f8fb8eSLaurent Vivier {
422d2f8fb8eSLaurent Vivier     if (m68k_feature(env, M68K_FEATURE_M68000)) {
423d2f8fb8eSLaurent Vivier         m68k_interrupt_all(env, is_hw);
424d2f8fb8eSLaurent Vivier         return;
425d2f8fb8eSLaurent Vivier     }
426d2f8fb8eSLaurent Vivier     cf_interrupt_all(env, is_hw);
427d2f8fb8eSLaurent Vivier }
428d2f8fb8eSLaurent Vivier 
42997a8ea5aSAndreas Färber void m68k_cpu_do_interrupt(CPUState *cs)
4303c688828SBlue Swirl {
43197a8ea5aSAndreas Färber     M68kCPU *cpu = M68K_CPU(cs);
43297a8ea5aSAndreas Färber     CPUM68KState *env = &cpu->env;
43397a8ea5aSAndreas Färber 
43431871141SBlue Swirl     do_interrupt_all(env, 0);
4353c688828SBlue Swirl }
4363c688828SBlue Swirl 
437ab409bb3SRichard Henderson static inline void do_interrupt_m68k_hardirq(CPUM68KState *env)
4383c688828SBlue Swirl {
43931871141SBlue Swirl     do_interrupt_all(env, 1);
4403c688828SBlue Swirl }
44188b2fef6SLaurent Vivier 
442e1aaf3a8SPeter Maydell void m68k_cpu_transaction_failed(CPUState *cs, hwaddr physaddr, vaddr addr,
443e1aaf3a8SPeter Maydell                                  unsigned size, MMUAccessType access_type,
444e1aaf3a8SPeter Maydell                                  int mmu_idx, MemTxAttrs attrs,
445e1aaf3a8SPeter Maydell                                  MemTxResult response, uintptr_t retaddr)
44688b2fef6SLaurent Vivier {
44788b2fef6SLaurent Vivier     M68kCPU *cpu = M68K_CPU(cs);
44888b2fef6SLaurent Vivier     CPUM68KState *env = &cpu->env;
449e1aaf3a8SPeter Maydell 
450e1aaf3a8SPeter Maydell     cpu_restore_state(cs, retaddr, true);
45188b2fef6SLaurent Vivier 
45288b2fef6SLaurent Vivier     if (m68k_feature(env, M68K_FEATURE_M68040)) {
453e55886c3SLaurent Vivier         env->mmu.mmusr = 0;
45488b2fef6SLaurent Vivier         env->mmu.ssw |= M68K_ATC_040;
45588b2fef6SLaurent Vivier         /* FIXME: manage MMU table access error */
45688b2fef6SLaurent Vivier         env->mmu.ssw &= ~M68K_TM_040;
45788b2fef6SLaurent Vivier         if (env->sr & SR_S) { /* SUPERVISOR */
45888b2fef6SLaurent Vivier             env->mmu.ssw |= M68K_TM_040_SUPER;
45988b2fef6SLaurent Vivier         }
460e1aaf3a8SPeter Maydell         if (access_type == MMU_INST_FETCH) { /* instruction or data */
46188b2fef6SLaurent Vivier             env->mmu.ssw |= M68K_TM_040_CODE;
46288b2fef6SLaurent Vivier         } else {
46388b2fef6SLaurent Vivier             env->mmu.ssw |= M68K_TM_040_DATA;
46488b2fef6SLaurent Vivier         }
46588b2fef6SLaurent Vivier         env->mmu.ssw &= ~M68K_BA_SIZE_MASK;
46688b2fef6SLaurent Vivier         switch (size) {
46788b2fef6SLaurent Vivier         case 1:
46888b2fef6SLaurent Vivier             env->mmu.ssw |= M68K_BA_SIZE_BYTE;
46988b2fef6SLaurent Vivier             break;
47088b2fef6SLaurent Vivier         case 2:
47188b2fef6SLaurent Vivier             env->mmu.ssw |= M68K_BA_SIZE_WORD;
47288b2fef6SLaurent Vivier             break;
47388b2fef6SLaurent Vivier         case 4:
47488b2fef6SLaurent Vivier             env->mmu.ssw |= M68K_BA_SIZE_LONG;
47588b2fef6SLaurent Vivier             break;
47688b2fef6SLaurent Vivier         }
47788b2fef6SLaurent Vivier 
478e1aaf3a8SPeter Maydell         if (access_type != MMU_DATA_STORE) {
47988b2fef6SLaurent Vivier             env->mmu.ssw |= M68K_RW_040;
48088b2fef6SLaurent Vivier         }
48188b2fef6SLaurent Vivier 
48288b2fef6SLaurent Vivier         env->mmu.ar = addr;
48388b2fef6SLaurent Vivier 
48488b2fef6SLaurent Vivier         cs->exception_index = EXCP_ACCESS;
48588b2fef6SLaurent Vivier         cpu_loop_exit(cs);
48688b2fef6SLaurent Vivier     }
48788b2fef6SLaurent Vivier }
4880633879fSpbrook #endif
489e1f3808eSpbrook 
490ab409bb3SRichard Henderson bool m68k_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
491ab409bb3SRichard Henderson {
492ab409bb3SRichard Henderson     M68kCPU *cpu = M68K_CPU(cs);
493ab409bb3SRichard Henderson     CPUM68KState *env = &cpu->env;
494ab409bb3SRichard Henderson 
495ab409bb3SRichard Henderson     if (interrupt_request & CPU_INTERRUPT_HARD
496ab409bb3SRichard Henderson         && ((env->sr & SR_I) >> SR_I_SHIFT) < env->pending_level) {
497ab409bb3SRichard Henderson         /* Real hardware gets the interrupt vector via an IACK cycle
498ab409bb3SRichard Henderson            at this point.  Current emulated hardware doesn't rely on
499ab409bb3SRichard Henderson            this, so we provide/save the vector when the interrupt is
500ab409bb3SRichard Henderson            first signalled.  */
501ab409bb3SRichard Henderson         cs->exception_index = env->pending_vector;
502ab409bb3SRichard Henderson         do_interrupt_m68k_hardirq(env);
503ab409bb3SRichard Henderson         return true;
504ab409bb3SRichard Henderson     }
505ab409bb3SRichard Henderson     return false;
506ab409bb3SRichard Henderson }
507ab409bb3SRichard Henderson 
5080ccb9c1dSLaurent Vivier static void raise_exception_ra(CPUM68KState *env, int tt, uintptr_t raddr)
509e1f3808eSpbrook {
51027103424SAndreas Färber     CPUState *cs = CPU(m68k_env_get_cpu(env));
51127103424SAndreas Färber 
51227103424SAndreas Färber     cs->exception_index = tt;
5130ccb9c1dSLaurent Vivier     cpu_loop_exit_restore(cs, raddr);
5140ccb9c1dSLaurent Vivier }
5150ccb9c1dSLaurent Vivier 
5160ccb9c1dSLaurent Vivier static void raise_exception(CPUM68KState *env, int tt)
5170ccb9c1dSLaurent Vivier {
5180ccb9c1dSLaurent Vivier     raise_exception_ra(env, tt, 0);
519e1f3808eSpbrook }
520e1f3808eSpbrook 
52131871141SBlue Swirl void HELPER(raise_exception)(CPUM68KState *env, uint32_t tt)
522e1f3808eSpbrook {
52331871141SBlue Swirl     raise_exception(env, tt);
524e1f3808eSpbrook }
525e1f3808eSpbrook 
5260ccb9c1dSLaurent Vivier void HELPER(divuw)(CPUM68KState *env, int destr, uint32_t den)
527e1f3808eSpbrook {
5280ccb9c1dSLaurent Vivier     uint32_t num = env->dregs[destr];
5290ccb9c1dSLaurent Vivier     uint32_t quot, rem;
5300ccb9c1dSLaurent Vivier 
5310ccb9c1dSLaurent Vivier     if (den == 0) {
5320ccb9c1dSLaurent Vivier         raise_exception_ra(env, EXCP_DIV0, GETPC());
5330ccb9c1dSLaurent Vivier     }
5340ccb9c1dSLaurent Vivier     quot = num / den;
5350ccb9c1dSLaurent Vivier     rem = num % den;
5360ccb9c1dSLaurent Vivier 
5370ccb9c1dSLaurent Vivier     env->cc_c = 0; /* always cleared, even if overflow */
5380ccb9c1dSLaurent Vivier     if (quot > 0xffff) {
5390ccb9c1dSLaurent Vivier         env->cc_v = -1;
5400ccb9c1dSLaurent Vivier         /* real 68040 keeps N and unset Z on overflow,
5410ccb9c1dSLaurent Vivier          * whereas documentation says "undefined"
5420ccb9c1dSLaurent Vivier          */
5430ccb9c1dSLaurent Vivier         env->cc_z = 1;
5440ccb9c1dSLaurent Vivier         return;
5450ccb9c1dSLaurent Vivier     }
5460ccb9c1dSLaurent Vivier     env->dregs[destr] = deposit32(quot, 16, 16, rem);
5470ccb9c1dSLaurent Vivier     env->cc_z = (int16_t)quot;
5480ccb9c1dSLaurent Vivier     env->cc_n = (int16_t)quot;
5490ccb9c1dSLaurent Vivier     env->cc_v = 0;
5500ccb9c1dSLaurent Vivier }
5510ccb9c1dSLaurent Vivier 
5520ccb9c1dSLaurent Vivier void HELPER(divsw)(CPUM68KState *env, int destr, int32_t den)
5530ccb9c1dSLaurent Vivier {
5540ccb9c1dSLaurent Vivier     int32_t num = env->dregs[destr];
5550ccb9c1dSLaurent Vivier     uint32_t quot, rem;
5560ccb9c1dSLaurent Vivier 
5570ccb9c1dSLaurent Vivier     if (den == 0) {
5580ccb9c1dSLaurent Vivier         raise_exception_ra(env, EXCP_DIV0, GETPC());
5590ccb9c1dSLaurent Vivier     }
5600ccb9c1dSLaurent Vivier     quot = num / den;
5610ccb9c1dSLaurent Vivier     rem = num % den;
5620ccb9c1dSLaurent Vivier 
5630ccb9c1dSLaurent Vivier     env->cc_c = 0; /* always cleared, even if overflow */
5640ccb9c1dSLaurent Vivier     if (quot != (int16_t)quot) {
5650ccb9c1dSLaurent Vivier         env->cc_v = -1;
5660ccb9c1dSLaurent Vivier         /* nothing else is modified */
5670ccb9c1dSLaurent Vivier         /* real 68040 keeps N and unset Z on overflow,
5680ccb9c1dSLaurent Vivier          * whereas documentation says "undefined"
5690ccb9c1dSLaurent Vivier          */
5700ccb9c1dSLaurent Vivier         env->cc_z = 1;
5710ccb9c1dSLaurent Vivier         return;
5720ccb9c1dSLaurent Vivier     }
5730ccb9c1dSLaurent Vivier     env->dregs[destr] = deposit32(quot, 16, 16, rem);
5740ccb9c1dSLaurent Vivier     env->cc_z = (int16_t)quot;
5750ccb9c1dSLaurent Vivier     env->cc_n = (int16_t)quot;
5760ccb9c1dSLaurent Vivier     env->cc_v = 0;
5770ccb9c1dSLaurent Vivier }
5780ccb9c1dSLaurent Vivier 
5790ccb9c1dSLaurent Vivier void HELPER(divul)(CPUM68KState *env, int numr, int regr, uint32_t den)
5800ccb9c1dSLaurent Vivier {
5810ccb9c1dSLaurent Vivier     uint32_t num = env->dregs[numr];
5820ccb9c1dSLaurent Vivier     uint32_t quot, rem;
5830ccb9c1dSLaurent Vivier 
5840ccb9c1dSLaurent Vivier     if (den == 0) {
5850ccb9c1dSLaurent Vivier         raise_exception_ra(env, EXCP_DIV0, GETPC());
5860ccb9c1dSLaurent Vivier     }
5870ccb9c1dSLaurent Vivier     quot = num / den;
5880ccb9c1dSLaurent Vivier     rem = num % den;
5890ccb9c1dSLaurent Vivier 
5900ccb9c1dSLaurent Vivier     env->cc_c = 0;
5910ccb9c1dSLaurent Vivier     env->cc_z = quot;
5920ccb9c1dSLaurent Vivier     env->cc_n = quot;
5930ccb9c1dSLaurent Vivier     env->cc_v = 0;
5940ccb9c1dSLaurent Vivier 
5950ccb9c1dSLaurent Vivier     if (m68k_feature(env, M68K_FEATURE_CF_ISA_A)) {
5960ccb9c1dSLaurent Vivier         if (numr == regr) {
5970ccb9c1dSLaurent Vivier             env->dregs[numr] = quot;
5980ccb9c1dSLaurent Vivier         } else {
5990ccb9c1dSLaurent Vivier             env->dregs[regr] = rem;
6000ccb9c1dSLaurent Vivier         }
6010ccb9c1dSLaurent Vivier     } else {
6020ccb9c1dSLaurent Vivier         env->dregs[regr] = rem;
6030ccb9c1dSLaurent Vivier         env->dregs[numr] = quot;
6040ccb9c1dSLaurent Vivier     }
6050ccb9c1dSLaurent Vivier }
6060ccb9c1dSLaurent Vivier 
6070ccb9c1dSLaurent Vivier void HELPER(divsl)(CPUM68KState *env, int numr, int regr, int32_t den)
6080ccb9c1dSLaurent Vivier {
6090ccb9c1dSLaurent Vivier     int32_t num = env->dregs[numr];
6100ccb9c1dSLaurent Vivier     int32_t quot, rem;
6110ccb9c1dSLaurent Vivier 
6120ccb9c1dSLaurent Vivier     if (den == 0) {
6130ccb9c1dSLaurent Vivier         raise_exception_ra(env, EXCP_DIV0, GETPC());
6140ccb9c1dSLaurent Vivier     }
6150ccb9c1dSLaurent Vivier     quot = num / den;
6160ccb9c1dSLaurent Vivier     rem = num % den;
6170ccb9c1dSLaurent Vivier 
6180ccb9c1dSLaurent Vivier     env->cc_c = 0;
6190ccb9c1dSLaurent Vivier     env->cc_z = quot;
6200ccb9c1dSLaurent Vivier     env->cc_n = quot;
6210ccb9c1dSLaurent Vivier     env->cc_v = 0;
6220ccb9c1dSLaurent Vivier 
6230ccb9c1dSLaurent Vivier     if (m68k_feature(env, M68K_FEATURE_CF_ISA_A)) {
6240ccb9c1dSLaurent Vivier         if (numr == regr) {
6250ccb9c1dSLaurent Vivier             env->dregs[numr] = quot;
6260ccb9c1dSLaurent Vivier         } else {
6270ccb9c1dSLaurent Vivier             env->dregs[regr] = rem;
6280ccb9c1dSLaurent Vivier         }
6290ccb9c1dSLaurent Vivier     } else {
6300ccb9c1dSLaurent Vivier         env->dregs[regr] = rem;
6310ccb9c1dSLaurent Vivier         env->dregs[numr] = quot;
6320ccb9c1dSLaurent Vivier     }
6330ccb9c1dSLaurent Vivier }
6340ccb9c1dSLaurent Vivier 
6350ccb9c1dSLaurent Vivier void HELPER(divull)(CPUM68KState *env, int numr, int regr, uint32_t den)
6360ccb9c1dSLaurent Vivier {
6370ccb9c1dSLaurent Vivier     uint64_t num = deposit64(env->dregs[numr], 32, 32, env->dregs[regr]);
6380ccb9c1dSLaurent Vivier     uint64_t quot;
639e1f3808eSpbrook     uint32_t rem;
640e1f3808eSpbrook 
64131871141SBlue Swirl     if (den == 0) {
6420ccb9c1dSLaurent Vivier         raise_exception_ra(env, EXCP_DIV0, GETPC());
64331871141SBlue Swirl     }
644e1f3808eSpbrook     quot = num / den;
645e1f3808eSpbrook     rem = num % den;
646620c6cf6SRichard Henderson 
6470ccb9c1dSLaurent Vivier     env->cc_c = 0; /* always cleared, even if overflow */
6480ccb9c1dSLaurent Vivier     if (quot > 0xffffffffULL) {
6490ccb9c1dSLaurent Vivier         env->cc_v = -1;
6500ccb9c1dSLaurent Vivier         /* real 68040 keeps N and unset Z on overflow,
6510ccb9c1dSLaurent Vivier          * whereas documentation says "undefined"
6520ccb9c1dSLaurent Vivier          */
6530ccb9c1dSLaurent Vivier         env->cc_z = 1;
6540ccb9c1dSLaurent Vivier         return;
6550ccb9c1dSLaurent Vivier     }
656620c6cf6SRichard Henderson     env->cc_z = quot;
657620c6cf6SRichard Henderson     env->cc_n = quot;
6580ccb9c1dSLaurent Vivier     env->cc_v = 0;
659620c6cf6SRichard Henderson 
6600ccb9c1dSLaurent Vivier     /*
6610ccb9c1dSLaurent Vivier      * If Dq and Dr are the same, the quotient is returned.
6620ccb9c1dSLaurent Vivier      * therefore we set Dq last.
6630ccb9c1dSLaurent Vivier      */
6640ccb9c1dSLaurent Vivier 
6650ccb9c1dSLaurent Vivier     env->dregs[regr] = rem;
6660ccb9c1dSLaurent Vivier     env->dregs[numr] = quot;
667e1f3808eSpbrook }
668e1f3808eSpbrook 
6690ccb9c1dSLaurent Vivier void HELPER(divsll)(CPUM68KState *env, int numr, int regr, int32_t den)
670e1f3808eSpbrook {
6710ccb9c1dSLaurent Vivier     int64_t num = deposit64(env->dregs[numr], 32, 32, env->dregs[regr]);
6720ccb9c1dSLaurent Vivier     int64_t quot;
673e1f3808eSpbrook     int32_t rem;
674e1f3808eSpbrook 
67531871141SBlue Swirl     if (den == 0) {
6760ccb9c1dSLaurent Vivier         raise_exception_ra(env, EXCP_DIV0, GETPC());
67731871141SBlue Swirl     }
678e1f3808eSpbrook     quot = num / den;
679e1f3808eSpbrook     rem = num % den;
680620c6cf6SRichard Henderson 
6810ccb9c1dSLaurent Vivier     env->cc_c = 0; /* always cleared, even if overflow */
6820ccb9c1dSLaurent Vivier     if (quot != (int32_t)quot) {
6830ccb9c1dSLaurent Vivier         env->cc_v = -1;
6840ccb9c1dSLaurent Vivier         /* real 68040 keeps N and unset Z on overflow,
6850ccb9c1dSLaurent Vivier          * whereas documentation says "undefined"
6860ccb9c1dSLaurent Vivier          */
6870ccb9c1dSLaurent Vivier         env->cc_z = 1;
6880ccb9c1dSLaurent Vivier         return;
6890ccb9c1dSLaurent Vivier     }
690620c6cf6SRichard Henderson     env->cc_z = quot;
691620c6cf6SRichard Henderson     env->cc_n = quot;
6920ccb9c1dSLaurent Vivier     env->cc_v = 0;
693620c6cf6SRichard Henderson 
6940ccb9c1dSLaurent Vivier     /*
6950ccb9c1dSLaurent Vivier      * If Dq and Dr are the same, the quotient is returned.
6960ccb9c1dSLaurent Vivier      * therefore we set Dq last.
6970ccb9c1dSLaurent Vivier      */
6980ccb9c1dSLaurent Vivier 
6990ccb9c1dSLaurent Vivier     env->dregs[regr] = rem;
7000ccb9c1dSLaurent Vivier     env->dregs[numr] = quot;
701e1f3808eSpbrook }
70214f94406SLaurent Vivier 
703f0ddf11bSEmilio G. Cota /* We're executing in a serial context -- no need to be atomic.  */
70414f94406SLaurent Vivier void HELPER(cas2w)(CPUM68KState *env, uint32_t regs, uint32_t a1, uint32_t a2)
70514f94406SLaurent Vivier {
70614f94406SLaurent Vivier     uint32_t Dc1 = extract32(regs, 9, 3);
70714f94406SLaurent Vivier     uint32_t Dc2 = extract32(regs, 6, 3);
70814f94406SLaurent Vivier     uint32_t Du1 = extract32(regs, 3, 3);
70914f94406SLaurent Vivier     uint32_t Du2 = extract32(regs, 0, 3);
71014f94406SLaurent Vivier     int16_t c1 = env->dregs[Dc1];
71114f94406SLaurent Vivier     int16_t c2 = env->dregs[Dc2];
71214f94406SLaurent Vivier     int16_t u1 = env->dregs[Du1];
71314f94406SLaurent Vivier     int16_t u2 = env->dregs[Du2];
71414f94406SLaurent Vivier     int16_t l1, l2;
71514f94406SLaurent Vivier     uintptr_t ra = GETPC();
71614f94406SLaurent Vivier 
71714f94406SLaurent Vivier     l1 = cpu_lduw_data_ra(env, a1, ra);
71814f94406SLaurent Vivier     l2 = cpu_lduw_data_ra(env, a2, ra);
71914f94406SLaurent Vivier     if (l1 == c1 && l2 == c2) {
72014f94406SLaurent Vivier         cpu_stw_data_ra(env, a1, u1, ra);
72114f94406SLaurent Vivier         cpu_stw_data_ra(env, a2, u2, ra);
72214f94406SLaurent Vivier     }
72314f94406SLaurent Vivier 
72414f94406SLaurent Vivier     if (c1 != l1) {
72514f94406SLaurent Vivier         env->cc_n = l1;
72614f94406SLaurent Vivier         env->cc_v = c1;
72714f94406SLaurent Vivier     } else {
72814f94406SLaurent Vivier         env->cc_n = l2;
72914f94406SLaurent Vivier         env->cc_v = c2;
73014f94406SLaurent Vivier     }
73114f94406SLaurent Vivier     env->cc_op = CC_OP_CMPW;
73214f94406SLaurent Vivier     env->dregs[Dc1] = deposit32(env->dregs[Dc1], 0, 16, l1);
73314f94406SLaurent Vivier     env->dregs[Dc2] = deposit32(env->dregs[Dc2], 0, 16, l2);
73414f94406SLaurent Vivier }
73514f94406SLaurent Vivier 
736f0ddf11bSEmilio G. Cota static void do_cas2l(CPUM68KState *env, uint32_t regs, uint32_t a1, uint32_t a2,
737f0ddf11bSEmilio G. Cota                      bool parallel)
73814f94406SLaurent Vivier {
73914f94406SLaurent Vivier     uint32_t Dc1 = extract32(regs, 9, 3);
74014f94406SLaurent Vivier     uint32_t Dc2 = extract32(regs, 6, 3);
74114f94406SLaurent Vivier     uint32_t Du1 = extract32(regs, 3, 3);
74214f94406SLaurent Vivier     uint32_t Du2 = extract32(regs, 0, 3);
74314f94406SLaurent Vivier     uint32_t c1 = env->dregs[Dc1];
74414f94406SLaurent Vivier     uint32_t c2 = env->dregs[Dc2];
74514f94406SLaurent Vivier     uint32_t u1 = env->dregs[Du1];
74614f94406SLaurent Vivier     uint32_t u2 = env->dregs[Du2];
74714f94406SLaurent Vivier     uint32_t l1, l2;
74814f94406SLaurent Vivier     uintptr_t ra = GETPC();
74914f94406SLaurent Vivier #if defined(CONFIG_ATOMIC64) && !defined(CONFIG_USER_ONLY)
75014f94406SLaurent Vivier     int mmu_idx = cpu_mmu_index(env, 0);
75114f94406SLaurent Vivier     TCGMemOpIdx oi;
75214f94406SLaurent Vivier #endif
75314f94406SLaurent Vivier 
754f0ddf11bSEmilio G. Cota     if (parallel) {
75514f94406SLaurent Vivier         /* We're executing in a parallel context -- must be atomic.  */
75614f94406SLaurent Vivier #ifdef CONFIG_ATOMIC64
75714f94406SLaurent Vivier         uint64_t c, u, l;
75814f94406SLaurent Vivier         if ((a1 & 7) == 0 && a2 == a1 + 4) {
75914f94406SLaurent Vivier             c = deposit64(c2, 32, 32, c1);
76014f94406SLaurent Vivier             u = deposit64(u2, 32, 32, u1);
76114f94406SLaurent Vivier #ifdef CONFIG_USER_ONLY
76214f94406SLaurent Vivier             l = helper_atomic_cmpxchgq_be(env, a1, c, u);
76314f94406SLaurent Vivier #else
76414f94406SLaurent Vivier             oi = make_memop_idx(MO_BEQ, mmu_idx);
76514f94406SLaurent Vivier             l = helper_atomic_cmpxchgq_be_mmu(env, a1, c, u, oi, ra);
76614f94406SLaurent Vivier #endif
76714f94406SLaurent Vivier             l1 = l >> 32;
76814f94406SLaurent Vivier             l2 = l;
76914f94406SLaurent Vivier         } else if ((a2 & 7) == 0 && a1 == a2 + 4) {
77014f94406SLaurent Vivier             c = deposit64(c1, 32, 32, c2);
77114f94406SLaurent Vivier             u = deposit64(u1, 32, 32, u2);
77214f94406SLaurent Vivier #ifdef CONFIG_USER_ONLY
77314f94406SLaurent Vivier             l = helper_atomic_cmpxchgq_be(env, a2, c, u);
77414f94406SLaurent Vivier #else
77514f94406SLaurent Vivier             oi = make_memop_idx(MO_BEQ, mmu_idx);
77614f94406SLaurent Vivier             l = helper_atomic_cmpxchgq_be_mmu(env, a2, c, u, oi, ra);
77714f94406SLaurent Vivier #endif
77814f94406SLaurent Vivier             l2 = l >> 32;
77914f94406SLaurent Vivier             l1 = l;
78014f94406SLaurent Vivier         } else
78114f94406SLaurent Vivier #endif
78214f94406SLaurent Vivier         {
78314f94406SLaurent Vivier             /* Tell the main loop we need to serialize this insn.  */
784*29a0af61SRichard Henderson             cpu_loop_exit_atomic(env_cpu(env), ra);
78514f94406SLaurent Vivier         }
78614f94406SLaurent Vivier     } else {
78714f94406SLaurent Vivier         /* We're executing in a serial context -- no need to be atomic.  */
78814f94406SLaurent Vivier         l1 = cpu_ldl_data_ra(env, a1, ra);
78914f94406SLaurent Vivier         l2 = cpu_ldl_data_ra(env, a2, ra);
79014f94406SLaurent Vivier         if (l1 == c1 && l2 == c2) {
79114f94406SLaurent Vivier             cpu_stl_data_ra(env, a1, u1, ra);
79214f94406SLaurent Vivier             cpu_stl_data_ra(env, a2, u2, ra);
79314f94406SLaurent Vivier         }
79414f94406SLaurent Vivier     }
79514f94406SLaurent Vivier 
79614f94406SLaurent Vivier     if (c1 != l1) {
79714f94406SLaurent Vivier         env->cc_n = l1;
79814f94406SLaurent Vivier         env->cc_v = c1;
79914f94406SLaurent Vivier     } else {
80014f94406SLaurent Vivier         env->cc_n = l2;
80114f94406SLaurent Vivier         env->cc_v = c2;
80214f94406SLaurent Vivier     }
80314f94406SLaurent Vivier     env->cc_op = CC_OP_CMPL;
80414f94406SLaurent Vivier     env->dregs[Dc1] = l1;
80514f94406SLaurent Vivier     env->dregs[Dc2] = l2;
80614f94406SLaurent Vivier }
807f2224f2cSRichard Henderson 
808f0ddf11bSEmilio G. Cota void HELPER(cas2l)(CPUM68KState *env, uint32_t regs, uint32_t a1, uint32_t a2)
809f0ddf11bSEmilio G. Cota {
810f0ddf11bSEmilio G. Cota     do_cas2l(env, regs, a1, a2, false);
811f0ddf11bSEmilio G. Cota }
812f0ddf11bSEmilio G. Cota 
813f0ddf11bSEmilio G. Cota void HELPER(cas2l_parallel)(CPUM68KState *env, uint32_t regs, uint32_t a1,
814f0ddf11bSEmilio G. Cota                             uint32_t a2)
815f0ddf11bSEmilio G. Cota {
816f0ddf11bSEmilio G. Cota     do_cas2l(env, regs, a1, a2, true);
817f0ddf11bSEmilio G. Cota }
818f0ddf11bSEmilio G. Cota 
819f2224f2cSRichard Henderson struct bf_data {
820f2224f2cSRichard Henderson     uint32_t addr;
821f2224f2cSRichard Henderson     uint32_t bofs;
822f2224f2cSRichard Henderson     uint32_t blen;
823f2224f2cSRichard Henderson     uint32_t len;
824f2224f2cSRichard Henderson };
825f2224f2cSRichard Henderson 
826f2224f2cSRichard Henderson static struct bf_data bf_prep(uint32_t addr, int32_t ofs, uint32_t len)
827f2224f2cSRichard Henderson {
828f2224f2cSRichard Henderson     int bofs, blen;
829f2224f2cSRichard Henderson 
830f2224f2cSRichard Henderson     /* Bound length; map 0 to 32.  */
831f2224f2cSRichard Henderson     len = ((len - 1) & 31) + 1;
832f2224f2cSRichard Henderson 
833f2224f2cSRichard Henderson     /* Note that ofs is signed.  */
834f2224f2cSRichard Henderson     addr += ofs / 8;
835f2224f2cSRichard Henderson     bofs = ofs % 8;
836f2224f2cSRichard Henderson     if (bofs < 0) {
837f2224f2cSRichard Henderson         bofs += 8;
838f2224f2cSRichard Henderson         addr -= 1;
839f2224f2cSRichard Henderson     }
840f2224f2cSRichard Henderson 
841f2224f2cSRichard Henderson     /* Compute the number of bytes required (minus one) to
842f2224f2cSRichard Henderson        satisfy the bitfield.  */
843f2224f2cSRichard Henderson     blen = (bofs + len - 1) / 8;
844f2224f2cSRichard Henderson 
845f2224f2cSRichard Henderson     /* Canonicalize the bit offset for data loaded into a 64-bit big-endian
846f2224f2cSRichard Henderson        word.  For the cases where BLEN is not a power of 2, adjust ADDR so
847f2224f2cSRichard Henderson        that we can use the next power of two sized load without crossing a
848f2224f2cSRichard Henderson        page boundary, unless the field itself crosses the boundary.  */
849f2224f2cSRichard Henderson     switch (blen) {
850f2224f2cSRichard Henderson     case 0:
851f2224f2cSRichard Henderson         bofs += 56;
852f2224f2cSRichard Henderson         break;
853f2224f2cSRichard Henderson     case 1:
854f2224f2cSRichard Henderson         bofs += 48;
855f2224f2cSRichard Henderson         break;
856f2224f2cSRichard Henderson     case 2:
857f2224f2cSRichard Henderson         if (addr & 1) {
858f2224f2cSRichard Henderson             bofs += 8;
859f2224f2cSRichard Henderson             addr -= 1;
860f2224f2cSRichard Henderson         }
861f2224f2cSRichard Henderson         /* fallthru */
862f2224f2cSRichard Henderson     case 3:
863f2224f2cSRichard Henderson         bofs += 32;
864f2224f2cSRichard Henderson         break;
865f2224f2cSRichard Henderson     case 4:
866f2224f2cSRichard Henderson         if (addr & 3) {
867f2224f2cSRichard Henderson             bofs += 8 * (addr & 3);
868f2224f2cSRichard Henderson             addr &= -4;
869f2224f2cSRichard Henderson         }
870f2224f2cSRichard Henderson         break;
871f2224f2cSRichard Henderson     default:
872f2224f2cSRichard Henderson         g_assert_not_reached();
873f2224f2cSRichard Henderson     }
874f2224f2cSRichard Henderson 
875f2224f2cSRichard Henderson     return (struct bf_data){
876f2224f2cSRichard Henderson         .addr = addr,
877f2224f2cSRichard Henderson         .bofs = bofs,
878f2224f2cSRichard Henderson         .blen = blen,
879f2224f2cSRichard Henderson         .len = len,
880f2224f2cSRichard Henderson     };
881f2224f2cSRichard Henderson }
882f2224f2cSRichard Henderson 
883f2224f2cSRichard Henderson static uint64_t bf_load(CPUM68KState *env, uint32_t addr, int blen,
884f2224f2cSRichard Henderson                         uintptr_t ra)
885f2224f2cSRichard Henderson {
886f2224f2cSRichard Henderson     switch (blen) {
887f2224f2cSRichard Henderson     case 0:
888f2224f2cSRichard Henderson         return cpu_ldub_data_ra(env, addr, ra);
889f2224f2cSRichard Henderson     case 1:
890f2224f2cSRichard Henderson         return cpu_lduw_data_ra(env, addr, ra);
891f2224f2cSRichard Henderson     case 2:
892f2224f2cSRichard Henderson     case 3:
893f2224f2cSRichard Henderson         return cpu_ldl_data_ra(env, addr, ra);
894f2224f2cSRichard Henderson     case 4:
895f2224f2cSRichard Henderson         return cpu_ldq_data_ra(env, addr, ra);
896f2224f2cSRichard Henderson     default:
897f2224f2cSRichard Henderson         g_assert_not_reached();
898f2224f2cSRichard Henderson     }
899f2224f2cSRichard Henderson }
900f2224f2cSRichard Henderson 
901f2224f2cSRichard Henderson static void bf_store(CPUM68KState *env, uint32_t addr, int blen,
902f2224f2cSRichard Henderson                      uint64_t data, uintptr_t ra)
903f2224f2cSRichard Henderson {
904f2224f2cSRichard Henderson     switch (blen) {
905f2224f2cSRichard Henderson     case 0:
906f2224f2cSRichard Henderson         cpu_stb_data_ra(env, addr, data, ra);
907f2224f2cSRichard Henderson         break;
908f2224f2cSRichard Henderson     case 1:
909f2224f2cSRichard Henderson         cpu_stw_data_ra(env, addr, data, ra);
910f2224f2cSRichard Henderson         break;
911f2224f2cSRichard Henderson     case 2:
912f2224f2cSRichard Henderson     case 3:
913f2224f2cSRichard Henderson         cpu_stl_data_ra(env, addr, data, ra);
914f2224f2cSRichard Henderson         break;
915f2224f2cSRichard Henderson     case 4:
916f2224f2cSRichard Henderson         cpu_stq_data_ra(env, addr, data, ra);
917f2224f2cSRichard Henderson         break;
918f2224f2cSRichard Henderson     default:
919f2224f2cSRichard Henderson         g_assert_not_reached();
920f2224f2cSRichard Henderson     }
921f2224f2cSRichard Henderson }
922f2224f2cSRichard Henderson 
923f2224f2cSRichard Henderson uint32_t HELPER(bfexts_mem)(CPUM68KState *env, uint32_t addr,
924f2224f2cSRichard Henderson                             int32_t ofs, uint32_t len)
925f2224f2cSRichard Henderson {
926f2224f2cSRichard Henderson     uintptr_t ra = GETPC();
927f2224f2cSRichard Henderson     struct bf_data d = bf_prep(addr, ofs, len);
928f2224f2cSRichard Henderson     uint64_t data = bf_load(env, d.addr, d.blen, ra);
929f2224f2cSRichard Henderson 
930f2224f2cSRichard Henderson     return (int64_t)(data << d.bofs) >> (64 - d.len);
931f2224f2cSRichard Henderson }
932f2224f2cSRichard Henderson 
933f2224f2cSRichard Henderson uint64_t HELPER(bfextu_mem)(CPUM68KState *env, uint32_t addr,
934f2224f2cSRichard Henderson                             int32_t ofs, uint32_t len)
935f2224f2cSRichard Henderson {
936f2224f2cSRichard Henderson     uintptr_t ra = GETPC();
937f2224f2cSRichard Henderson     struct bf_data d = bf_prep(addr, ofs, len);
938f2224f2cSRichard Henderson     uint64_t data = bf_load(env, d.addr, d.blen, ra);
939f2224f2cSRichard Henderson 
940f2224f2cSRichard Henderson     /* Put CC_N at the top of the high word; put the zero-extended value
941f2224f2cSRichard Henderson        at the bottom of the low word.  */
942f2224f2cSRichard Henderson     data <<= d.bofs;
943f2224f2cSRichard Henderson     data >>= 64 - d.len;
944f2224f2cSRichard Henderson     data |= data << (64 - d.len);
945f2224f2cSRichard Henderson 
946f2224f2cSRichard Henderson     return data;
947f2224f2cSRichard Henderson }
948f2224f2cSRichard Henderson 
949f2224f2cSRichard Henderson uint32_t HELPER(bfins_mem)(CPUM68KState *env, uint32_t addr, uint32_t val,
950f2224f2cSRichard Henderson                            int32_t ofs, uint32_t len)
951f2224f2cSRichard Henderson {
952f2224f2cSRichard Henderson     uintptr_t ra = GETPC();
953f2224f2cSRichard Henderson     struct bf_data d = bf_prep(addr, ofs, len);
954f2224f2cSRichard Henderson     uint64_t data = bf_load(env, d.addr, d.blen, ra);
955f2224f2cSRichard Henderson     uint64_t mask = -1ull << (64 - d.len) >> d.bofs;
956f2224f2cSRichard Henderson 
957f2224f2cSRichard Henderson     data = (data & ~mask) | (((uint64_t)val << (64 - d.len)) >> d.bofs);
958f2224f2cSRichard Henderson 
959f2224f2cSRichard Henderson     bf_store(env, d.addr, d.blen, data, ra);
960f2224f2cSRichard Henderson 
961f2224f2cSRichard Henderson     /* The field at the top of the word is also CC_N for CC_OP_LOGIC.  */
962f2224f2cSRichard Henderson     return val << (32 - d.len);
963f2224f2cSRichard Henderson }
964f2224f2cSRichard Henderson 
965f2224f2cSRichard Henderson uint32_t HELPER(bfchg_mem)(CPUM68KState *env, uint32_t addr,
966f2224f2cSRichard Henderson                            int32_t ofs, uint32_t len)
967f2224f2cSRichard Henderson {
968f2224f2cSRichard Henderson     uintptr_t ra = GETPC();
969f2224f2cSRichard Henderson     struct bf_data d = bf_prep(addr, ofs, len);
970f2224f2cSRichard Henderson     uint64_t data = bf_load(env, d.addr, d.blen, ra);
971f2224f2cSRichard Henderson     uint64_t mask = -1ull << (64 - d.len) >> d.bofs;
972f2224f2cSRichard Henderson 
973f2224f2cSRichard Henderson     bf_store(env, d.addr, d.blen, data ^ mask, ra);
974f2224f2cSRichard Henderson 
975f2224f2cSRichard Henderson     return ((data & mask) << d.bofs) >> 32;
976f2224f2cSRichard Henderson }
977f2224f2cSRichard Henderson 
978f2224f2cSRichard Henderson uint32_t HELPER(bfclr_mem)(CPUM68KState *env, uint32_t addr,
979f2224f2cSRichard Henderson                            int32_t ofs, uint32_t len)
980f2224f2cSRichard Henderson {
981f2224f2cSRichard Henderson     uintptr_t ra = GETPC();
982f2224f2cSRichard Henderson     struct bf_data d = bf_prep(addr, ofs, len);
983f2224f2cSRichard Henderson     uint64_t data = bf_load(env, d.addr, d.blen, ra);
984f2224f2cSRichard Henderson     uint64_t mask = -1ull << (64 - d.len) >> d.bofs;
985f2224f2cSRichard Henderson 
986f2224f2cSRichard Henderson     bf_store(env, d.addr, d.blen, data & ~mask, ra);
987f2224f2cSRichard Henderson 
988f2224f2cSRichard Henderson     return ((data & mask) << d.bofs) >> 32;
989f2224f2cSRichard Henderson }
990f2224f2cSRichard Henderson 
991f2224f2cSRichard Henderson uint32_t HELPER(bfset_mem)(CPUM68KState *env, uint32_t addr,
992f2224f2cSRichard Henderson                            int32_t ofs, uint32_t len)
993f2224f2cSRichard Henderson {
994f2224f2cSRichard Henderson     uintptr_t ra = GETPC();
995f2224f2cSRichard Henderson     struct bf_data d = bf_prep(addr, ofs, len);
996f2224f2cSRichard Henderson     uint64_t data = bf_load(env, d.addr, d.blen, ra);
997f2224f2cSRichard Henderson     uint64_t mask = -1ull << (64 - d.len) >> d.bofs;
998f2224f2cSRichard Henderson 
999f2224f2cSRichard Henderson     bf_store(env, d.addr, d.blen, data | mask, ra);
1000f2224f2cSRichard Henderson 
1001f2224f2cSRichard Henderson     return ((data & mask) << d.bofs) >> 32;
1002f2224f2cSRichard Henderson }
1003a45f1763SRichard Henderson 
1004a45f1763SRichard Henderson uint32_t HELPER(bfffo_reg)(uint32_t n, uint32_t ofs, uint32_t len)
1005a45f1763SRichard Henderson {
1006a45f1763SRichard Henderson     return (n ? clz32(n) : len) + ofs;
1007a45f1763SRichard Henderson }
1008a45f1763SRichard Henderson 
1009a45f1763SRichard Henderson uint64_t HELPER(bfffo_mem)(CPUM68KState *env, uint32_t addr,
1010a45f1763SRichard Henderson                            int32_t ofs, uint32_t len)
1011a45f1763SRichard Henderson {
1012a45f1763SRichard Henderson     uintptr_t ra = GETPC();
1013a45f1763SRichard Henderson     struct bf_data d = bf_prep(addr, ofs, len);
1014a45f1763SRichard Henderson     uint64_t data = bf_load(env, d.addr, d.blen, ra);
1015a45f1763SRichard Henderson     uint64_t mask = -1ull << (64 - d.len) >> d.bofs;
1016a45f1763SRichard Henderson     uint64_t n = (data & mask) << d.bofs;
1017a45f1763SRichard Henderson     uint32_t ffo = helper_bfffo_reg(n >> 32, ofs, d.len);
1018a45f1763SRichard Henderson 
1019a45f1763SRichard Henderson     /* Return FFO in the low word and N in the high word.
1020a45f1763SRichard Henderson        Note that because of MASK and the shift, the low word
1021a45f1763SRichard Henderson        is already zero.  */
1022a45f1763SRichard Henderson     return n | ffo;
1023a45f1763SRichard Henderson }
10248bf6cbafSLaurent Vivier 
10258bf6cbafSLaurent Vivier void HELPER(chk)(CPUM68KState *env, int32_t val, int32_t ub)
10268bf6cbafSLaurent Vivier {
10278bf6cbafSLaurent Vivier     /* From the specs:
10288bf6cbafSLaurent Vivier      *   X: Not affected, C,V,Z: Undefined,
10298bf6cbafSLaurent Vivier      *   N: Set if val < 0; cleared if val > ub, undefined otherwise
10308bf6cbafSLaurent Vivier      * We implement here values found from a real MC68040:
10318bf6cbafSLaurent Vivier      *   X,V,Z: Not affected
10328bf6cbafSLaurent Vivier      *   N: Set if val < 0; cleared if val >= 0
10338bf6cbafSLaurent Vivier      *   C: if 0 <= ub: set if val < 0 or val > ub, cleared otherwise
10348bf6cbafSLaurent Vivier      *      if 0 > ub: set if val > ub and val < 0, cleared otherwise
10358bf6cbafSLaurent Vivier      */
10368bf6cbafSLaurent Vivier     env->cc_n = val;
10378bf6cbafSLaurent Vivier     env->cc_c = 0 <= ub ? val < 0 || val > ub : val > ub && val < 0;
10388bf6cbafSLaurent Vivier 
10398bf6cbafSLaurent Vivier     if (val < 0 || val > ub) {
10408bf6cbafSLaurent Vivier         CPUState *cs = CPU(m68k_env_get_cpu(env));
10418bf6cbafSLaurent Vivier 
10428bf6cbafSLaurent Vivier         /* Recover PC and CC_OP for the beginning of the insn.  */
1043afd46fcaSPavel Dovgalyuk         cpu_restore_state(cs, GETPC(), true);
10448bf6cbafSLaurent Vivier 
10458bf6cbafSLaurent Vivier         /* flags have been modified by gen_flush_flags() */
10468bf6cbafSLaurent Vivier         env->cc_op = CC_OP_FLAGS;
10478bf6cbafSLaurent Vivier         /* Adjust PC to end of the insn.  */
10488bf6cbafSLaurent Vivier         env->pc += 2;
10498bf6cbafSLaurent Vivier 
10508bf6cbafSLaurent Vivier         cs->exception_index = EXCP_CHK;
10518bf6cbafSLaurent Vivier         cpu_loop_exit(cs);
10528bf6cbafSLaurent Vivier     }
10538bf6cbafSLaurent Vivier }
10548bf6cbafSLaurent Vivier 
10558bf6cbafSLaurent Vivier void HELPER(chk2)(CPUM68KState *env, int32_t val, int32_t lb, int32_t ub)
10568bf6cbafSLaurent Vivier {
10578bf6cbafSLaurent Vivier     /* From the specs:
10588bf6cbafSLaurent Vivier      *   X: Not affected, N,V: Undefined,
10598bf6cbafSLaurent Vivier      *   Z: Set if val is equal to lb or ub
10608bf6cbafSLaurent Vivier      *   C: Set if val < lb or val > ub, cleared otherwise
10618bf6cbafSLaurent Vivier      * We implement here values found from a real MC68040:
10628bf6cbafSLaurent Vivier      *   X,N,V: Not affected
10638bf6cbafSLaurent Vivier      *   Z: Set if val is equal to lb or ub
10648bf6cbafSLaurent Vivier      *   C: if lb <= ub: set if val < lb or val > ub, cleared otherwise
10658bf6cbafSLaurent Vivier      *      if lb > ub: set if val > ub and val < lb, cleared otherwise
10668bf6cbafSLaurent Vivier      */
10678bf6cbafSLaurent Vivier     env->cc_z = val != lb && val != ub;
10688bf6cbafSLaurent Vivier     env->cc_c = lb <= ub ? val < lb || val > ub : val > ub && val < lb;
10698bf6cbafSLaurent Vivier 
10708bf6cbafSLaurent Vivier     if (env->cc_c) {
10718bf6cbafSLaurent Vivier         CPUState *cs = CPU(m68k_env_get_cpu(env));
10728bf6cbafSLaurent Vivier 
10738bf6cbafSLaurent Vivier         /* Recover PC and CC_OP for the beginning of the insn.  */
1074afd46fcaSPavel Dovgalyuk         cpu_restore_state(cs, GETPC(), true);
10758bf6cbafSLaurent Vivier 
10768bf6cbafSLaurent Vivier         /* flags have been modified by gen_flush_flags() */
10778bf6cbafSLaurent Vivier         env->cc_op = CC_OP_FLAGS;
10788bf6cbafSLaurent Vivier         /* Adjust PC to end of the insn.  */
10798bf6cbafSLaurent Vivier         env->pc += 4;
10808bf6cbafSLaurent Vivier 
10818bf6cbafSLaurent Vivier         cs->exception_index = EXCP_CHK;
10828bf6cbafSLaurent Vivier         cpu_loop_exit(cs);
10838bf6cbafSLaurent Vivier     }
10848bf6cbafSLaurent Vivier }
1085