xref: /qemu/target/m68k/helper.c (revision 4b27f9b08352c502ff982df30866063f3025d0ac)
1e6e5906bSpbrook /*
2e6e5906bSpbrook  *  m68k op helpers
3e6e5906bSpbrook  *
40633879fSpbrook  *  Copyright (c) 2006-2007 CodeSourcery
5e6e5906bSpbrook  *  Written by Paul Brook
6e6e5906bSpbrook  *
7e6e5906bSpbrook  * This library is free software; you can redistribute it and/or
8e6e5906bSpbrook  * modify it under the terms of the GNU Lesser General Public
9e6e5906bSpbrook  * License as published by the Free Software Foundation; either
10d749fb85SThomas Huth  * version 2.1 of the License, or (at your option) any later version.
11e6e5906bSpbrook  *
12e6e5906bSpbrook  * This library is distributed in the hope that it will be useful,
13e6e5906bSpbrook  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14e6e5906bSpbrook  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
15d749fb85SThomas Huth  * Lesser General Public License for more details.
16e6e5906bSpbrook  *
17e6e5906bSpbrook  * You should have received a copy of the GNU Lesser General Public
188167ee88SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
19e6e5906bSpbrook  */
20e6e5906bSpbrook 
21d8416665SPeter Maydell #include "qemu/osdep.h"
22e6e5906bSpbrook #include "cpu.h"
2363c91552SPaolo Bonzini #include "exec/exec-all.h"
24022c62cbSPaolo Bonzini #include "exec/gdbstub.h"
252ef6175aSRichard Henderson #include "exec/helper-proto.h"
2624f91e81SAlex Bennée #include "fpu/softfloat.h"
270442428aSMarkus Armbruster #include "qemu/qemu-print.h"
28e1f3808eSpbrook 
29e1f3808eSpbrook #define SIGNBIT (1u << 31)
30e1f3808eSpbrook 
3111150915SAndreas Färber /* Sort alphabetically, except for "any". */
3211150915SAndreas Färber static gint m68k_cpu_list_compare(gconstpointer a, gconstpointer b)
3311150915SAndreas Färber {
3411150915SAndreas Färber     ObjectClass *class_a = (ObjectClass *)a;
3511150915SAndreas Färber     ObjectClass *class_b = (ObjectClass *)b;
3611150915SAndreas Färber     const char *name_a, *name_b;
37aaed909aSbellard 
3811150915SAndreas Färber     name_a = object_class_get_name(class_a);
3911150915SAndreas Färber     name_b = object_class_get_name(class_b);
407a9f812bSAndreas Färber     if (strcmp(name_a, "any-" TYPE_M68K_CPU) == 0) {
4111150915SAndreas Färber         return 1;
427a9f812bSAndreas Färber     } else if (strcmp(name_b, "any-" TYPE_M68K_CPU) == 0) {
4311150915SAndreas Färber         return -1;
4411150915SAndreas Färber     } else {
4511150915SAndreas Färber         return strcasecmp(name_a, name_b);
4611150915SAndreas Färber     }
4711150915SAndreas Färber }
480402f767Spbrook 
4911150915SAndreas Färber static void m68k_cpu_list_entry(gpointer data, gpointer user_data)
5011150915SAndreas Färber {
5111150915SAndreas Färber     ObjectClass *c = data;
527a9f812bSAndreas Färber     const char *typename;
537a9f812bSAndreas Färber     char *name;
5411150915SAndreas Färber 
557a9f812bSAndreas Färber     typename = object_class_get_name(c);
567a9f812bSAndreas Färber     name = g_strndup(typename, strlen(typename) - strlen("-" TYPE_M68K_CPU));
570442428aSMarkus Armbruster     qemu_printf("%s\n", name);
587a9f812bSAndreas Färber     g_free(name);
5911150915SAndreas Färber }
600402f767Spbrook 
610442428aSMarkus Armbruster void m68k_cpu_list(void)
62009a4356SLaurent Vivier {
6311150915SAndreas Färber     GSList *list;
64009a4356SLaurent Vivier 
6511150915SAndreas Färber     list = object_class_get_list(TYPE_M68K_CPU, false);
6611150915SAndreas Färber     list = g_slist_sort(list, m68k_cpu_list_compare);
670442428aSMarkus Armbruster     g_slist_foreach(list, m68k_cpu_list_entry, NULL);
6811150915SAndreas Färber     g_slist_free(list);
69009a4356SLaurent Vivier }
70009a4356SLaurent Vivier 
71a010bdbeSAlex Bennée static int cf_fpu_gdb_get_reg(CPUM68KState *env, GByteArray *mem_buf, int n)
7256aebc89Spbrook {
7356aebc89Spbrook     if (n < 8) {
74f83311e4SLaurent Vivier         float_status s;
75462474d7SAlex Bennée         return gdb_get_reg64(mem_buf, floatx80_to_float64(env->fregs[n].d, &s));
7656aebc89Spbrook     }
77ba624944SLaurent Vivier     switch (n) {
78ba624944SLaurent Vivier     case 8: /* fpcontrol */
79462474d7SAlex Bennée         return gdb_get_reg32(mem_buf, env->fpcr);
80ba624944SLaurent Vivier     case 9: /* fpstatus */
81462474d7SAlex Bennée         return gdb_get_reg32(mem_buf, env->fpsr);
82ba624944SLaurent Vivier     case 10: /* fpiar, not implemented */
83462474d7SAlex Bennée         return gdb_get_reg32(mem_buf, 0);
8456aebc89Spbrook     }
8556aebc89Spbrook     return 0;
8656aebc89Spbrook }
8756aebc89Spbrook 
88f83311e4SLaurent Vivier static int cf_fpu_gdb_set_reg(CPUM68KState *env, uint8_t *mem_buf, int n)
8956aebc89Spbrook {
9056aebc89Spbrook     if (n < 8) {
91f83311e4SLaurent Vivier         float_status s;
92f83311e4SLaurent Vivier         env->fregs[n].d = float64_to_floatx80(ldfq_p(mem_buf), &s);
9356aebc89Spbrook         return 8;
9456aebc89Spbrook     }
95ba624944SLaurent Vivier     switch (n) {
96ba624944SLaurent Vivier     case 8: /* fpcontrol */
97ba624944SLaurent Vivier         cpu_m68k_set_fpcr(env, ldl_p(mem_buf));
98ba624944SLaurent Vivier         return 4;
99ba624944SLaurent Vivier     case 9: /* fpstatus */
100ba624944SLaurent Vivier         env->fpsr = ldl_p(mem_buf);
101ba624944SLaurent Vivier         return 4;
102ba624944SLaurent Vivier     case 10: /* fpiar, not implemented */
10356aebc89Spbrook         return 4;
10456aebc89Spbrook     }
10556aebc89Spbrook     return 0;
10656aebc89Spbrook }
10756aebc89Spbrook 
108a010bdbeSAlex Bennée static int m68k_fpu_gdb_get_reg(CPUM68KState *env, GByteArray *mem_buf, int n)
1095a4526b2SLaurent Vivier {
1105a4526b2SLaurent Vivier     if (n < 8) {
111462474d7SAlex Bennée         int len = gdb_get_reg16(mem_buf, env->fregs[n].l.upper);
112*4b27f9b0SPhilippe Mathieu-Daudé         len += gdb_get_reg16(mem_buf, 0);
113*4b27f9b0SPhilippe Mathieu-Daudé         len += gdb_get_reg64(mem_buf, env->fregs[n].l.lower);
114462474d7SAlex Bennée         return len;
1155a4526b2SLaurent Vivier     }
1165a4526b2SLaurent Vivier     switch (n) {
1175a4526b2SLaurent Vivier     case 8: /* fpcontrol */
118462474d7SAlex Bennée         return gdb_get_reg32(mem_buf, env->fpcr);
1195a4526b2SLaurent Vivier     case 9: /* fpstatus */
120462474d7SAlex Bennée         return gdb_get_reg32(mem_buf, env->fpsr);
1215a4526b2SLaurent Vivier     case 10: /* fpiar, not implemented */
122462474d7SAlex Bennée         return gdb_get_reg32(mem_buf, 0);
1235a4526b2SLaurent Vivier     }
1245a4526b2SLaurent Vivier     return 0;
1255a4526b2SLaurent Vivier }
1265a4526b2SLaurent Vivier 
1275a4526b2SLaurent Vivier static int m68k_fpu_gdb_set_reg(CPUM68KState *env, uint8_t *mem_buf, int n)
1285a4526b2SLaurent Vivier {
1295a4526b2SLaurent Vivier     if (n < 8) {
1305a4526b2SLaurent Vivier         env->fregs[n].l.upper = lduw_be_p(mem_buf);
1315a4526b2SLaurent Vivier         env->fregs[n].l.lower = ldq_be_p(mem_buf + 4);
1325a4526b2SLaurent Vivier         return 12;
1335a4526b2SLaurent Vivier     }
1345a4526b2SLaurent Vivier     switch (n) {
1355a4526b2SLaurent Vivier     case 8: /* fpcontrol */
136ba624944SLaurent Vivier         cpu_m68k_set_fpcr(env, ldl_p(mem_buf));
1375a4526b2SLaurent Vivier         return 4;
1385a4526b2SLaurent Vivier     case 9: /* fpstatus */
1395a4526b2SLaurent Vivier         env->fpsr = ldl_p(mem_buf);
1405a4526b2SLaurent Vivier         return 4;
1415a4526b2SLaurent Vivier     case 10: /* fpiar, not implemented */
1425a4526b2SLaurent Vivier         return 4;
1435a4526b2SLaurent Vivier     }
1445a4526b2SLaurent Vivier     return 0;
1455a4526b2SLaurent Vivier }
1465a4526b2SLaurent Vivier 
1476d1bbc62SAndreas Färber void m68k_cpu_init_gdb(M68kCPU *cpu)
1486d1bbc62SAndreas Färber {
14922169d41SAndreas Färber     CPUState *cs = CPU(cpu);
1506d1bbc62SAndreas Färber     CPUM68KState *env = &cpu->env;
1516d1bbc62SAndreas Färber 
15211150915SAndreas Färber     if (m68k_feature(env, M68K_FEATURE_CF_FPU)) {
153f83311e4SLaurent Vivier         gdb_register_coprocessor(cs, cf_fpu_gdb_get_reg, cf_fpu_gdb_set_reg,
15411150915SAndreas Färber                                  11, "cf-fp.xml", 18);
1555a4526b2SLaurent Vivier     } else if (m68k_feature(env, M68K_FEATURE_FPU)) {
1565a4526b2SLaurent Vivier         gdb_register_coprocessor(cs, m68k_fpu_gdb_get_reg,
1575a4526b2SLaurent Vivier                                  m68k_fpu_gdb_set_reg, 11, "m68k-fp.xml", 18);
158aaed909aSbellard     }
15911150915SAndreas Färber     /* TODO: Add [E]MAC registers.  */
160aaed909aSbellard }
161aaed909aSbellard 
1626e22b28eSLaurent Vivier void HELPER(cf_movec_to)(CPUM68KState *env, uint32_t reg, uint32_t val)
1630633879fSpbrook {
1640633879fSpbrook     switch (reg) {
1656e22b28eSLaurent Vivier     case M68K_CR_CACR:
16620dcee94Spbrook         env->cacr = val;
16720dcee94Spbrook         m68k_switch_sp(env);
16820dcee94Spbrook         break;
1696e22b28eSLaurent Vivier     case M68K_CR_ACR0:
1706e22b28eSLaurent Vivier     case M68K_CR_ACR1:
1716e22b28eSLaurent Vivier     case M68K_CR_ACR2:
1726e22b28eSLaurent Vivier     case M68K_CR_ACR3:
17320dcee94Spbrook         /* TODO: Implement Access Control Registers.  */
1740633879fSpbrook         break;
1756e22b28eSLaurent Vivier     case M68K_CR_VBR:
1760633879fSpbrook         env->vbr = val;
1770633879fSpbrook         break;
1780633879fSpbrook     /* TODO: Implement control registers.  */
1790633879fSpbrook     default:
180a8d92fd8SRichard Henderson         cpu_abort(env_cpu(env),
1816e22b28eSLaurent Vivier                   "Unimplemented control register write 0x%x = 0x%x\n",
1826e22b28eSLaurent Vivier                   reg, val);
1836e22b28eSLaurent Vivier     }
1846e22b28eSLaurent Vivier }
1856e22b28eSLaurent Vivier 
1866e22b28eSLaurent Vivier void HELPER(m68k_movec_to)(CPUM68KState *env, uint32_t reg, uint32_t val)
1876e22b28eSLaurent Vivier {
1886e22b28eSLaurent Vivier     switch (reg) {
1896e22b28eSLaurent Vivier     /* MC680[1234]0 */
1905fa9f1f2SLaurent Vivier     case M68K_CR_SFC:
1915fa9f1f2SLaurent Vivier         env->sfc = val & 7;
1925fa9f1f2SLaurent Vivier         return;
1935fa9f1f2SLaurent Vivier     case M68K_CR_DFC:
1945fa9f1f2SLaurent Vivier         env->dfc = val & 7;
1955fa9f1f2SLaurent Vivier         return;
1966e22b28eSLaurent Vivier     case M68K_CR_VBR:
1976e22b28eSLaurent Vivier         env->vbr = val;
1986e22b28eSLaurent Vivier         return;
19918b6102eSLaurent Vivier     /* MC680[2346]0 */
2006e22b28eSLaurent Vivier     case M68K_CR_CACR:
20118b6102eSLaurent Vivier         if (m68k_feature(env, M68K_FEATURE_M68020)) {
20218b6102eSLaurent Vivier             env->cacr = val & 0x0000000f;
20318b6102eSLaurent Vivier         } else if (m68k_feature(env, M68K_FEATURE_M68030)) {
20418b6102eSLaurent Vivier             env->cacr = val & 0x00003f1f;
20518b6102eSLaurent Vivier         } else if (m68k_feature(env, M68K_FEATURE_M68040)) {
20618b6102eSLaurent Vivier             env->cacr = val & 0x80008000;
20718b6102eSLaurent Vivier         } else if (m68k_feature(env, M68K_FEATURE_M68060)) {
20818b6102eSLaurent Vivier             env->cacr = val & 0xf8e0e000;
20918b6102eSLaurent Vivier         }
2106e22b28eSLaurent Vivier         m68k_switch_sp(env);
2116e22b28eSLaurent Vivier         return;
2126e22b28eSLaurent Vivier     /* MC680[34]0 */
21388b2fef6SLaurent Vivier     case M68K_CR_TC:
21488b2fef6SLaurent Vivier         env->mmu.tcr = val;
21588b2fef6SLaurent Vivier         return;
216e55886c3SLaurent Vivier     case M68K_CR_MMUSR:
217e55886c3SLaurent Vivier         env->mmu.mmusr = val;
218e55886c3SLaurent Vivier         return;
21988b2fef6SLaurent Vivier     case M68K_CR_SRP:
22088b2fef6SLaurent Vivier         env->mmu.srp = val;
22188b2fef6SLaurent Vivier         return;
22288b2fef6SLaurent Vivier     case M68K_CR_URP:
22388b2fef6SLaurent Vivier         env->mmu.urp = val;
22488b2fef6SLaurent Vivier         return;
2256e22b28eSLaurent Vivier     case M68K_CR_USP:
2266e22b28eSLaurent Vivier         env->sp[M68K_USP] = val;
2276e22b28eSLaurent Vivier         return;
2286e22b28eSLaurent Vivier     case M68K_CR_MSP:
2296e22b28eSLaurent Vivier         env->sp[M68K_SSP] = val;
2306e22b28eSLaurent Vivier         return;
2316e22b28eSLaurent Vivier     case M68K_CR_ISP:
2326e22b28eSLaurent Vivier         env->sp[M68K_ISP] = val;
2336e22b28eSLaurent Vivier         return;
234c05c73b0SLaurent Vivier     /* MC68040/MC68LC040 */
235c05c73b0SLaurent Vivier     case M68K_CR_ITT0:
236c05c73b0SLaurent Vivier         env->mmu.ttr[M68K_ITTR0] = val;
237c05c73b0SLaurent Vivier         return;
238c05c73b0SLaurent Vivier     case M68K_CR_ITT1:
239c05c73b0SLaurent Vivier          env->mmu.ttr[M68K_ITTR1] = val;
240c05c73b0SLaurent Vivier         return;
241c05c73b0SLaurent Vivier     case M68K_CR_DTT0:
242c05c73b0SLaurent Vivier         env->mmu.ttr[M68K_DTTR0] = val;
243c05c73b0SLaurent Vivier         return;
244c05c73b0SLaurent Vivier     case M68K_CR_DTT1:
245c05c73b0SLaurent Vivier         env->mmu.ttr[M68K_DTTR1] = val;
246c05c73b0SLaurent Vivier         return;
2476e22b28eSLaurent Vivier     }
248a8d92fd8SRichard Henderson     cpu_abort(env_cpu(env),
249a8d92fd8SRichard Henderson               "Unimplemented control register write 0x%x = 0x%x\n",
2500633879fSpbrook               reg, val);
2510633879fSpbrook }
2526e22b28eSLaurent Vivier 
2536e22b28eSLaurent Vivier uint32_t HELPER(m68k_movec_from)(CPUM68KState *env, uint32_t reg)
2546e22b28eSLaurent Vivier {
2556e22b28eSLaurent Vivier     switch (reg) {
2566e22b28eSLaurent Vivier     /* MC680[1234]0 */
2575fa9f1f2SLaurent Vivier     case M68K_CR_SFC:
2585fa9f1f2SLaurent Vivier         return env->sfc;
2595fa9f1f2SLaurent Vivier     case M68K_CR_DFC:
2605fa9f1f2SLaurent Vivier         return env->dfc;
2616e22b28eSLaurent Vivier     case M68K_CR_VBR:
2626e22b28eSLaurent Vivier         return env->vbr;
2636e22b28eSLaurent Vivier     /* MC680[234]0 */
2646e22b28eSLaurent Vivier     case M68K_CR_CACR:
2656e22b28eSLaurent Vivier         return env->cacr;
2666e22b28eSLaurent Vivier     /* MC680[34]0 */
26788b2fef6SLaurent Vivier     case M68K_CR_TC:
26888b2fef6SLaurent Vivier         return env->mmu.tcr;
269e55886c3SLaurent Vivier     case M68K_CR_MMUSR:
270e55886c3SLaurent Vivier         return env->mmu.mmusr;
27188b2fef6SLaurent Vivier     case M68K_CR_SRP:
27288b2fef6SLaurent Vivier         return env->mmu.srp;
2736e22b28eSLaurent Vivier     case M68K_CR_USP:
2746e22b28eSLaurent Vivier         return env->sp[M68K_USP];
2756e22b28eSLaurent Vivier     case M68K_CR_MSP:
2766e22b28eSLaurent Vivier         return env->sp[M68K_SSP];
2776e22b28eSLaurent Vivier     case M68K_CR_ISP:
2786e22b28eSLaurent Vivier         return env->sp[M68K_ISP];
27988b2fef6SLaurent Vivier     /* MC68040/MC68LC040 */
28088b2fef6SLaurent Vivier     case M68K_CR_URP:
28188b2fef6SLaurent Vivier         return env->mmu.urp;
282c05c73b0SLaurent Vivier     case M68K_CR_ITT0:
283c05c73b0SLaurent Vivier         return env->mmu.ttr[M68K_ITTR0];
284c05c73b0SLaurent Vivier     case M68K_CR_ITT1:
285c05c73b0SLaurent Vivier         return env->mmu.ttr[M68K_ITTR1];
286c05c73b0SLaurent Vivier     case M68K_CR_DTT0:
287c05c73b0SLaurent Vivier         return env->mmu.ttr[M68K_DTTR0];
288c05c73b0SLaurent Vivier     case M68K_CR_DTT1:
289c05c73b0SLaurent Vivier         return env->mmu.ttr[M68K_DTTR1];
2906e22b28eSLaurent Vivier     }
291a8d92fd8SRichard Henderson     cpu_abort(env_cpu(env), "Unimplemented control register read 0x%x\n",
2926e22b28eSLaurent Vivier               reg);
2930633879fSpbrook }
2940633879fSpbrook 
295e1f3808eSpbrook void HELPER(set_macsr)(CPUM68KState *env, uint32_t val)
296acf930aaSpbrook {
297acf930aaSpbrook     uint32_t acc;
298acf930aaSpbrook     int8_t exthigh;
299acf930aaSpbrook     uint8_t extlow;
300acf930aaSpbrook     uint64_t regval;
301acf930aaSpbrook     int i;
302acf930aaSpbrook     if ((env->macsr ^ val) & (MACSR_FI | MACSR_SU)) {
303acf930aaSpbrook         for (i = 0; i < 4; i++) {
304acf930aaSpbrook             regval = env->macc[i];
305acf930aaSpbrook             exthigh = regval >> 40;
306acf930aaSpbrook             if (env->macsr & MACSR_FI) {
307acf930aaSpbrook                 acc = regval >> 8;
308acf930aaSpbrook                 extlow = regval;
309acf930aaSpbrook             } else {
310acf930aaSpbrook                 acc = regval;
311acf930aaSpbrook                 extlow = regval >> 32;
312acf930aaSpbrook             }
313acf930aaSpbrook             if (env->macsr & MACSR_FI) {
314acf930aaSpbrook                 regval = (((uint64_t)acc) << 8) | extlow;
315acf930aaSpbrook                 regval |= ((int64_t)exthigh) << 40;
316acf930aaSpbrook             } else if (env->macsr & MACSR_SU) {
317acf930aaSpbrook                 regval = acc | (((int64_t)extlow) << 32);
318acf930aaSpbrook                 regval |= ((int64_t)exthigh) << 40;
319acf930aaSpbrook             } else {
320acf930aaSpbrook                 regval = acc | (((uint64_t)extlow) << 32);
321acf930aaSpbrook                 regval |= ((uint64_t)(uint8_t)exthigh) << 40;
322acf930aaSpbrook             }
323acf930aaSpbrook             env->macc[i] = regval;
324acf930aaSpbrook         }
325acf930aaSpbrook     }
326acf930aaSpbrook     env->macsr = val;
327acf930aaSpbrook }
328acf930aaSpbrook 
32920dcee94Spbrook void m68k_switch_sp(CPUM68KState *env)
33020dcee94Spbrook {
33120dcee94Spbrook     int new_sp;
33220dcee94Spbrook 
33320dcee94Spbrook     env->sp[env->current_sp] = env->aregs[7];
3346e22b28eSLaurent Vivier     if (m68k_feature(env, M68K_FEATURE_M68000)) {
3356e22b28eSLaurent Vivier         if (env->sr & SR_S) {
3366e22b28eSLaurent Vivier             if (env->sr & SR_M) {
3376e22b28eSLaurent Vivier                 new_sp = M68K_SSP;
3386e22b28eSLaurent Vivier             } else {
3396e22b28eSLaurent Vivier                 new_sp = M68K_ISP;
3406e22b28eSLaurent Vivier             }
3416e22b28eSLaurent Vivier         } else {
3426e22b28eSLaurent Vivier             new_sp = M68K_USP;
3436e22b28eSLaurent Vivier         }
3446e22b28eSLaurent Vivier     } else {
34520dcee94Spbrook         new_sp = (env->sr & SR_S && env->cacr & M68K_CACR_EUSP)
34620dcee94Spbrook                  ? M68K_SSP : M68K_USP;
3476e22b28eSLaurent Vivier     }
34820dcee94Spbrook     env->aregs[7] = env->sp[new_sp];
34920dcee94Spbrook     env->current_sp = new_sp;
35020dcee94Spbrook }
35120dcee94Spbrook 
352fe5f7b1bSRichard Henderson #if !defined(CONFIG_USER_ONLY)
35388b2fef6SLaurent Vivier /* MMU: 68040 only */
3544fcc562bSPaul Brook 
355fad866daSMarkus Armbruster static void print_address_zone(uint32_t logical, uint32_t physical,
3562097dca6SLaurent Vivier                                uint32_t size, int attr)
3572097dca6SLaurent Vivier {
358fad866daSMarkus Armbruster     qemu_printf("%08x - %08x -> %08x - %08x %c ",
3592097dca6SLaurent Vivier                 logical, logical + size - 1,
3602097dca6SLaurent Vivier                 physical, physical + size - 1,
3612097dca6SLaurent Vivier                 attr & 4 ? 'W' : '-');
3622097dca6SLaurent Vivier     size >>= 10;
3632097dca6SLaurent Vivier     if (size < 1024) {
364fad866daSMarkus Armbruster         qemu_printf("(%d KiB)\n", size);
3652097dca6SLaurent Vivier     } else {
3662097dca6SLaurent Vivier         size >>= 10;
3672097dca6SLaurent Vivier         if (size < 1024) {
368fad866daSMarkus Armbruster             qemu_printf("(%d MiB)\n", size);
3692097dca6SLaurent Vivier         } else {
3702097dca6SLaurent Vivier             size >>= 10;
371fad866daSMarkus Armbruster             qemu_printf("(%d GiB)\n", size);
3722097dca6SLaurent Vivier         }
3732097dca6SLaurent Vivier     }
3742097dca6SLaurent Vivier }
3752097dca6SLaurent Vivier 
376fad866daSMarkus Armbruster static void dump_address_map(CPUM68KState *env, uint32_t root_pointer)
3772097dca6SLaurent Vivier {
3782097dca6SLaurent Vivier     int i, j, k;
3792097dca6SLaurent Vivier     int tic_size, tic_shift;
3802097dca6SLaurent Vivier     uint32_t tib_mask;
3812097dca6SLaurent Vivier     uint32_t tia, tib, tic;
3822097dca6SLaurent Vivier     uint32_t logical = 0xffffffff, physical = 0xffffffff;
3832097dca6SLaurent Vivier     uint32_t first_logical = 0xffffffff, first_physical = 0xffffffff;
3842097dca6SLaurent Vivier     uint32_t last_logical, last_physical;
3852097dca6SLaurent Vivier     int32_t size;
3862097dca6SLaurent Vivier     int last_attr = -1, attr = -1;
387a8d92fd8SRichard Henderson     CPUState *cs = env_cpu(env);
388f80b551dSPeter Maydell     MemTxResult txres;
3892097dca6SLaurent Vivier 
3902097dca6SLaurent Vivier     if (env->mmu.tcr & M68K_TCR_PAGE_8K) {
3912097dca6SLaurent Vivier         /* 8k page */
3922097dca6SLaurent Vivier         tic_size = 32;
3932097dca6SLaurent Vivier         tic_shift = 13;
3942097dca6SLaurent Vivier         tib_mask = M68K_8K_PAGE_MASK;
3952097dca6SLaurent Vivier     } else {
3962097dca6SLaurent Vivier         /* 4k page */
3972097dca6SLaurent Vivier         tic_size = 64;
3982097dca6SLaurent Vivier         tic_shift = 12;
3992097dca6SLaurent Vivier         tib_mask = M68K_4K_PAGE_MASK;
4002097dca6SLaurent Vivier     }
4012097dca6SLaurent Vivier     for (i = 0; i < M68K_ROOT_POINTER_ENTRIES; i++) {
402f80b551dSPeter Maydell         tia = address_space_ldl(cs->as, M68K_POINTER_BASE(root_pointer) + i * 4,
403f80b551dSPeter Maydell                                 MEMTXATTRS_UNSPECIFIED, &txres);
404f80b551dSPeter Maydell         if (txres != MEMTX_OK || !M68K_UDT_VALID(tia)) {
4052097dca6SLaurent Vivier             continue;
4062097dca6SLaurent Vivier         }
4072097dca6SLaurent Vivier         for (j = 0; j < M68K_ROOT_POINTER_ENTRIES; j++) {
408f80b551dSPeter Maydell             tib = address_space_ldl(cs->as, M68K_POINTER_BASE(tia) + j * 4,
409f80b551dSPeter Maydell                                     MEMTXATTRS_UNSPECIFIED, &txres);
410f80b551dSPeter Maydell             if (txres != MEMTX_OK || !M68K_UDT_VALID(tib)) {
4112097dca6SLaurent Vivier                 continue;
4122097dca6SLaurent Vivier             }
4132097dca6SLaurent Vivier             for (k = 0; k < tic_size; k++) {
414f80b551dSPeter Maydell                 tic = address_space_ldl(cs->as, (tib & tib_mask) + k * 4,
415f80b551dSPeter Maydell                                         MEMTXATTRS_UNSPECIFIED, &txres);
416f80b551dSPeter Maydell                 if (txres != MEMTX_OK || !M68K_PDT_VALID(tic)) {
4172097dca6SLaurent Vivier                     continue;
4182097dca6SLaurent Vivier                 }
4192097dca6SLaurent Vivier                 if (M68K_PDT_INDIRECT(tic)) {
420f80b551dSPeter Maydell                     tic = address_space_ldl(cs->as, M68K_INDIRECT_POINTER(tic),
421f80b551dSPeter Maydell                                             MEMTXATTRS_UNSPECIFIED, &txres);
422f80b551dSPeter Maydell                     if (txres != MEMTX_OK) {
423f80b551dSPeter Maydell                         continue;
424f80b551dSPeter Maydell                     }
4252097dca6SLaurent Vivier                 }
4262097dca6SLaurent Vivier 
4272097dca6SLaurent Vivier                 last_logical = logical;
4282097dca6SLaurent Vivier                 logical = (i << M68K_TTS_ROOT_SHIFT) |
4292097dca6SLaurent Vivier                           (j << M68K_TTS_POINTER_SHIFT) |
4302097dca6SLaurent Vivier                           (k << tic_shift);
4312097dca6SLaurent Vivier 
4322097dca6SLaurent Vivier                 last_physical = physical;
4332097dca6SLaurent Vivier                 physical = tic & ~((1 << tic_shift) - 1);
4342097dca6SLaurent Vivier 
4352097dca6SLaurent Vivier                 last_attr = attr;
4362097dca6SLaurent Vivier                 attr = tic & ((1 << tic_shift) - 1);
4372097dca6SLaurent Vivier 
4382097dca6SLaurent Vivier                 if ((logical != (last_logical + (1 << tic_shift))) ||
4392097dca6SLaurent Vivier                     (physical != (last_physical + (1 << tic_shift))) ||
4402097dca6SLaurent Vivier                     (attr & 4) != (last_attr & 4)) {
4412097dca6SLaurent Vivier 
4422097dca6SLaurent Vivier                     if (first_logical != 0xffffffff) {
4432097dca6SLaurent Vivier                         size = last_logical + (1 << tic_shift) -
4442097dca6SLaurent Vivier                                first_logical;
445fad866daSMarkus Armbruster                         print_address_zone(first_logical,
4462097dca6SLaurent Vivier                                            first_physical, size, last_attr);
4472097dca6SLaurent Vivier                     }
4482097dca6SLaurent Vivier                     first_logical = logical;
4492097dca6SLaurent Vivier                     first_physical = physical;
4502097dca6SLaurent Vivier                 }
4512097dca6SLaurent Vivier             }
4522097dca6SLaurent Vivier         }
4532097dca6SLaurent Vivier     }
4542097dca6SLaurent Vivier     if (first_logical != logical || (attr & 4) != (last_attr & 4)) {
4552097dca6SLaurent Vivier         size = logical + (1 << tic_shift) - first_logical;
456fad866daSMarkus Armbruster         print_address_zone(first_logical, first_physical, size, last_attr);
4572097dca6SLaurent Vivier     }
4582097dca6SLaurent Vivier }
4592097dca6SLaurent Vivier 
4602097dca6SLaurent Vivier #define DUMP_CACHEFLAGS(a) \
4612097dca6SLaurent Vivier     switch (a & M68K_DESC_CACHEMODE) { \
4622097dca6SLaurent Vivier     case M68K_DESC_CM_WRTHRU: /* cachable, write-through */ \
463fad866daSMarkus Armbruster         qemu_printf("T"); \
4642097dca6SLaurent Vivier         break; \
4652097dca6SLaurent Vivier     case M68K_DESC_CM_COPYBK: /* cachable, copyback */ \
466fad866daSMarkus Armbruster         qemu_printf("C"); \
4672097dca6SLaurent Vivier         break; \
4682097dca6SLaurent Vivier     case M68K_DESC_CM_SERIAL: /* noncachable, serialized */ \
469fad866daSMarkus Armbruster         qemu_printf("S"); \
4702097dca6SLaurent Vivier         break; \
4712097dca6SLaurent Vivier     case M68K_DESC_CM_NCACHE: /* noncachable */ \
472fad866daSMarkus Armbruster         qemu_printf("N"); \
4732097dca6SLaurent Vivier         break; \
4742097dca6SLaurent Vivier     }
4752097dca6SLaurent Vivier 
476fad866daSMarkus Armbruster static void dump_ttr(uint32_t ttr)
4772097dca6SLaurent Vivier {
4782097dca6SLaurent Vivier     if ((ttr & M68K_TTR_ENABLED) == 0) {
479fad866daSMarkus Armbruster         qemu_printf("disabled\n");
4802097dca6SLaurent Vivier         return;
4812097dca6SLaurent Vivier     }
482fad866daSMarkus Armbruster     qemu_printf("Base: 0x%08x Mask: 0x%08x Control: ",
4832097dca6SLaurent Vivier                 ttr & M68K_TTR_ADDR_BASE,
4842097dca6SLaurent Vivier                 (ttr & M68K_TTR_ADDR_MASK) << M68K_TTR_ADDR_MASK_SHIFT);
4852097dca6SLaurent Vivier     switch (ttr & M68K_TTR_SFIELD) {
4862097dca6SLaurent Vivier     case M68K_TTR_SFIELD_USER:
487fad866daSMarkus Armbruster         qemu_printf("U");
4882097dca6SLaurent Vivier         break;
4892097dca6SLaurent Vivier     case M68K_TTR_SFIELD_SUPER:
490fad866daSMarkus Armbruster         qemu_printf("S");
4912097dca6SLaurent Vivier         break;
4922097dca6SLaurent Vivier     default:
493fad866daSMarkus Armbruster         qemu_printf("*");
4942097dca6SLaurent Vivier         break;
4952097dca6SLaurent Vivier     }
4962097dca6SLaurent Vivier     DUMP_CACHEFLAGS(ttr);
4972097dca6SLaurent Vivier     if (ttr & M68K_DESC_WRITEPROT) {
498fad866daSMarkus Armbruster         qemu_printf("R");
4992097dca6SLaurent Vivier     } else {
500fad866daSMarkus Armbruster         qemu_printf("W");
5012097dca6SLaurent Vivier     }
502fad866daSMarkus Armbruster     qemu_printf(" U: %d\n", (ttr & M68K_DESC_USERATTR) >>
5032097dca6SLaurent Vivier                                M68K_DESC_USERATTR_SHIFT);
5042097dca6SLaurent Vivier }
5052097dca6SLaurent Vivier 
506fad866daSMarkus Armbruster void dump_mmu(CPUM68KState *env)
5072097dca6SLaurent Vivier {
5082097dca6SLaurent Vivier     if ((env->mmu.tcr & M68K_TCR_ENABLED) == 0) {
509fad866daSMarkus Armbruster         qemu_printf("Translation disabled\n");
5102097dca6SLaurent Vivier         return;
5112097dca6SLaurent Vivier     }
512fad866daSMarkus Armbruster     qemu_printf("Page Size: ");
5132097dca6SLaurent Vivier     if (env->mmu.tcr & M68K_TCR_PAGE_8K) {
514fad866daSMarkus Armbruster         qemu_printf("8kB\n");
5152097dca6SLaurent Vivier     } else {
516fad866daSMarkus Armbruster         qemu_printf("4kB\n");
5172097dca6SLaurent Vivier     }
5182097dca6SLaurent Vivier 
519fad866daSMarkus Armbruster     qemu_printf("MMUSR: ");
5202097dca6SLaurent Vivier     if (env->mmu.mmusr & M68K_MMU_B_040) {
521fad866daSMarkus Armbruster         qemu_printf("BUS ERROR\n");
5222097dca6SLaurent Vivier     } else {
523fad866daSMarkus Armbruster         qemu_printf("Phy=%08x Flags: ", env->mmu.mmusr & 0xfffff000);
5242097dca6SLaurent Vivier         /* flags found on the page descriptor */
5252097dca6SLaurent Vivier         if (env->mmu.mmusr & M68K_MMU_G_040) {
526fad866daSMarkus Armbruster             qemu_printf("G"); /* Global */
5272097dca6SLaurent Vivier         } else {
528fad866daSMarkus Armbruster             qemu_printf(".");
5292097dca6SLaurent Vivier         }
5302097dca6SLaurent Vivier         if (env->mmu.mmusr & M68K_MMU_S_040) {
531fad866daSMarkus Armbruster             qemu_printf("S"); /* Supervisor */
5322097dca6SLaurent Vivier         } else {
533fad866daSMarkus Armbruster             qemu_printf(".");
5342097dca6SLaurent Vivier         }
5352097dca6SLaurent Vivier         if (env->mmu.mmusr & M68K_MMU_M_040) {
536fad866daSMarkus Armbruster             qemu_printf("M"); /* Modified */
5372097dca6SLaurent Vivier         } else {
538fad866daSMarkus Armbruster             qemu_printf(".");
5392097dca6SLaurent Vivier         }
5402097dca6SLaurent Vivier         if (env->mmu.mmusr & M68K_MMU_WP_040) {
541fad866daSMarkus Armbruster             qemu_printf("W"); /* Write protect */
5422097dca6SLaurent Vivier         } else {
543fad866daSMarkus Armbruster             qemu_printf(".");
5442097dca6SLaurent Vivier         }
5452097dca6SLaurent Vivier         if (env->mmu.mmusr & M68K_MMU_T_040) {
546fad866daSMarkus Armbruster             qemu_printf("T"); /* Transparent */
5472097dca6SLaurent Vivier         } else {
548fad866daSMarkus Armbruster             qemu_printf(".");
5492097dca6SLaurent Vivier         }
5502097dca6SLaurent Vivier         if (env->mmu.mmusr & M68K_MMU_R_040) {
551fad866daSMarkus Armbruster             qemu_printf("R"); /* Resident */
5522097dca6SLaurent Vivier         } else {
553fad866daSMarkus Armbruster             qemu_printf(".");
5542097dca6SLaurent Vivier         }
555fad866daSMarkus Armbruster         qemu_printf(" Cache: ");
5562097dca6SLaurent Vivier         DUMP_CACHEFLAGS(env->mmu.mmusr);
557fad866daSMarkus Armbruster         qemu_printf(" U: %d\n", (env->mmu.mmusr >> 8) & 3);
558fad866daSMarkus Armbruster         qemu_printf("\n");
5592097dca6SLaurent Vivier     }
5602097dca6SLaurent Vivier 
561fad866daSMarkus Armbruster     qemu_printf("ITTR0: ");
562fad866daSMarkus Armbruster     dump_ttr(env->mmu.ttr[M68K_ITTR0]);
563fad866daSMarkus Armbruster     qemu_printf("ITTR1: ");
564fad866daSMarkus Armbruster     dump_ttr(env->mmu.ttr[M68K_ITTR1]);
565fad866daSMarkus Armbruster     qemu_printf("DTTR0: ");
566fad866daSMarkus Armbruster     dump_ttr(env->mmu.ttr[M68K_DTTR0]);
567fad866daSMarkus Armbruster     qemu_printf("DTTR1: ");
568fad866daSMarkus Armbruster     dump_ttr(env->mmu.ttr[M68K_DTTR1]);
5692097dca6SLaurent Vivier 
570fad866daSMarkus Armbruster     qemu_printf("SRP: 0x%08x\n", env->mmu.srp);
571fad866daSMarkus Armbruster     dump_address_map(env, env->mmu.srp);
5722097dca6SLaurent Vivier 
573fad866daSMarkus Armbruster     qemu_printf("URP: 0x%08x\n", env->mmu.urp);
574fad866daSMarkus Armbruster     dump_address_map(env, env->mmu.urp);
5752097dca6SLaurent Vivier }
5762097dca6SLaurent Vivier 
577c05c73b0SLaurent Vivier static int check_TTR(uint32_t ttr, int *prot, target_ulong addr,
578c05c73b0SLaurent Vivier                      int access_type)
579c05c73b0SLaurent Vivier {
580c05c73b0SLaurent Vivier     uint32_t base, mask;
581c05c73b0SLaurent Vivier 
582c05c73b0SLaurent Vivier     /* check if transparent translation is enabled */
583c05c73b0SLaurent Vivier     if ((ttr & M68K_TTR_ENABLED) == 0) {
584c05c73b0SLaurent Vivier         return 0;
585c05c73b0SLaurent Vivier     }
586c05c73b0SLaurent Vivier 
587c05c73b0SLaurent Vivier     /* check mode access */
588c05c73b0SLaurent Vivier     switch (ttr & M68K_TTR_SFIELD) {
589c05c73b0SLaurent Vivier     case M68K_TTR_SFIELD_USER:
590c05c73b0SLaurent Vivier         /* match only if user */
591c05c73b0SLaurent Vivier         if ((access_type & ACCESS_SUPER) != 0) {
592c05c73b0SLaurent Vivier             return 0;
593c05c73b0SLaurent Vivier         }
594c05c73b0SLaurent Vivier         break;
595c05c73b0SLaurent Vivier     case M68K_TTR_SFIELD_SUPER:
596c05c73b0SLaurent Vivier         /* match only if supervisor */
597c05c73b0SLaurent Vivier         if ((access_type & ACCESS_SUPER) == 0) {
598c05c73b0SLaurent Vivier             return 0;
599c05c73b0SLaurent Vivier         }
600c05c73b0SLaurent Vivier         break;
601c05c73b0SLaurent Vivier     default:
602c05c73b0SLaurent Vivier         /* all other values disable mode matching (FC2) */
603c05c73b0SLaurent Vivier         break;
604c05c73b0SLaurent Vivier     }
605c05c73b0SLaurent Vivier 
606c05c73b0SLaurent Vivier     /* check address matching */
607c05c73b0SLaurent Vivier 
608c05c73b0SLaurent Vivier     base = ttr & M68K_TTR_ADDR_BASE;
609c05c73b0SLaurent Vivier     mask = (ttr & M68K_TTR_ADDR_MASK) ^ M68K_TTR_ADDR_MASK;
610c05c73b0SLaurent Vivier     mask <<= M68K_TTR_ADDR_MASK_SHIFT;
611c05c73b0SLaurent Vivier 
612c05c73b0SLaurent Vivier     if ((addr & mask) != (base & mask)) {
613c05c73b0SLaurent Vivier         return 0;
614c05c73b0SLaurent Vivier     }
615c05c73b0SLaurent Vivier 
616c05c73b0SLaurent Vivier     *prot = PAGE_READ | PAGE_EXEC;
617c05c73b0SLaurent Vivier     if ((ttr & M68K_DESC_WRITEPROT) == 0) {
618c05c73b0SLaurent Vivier         *prot |= PAGE_WRITE;
619c05c73b0SLaurent Vivier     }
620c05c73b0SLaurent Vivier 
621c05c73b0SLaurent Vivier     return 1;
622c05c73b0SLaurent Vivier }
623c05c73b0SLaurent Vivier 
62488b2fef6SLaurent Vivier static int get_physical_address(CPUM68KState *env, hwaddr *physical,
62588b2fef6SLaurent Vivier                                 int *prot, target_ulong address,
62688b2fef6SLaurent Vivier                                 int access_type, target_ulong *page_size)
62788b2fef6SLaurent Vivier {
628a8d92fd8SRichard Henderson     CPUState *cs = env_cpu(env);
62988b2fef6SLaurent Vivier     uint32_t entry;
63088b2fef6SLaurent Vivier     uint32_t next;
63188b2fef6SLaurent Vivier     target_ulong page_mask;
63288b2fef6SLaurent Vivier     bool debug = access_type & ACCESS_DEBUG;
63388b2fef6SLaurent Vivier     int page_bits;
634c05c73b0SLaurent Vivier     int i;
635adcf0bf0SPeter Maydell     MemTxResult txres;
636c05c73b0SLaurent Vivier 
637c05c73b0SLaurent Vivier     /* Transparent Translation (physical = logical) */
638c05c73b0SLaurent Vivier     for (i = 0; i < M68K_MAX_TTR; i++) {
639c05c73b0SLaurent Vivier         if (check_TTR(env->mmu.TTR(access_type, i),
640c05c73b0SLaurent Vivier                       prot, address, access_type)) {
641e55886c3SLaurent Vivier             if (access_type & ACCESS_PTEST) {
642e55886c3SLaurent Vivier                 /* Transparent Translation Register bit */
643e55886c3SLaurent Vivier                 env->mmu.mmusr = M68K_MMU_T_040 | M68K_MMU_R_040;
644e55886c3SLaurent Vivier             }
645c05c73b0SLaurent Vivier             *physical = address & TARGET_PAGE_MASK;
646c05c73b0SLaurent Vivier             *page_size = TARGET_PAGE_SIZE;
647c05c73b0SLaurent Vivier             return 0;
648c05c73b0SLaurent Vivier         }
649c05c73b0SLaurent Vivier     }
65088b2fef6SLaurent Vivier 
65188b2fef6SLaurent Vivier     /* Page Table Root Pointer */
65288b2fef6SLaurent Vivier     *prot = PAGE_READ | PAGE_WRITE;
65388b2fef6SLaurent Vivier     if (access_type & ACCESS_CODE) {
65488b2fef6SLaurent Vivier         *prot |= PAGE_EXEC;
65588b2fef6SLaurent Vivier     }
65688b2fef6SLaurent Vivier     if (access_type & ACCESS_SUPER) {
65788b2fef6SLaurent Vivier         next = env->mmu.srp;
65888b2fef6SLaurent Vivier     } else {
65988b2fef6SLaurent Vivier         next = env->mmu.urp;
66088b2fef6SLaurent Vivier     }
66188b2fef6SLaurent Vivier 
66288b2fef6SLaurent Vivier     /* Root Index */
66388b2fef6SLaurent Vivier     entry = M68K_POINTER_BASE(next) | M68K_ROOT_INDEX(address);
66488b2fef6SLaurent Vivier 
665adcf0bf0SPeter Maydell     next = address_space_ldl(cs->as, entry, MEMTXATTRS_UNSPECIFIED, &txres);
666adcf0bf0SPeter Maydell     if (txres != MEMTX_OK) {
667adcf0bf0SPeter Maydell         goto txfail;
668adcf0bf0SPeter Maydell     }
66988b2fef6SLaurent Vivier     if (!M68K_UDT_VALID(next)) {
67088b2fef6SLaurent Vivier         return -1;
67188b2fef6SLaurent Vivier     }
67288b2fef6SLaurent Vivier     if (!(next & M68K_DESC_USED) && !debug) {
673adcf0bf0SPeter Maydell         address_space_stl(cs->as, entry, next | M68K_DESC_USED,
674adcf0bf0SPeter Maydell                           MEMTXATTRS_UNSPECIFIED, &txres);
675adcf0bf0SPeter Maydell         if (txres != MEMTX_OK) {
676adcf0bf0SPeter Maydell             goto txfail;
677adcf0bf0SPeter Maydell         }
67888b2fef6SLaurent Vivier     }
67988b2fef6SLaurent Vivier     if (next & M68K_DESC_WRITEPROT) {
680e55886c3SLaurent Vivier         if (access_type & ACCESS_PTEST) {
681e55886c3SLaurent Vivier             env->mmu.mmusr |= M68K_MMU_WP_040;
682e55886c3SLaurent Vivier         }
68388b2fef6SLaurent Vivier         *prot &= ~PAGE_WRITE;
68488b2fef6SLaurent Vivier         if (access_type & ACCESS_STORE) {
68588b2fef6SLaurent Vivier             return -1;
68688b2fef6SLaurent Vivier         }
68788b2fef6SLaurent Vivier     }
68888b2fef6SLaurent Vivier 
68988b2fef6SLaurent Vivier     /* Pointer Index */
69088b2fef6SLaurent Vivier     entry = M68K_POINTER_BASE(next) | M68K_POINTER_INDEX(address);
69188b2fef6SLaurent Vivier 
692adcf0bf0SPeter Maydell     next = address_space_ldl(cs->as, entry, MEMTXATTRS_UNSPECIFIED, &txres);
693adcf0bf0SPeter Maydell     if (txres != MEMTX_OK) {
694adcf0bf0SPeter Maydell         goto txfail;
695adcf0bf0SPeter Maydell     }
69688b2fef6SLaurent Vivier     if (!M68K_UDT_VALID(next)) {
69788b2fef6SLaurent Vivier         return -1;
69888b2fef6SLaurent Vivier     }
69988b2fef6SLaurent Vivier     if (!(next & M68K_DESC_USED) && !debug) {
700adcf0bf0SPeter Maydell         address_space_stl(cs->as, entry, next | M68K_DESC_USED,
701adcf0bf0SPeter Maydell                           MEMTXATTRS_UNSPECIFIED, &txres);
702adcf0bf0SPeter Maydell         if (txres != MEMTX_OK) {
703adcf0bf0SPeter Maydell             goto txfail;
704adcf0bf0SPeter Maydell         }
70588b2fef6SLaurent Vivier     }
70688b2fef6SLaurent Vivier     if (next & M68K_DESC_WRITEPROT) {
707e55886c3SLaurent Vivier         if (access_type & ACCESS_PTEST) {
708e55886c3SLaurent Vivier             env->mmu.mmusr |= M68K_MMU_WP_040;
709e55886c3SLaurent Vivier         }
71088b2fef6SLaurent Vivier         *prot &= ~PAGE_WRITE;
71188b2fef6SLaurent Vivier         if (access_type & ACCESS_STORE) {
71288b2fef6SLaurent Vivier             return -1;
71388b2fef6SLaurent Vivier         }
71488b2fef6SLaurent Vivier     }
71588b2fef6SLaurent Vivier 
71688b2fef6SLaurent Vivier     /* Page Index */
71788b2fef6SLaurent Vivier     if (env->mmu.tcr & M68K_TCR_PAGE_8K) {
71888b2fef6SLaurent Vivier         entry = M68K_8K_PAGE_BASE(next) | M68K_8K_PAGE_INDEX(address);
71988b2fef6SLaurent Vivier     } else {
72088b2fef6SLaurent Vivier         entry = M68K_4K_PAGE_BASE(next) | M68K_4K_PAGE_INDEX(address);
72188b2fef6SLaurent Vivier     }
72288b2fef6SLaurent Vivier 
723adcf0bf0SPeter Maydell     next = address_space_ldl(cs->as, entry, MEMTXATTRS_UNSPECIFIED, &txres);
724adcf0bf0SPeter Maydell     if (txres != MEMTX_OK) {
725adcf0bf0SPeter Maydell         goto txfail;
726adcf0bf0SPeter Maydell     }
72788b2fef6SLaurent Vivier 
72888b2fef6SLaurent Vivier     if (!M68K_PDT_VALID(next)) {
72988b2fef6SLaurent Vivier         return -1;
73088b2fef6SLaurent Vivier     }
73188b2fef6SLaurent Vivier     if (M68K_PDT_INDIRECT(next)) {
732adcf0bf0SPeter Maydell         next = address_space_ldl(cs->as, M68K_INDIRECT_POINTER(next),
733adcf0bf0SPeter Maydell                                  MEMTXATTRS_UNSPECIFIED, &txres);
734adcf0bf0SPeter Maydell         if (txres != MEMTX_OK) {
735adcf0bf0SPeter Maydell             goto txfail;
736adcf0bf0SPeter Maydell         }
73788b2fef6SLaurent Vivier     }
73888b2fef6SLaurent Vivier     if (access_type & ACCESS_STORE) {
73988b2fef6SLaurent Vivier         if (next & M68K_DESC_WRITEPROT) {
74088b2fef6SLaurent Vivier             if (!(next & M68K_DESC_USED) && !debug) {
741adcf0bf0SPeter Maydell                 address_space_stl(cs->as, entry, next | M68K_DESC_USED,
742adcf0bf0SPeter Maydell                                   MEMTXATTRS_UNSPECIFIED, &txres);
743adcf0bf0SPeter Maydell                 if (txres != MEMTX_OK) {
744adcf0bf0SPeter Maydell                     goto txfail;
745adcf0bf0SPeter Maydell                 }
74688b2fef6SLaurent Vivier             }
74788b2fef6SLaurent Vivier         } else if ((next & (M68K_DESC_MODIFIED | M68K_DESC_USED)) !=
74888b2fef6SLaurent Vivier                            (M68K_DESC_MODIFIED | M68K_DESC_USED) && !debug) {
749adcf0bf0SPeter Maydell             address_space_stl(cs->as, entry,
750adcf0bf0SPeter Maydell                               next | (M68K_DESC_MODIFIED | M68K_DESC_USED),
751adcf0bf0SPeter Maydell                               MEMTXATTRS_UNSPECIFIED, &txres);
752adcf0bf0SPeter Maydell             if (txres != MEMTX_OK) {
753adcf0bf0SPeter Maydell                 goto txfail;
754adcf0bf0SPeter Maydell             }
75588b2fef6SLaurent Vivier         }
75688b2fef6SLaurent Vivier     } else {
75788b2fef6SLaurent Vivier         if (!(next & M68K_DESC_USED) && !debug) {
758adcf0bf0SPeter Maydell             address_space_stl(cs->as, entry, next | M68K_DESC_USED,
759adcf0bf0SPeter Maydell                               MEMTXATTRS_UNSPECIFIED, &txres);
760adcf0bf0SPeter Maydell             if (txres != MEMTX_OK) {
761adcf0bf0SPeter Maydell                 goto txfail;
762adcf0bf0SPeter Maydell             }
76388b2fef6SLaurent Vivier         }
76488b2fef6SLaurent Vivier     }
76588b2fef6SLaurent Vivier 
76688b2fef6SLaurent Vivier     if (env->mmu.tcr & M68K_TCR_PAGE_8K) {
76788b2fef6SLaurent Vivier         page_bits = 13;
76888b2fef6SLaurent Vivier     } else {
76988b2fef6SLaurent Vivier         page_bits = 12;
77088b2fef6SLaurent Vivier     }
77188b2fef6SLaurent Vivier     *page_size = 1 << page_bits;
77288b2fef6SLaurent Vivier     page_mask = ~(*page_size - 1);
77388b2fef6SLaurent Vivier     *physical = next & page_mask;
77488b2fef6SLaurent Vivier 
775e55886c3SLaurent Vivier     if (access_type & ACCESS_PTEST) {
776e55886c3SLaurent Vivier         env->mmu.mmusr |= next & M68K_MMU_SR_MASK_040;
777e55886c3SLaurent Vivier         env->mmu.mmusr |= *physical & 0xfffff000;
778e55886c3SLaurent Vivier         env->mmu.mmusr |= M68K_MMU_R_040;
779e55886c3SLaurent Vivier     }
780e55886c3SLaurent Vivier 
78188b2fef6SLaurent Vivier     if (next & M68K_DESC_WRITEPROT) {
78288b2fef6SLaurent Vivier         *prot &= ~PAGE_WRITE;
78388b2fef6SLaurent Vivier         if (access_type & ACCESS_STORE) {
78488b2fef6SLaurent Vivier             return -1;
78588b2fef6SLaurent Vivier         }
78688b2fef6SLaurent Vivier     }
78788b2fef6SLaurent Vivier     if (next & M68K_DESC_SUPERONLY) {
78888b2fef6SLaurent Vivier         if ((access_type & ACCESS_SUPER) == 0) {
78988b2fef6SLaurent Vivier             return -1;
79088b2fef6SLaurent Vivier         }
79188b2fef6SLaurent Vivier     }
79288b2fef6SLaurent Vivier 
79388b2fef6SLaurent Vivier     return 0;
794adcf0bf0SPeter Maydell 
795adcf0bf0SPeter Maydell txfail:
796adcf0bf0SPeter Maydell     /*
797adcf0bf0SPeter Maydell      * A page table load/store failed. TODO: we should really raise a
798adcf0bf0SPeter Maydell      * suitable guest fault here if this is not a debug access.
799adcf0bf0SPeter Maydell      * For now just return that the translation failed.
800adcf0bf0SPeter Maydell      */
801adcf0bf0SPeter Maydell     return -1;
80288b2fef6SLaurent Vivier }
80388b2fef6SLaurent Vivier 
80400b941e5SAndreas Färber hwaddr m68k_cpu_get_phys_page_debug(CPUState *cs, vaddr addr)
8054fcc562bSPaul Brook {
80688b2fef6SLaurent Vivier     M68kCPU *cpu = M68K_CPU(cs);
80788b2fef6SLaurent Vivier     CPUM68KState *env = &cpu->env;
80888b2fef6SLaurent Vivier     hwaddr phys_addr;
80988b2fef6SLaurent Vivier     int prot;
81088b2fef6SLaurent Vivier     int access_type;
81188b2fef6SLaurent Vivier     target_ulong page_size;
81288b2fef6SLaurent Vivier 
81388b2fef6SLaurent Vivier     if ((env->mmu.tcr & M68K_TCR_ENABLED) == 0) {
81488b2fef6SLaurent Vivier         /* MMU disabled */
8154fcc562bSPaul Brook         return addr;
8164fcc562bSPaul Brook     }
8174fcc562bSPaul Brook 
81888b2fef6SLaurent Vivier     access_type = ACCESS_DATA | ACCESS_DEBUG;
81988b2fef6SLaurent Vivier     if (env->sr & SR_S) {
82088b2fef6SLaurent Vivier         access_type |= ACCESS_SUPER;
82188b2fef6SLaurent Vivier     }
82288b2fef6SLaurent Vivier     if (get_physical_address(env, &phys_addr, &prot,
82388b2fef6SLaurent Vivier                              addr, access_type, &page_size) != 0) {
82488b2fef6SLaurent Vivier         return -1;
82588b2fef6SLaurent Vivier     }
82688b2fef6SLaurent Vivier     return phys_addr;
82788b2fef6SLaurent Vivier }
82888b2fef6SLaurent Vivier 
829fe5f7b1bSRichard Henderson /*
830fe5f7b1bSRichard Henderson  * Notify CPU of a pending interrupt.  Prioritization and vectoring should
831fe5f7b1bSRichard Henderson  * be handled by the interrupt controller.  Real hardware only requests
832fe5f7b1bSRichard Henderson  * the vector when the interrupt is acknowledged by the CPU.  For
833fe5f7b1bSRichard Henderson  * simplicity we calculate it when the interrupt is signalled.
834fe5f7b1bSRichard Henderson  */
835fe5f7b1bSRichard Henderson void m68k_set_irq_level(M68kCPU *cpu, int level, uint8_t vector)
836fe5f7b1bSRichard Henderson {
837fe5f7b1bSRichard Henderson     CPUState *cs = CPU(cpu);
838fe5f7b1bSRichard Henderson     CPUM68KState *env = &cpu->env;
839fe5f7b1bSRichard Henderson 
840fe5f7b1bSRichard Henderson     env->pending_level = level;
841fe5f7b1bSRichard Henderson     env->pending_vector = vector;
842fe5f7b1bSRichard Henderson     if (level) {
843fe5f7b1bSRichard Henderson         cpu_interrupt(cs, CPU_INTERRUPT_HARD);
844fe5f7b1bSRichard Henderson     } else {
845fe5f7b1bSRichard Henderson         cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
846fe5f7b1bSRichard Henderson     }
847fe5f7b1bSRichard Henderson }
848fe5f7b1bSRichard Henderson 
849fe5f7b1bSRichard Henderson #endif
850fe5f7b1bSRichard Henderson 
851fe5f7b1bSRichard Henderson bool m68k_cpu_tlb_fill(CPUState *cs, vaddr address, int size,
852fe5f7b1bSRichard Henderson                        MMUAccessType qemu_access_type, int mmu_idx,
853fe5f7b1bSRichard Henderson                        bool probe, uintptr_t retaddr)
8540633879fSpbrook {
85588b2fef6SLaurent Vivier     M68kCPU *cpu = M68K_CPU(cs);
85688b2fef6SLaurent Vivier     CPUM68KState *env = &cpu->env;
857fe5f7b1bSRichard Henderson 
858fe5f7b1bSRichard Henderson #ifndef CONFIG_USER_ONLY
85988b2fef6SLaurent Vivier     hwaddr physical;
8600633879fSpbrook     int prot;
86188b2fef6SLaurent Vivier     int access_type;
86288b2fef6SLaurent Vivier     int ret;
86388b2fef6SLaurent Vivier     target_ulong page_size;
8640633879fSpbrook 
86588b2fef6SLaurent Vivier     if ((env->mmu.tcr & M68K_TCR_ENABLED) == 0) {
86688b2fef6SLaurent Vivier         /* MMU disabled */
86788b2fef6SLaurent Vivier         tlb_set_page(cs, address & TARGET_PAGE_MASK,
86888b2fef6SLaurent Vivier                      address & TARGET_PAGE_MASK,
86988b2fef6SLaurent Vivier                      PAGE_READ | PAGE_WRITE | PAGE_EXEC,
87088b2fef6SLaurent Vivier                      mmu_idx, TARGET_PAGE_SIZE);
871fe5f7b1bSRichard Henderson         return true;
8720633879fSpbrook     }
8730633879fSpbrook 
874fe5f7b1bSRichard Henderson     if (qemu_access_type == MMU_INST_FETCH) {
87588b2fef6SLaurent Vivier         access_type = ACCESS_CODE;
87688b2fef6SLaurent Vivier     } else {
87788b2fef6SLaurent Vivier         access_type = ACCESS_DATA;
878fe5f7b1bSRichard Henderson         if (qemu_access_type == MMU_DATA_STORE) {
87988b2fef6SLaurent Vivier             access_type |= ACCESS_STORE;
88088b2fef6SLaurent Vivier         }
88188b2fef6SLaurent Vivier     }
88288b2fef6SLaurent Vivier     if (mmu_idx != MMU_USER_IDX) {
88388b2fef6SLaurent Vivier         access_type |= ACCESS_SUPER;
88488b2fef6SLaurent Vivier     }
88588b2fef6SLaurent Vivier 
88688b2fef6SLaurent Vivier     ret = get_physical_address(&cpu->env, &physical, &prot,
88788b2fef6SLaurent Vivier                                address, access_type, &page_size);
888fe5f7b1bSRichard Henderson     if (likely(ret == 0)) {
88988b2fef6SLaurent Vivier         address &= TARGET_PAGE_MASK;
89088b2fef6SLaurent Vivier         physical += address & (page_size - 1);
89188b2fef6SLaurent Vivier         tlb_set_page(cs, address, physical,
89288b2fef6SLaurent Vivier                      prot, mmu_idx, TARGET_PAGE_SIZE);
893fe5f7b1bSRichard Henderson         return true;
89488b2fef6SLaurent Vivier     }
895fe5f7b1bSRichard Henderson 
896fe5f7b1bSRichard Henderson     if (probe) {
897fe5f7b1bSRichard Henderson         return false;
898fe5f7b1bSRichard Henderson     }
899fe5f7b1bSRichard Henderson 
90088b2fef6SLaurent Vivier     /* page fault */
90188b2fef6SLaurent Vivier     env->mmu.ssw = M68K_ATC_040;
90288b2fef6SLaurent Vivier     switch (size) {
90388b2fef6SLaurent Vivier     case 1:
90488b2fef6SLaurent Vivier         env->mmu.ssw |= M68K_BA_SIZE_BYTE;
90588b2fef6SLaurent Vivier         break;
90688b2fef6SLaurent Vivier     case 2:
90788b2fef6SLaurent Vivier         env->mmu.ssw |= M68K_BA_SIZE_WORD;
90888b2fef6SLaurent Vivier         break;
90988b2fef6SLaurent Vivier     case 4:
91088b2fef6SLaurent Vivier         env->mmu.ssw |= M68K_BA_SIZE_LONG;
91188b2fef6SLaurent Vivier         break;
91288b2fef6SLaurent Vivier     }
91388b2fef6SLaurent Vivier     if (access_type & ACCESS_SUPER) {
91488b2fef6SLaurent Vivier         env->mmu.ssw |= M68K_TM_040_SUPER;
91588b2fef6SLaurent Vivier     }
91688b2fef6SLaurent Vivier     if (access_type & ACCESS_CODE) {
91788b2fef6SLaurent Vivier         env->mmu.ssw |= M68K_TM_040_CODE;
91888b2fef6SLaurent Vivier     } else {
91988b2fef6SLaurent Vivier         env->mmu.ssw |= M68K_TM_040_DATA;
92088b2fef6SLaurent Vivier     }
92188b2fef6SLaurent Vivier     if (!(access_type & ACCESS_STORE)) {
92288b2fef6SLaurent Vivier         env->mmu.ssw |= M68K_RW_040;
92388b2fef6SLaurent Vivier     }
924fe5f7b1bSRichard Henderson #endif
925fe5f7b1bSRichard Henderson 
92688b2fef6SLaurent Vivier     cs->exception_index = EXCP_ACCESS;
927fe5f7b1bSRichard Henderson     env->mmu.ar = address;
928fe5f7b1bSRichard Henderson     cpu_loop_exit_restore(cs, retaddr);
92988b2fef6SLaurent Vivier }
93088b2fef6SLaurent Vivier 
931e1f3808eSpbrook uint32_t HELPER(bitrev)(uint32_t x)
932e1f3808eSpbrook {
933e1f3808eSpbrook     x = ((x >> 1) & 0x55555555u) | ((x << 1) & 0xaaaaaaaau);
934e1f3808eSpbrook     x = ((x >> 2) & 0x33333333u) | ((x << 2) & 0xccccccccu);
935e1f3808eSpbrook     x = ((x >> 4) & 0x0f0f0f0fu) | ((x << 4) & 0xf0f0f0f0u);
936e1f3808eSpbrook     return bswap32(x);
937e1f3808eSpbrook }
938e1f3808eSpbrook 
939e1f3808eSpbrook uint32_t HELPER(ff1)(uint32_t x)
940e1f3808eSpbrook {
941e1f3808eSpbrook     int n;
942e1f3808eSpbrook     for (n = 32; x; n--)
943e1f3808eSpbrook         x >>= 1;
944e1f3808eSpbrook     return n;
945e1f3808eSpbrook }
946e1f3808eSpbrook 
947620c6cf6SRichard Henderson uint32_t HELPER(sats)(uint32_t val, uint32_t v)
948e1f3808eSpbrook {
949e1f3808eSpbrook     /* The result has the opposite sign to the original value.  */
950620c6cf6SRichard Henderson     if ((int32_t)v < 0) {
951e1f3808eSpbrook         val = (((int32_t)val) >> 31) ^ SIGNBIT;
952620c6cf6SRichard Henderson     }
953e1f3808eSpbrook     return val;
954e1f3808eSpbrook }
955e1f3808eSpbrook 
956d2f8fb8eSLaurent Vivier void cpu_m68k_set_sr(CPUM68KState *env, uint32_t sr)
957e1f3808eSpbrook {
958d2f8fb8eSLaurent Vivier     env->sr = sr & 0xffe0;
959d2f8fb8eSLaurent Vivier     cpu_m68k_set_ccr(env, sr);
960e1f3808eSpbrook     m68k_switch_sp(env);
961e1f3808eSpbrook }
962e1f3808eSpbrook 
963d2f8fb8eSLaurent Vivier void HELPER(set_sr)(CPUM68KState *env, uint32_t val)
964d2f8fb8eSLaurent Vivier {
965d2f8fb8eSLaurent Vivier     cpu_m68k_set_sr(env, val);
966d2f8fb8eSLaurent Vivier }
967e1f3808eSpbrook 
968e1f3808eSpbrook /* MAC unit.  */
969808d77bcSLucien Murray-Pitts /*
970808d77bcSLucien Murray-Pitts  * FIXME: The MAC unit implementation is a bit of a mess.  Some helpers
971808d77bcSLucien Murray-Pitts  * take values,  others take register numbers and manipulate the contents
972808d77bcSLucien Murray-Pitts  * in-place.
973808d77bcSLucien Murray-Pitts  */
9742b3e3cfeSAndreas Färber void HELPER(mac_move)(CPUM68KState *env, uint32_t dest, uint32_t src)
975e1f3808eSpbrook {
976e1f3808eSpbrook     uint32_t mask;
977e1f3808eSpbrook     env->macc[dest] = env->macc[src];
978e1f3808eSpbrook     mask = MACSR_PAV0 << dest;
979e1f3808eSpbrook     if (env->macsr & (MACSR_PAV0 << src))
980e1f3808eSpbrook         env->macsr |= mask;
981e1f3808eSpbrook     else
982e1f3808eSpbrook         env->macsr &= ~mask;
983e1f3808eSpbrook }
984e1f3808eSpbrook 
9852b3e3cfeSAndreas Färber uint64_t HELPER(macmuls)(CPUM68KState *env, uint32_t op1, uint32_t op2)
986e1f3808eSpbrook {
987e1f3808eSpbrook     int64_t product;
988e1f3808eSpbrook     int64_t res;
989e1f3808eSpbrook 
990e1f3808eSpbrook     product = (uint64_t)op1 * op2;
991e1f3808eSpbrook     res = (product << 24) >> 24;
992e1f3808eSpbrook     if (res != product) {
993e1f3808eSpbrook         env->macsr |= MACSR_V;
994e1f3808eSpbrook         if (env->macsr & MACSR_OMC) {
995e1f3808eSpbrook             /* Make sure the accumulate operation overflows.  */
996e1f3808eSpbrook             if (product < 0)
997e1f3808eSpbrook                 res = ~(1ll << 50);
998e1f3808eSpbrook             else
999e1f3808eSpbrook                 res = 1ll << 50;
1000e1f3808eSpbrook         }
1001e1f3808eSpbrook     }
1002e1f3808eSpbrook     return res;
1003e1f3808eSpbrook }
1004e1f3808eSpbrook 
10052b3e3cfeSAndreas Färber uint64_t HELPER(macmulu)(CPUM68KState *env, uint32_t op1, uint32_t op2)
1006e1f3808eSpbrook {
1007e1f3808eSpbrook     uint64_t product;
1008e1f3808eSpbrook 
1009e1f3808eSpbrook     product = (uint64_t)op1 * op2;
1010e1f3808eSpbrook     if (product & (0xffffffull << 40)) {
1011e1f3808eSpbrook         env->macsr |= MACSR_V;
1012e1f3808eSpbrook         if (env->macsr & MACSR_OMC) {
1013e1f3808eSpbrook             /* Make sure the accumulate operation overflows.  */
1014e1f3808eSpbrook             product = 1ll << 50;
1015e1f3808eSpbrook         } else {
1016e1f3808eSpbrook             product &= ((1ull << 40) - 1);
1017e1f3808eSpbrook         }
1018e1f3808eSpbrook     }
1019e1f3808eSpbrook     return product;
1020e1f3808eSpbrook }
1021e1f3808eSpbrook 
10222b3e3cfeSAndreas Färber uint64_t HELPER(macmulf)(CPUM68KState *env, uint32_t op1, uint32_t op2)
1023e1f3808eSpbrook {
1024e1f3808eSpbrook     uint64_t product;
1025e1f3808eSpbrook     uint32_t remainder;
1026e1f3808eSpbrook 
1027e1f3808eSpbrook     product = (uint64_t)op1 * op2;
1028e1f3808eSpbrook     if (env->macsr & MACSR_RT) {
1029e1f3808eSpbrook         remainder = product & 0xffffff;
1030e1f3808eSpbrook         product >>= 24;
1031e1f3808eSpbrook         if (remainder > 0x800000)
1032e1f3808eSpbrook             product++;
1033e1f3808eSpbrook         else if (remainder == 0x800000)
1034e1f3808eSpbrook             product += (product & 1);
1035e1f3808eSpbrook     } else {
1036e1f3808eSpbrook         product >>= 24;
1037e1f3808eSpbrook     }
1038e1f3808eSpbrook     return product;
1039e1f3808eSpbrook }
1040e1f3808eSpbrook 
10412b3e3cfeSAndreas Färber void HELPER(macsats)(CPUM68KState *env, uint32_t acc)
1042e1f3808eSpbrook {
1043e1f3808eSpbrook     int64_t tmp;
1044e1f3808eSpbrook     int64_t result;
1045e1f3808eSpbrook     tmp = env->macc[acc];
1046e1f3808eSpbrook     result = ((tmp << 16) >> 16);
1047e1f3808eSpbrook     if (result != tmp) {
1048e1f3808eSpbrook         env->macsr |= MACSR_V;
1049e1f3808eSpbrook     }
1050e1f3808eSpbrook     if (env->macsr & MACSR_V) {
1051e1f3808eSpbrook         env->macsr |= MACSR_PAV0 << acc;
1052e1f3808eSpbrook         if (env->macsr & MACSR_OMC) {
1053808d77bcSLucien Murray-Pitts             /*
1054808d77bcSLucien Murray-Pitts              * The result is saturated to 32 bits, despite overflow occurring
1055808d77bcSLucien Murray-Pitts              * at 48 bits.  Seems weird, but that's what the hardware docs
1056808d77bcSLucien Murray-Pitts              * say.
1057808d77bcSLucien Murray-Pitts              */
1058e1f3808eSpbrook             result = (result >> 63) ^ 0x7fffffff;
1059e1f3808eSpbrook         }
1060e1f3808eSpbrook     }
1061e1f3808eSpbrook     env->macc[acc] = result;
1062e1f3808eSpbrook }
1063e1f3808eSpbrook 
10642b3e3cfeSAndreas Färber void HELPER(macsatu)(CPUM68KState *env, uint32_t acc)
1065e1f3808eSpbrook {
1066e1f3808eSpbrook     uint64_t val;
1067e1f3808eSpbrook 
1068e1f3808eSpbrook     val = env->macc[acc];
1069e1f3808eSpbrook     if (val & (0xffffull << 48)) {
1070e1f3808eSpbrook         env->macsr |= MACSR_V;
1071e1f3808eSpbrook     }
1072e1f3808eSpbrook     if (env->macsr & MACSR_V) {
1073e1f3808eSpbrook         env->macsr |= MACSR_PAV0 << acc;
1074e1f3808eSpbrook         if (env->macsr & MACSR_OMC) {
1075e1f3808eSpbrook             if (val > (1ull << 53))
1076e1f3808eSpbrook                 val = 0;
1077e1f3808eSpbrook             else
1078e1f3808eSpbrook                 val = (1ull << 48) - 1;
1079e1f3808eSpbrook         } else {
1080e1f3808eSpbrook             val &= ((1ull << 48) - 1);
1081e1f3808eSpbrook         }
1082e1f3808eSpbrook     }
1083e1f3808eSpbrook     env->macc[acc] = val;
1084e1f3808eSpbrook }
1085e1f3808eSpbrook 
10862b3e3cfeSAndreas Färber void HELPER(macsatf)(CPUM68KState *env, uint32_t acc)
1087e1f3808eSpbrook {
1088e1f3808eSpbrook     int64_t sum;
1089e1f3808eSpbrook     int64_t result;
1090e1f3808eSpbrook 
1091e1f3808eSpbrook     sum = env->macc[acc];
1092e1f3808eSpbrook     result = (sum << 16) >> 16;
1093e1f3808eSpbrook     if (result != sum) {
1094e1f3808eSpbrook         env->macsr |= MACSR_V;
1095e1f3808eSpbrook     }
1096e1f3808eSpbrook     if (env->macsr & MACSR_V) {
1097e1f3808eSpbrook         env->macsr |= MACSR_PAV0 << acc;
1098e1f3808eSpbrook         if (env->macsr & MACSR_OMC) {
1099e1f3808eSpbrook             result = (result >> 63) ^ 0x7fffffffffffll;
1100e1f3808eSpbrook         }
1101e1f3808eSpbrook     }
1102e1f3808eSpbrook     env->macc[acc] = result;
1103e1f3808eSpbrook }
1104e1f3808eSpbrook 
11052b3e3cfeSAndreas Färber void HELPER(mac_set_flags)(CPUM68KState *env, uint32_t acc)
1106e1f3808eSpbrook {
1107e1f3808eSpbrook     uint64_t val;
1108e1f3808eSpbrook     val = env->macc[acc];
1109c4162574SBlue Swirl     if (val == 0) {
1110e1f3808eSpbrook         env->macsr |= MACSR_Z;
1111c4162574SBlue Swirl     } else if (val & (1ull << 47)) {
1112e1f3808eSpbrook         env->macsr |= MACSR_N;
1113c4162574SBlue Swirl     }
1114e1f3808eSpbrook     if (env->macsr & (MACSR_PAV0 << acc)) {
1115e1f3808eSpbrook         env->macsr |= MACSR_V;
1116e1f3808eSpbrook     }
1117e1f3808eSpbrook     if (env->macsr & MACSR_FI) {
1118e1f3808eSpbrook         val = ((int64_t)val) >> 40;
1119e1f3808eSpbrook         if (val != 0 && val != -1)
1120e1f3808eSpbrook             env->macsr |= MACSR_EV;
1121e1f3808eSpbrook     } else if (env->macsr & MACSR_SU) {
1122e1f3808eSpbrook         val = ((int64_t)val) >> 32;
1123e1f3808eSpbrook         if (val != 0 && val != -1)
1124e1f3808eSpbrook             env->macsr |= MACSR_EV;
1125e1f3808eSpbrook     } else {
1126e1f3808eSpbrook         if ((val >> 32) != 0)
1127e1f3808eSpbrook             env->macsr |= MACSR_EV;
1128e1f3808eSpbrook     }
1129e1f3808eSpbrook }
1130e1f3808eSpbrook 
1131db3d7945SLaurent Vivier #define EXTSIGN(val, index) (     \
1132db3d7945SLaurent Vivier     (index == 0) ? (int8_t)(val) : ((index == 1) ? (int16_t)(val) : (val)) \
1133db3d7945SLaurent Vivier )
1134620c6cf6SRichard Henderson 
1135620c6cf6SRichard Henderson #define COMPUTE_CCR(op, x, n, z, v, c) {                                   \
1136620c6cf6SRichard Henderson     switch (op) {                                                          \
1137620c6cf6SRichard Henderson     case CC_OP_FLAGS:                                                      \
1138620c6cf6SRichard Henderson         /* Everything in place.  */                                        \
1139620c6cf6SRichard Henderson         break;                                                             \
1140db3d7945SLaurent Vivier     case CC_OP_ADDB:                                                       \
1141db3d7945SLaurent Vivier     case CC_OP_ADDW:                                                       \
1142db3d7945SLaurent Vivier     case CC_OP_ADDL:                                                       \
1143620c6cf6SRichard Henderson         res = n;                                                           \
1144620c6cf6SRichard Henderson         src2 = v;                                                          \
1145db3d7945SLaurent Vivier         src1 = EXTSIGN(res - src2, op - CC_OP_ADDB);                       \
1146620c6cf6SRichard Henderson         c = x;                                                             \
1147620c6cf6SRichard Henderson         z = n;                                                             \
1148620c6cf6SRichard Henderson         v = (res ^ src1) & ~(src1 ^ src2);                                 \
1149620c6cf6SRichard Henderson         break;                                                             \
1150db3d7945SLaurent Vivier     case CC_OP_SUBB:                                                       \
1151db3d7945SLaurent Vivier     case CC_OP_SUBW:                                                       \
1152db3d7945SLaurent Vivier     case CC_OP_SUBL:                                                       \
1153620c6cf6SRichard Henderson         res = n;                                                           \
1154620c6cf6SRichard Henderson         src2 = v;                                                          \
1155db3d7945SLaurent Vivier         src1 = EXTSIGN(res + src2, op - CC_OP_SUBB);                       \
1156620c6cf6SRichard Henderson         c = x;                                                             \
1157620c6cf6SRichard Henderson         z = n;                                                             \
1158620c6cf6SRichard Henderson         v = (res ^ src1) & (src1 ^ src2);                                  \
1159620c6cf6SRichard Henderson         break;                                                             \
1160db3d7945SLaurent Vivier     case CC_OP_CMPB:                                                       \
1161db3d7945SLaurent Vivier     case CC_OP_CMPW:                                                       \
1162db3d7945SLaurent Vivier     case CC_OP_CMPL:                                                       \
1163620c6cf6SRichard Henderson         src1 = n;                                                          \
1164620c6cf6SRichard Henderson         src2 = v;                                                          \
1165db3d7945SLaurent Vivier         res = EXTSIGN(src1 - src2, op - CC_OP_CMPB);                       \
1166620c6cf6SRichard Henderson         n = res;                                                           \
1167620c6cf6SRichard Henderson         z = res;                                                           \
1168620c6cf6SRichard Henderson         c = src1 < src2;                                                   \
1169620c6cf6SRichard Henderson         v = (res ^ src1) & (src1 ^ src2);                                  \
1170620c6cf6SRichard Henderson         break;                                                             \
1171620c6cf6SRichard Henderson     case CC_OP_LOGIC:                                                      \
1172620c6cf6SRichard Henderson         c = v = 0;                                                         \
1173620c6cf6SRichard Henderson         z = n;                                                             \
1174620c6cf6SRichard Henderson         break;                                                             \
1175620c6cf6SRichard Henderson     default:                                                               \
1176a8d92fd8SRichard Henderson         cpu_abort(env_cpu(env), "Bad CC_OP %d", op);                       \
1177620c6cf6SRichard Henderson     }                                                                      \
1178620c6cf6SRichard Henderson } while (0)
1179620c6cf6SRichard Henderson 
1180620c6cf6SRichard Henderson uint32_t cpu_m68k_get_ccr(CPUM68KState *env)
1181e1f3808eSpbrook {
1182620c6cf6SRichard Henderson     uint32_t x, c, n, z, v;
1183620c6cf6SRichard Henderson     uint32_t res, src1, src2;
1184620c6cf6SRichard Henderson 
1185620c6cf6SRichard Henderson     x = env->cc_x;
1186620c6cf6SRichard Henderson     n = env->cc_n;
1187620c6cf6SRichard Henderson     z = env->cc_z;
1188620c6cf6SRichard Henderson     v = env->cc_v;
1189db3d7945SLaurent Vivier     c = env->cc_c;
1190620c6cf6SRichard Henderson 
1191620c6cf6SRichard Henderson     COMPUTE_CCR(env->cc_op, x, n, z, v, c);
1192620c6cf6SRichard Henderson 
1193620c6cf6SRichard Henderson     n = n >> 31;
1194620c6cf6SRichard Henderson     z = (z == 0);
1195db3d7945SLaurent Vivier     v = v >> 31;
1196620c6cf6SRichard Henderson 
1197620c6cf6SRichard Henderson     return x * CCF_X + n * CCF_N + z * CCF_Z + v * CCF_V + c * CCF_C;
1198620c6cf6SRichard Henderson }
1199620c6cf6SRichard Henderson 
1200620c6cf6SRichard Henderson uint32_t HELPER(get_ccr)(CPUM68KState *env)
1201620c6cf6SRichard Henderson {
1202620c6cf6SRichard Henderson     return cpu_m68k_get_ccr(env);
1203620c6cf6SRichard Henderson }
1204620c6cf6SRichard Henderson 
1205620c6cf6SRichard Henderson void cpu_m68k_set_ccr(CPUM68KState *env, uint32_t ccr)
1206620c6cf6SRichard Henderson {
1207620c6cf6SRichard Henderson     env->cc_x = (ccr & CCF_X ? 1 : 0);
1208620c6cf6SRichard Henderson     env->cc_n = (ccr & CCF_N ? -1 : 0);
1209620c6cf6SRichard Henderson     env->cc_z = (ccr & CCF_Z ? 0 : 1);
1210620c6cf6SRichard Henderson     env->cc_v = (ccr & CCF_V ? -1 : 0);
1211620c6cf6SRichard Henderson     env->cc_c = (ccr & CCF_C ? 1 : 0);
1212620c6cf6SRichard Henderson     env->cc_op = CC_OP_FLAGS;
1213620c6cf6SRichard Henderson }
1214620c6cf6SRichard Henderson 
1215620c6cf6SRichard Henderson void HELPER(set_ccr)(CPUM68KState *env, uint32_t ccr)
1216620c6cf6SRichard Henderson {
1217620c6cf6SRichard Henderson     cpu_m68k_set_ccr(env, ccr);
1218620c6cf6SRichard Henderson }
1219620c6cf6SRichard Henderson 
1220620c6cf6SRichard Henderson void HELPER(flush_flags)(CPUM68KState *env, uint32_t cc_op)
1221620c6cf6SRichard Henderson {
1222620c6cf6SRichard Henderson     uint32_t res, src1, src2;
1223620c6cf6SRichard Henderson 
1224620c6cf6SRichard Henderson     COMPUTE_CCR(cc_op, env->cc_x, env->cc_n, env->cc_z, env->cc_v, env->cc_c);
1225620c6cf6SRichard Henderson     env->cc_op = CC_OP_FLAGS;
1226e1f3808eSpbrook }
1227e1f3808eSpbrook 
12282b3e3cfeSAndreas Färber uint32_t HELPER(get_macf)(CPUM68KState *env, uint64_t val)
1229e1f3808eSpbrook {
1230e1f3808eSpbrook     int rem;
1231e1f3808eSpbrook     uint32_t result;
1232e1f3808eSpbrook 
1233e1f3808eSpbrook     if (env->macsr & MACSR_SU) {
1234e1f3808eSpbrook         /* 16-bit rounding.  */
1235e1f3808eSpbrook         rem = val & 0xffffff;
1236e1f3808eSpbrook         val = (val >> 24) & 0xffffu;
1237e1f3808eSpbrook         if (rem > 0x800000)
1238e1f3808eSpbrook             val++;
1239e1f3808eSpbrook         else if (rem == 0x800000)
1240e1f3808eSpbrook             val += (val & 1);
1241e1f3808eSpbrook     } else if (env->macsr & MACSR_RT) {
1242e1f3808eSpbrook         /* 32-bit rounding.  */
1243e1f3808eSpbrook         rem = val & 0xff;
1244e1f3808eSpbrook         val >>= 8;
1245e1f3808eSpbrook         if (rem > 0x80)
1246e1f3808eSpbrook             val++;
1247e1f3808eSpbrook         else if (rem == 0x80)
1248e1f3808eSpbrook             val += (val & 1);
1249e1f3808eSpbrook     } else {
1250e1f3808eSpbrook         /* No rounding.  */
1251e1f3808eSpbrook         val >>= 8;
1252e1f3808eSpbrook     }
1253e1f3808eSpbrook     if (env->macsr & MACSR_OMC) {
1254e1f3808eSpbrook         /* Saturate.  */
1255e1f3808eSpbrook         if (env->macsr & MACSR_SU) {
1256e1f3808eSpbrook             if (val != (uint16_t) val) {
1257e1f3808eSpbrook                 result = ((val >> 63) ^ 0x7fff) & 0xffff;
1258e1f3808eSpbrook             } else {
1259e1f3808eSpbrook                 result = val & 0xffff;
1260e1f3808eSpbrook             }
1261e1f3808eSpbrook         } else {
1262e1f3808eSpbrook             if (val != (uint32_t)val) {
1263e1f3808eSpbrook                 result = ((uint32_t)(val >> 63) & 0x7fffffff);
1264e1f3808eSpbrook             } else {
1265e1f3808eSpbrook                 result = (uint32_t)val;
1266e1f3808eSpbrook             }
1267e1f3808eSpbrook         }
1268e1f3808eSpbrook     } else {
1269e1f3808eSpbrook         /* No saturation.  */
1270e1f3808eSpbrook         if (env->macsr & MACSR_SU) {
1271e1f3808eSpbrook             result = val & 0xffff;
1272e1f3808eSpbrook         } else {
1273e1f3808eSpbrook             result = (uint32_t)val;
1274e1f3808eSpbrook         }
1275e1f3808eSpbrook     }
1276e1f3808eSpbrook     return result;
1277e1f3808eSpbrook }
1278e1f3808eSpbrook 
1279e1f3808eSpbrook uint32_t HELPER(get_macs)(uint64_t val)
1280e1f3808eSpbrook {
1281e1f3808eSpbrook     if (val == (int32_t)val) {
1282e1f3808eSpbrook         return (int32_t)val;
1283e1f3808eSpbrook     } else {
1284e1f3808eSpbrook         return (val >> 61) ^ ~SIGNBIT;
1285e1f3808eSpbrook     }
1286e1f3808eSpbrook }
1287e1f3808eSpbrook 
1288e1f3808eSpbrook uint32_t HELPER(get_macu)(uint64_t val)
1289e1f3808eSpbrook {
1290e1f3808eSpbrook     if ((val >> 32) == 0) {
1291e1f3808eSpbrook         return (uint32_t)val;
1292e1f3808eSpbrook     } else {
1293e1f3808eSpbrook         return 0xffffffffu;
1294e1f3808eSpbrook     }
1295e1f3808eSpbrook }
1296e1f3808eSpbrook 
12972b3e3cfeSAndreas Färber uint32_t HELPER(get_mac_extf)(CPUM68KState *env, uint32_t acc)
1298e1f3808eSpbrook {
1299e1f3808eSpbrook     uint32_t val;
1300e1f3808eSpbrook     val = env->macc[acc] & 0x00ff;
13015ce747cfSPaolo Bonzini     val |= (env->macc[acc] >> 32) & 0xff00;
1302e1f3808eSpbrook     val |= (env->macc[acc + 1] << 16) & 0x00ff0000;
1303e1f3808eSpbrook     val |= (env->macc[acc + 1] >> 16) & 0xff000000;
1304e1f3808eSpbrook     return val;
1305e1f3808eSpbrook }
1306e1f3808eSpbrook 
13072b3e3cfeSAndreas Färber uint32_t HELPER(get_mac_exti)(CPUM68KState *env, uint32_t acc)
1308e1f3808eSpbrook {
1309e1f3808eSpbrook     uint32_t val;
1310e1f3808eSpbrook     val = (env->macc[acc] >> 32) & 0xffff;
1311e1f3808eSpbrook     val |= (env->macc[acc + 1] >> 16) & 0xffff0000;
1312e1f3808eSpbrook     return val;
1313e1f3808eSpbrook }
1314e1f3808eSpbrook 
13152b3e3cfeSAndreas Färber void HELPER(set_mac_extf)(CPUM68KState *env, uint32_t val, uint32_t acc)
1316e1f3808eSpbrook {
1317e1f3808eSpbrook     int64_t res;
1318e1f3808eSpbrook     int32_t tmp;
1319e1f3808eSpbrook     res = env->macc[acc] & 0xffffffff00ull;
1320e1f3808eSpbrook     tmp = (int16_t)(val & 0xff00);
1321e1f3808eSpbrook     res |= ((int64_t)tmp) << 32;
1322e1f3808eSpbrook     res |= val & 0xff;
1323e1f3808eSpbrook     env->macc[acc] = res;
1324e1f3808eSpbrook     res = env->macc[acc + 1] & 0xffffffff00ull;
1325e1f3808eSpbrook     tmp = (val & 0xff000000);
1326e1f3808eSpbrook     res |= ((int64_t)tmp) << 16;
1327e1f3808eSpbrook     res |= (val >> 16) & 0xff;
1328e1f3808eSpbrook     env->macc[acc + 1] = res;
1329e1f3808eSpbrook }
1330e1f3808eSpbrook 
13312b3e3cfeSAndreas Färber void HELPER(set_mac_exts)(CPUM68KState *env, uint32_t val, uint32_t acc)
1332e1f3808eSpbrook {
1333e1f3808eSpbrook     int64_t res;
1334e1f3808eSpbrook     int32_t tmp;
1335e1f3808eSpbrook     res = (uint32_t)env->macc[acc];
1336e1f3808eSpbrook     tmp = (int16_t)val;
1337e1f3808eSpbrook     res |= ((int64_t)tmp) << 32;
1338e1f3808eSpbrook     env->macc[acc] = res;
1339e1f3808eSpbrook     res = (uint32_t)env->macc[acc + 1];
1340e1f3808eSpbrook     tmp = val & 0xffff0000;
1341e1f3808eSpbrook     res |= (int64_t)tmp << 16;
1342e1f3808eSpbrook     env->macc[acc + 1] = res;
1343e1f3808eSpbrook }
1344e1f3808eSpbrook 
13452b3e3cfeSAndreas Färber void HELPER(set_mac_extu)(CPUM68KState *env, uint32_t val, uint32_t acc)
1346e1f3808eSpbrook {
1347e1f3808eSpbrook     uint64_t res;
1348e1f3808eSpbrook     res = (uint32_t)env->macc[acc];
1349e1f3808eSpbrook     res |= ((uint64_t)(val & 0xffff)) << 32;
1350e1f3808eSpbrook     env->macc[acc] = res;
1351e1f3808eSpbrook     res = (uint32_t)env->macc[acc + 1];
1352e1f3808eSpbrook     res |= (uint64_t)(val & 0xffff0000) << 16;
1353e1f3808eSpbrook     env->macc[acc + 1] = res;
1354e1f3808eSpbrook }
13550bdb2b3bSLaurent Vivier 
13560bdb2b3bSLaurent Vivier #if defined(CONFIG_SOFTMMU)
1357e55886c3SLaurent Vivier void HELPER(ptest)(CPUM68KState *env, uint32_t addr, uint32_t is_read)
1358e55886c3SLaurent Vivier {
1359e55886c3SLaurent Vivier     hwaddr physical;
1360e55886c3SLaurent Vivier     int access_type;
1361e55886c3SLaurent Vivier     int prot;
1362e55886c3SLaurent Vivier     int ret;
1363e55886c3SLaurent Vivier     target_ulong page_size;
1364e55886c3SLaurent Vivier 
1365e55886c3SLaurent Vivier     access_type = ACCESS_PTEST;
1366e55886c3SLaurent Vivier     if (env->dfc & 4) {
1367e55886c3SLaurent Vivier         access_type |= ACCESS_SUPER;
1368e55886c3SLaurent Vivier     }
1369e55886c3SLaurent Vivier     if ((env->dfc & 3) == 2) {
1370e55886c3SLaurent Vivier         access_type |= ACCESS_CODE;
1371e55886c3SLaurent Vivier     }
1372e55886c3SLaurent Vivier     if (!is_read) {
1373e55886c3SLaurent Vivier         access_type |= ACCESS_STORE;
1374e55886c3SLaurent Vivier     }
1375e55886c3SLaurent Vivier 
1376e55886c3SLaurent Vivier     env->mmu.mmusr = 0;
1377e55886c3SLaurent Vivier     env->mmu.ssw = 0;
1378e55886c3SLaurent Vivier     ret = get_physical_address(env, &physical, &prot, addr,
1379e55886c3SLaurent Vivier                                access_type, &page_size);
1380e55886c3SLaurent Vivier     if (ret == 0) {
1381e55886c3SLaurent Vivier         addr &= TARGET_PAGE_MASK;
1382e55886c3SLaurent Vivier         physical += addr & (page_size - 1);
1383a8d92fd8SRichard Henderson         tlb_set_page(env_cpu(env), addr, physical,
1384e55886c3SLaurent Vivier                      prot, access_type & ACCESS_SUPER ?
1385e55886c3SLaurent Vivier                      MMU_KERNEL_IDX : MMU_USER_IDX, page_size);
1386e55886c3SLaurent Vivier     }
1387e55886c3SLaurent Vivier }
1388e55886c3SLaurent Vivier 
1389e55886c3SLaurent Vivier void HELPER(pflush)(CPUM68KState *env, uint32_t addr, uint32_t opmode)
1390e55886c3SLaurent Vivier {
1391a8d92fd8SRichard Henderson     CPUState *cs = env_cpu(env);
1392e55886c3SLaurent Vivier 
1393e55886c3SLaurent Vivier     switch (opmode) {
1394e55886c3SLaurent Vivier     case 0: /* Flush page entry if not global */
1395e55886c3SLaurent Vivier     case 1: /* Flush page entry */
1396a8d92fd8SRichard Henderson         tlb_flush_page(cs, addr);
1397e55886c3SLaurent Vivier         break;
1398e55886c3SLaurent Vivier     case 2: /* Flush all except global entries */
1399a8d92fd8SRichard Henderson         tlb_flush(cs);
1400e55886c3SLaurent Vivier         break;
1401e55886c3SLaurent Vivier     case 3: /* Flush all entries */
1402a8d92fd8SRichard Henderson         tlb_flush(cs);
1403e55886c3SLaurent Vivier         break;
1404e55886c3SLaurent Vivier     }
1405e55886c3SLaurent Vivier }
1406e55886c3SLaurent Vivier 
14070bdb2b3bSLaurent Vivier void HELPER(reset)(CPUM68KState *env)
14080bdb2b3bSLaurent Vivier {
14090bdb2b3bSLaurent Vivier     /* FIXME: reset all except CPU */
14100bdb2b3bSLaurent Vivier }
14110bdb2b3bSLaurent Vivier #endif
1412