1f8da88d7SSong Gao /* SPDX-License-Identifier: GPL-2.0-or-later */
2f8da88d7SSong Gao /*
3f8da88d7SSong Gao * LoongArch emulation for QEMU - main translation routines.
4f8da88d7SSong Gao *
5f8da88d7SSong Gao * Copyright (c) 2021 Loongson Technology Corporation Limited
6f8da88d7SSong Gao */
7f8da88d7SSong Gao
8f8da88d7SSong Gao #include "qemu/osdep.h"
9f8da88d7SSong Gao #include "cpu.h"
10f8da88d7SSong Gao #include "tcg/tcg-op.h"
1157b4f1acSSong Gao #include "tcg/tcg-op-gvec.h"
12d654e928SRichard Henderson #include "exec/translation-block.h"
13f8da88d7SSong Gao #include "exec/translator.h"
14*9c2ff9cdSPierrick Bouvier #include "exec/target_page.h"
15f8da88d7SSong Gao #include "exec/helper-proto.h"
16f8da88d7SSong Gao #include "exec/helper-gen.h"
17f8da88d7SSong Gao #include "exec/log.h"
18f8da88d7SSong Gao #include "qemu/qemu-print.h"
19d578ca6cSSong Gao #include "fpu/softfloat.h"
2090f73c2dSBibo Mao #include "tcg_loongarch.h"
21f8da88d7SSong Gao #include "translate.h"
22f8da88d7SSong Gao #include "internals.h"
23008a3b16SSong Gao #include "vec.h"
24f8da88d7SSong Gao
25f8da88d7SSong Gao /* Global register indices */
26f8da88d7SSong Gao TCGv cpu_gpr[32], cpu_pc;
27f8da88d7SSong Gao static TCGv cpu_lladdr, cpu_llval;
28f8da88d7SSong Gao
29d53106c9SRichard Henderson #define HELPER_H "helper.h"
30d53106c9SRichard Henderson #include "exec/helper-info.c.inc"
31d53106c9SRichard Henderson #undef HELPER_H
32d53106c9SRichard Henderson
33f8da88d7SSong Gao #define DISAS_STOP DISAS_TARGET_0
345b1dedfeSXiaojuan Yang #define DISAS_EXIT DISAS_TARGET_1
355b1dedfeSXiaojuan Yang #define DISAS_EXIT_UPDATE DISAS_TARGET_2
36f8da88d7SSong Gao
vec_full_offset(int regno)3757b4f1acSSong Gao static inline int vec_full_offset(int regno)
3857b4f1acSSong Gao {
3957b4f1acSSong Gao return offsetof(CPULoongArchState, fpr[regno]);
4057b4f1acSSong Gao }
4157b4f1acSSong Gao
vec_reg_offset(int regno,int index,MemOp mop)42f5ce2c8fSSong Gao static inline int vec_reg_offset(int regno, int index, MemOp mop)
43f5ce2c8fSSong Gao {
44f5ce2c8fSSong Gao const uint8_t size = 1 << mop;
45f5ce2c8fSSong Gao int offs = index * size;
46f5ce2c8fSSong Gao
47f5ce2c8fSSong Gao if (HOST_BIG_ENDIAN && size < 8 ) {
48f5ce2c8fSSong Gao offs ^= (8 - size);
49f5ce2c8fSSong Gao }
50f5ce2c8fSSong Gao
51f5ce2c8fSSong Gao return offs + vec_full_offset(regno);
52f5ce2c8fSSong Gao }
53f5ce2c8fSSong Gao
get_vreg64(TCGv_i64 dest,int regno,int index)5457b4f1acSSong Gao static inline void get_vreg64(TCGv_i64 dest, int regno, int index)
5557b4f1acSSong Gao {
56ad75a51eSRichard Henderson tcg_gen_ld_i64(dest, tcg_env,
5757b4f1acSSong Gao offsetof(CPULoongArchState, fpr[regno].vreg.D(index)));
5857b4f1acSSong Gao }
5957b4f1acSSong Gao
set_vreg64(TCGv_i64 src,int regno,int index)6057b4f1acSSong Gao static inline void set_vreg64(TCGv_i64 src, int regno, int index)
6157b4f1acSSong Gao {
62ad75a51eSRichard Henderson tcg_gen_st_i64(src, tcg_env,
6357b4f1acSSong Gao offsetof(CPULoongArchState, fpr[regno].vreg.D(index)));
6457b4f1acSSong Gao }
6557b4f1acSSong Gao
plus_1(DisasContext * ctx,int x)66143d6785SSong Gao static inline int plus_1(DisasContext *ctx, int x)
67143d6785SSong Gao {
68143d6785SSong Gao return x + 1;
69143d6785SSong Gao }
70143d6785SSong Gao
shl_1(DisasContext * ctx,int x)71843b627aSSong Gao static inline int shl_1(DisasContext *ctx, int x)
72843b627aSSong Gao {
73843b627aSSong Gao return x << 1;
74843b627aSSong Gao }
75843b627aSSong Gao
shl_2(DisasContext * ctx,int x)76bb79174dSSong Gao static inline int shl_2(DisasContext *ctx, int x)
77bb79174dSSong Gao {
78bb79174dSSong Gao return x << 2;
79bb79174dSSong Gao }
80bb79174dSSong Gao
shl_3(DisasContext * ctx,int x)81843b627aSSong Gao static inline int shl_3(DisasContext *ctx, int x)
82843b627aSSong Gao {
83843b627aSSong Gao return x << 3;
84843b627aSSong Gao }
85843b627aSSong Gao
86d578ca6cSSong Gao /*
87d578ca6cSSong Gao * LoongArch the upper 32 bits are undefined ("can be any value").
88d578ca6cSSong Gao * QEMU chooses to nanbox, because it is most likely to show guest bugs early.
89d578ca6cSSong Gao */
gen_nanbox_s(TCGv_i64 out,TCGv_i64 in)90d578ca6cSSong Gao static void gen_nanbox_s(TCGv_i64 out, TCGv_i64 in)
91d578ca6cSSong Gao {
92d578ca6cSSong Gao tcg_gen_ori_i64(out, in, MAKE_64BIT_MASK(32, 32));
93d578ca6cSSong Gao }
94d578ca6cSSong Gao
generate_exception(DisasContext * ctx,int excp)95f8da88d7SSong Gao void generate_exception(DisasContext *ctx, int excp)
96f8da88d7SSong Gao {
97f8da88d7SSong Gao tcg_gen_movi_tl(cpu_pc, ctx->base.pc_next);
98ad75a51eSRichard Henderson gen_helper_raise_exception(tcg_env, tcg_constant_i32(excp));
99f8da88d7SSong Gao ctx->base.is_jmp = DISAS_NORETURN;
100f8da88d7SSong Gao }
101f8da88d7SSong Gao
gen_goto_tb(DisasContext * ctx,int n,target_ulong dest)102f8da88d7SSong Gao static inline void gen_goto_tb(DisasContext *ctx, int n, target_ulong dest)
103f8da88d7SSong Gao {
1047033c0e6SJiajie Chen if (ctx->va32) {
1057033c0e6SJiajie Chen dest = (uint32_t) dest;
1067033c0e6SJiajie Chen }
1077033c0e6SJiajie Chen
108f8da88d7SSong Gao if (translator_use_goto_tb(&ctx->base, dest)) {
109f8da88d7SSong Gao tcg_gen_goto_tb(n);
110f8da88d7SSong Gao tcg_gen_movi_tl(cpu_pc, dest);
111f8da88d7SSong Gao tcg_gen_exit_tb(ctx->base.tb, n);
112f8da88d7SSong Gao } else {
113f8da88d7SSong Gao tcg_gen_movi_tl(cpu_pc, dest);
114f8da88d7SSong Gao tcg_gen_lookup_and_goto_ptr();
115f8da88d7SSong Gao }
116f8da88d7SSong Gao }
117f8da88d7SSong Gao
loongarch_tr_init_disas_context(DisasContextBase * dcbase,CPUState * cs)118f8da88d7SSong Gao static void loongarch_tr_init_disas_context(DisasContextBase *dcbase,
119f8da88d7SSong Gao CPUState *cs)
120f8da88d7SSong Gao {
121f8da88d7SSong Gao int64_t bound;
122b77af26eSRichard Henderson CPULoongArchState *env = cpu_env(cs);
123f8da88d7SSong Gao DisasContext *ctx = container_of(dcbase, DisasContext, base);
124f8da88d7SSong Gao
125f8da88d7SSong Gao ctx->page_start = ctx->base.pc_first & TARGET_PAGE_MASK;
126c8885b88SRui Wang ctx->plv = ctx->base.tb->flags & HW_FLAGS_PLV_MASK;
127b4bda200SRui Wang if (ctx->base.tb->flags & HW_FLAGS_CRMD_PG) {
128c8885b88SRui Wang ctx->mem_idx = ctx->plv;
129b4bda200SRui Wang } else {
1303f262d25SRichard Henderson ctx->mem_idx = MMU_DA_IDX;
131b4bda200SRui Wang }
132f8da88d7SSong Gao
133f8da88d7SSong Gao /* Bound the number of insns to execute to those left on the page. */
134f8da88d7SSong Gao bound = -(ctx->base.pc_first | TARGET_PAGE_MASK) / 4;
135f8da88d7SSong Gao ctx->base.max_insns = MIN(ctx->base.max_insns, bound);
136143d6785SSong Gao
13757b4f1acSSong Gao if (FIELD_EX64(env->cpucfg[2], CPUCFG2, LSX)) {
13857b4f1acSSong Gao ctx->vl = LSX_LEN;
13957b4f1acSSong Gao }
14057b4f1acSSong Gao
141269ca39aSSong Gao if (FIELD_EX64(env->cpucfg[2], CPUCFG2, LASX)) {
142269ca39aSSong Gao ctx->vl = LASX_LEN;
143269ca39aSSong Gao }
144269ca39aSSong Gao
14539665820SJiajie Chen ctx->la64 = is_la64(env);
14639665820SJiajie Chen ctx->va32 = (ctx->base.tb->flags & HW_FLAGS_VA32) != 0;
14739665820SJiajie Chen
148143d6785SSong Gao ctx->zero = tcg_constant_tl(0);
149c0c0461eSSong Gao
150c0c0461eSSong Gao ctx->cpucfg1 = env->cpucfg[1];
15195e2ca24SSong Gao ctx->cpucfg2 = env->cpucfg[2];
152f8da88d7SSong Gao }
153f8da88d7SSong Gao
loongarch_tr_tb_start(DisasContextBase * dcbase,CPUState * cs)154f8da88d7SSong Gao static void loongarch_tr_tb_start(DisasContextBase *dcbase, CPUState *cs)
155f8da88d7SSong Gao {
156f8da88d7SSong Gao }
157f8da88d7SSong Gao
loongarch_tr_insn_start(DisasContextBase * dcbase,CPUState * cs)158f8da88d7SSong Gao static void loongarch_tr_insn_start(DisasContextBase *dcbase, CPUState *cs)
159f8da88d7SSong Gao {
160f8da88d7SSong Gao DisasContext *ctx = container_of(dcbase, DisasContext, base);
161f8da88d7SSong Gao
162f8da88d7SSong Gao tcg_gen_insn_start(ctx->base.pc_next);
163f8da88d7SSong Gao }
164f8da88d7SSong Gao
165143d6785SSong Gao /*
166143d6785SSong Gao * Wrappers for getting reg values.
167143d6785SSong Gao *
168143d6785SSong Gao * The $zero register does not have cpu_gpr[0] allocated -- we supply the
169143d6785SSong Gao * constant zero as a source, and an uninitialized sink as destination.
170143d6785SSong Gao *
171143d6785SSong Gao * Further, we may provide an extension for word operations.
172143d6785SSong Gao */
gpr_src(DisasContext * ctx,int reg_num,DisasExtend src_ext)173143d6785SSong Gao static TCGv gpr_src(DisasContext *ctx, int reg_num, DisasExtend src_ext)
174143d6785SSong Gao {
175143d6785SSong Gao TCGv t;
176143d6785SSong Gao
177143d6785SSong Gao if (reg_num == 0) {
178143d6785SSong Gao return ctx->zero;
179143d6785SSong Gao }
180143d6785SSong Gao
181143d6785SSong Gao switch (src_ext) {
182143d6785SSong Gao case EXT_NONE:
183143d6785SSong Gao return cpu_gpr[reg_num];
184143d6785SSong Gao case EXT_SIGN:
18560a7e25eSRichard Henderson t = tcg_temp_new();
186143d6785SSong Gao tcg_gen_ext32s_tl(t, cpu_gpr[reg_num]);
187143d6785SSong Gao return t;
188143d6785SSong Gao case EXT_ZERO:
18960a7e25eSRichard Henderson t = tcg_temp_new();
190143d6785SSong Gao tcg_gen_ext32u_tl(t, cpu_gpr[reg_num]);
191143d6785SSong Gao return t;
192143d6785SSong Gao }
193143d6785SSong Gao g_assert_not_reached();
194143d6785SSong Gao }
195143d6785SSong Gao
gpr_dst(DisasContext * ctx,int reg_num,DisasExtend dst_ext)196143d6785SSong Gao static TCGv gpr_dst(DisasContext *ctx, int reg_num, DisasExtend dst_ext)
197143d6785SSong Gao {
198143d6785SSong Gao if (reg_num == 0 || dst_ext) {
19960a7e25eSRichard Henderson return tcg_temp_new();
200143d6785SSong Gao }
201143d6785SSong Gao return cpu_gpr[reg_num];
202143d6785SSong Gao }
203143d6785SSong Gao
gen_set_gpr(int reg_num,TCGv t,DisasExtend dst_ext)204143d6785SSong Gao static void gen_set_gpr(int reg_num, TCGv t, DisasExtend dst_ext)
205143d6785SSong Gao {
206143d6785SSong Gao if (reg_num != 0) {
207143d6785SSong Gao switch (dst_ext) {
208143d6785SSong Gao case EXT_NONE:
209143d6785SSong Gao tcg_gen_mov_tl(cpu_gpr[reg_num], t);
210143d6785SSong Gao break;
211143d6785SSong Gao case EXT_SIGN:
212143d6785SSong Gao tcg_gen_ext32s_tl(cpu_gpr[reg_num], t);
213143d6785SSong Gao break;
214143d6785SSong Gao case EXT_ZERO:
215143d6785SSong Gao tcg_gen_ext32u_tl(cpu_gpr[reg_num], t);
216143d6785SSong Gao break;
217143d6785SSong Gao default:
218143d6785SSong Gao g_assert_not_reached();
219143d6785SSong Gao }
220143d6785SSong Gao }
221143d6785SSong Gao }
222143d6785SSong Gao
get_fpr(DisasContext * ctx,int reg_num)2234854bbbeSSong Gao static TCGv get_fpr(DisasContext *ctx, int reg_num)
2244854bbbeSSong Gao {
2254854bbbeSSong Gao TCGv t = tcg_temp_new();
226ad75a51eSRichard Henderson tcg_gen_ld_i64(t, tcg_env,
2274854bbbeSSong Gao offsetof(CPULoongArchState, fpr[reg_num].vreg.D(0)));
2284854bbbeSSong Gao return t;
2294854bbbeSSong Gao }
2304854bbbeSSong Gao
set_fpr(int reg_num,TCGv val)2314854bbbeSSong Gao static void set_fpr(int reg_num, TCGv val)
2324854bbbeSSong Gao {
233ad75a51eSRichard Henderson tcg_gen_st_i64(val, tcg_env,
2344854bbbeSSong Gao offsetof(CPULoongArchState, fpr[reg_num].vreg.D(0)));
2354854bbbeSSong Gao }
2364854bbbeSSong Gao
make_address_x(DisasContext * ctx,TCGv base,TCGv addend)23734423c01SJiajie Chen static TCGv make_address_x(DisasContext *ctx, TCGv base, TCGv addend)
23834423c01SJiajie Chen {
23934423c01SJiajie Chen TCGv temp = NULL;
24034423c01SJiajie Chen
2417033c0e6SJiajie Chen if (addend || ctx->va32) {
24234423c01SJiajie Chen temp = tcg_temp_new();
2437033c0e6SJiajie Chen }
2447033c0e6SJiajie Chen if (addend) {
24534423c01SJiajie Chen tcg_gen_add_tl(temp, base, addend);
24634423c01SJiajie Chen base = temp;
24734423c01SJiajie Chen }
2487033c0e6SJiajie Chen if (ctx->va32) {
2497033c0e6SJiajie Chen tcg_gen_ext32u_tl(temp, base);
2507033c0e6SJiajie Chen base = temp;
2517033c0e6SJiajie Chen }
25234423c01SJiajie Chen return base;
25334423c01SJiajie Chen }
25434423c01SJiajie Chen
make_address_i(DisasContext * ctx,TCGv base,target_long ofs)255c5af6628SJiajie Chen static TCGv make_address_i(DisasContext *ctx, TCGv base, target_long ofs)
256c5af6628SJiajie Chen {
257c5af6628SJiajie Chen TCGv addend = ofs ? tcg_constant_tl(ofs) : NULL;
258c5af6628SJiajie Chen return make_address_x(ctx, base, addend);
259c5af6628SJiajie Chen }
260c5af6628SJiajie Chen
make_address_pc(DisasContext * ctx,uint64_t addr)2615a7ce25dSJiajie Chen static uint64_t make_address_pc(DisasContext *ctx, uint64_t addr)
2625a7ce25dSJiajie Chen {
2636496269dSJiajie Chen if (ctx->va32) {
2646496269dSJiajie Chen addr = (int32_t)addr;
2656496269dSJiajie Chen }
2665a7ce25dSJiajie Chen return addr;
2675a7ce25dSJiajie Chen }
2685a7ce25dSJiajie Chen
269143d6785SSong Gao #include "decode-insns.c.inc"
270143d6785SSong Gao #include "insn_trans/trans_arith.c.inc"
27163cfcd47SSong Gao #include "insn_trans/trans_shift.c.inc"
272ad08cb3fSSong Gao #include "insn_trans/trans_bit.c.inc"
273bb79174dSSong Gao #include "insn_trans/trans_memory.c.inc"
27494b02d57SSong Gao #include "insn_trans/trans_atomic.c.inc"
2758708a04aSSong Gao #include "insn_trans/trans_extra.c.inc"
276d578ca6cSSong Gao #include "insn_trans/trans_farith.c.inc"
2779b741076SSong Gao #include "insn_trans/trans_fcmp.c.inc"
2787c1f8870SSong Gao #include "insn_trans/trans_fcnv.c.inc"
279b7dabd56SSong Gao #include "insn_trans/trans_fmov.c.inc"
280e616bdfdSSong Gao #include "insn_trans/trans_fmemory.c.inc"
281ee86bd58SSong Gao #include "insn_trans/trans_branch.c.inc"
2825b1dedfeSXiaojuan Yang #include "insn_trans/trans_privileged.c.inc"
2831dc33f26SSong Gao #include "insn_trans/trans_vec.c.inc"
284143d6785SSong Gao
loongarch_tr_translate_insn(DisasContextBase * dcbase,CPUState * cs)285f8da88d7SSong Gao static void loongarch_tr_translate_insn(DisasContextBase *dcbase, CPUState *cs)
286f8da88d7SSong Gao {
287f8da88d7SSong Gao DisasContext *ctx = container_of(dcbase, DisasContext, base);
288f8da88d7SSong Gao
28994956d7bSPhilippe Mathieu-Daudé ctx->opcode = translator_ldl(cpu_env(cs), &ctx->base, ctx->base.pc_next);
290f8da88d7SSong Gao
291f8da88d7SSong Gao if (!decode(ctx, ctx->opcode)) {
292f8da88d7SSong Gao qemu_log_mask(LOG_UNIMP, "Error: unknown opcode. "
293a0ea8654SRichard Henderson "0x%" VADDR_PRIx ": 0x%x\n",
294f8da88d7SSong Gao ctx->base.pc_next, ctx->opcode);
295f8da88d7SSong Gao generate_exception(ctx, EXCCODE_INE);
296f8da88d7SSong Gao }
297f8da88d7SSong Gao
298f8da88d7SSong Gao ctx->base.pc_next += 4;
2997033c0e6SJiajie Chen
3007033c0e6SJiajie Chen if (ctx->va32) {
3017033c0e6SJiajie Chen ctx->base.pc_next = (uint32_t)ctx->base.pc_next;
3027033c0e6SJiajie Chen }
303f8da88d7SSong Gao }
304f8da88d7SSong Gao
loongarch_tr_tb_stop(DisasContextBase * dcbase,CPUState * cs)305f8da88d7SSong Gao static void loongarch_tr_tb_stop(DisasContextBase *dcbase, CPUState *cs)
306f8da88d7SSong Gao {
307f8da88d7SSong Gao DisasContext *ctx = container_of(dcbase, DisasContext, base);
308f8da88d7SSong Gao
309f8da88d7SSong Gao switch (ctx->base.is_jmp) {
310f8da88d7SSong Gao case DISAS_STOP:
311f8da88d7SSong Gao tcg_gen_movi_tl(cpu_pc, ctx->base.pc_next);
312f8da88d7SSong Gao tcg_gen_lookup_and_goto_ptr();
313f8da88d7SSong Gao break;
314f8da88d7SSong Gao case DISAS_TOO_MANY:
315f8da88d7SSong Gao gen_goto_tb(ctx, 0, ctx->base.pc_next);
316f8da88d7SSong Gao break;
317f8da88d7SSong Gao case DISAS_NORETURN:
318f8da88d7SSong Gao break;
3195b1dedfeSXiaojuan Yang case DISAS_EXIT_UPDATE:
3205b1dedfeSXiaojuan Yang tcg_gen_movi_tl(cpu_pc, ctx->base.pc_next);
3215b1dedfeSXiaojuan Yang QEMU_FALLTHROUGH;
3225b1dedfeSXiaojuan Yang case DISAS_EXIT:
3235b1dedfeSXiaojuan Yang tcg_gen_exit_tb(NULL, 0);
3245b1dedfeSXiaojuan Yang break;
325f8da88d7SSong Gao default:
326f8da88d7SSong Gao g_assert_not_reached();
327f8da88d7SSong Gao }
328f8da88d7SSong Gao }
329f8da88d7SSong Gao
330f8da88d7SSong Gao static const TranslatorOps loongarch_tr_ops = {
331f8da88d7SSong Gao .init_disas_context = loongarch_tr_init_disas_context,
332f8da88d7SSong Gao .tb_start = loongarch_tr_tb_start,
333f8da88d7SSong Gao .insn_start = loongarch_tr_insn_start,
334f8da88d7SSong Gao .translate_insn = loongarch_tr_translate_insn,
335f8da88d7SSong Gao .tb_stop = loongarch_tr_tb_stop,
336f8da88d7SSong Gao };
337f8da88d7SSong Gao
loongarch_translate_code(CPUState * cs,TranslationBlock * tb,int * max_insns,vaddr pc,void * host_pc)338e4a8e093SRichard Henderson void loongarch_translate_code(CPUState *cs, TranslationBlock *tb,
339e4a8e093SRichard Henderson int *max_insns, vaddr pc, void *host_pc)
340f8da88d7SSong Gao {
341f8da88d7SSong Gao DisasContext ctx;
342f8da88d7SSong Gao
343306c8721SRichard Henderson translator_loop(cs, tb, max_insns, pc, host_pc,
344306c8721SRichard Henderson &loongarch_tr_ops, &ctx.base);
345f8da88d7SSong Gao }
346f8da88d7SSong Gao
loongarch_translate_init(void)347f8da88d7SSong Gao void loongarch_translate_init(void)
348f8da88d7SSong Gao {
349f8da88d7SSong Gao int i;
350f8da88d7SSong Gao
351f8da88d7SSong Gao cpu_gpr[0] = NULL;
352f8da88d7SSong Gao for (i = 1; i < 32; i++) {
353ad75a51eSRichard Henderson cpu_gpr[i] = tcg_global_mem_new(tcg_env,
354f8da88d7SSong Gao offsetof(CPULoongArchState, gpr[i]),
355f8da88d7SSong Gao regnames[i]);
356f8da88d7SSong Gao }
357f8da88d7SSong Gao
358ad75a51eSRichard Henderson cpu_pc = tcg_global_mem_new(tcg_env, offsetof(CPULoongArchState, pc), "pc");
359ad75a51eSRichard Henderson cpu_lladdr = tcg_global_mem_new(tcg_env,
360f8da88d7SSong Gao offsetof(CPULoongArchState, lladdr), "lladdr");
361ad75a51eSRichard Henderson cpu_llval = tcg_global_mem_new(tcg_env,
362f8da88d7SSong Gao offsetof(CPULoongArchState, llval), "llval");
36390f73c2dSBibo Mao
36490f73c2dSBibo Mao #ifndef CONFIG_USER_ONLY
36590f73c2dSBibo Mao loongarch_csr_translate_init();
36690f73c2dSBibo Mao #endif
367f8da88d7SSong Gao }
368