xref: /qemu/target/loongarch/cpu.h (revision 14f21f673a01cf3efa22a70256947fb9b6bbfdfa)
1228021f0SSong Gao /* SPDX-License-Identifier: GPL-2.0-or-later */
2228021f0SSong Gao /*
3228021f0SSong Gao  * QEMU LoongArch CPU
4228021f0SSong Gao  *
5228021f0SSong Gao  * Copyright (c) 2021 Loongson Technology Corporation Limited
6228021f0SSong Gao  */
7228021f0SSong Gao 
8228021f0SSong Gao #ifndef LOONGARCH_CPU_H
9228021f0SSong Gao #define LOONGARCH_CPU_H
10228021f0SSong Gao 
1116f5396cSSong Gao #include "qemu/int128.h"
12228021f0SSong Gao #include "exec/cpu-defs.h"
13228021f0SSong Gao #include "fpu/softfloat-types.h"
14228021f0SSong Gao #include "hw/registerfields.h"
15dd615fa4SXiaojuan Yang #include "qemu/timer.h"
168f15d617SPhilippe Mathieu-Daudé #ifndef CONFIG_USER_ONLY
17f84a2aacSXiaojuan Yang #include "exec/memory.h"
188f15d617SPhilippe Mathieu-Daudé #endif
19b4bda200SRui Wang #include "cpu-csr.h"
20f84a2aacSXiaojuan Yang 
21f84a2aacSXiaojuan Yang #define IOCSRF_TEMP             0
22f84a2aacSXiaojuan Yang #define IOCSRF_NODECNT          1
23f84a2aacSXiaojuan Yang #define IOCSRF_MSI              2
24f84a2aacSXiaojuan Yang #define IOCSRF_EXTIOI           3
25f84a2aacSXiaojuan Yang #define IOCSRF_CSRIPI           4
26f84a2aacSXiaojuan Yang #define IOCSRF_FREQCSR          5
27f84a2aacSXiaojuan Yang #define IOCSRF_FREQSCALE        6
28f84a2aacSXiaojuan Yang #define IOCSRF_DVFSV1           7
29f84a2aacSXiaojuan Yang #define IOCSRF_GMOD             9
30f84a2aacSXiaojuan Yang #define IOCSRF_VM               11
31f84a2aacSXiaojuan Yang 
32c77432d0SSong Gao #define VERSION_REG             0x0
33f84a2aacSXiaojuan Yang #define FEATURE_REG             0x8
34f84a2aacSXiaojuan Yang #define VENDOR_REG              0x10
35f84a2aacSXiaojuan Yang #define CPUNAME_REG             0x20
36f84a2aacSXiaojuan Yang #define MISC_FUNC_REG           0x420
37f84a2aacSXiaojuan Yang #define IOCSRM_EXTIOI_EN        48
38f84a2aacSXiaojuan Yang 
39f84a2aacSXiaojuan Yang #define IOCSR_MEM_SIZE          0x428
40228021f0SSong Gao 
41228021f0SSong Gao #define TCG_GUEST_DEFAULT_MO (0)
42228021f0SSong Gao 
43228021f0SSong Gao #define FCSR0_M1    0x1f         /* FCSR1 mask, Enables */
44228021f0SSong Gao #define FCSR0_M2    0x1f1f0000   /* FCSR2 mask, Cause and Flags */
45228021f0SSong Gao #define FCSR0_M3    0x300        /* FCSR3 mask, Round Mode */
46228021f0SSong Gao #define FCSR0_RM    8            /* Round Mode bit num on fcsr0 */
47228021f0SSong Gao 
48228021f0SSong Gao FIELD(FCSR0, ENABLES, 0, 5)
49228021f0SSong Gao FIELD(FCSR0, RM, 8, 2)
50228021f0SSong Gao FIELD(FCSR0, FLAGS, 16, 5)
51228021f0SSong Gao FIELD(FCSR0, CAUSE, 24, 5)
52228021f0SSong Gao 
53228021f0SSong Gao #define GET_FP_CAUSE(REG)      FIELD_EX32(REG, FCSR0, CAUSE)
5400952d93SQi Hu #define SET_FP_CAUSE(REG, V) \
5500952d93SQi Hu     do { \
5600952d93SQi Hu         (REG) = FIELD_DP32(REG, FCSR0, CAUSE, V); \
5700952d93SQi Hu     } while (0)
58aca67472SSong Gao #define UPDATE_FP_CAUSE(REG, V) \
59aca67472SSong Gao     do { \
60aca67472SSong Gao         (REG) |= FIELD_DP32(0, FCSR0, CAUSE, V); \
61aca67472SSong Gao     } while (0)
6200952d93SQi Hu 
63228021f0SSong Gao #define GET_FP_ENABLES(REG)    FIELD_EX32(REG, FCSR0, ENABLES)
6400952d93SQi Hu #define SET_FP_ENABLES(REG, V) \
6500952d93SQi Hu     do { \
6600952d93SQi Hu         (REG) = FIELD_DP32(REG, FCSR0, ENABLES, V); \
6700952d93SQi Hu     } while (0)
6800952d93SQi Hu 
69228021f0SSong Gao #define GET_FP_FLAGS(REG)      FIELD_EX32(REG, FCSR0, FLAGS)
7000952d93SQi Hu #define SET_FP_FLAGS(REG, V) \
7100952d93SQi Hu     do { \
7200952d93SQi Hu         (REG) = FIELD_DP32(REG, FCSR0, FLAGS, V); \
7300952d93SQi Hu     } while (0)
7400952d93SQi Hu 
75228021f0SSong Gao #define UPDATE_FP_FLAGS(REG, V) \
76228021f0SSong Gao     do { \
77228021f0SSong Gao         (REG) |= FIELD_DP32(0, FCSR0, FLAGS, V); \
78228021f0SSong Gao     } while (0)
79228021f0SSong Gao 
80228021f0SSong Gao #define FP_INEXACT        1
81228021f0SSong Gao #define FP_UNDERFLOW      2
82228021f0SSong Gao #define FP_OVERFLOW       4
83228021f0SSong Gao #define FP_DIV0           8
84228021f0SSong Gao #define FP_INVALID        16
85228021f0SSong Gao 
86a6b129c8SSong Gao #define EXCODE(code, subcode) ( ((subcode) << 6) | (code) )
87a6b129c8SSong Gao #define EXCODE_MCODE(code)    ( (code) & 0x3f )
88a6b129c8SSong Gao #define EXCODE_SUBCODE(code)  ( (code) >> 6 )
89a6b129c8SSong Gao 
90228021f0SSong Gao #define  EXCCODE_EXTERNAL_INT        64   /* plus external interrupt number */
91a6b129c8SSong Gao #define  EXCCODE_INT                 EXCODE(0, 0)
92a6b129c8SSong Gao #define  EXCCODE_PIL                 EXCODE(1, 0)
93a6b129c8SSong Gao #define  EXCCODE_PIS                 EXCODE(2, 0)
94a6b129c8SSong Gao #define  EXCCODE_PIF                 EXCODE(3, 0)
95a6b129c8SSong Gao #define  EXCCODE_PME                 EXCODE(4, 0)
96a6b129c8SSong Gao #define  EXCCODE_PNR                 EXCODE(5, 0)
97a6b129c8SSong Gao #define  EXCCODE_PNX                 EXCODE(6, 0)
98a6b129c8SSong Gao #define  EXCCODE_PPI                 EXCODE(7, 0)
99a6b129c8SSong Gao #define  EXCCODE_ADEF                EXCODE(8, 0) /* Different exception subcode */
100a6b129c8SSong Gao #define  EXCCODE_ADEM                EXCODE(8, 1)
101a6b129c8SSong Gao #define  EXCCODE_ALE                 EXCODE(9, 0)
102a6b129c8SSong Gao #define  EXCCODE_BCE                 EXCODE(10, 0)
103a6b129c8SSong Gao #define  EXCCODE_SYS                 EXCODE(11, 0)
104a6b129c8SSong Gao #define  EXCCODE_BRK                 EXCODE(12, 0)
105a6b129c8SSong Gao #define  EXCCODE_INE                 EXCODE(13, 0)
106a6b129c8SSong Gao #define  EXCCODE_IPE                 EXCODE(14, 0)
107a6b129c8SSong Gao #define  EXCCODE_FPD                 EXCODE(15, 0)
108a6b129c8SSong Gao #define  EXCCODE_SXD                 EXCODE(16, 0)
109a6b129c8SSong Gao #define  EXCCODE_ASXD                EXCODE(17, 0)
110a6b129c8SSong Gao #define  EXCCODE_FPE                 EXCODE(18, 0) /* Different exception subcode */
111a6b129c8SSong Gao #define  EXCCODE_VFPE                EXCODE(18, 1)
112a6b129c8SSong Gao #define  EXCCODE_WPEF                EXCODE(19, 0) /* Different exception subcode */
113a6b129c8SSong Gao #define  EXCCODE_WPEM                EXCODE(19, 1)
114a6b129c8SSong Gao #define  EXCCODE_BTD                 EXCODE(20, 0)
115a6b129c8SSong Gao #define  EXCCODE_BTE                 EXCODE(21, 0)
116a6b129c8SSong Gao #define  EXCCODE_DBP                 EXCODE(26, 0) /* Reserved subcode used for debug */
117228021f0SSong Gao 
118228021f0SSong Gao /* cpucfg[0] bits */
119228021f0SSong Gao FIELD(CPUCFG0, PRID, 0, 32)
120228021f0SSong Gao 
121228021f0SSong Gao /* cpucfg[1] bits */
122228021f0SSong Gao FIELD(CPUCFG1, ARCH, 0, 2)
123228021f0SSong Gao FIELD(CPUCFG1, PGMMU, 2, 1)
124228021f0SSong Gao FIELD(CPUCFG1, IOCSR, 3, 1)
125228021f0SSong Gao FIELD(CPUCFG1, PALEN, 4, 8)
126228021f0SSong Gao FIELD(CPUCFG1, VALEN, 12, 8)
127228021f0SSong Gao FIELD(CPUCFG1, UAL, 20, 1)
128228021f0SSong Gao FIELD(CPUCFG1, RI, 21, 1)
129228021f0SSong Gao FIELD(CPUCFG1, EP, 22, 1)
130228021f0SSong Gao FIELD(CPUCFG1, RPLV, 23, 1)
131228021f0SSong Gao FIELD(CPUCFG1, HP, 24, 1)
132228021f0SSong Gao FIELD(CPUCFG1, IOCSR_BRD, 25, 1)
133228021f0SSong Gao FIELD(CPUCFG1, MSG_INT, 26, 1)
134228021f0SSong Gao 
13519f82a4aSJiajie Chen /* cpucfg[1].arch */
13619f82a4aSJiajie Chen #define CPUCFG1_ARCH_LA32R       0
13719f82a4aSJiajie Chen #define CPUCFG1_ARCH_LA32        1
13819f82a4aSJiajie Chen #define CPUCFG1_ARCH_LA64        2
13919f82a4aSJiajie Chen 
140228021f0SSong Gao /* cpucfg[2] bits */
141228021f0SSong Gao FIELD(CPUCFG2, FP, 0, 1)
142228021f0SSong Gao FIELD(CPUCFG2, FP_SP, 1, 1)
143228021f0SSong Gao FIELD(CPUCFG2, FP_DP, 2, 1)
144228021f0SSong Gao FIELD(CPUCFG2, FP_VER, 3, 3)
145228021f0SSong Gao FIELD(CPUCFG2, LSX, 6, 1)
146228021f0SSong Gao FIELD(CPUCFG2, LASX, 7, 1)
147228021f0SSong Gao FIELD(CPUCFG2, COMPLEX, 8, 1)
148228021f0SSong Gao FIELD(CPUCFG2, CRYPTO, 9, 1)
149228021f0SSong Gao FIELD(CPUCFG2, LVZ, 10, 1)
150228021f0SSong Gao FIELD(CPUCFG2, LVZ_VER, 11, 3)
151228021f0SSong Gao FIELD(CPUCFG2, LLFTP, 14, 1)
152228021f0SSong Gao FIELD(CPUCFG2, LLFTP_VER, 15, 3)
153228021f0SSong Gao FIELD(CPUCFG2, LBT_X86, 18, 1)
154228021f0SSong Gao FIELD(CPUCFG2, LBT_ARM, 19, 1)
155228021f0SSong Gao FIELD(CPUCFG2, LBT_MIPS, 20, 1)
156228021f0SSong Gao FIELD(CPUCFG2, LSPW, 21, 1)
157228021f0SSong Gao FIELD(CPUCFG2, LAM, 22, 1)
158228021f0SSong Gao 
159228021f0SSong Gao /* cpucfg[3] bits */
160228021f0SSong Gao FIELD(CPUCFG3, CCDMA, 0, 1)
161228021f0SSong Gao FIELD(CPUCFG3, SFB, 1, 1)
162228021f0SSong Gao FIELD(CPUCFG3, UCACC, 2, 1)
163228021f0SSong Gao FIELD(CPUCFG3, LLEXC, 3, 1)
164228021f0SSong Gao FIELD(CPUCFG3, SCDLY, 4, 1)
165228021f0SSong Gao FIELD(CPUCFG3, LLDBAR, 5, 1)
166228021f0SSong Gao FIELD(CPUCFG3, ITLBHMC, 6, 1)
167228021f0SSong Gao FIELD(CPUCFG3, ICHMC, 7, 1)
168228021f0SSong Gao FIELD(CPUCFG3, SPW_LVL, 8, 3)
169228021f0SSong Gao FIELD(CPUCFG3, SPW_HP_HF, 11, 1)
170228021f0SSong Gao FIELD(CPUCFG3, RVA, 12, 1)
171228021f0SSong Gao FIELD(CPUCFG3, RVAMAX, 13, 4)
172228021f0SSong Gao 
173228021f0SSong Gao /* cpucfg[4] bits */
174228021f0SSong Gao FIELD(CPUCFG4, CC_FREQ, 0, 32)
175228021f0SSong Gao 
176228021f0SSong Gao /* cpucfg[5] bits */
177228021f0SSong Gao FIELD(CPUCFG5, CC_MUL, 0, 16)
178228021f0SSong Gao FIELD(CPUCFG5, CC_DIV, 16, 16)
179228021f0SSong Gao 
180228021f0SSong Gao /* cpucfg[6] bits */
181228021f0SSong Gao FIELD(CPUCFG6, PMP, 0, 1)
182228021f0SSong Gao FIELD(CPUCFG6, PMVER, 1, 3)
183228021f0SSong Gao FIELD(CPUCFG6, PMNUM, 4, 4)
184228021f0SSong Gao FIELD(CPUCFG6, PMBITS, 8, 6)
185228021f0SSong Gao FIELD(CPUCFG6, UPM, 14, 1)
186228021f0SSong Gao 
187228021f0SSong Gao /* cpucfg[16] bits */
188228021f0SSong Gao FIELD(CPUCFG16, L1_IUPRE, 0, 1)
189228021f0SSong Gao FIELD(CPUCFG16, L1_IUUNIFY, 1, 1)
190228021f0SSong Gao FIELD(CPUCFG16, L1_DPRE, 2, 1)
191228021f0SSong Gao FIELD(CPUCFG16, L2_IUPRE, 3, 1)
192228021f0SSong Gao FIELD(CPUCFG16, L2_IUUNIFY, 4, 1)
193228021f0SSong Gao FIELD(CPUCFG16, L2_IUPRIV, 5, 1)
194228021f0SSong Gao FIELD(CPUCFG16, L2_IUINCL, 6, 1)
195228021f0SSong Gao FIELD(CPUCFG16, L2_DPRE, 7, 1)
196228021f0SSong Gao FIELD(CPUCFG16, L2_DPRIV, 8, 1)
197228021f0SSong Gao FIELD(CPUCFG16, L2_DINCL, 9, 1)
198228021f0SSong Gao FIELD(CPUCFG16, L3_IUPRE, 10, 1)
199228021f0SSong Gao FIELD(CPUCFG16, L3_IUUNIFY, 11, 1)
200228021f0SSong Gao FIELD(CPUCFG16, L3_IUPRIV, 12, 1)
201228021f0SSong Gao FIELD(CPUCFG16, L3_IUINCL, 13, 1)
202228021f0SSong Gao FIELD(CPUCFG16, L3_DPRE, 14, 1)
203228021f0SSong Gao FIELD(CPUCFG16, L3_DPRIV, 15, 1)
204228021f0SSong Gao FIELD(CPUCFG16, L3_DINCL, 16, 1)
205228021f0SSong Gao 
206228021f0SSong Gao /* cpucfg[17] bits */
207228021f0SSong Gao FIELD(CPUCFG17, L1IU_WAYS, 0, 16)
208228021f0SSong Gao FIELD(CPUCFG17, L1IU_SETS, 16, 8)
209228021f0SSong Gao FIELD(CPUCFG17, L1IU_SIZE, 24, 7)
210228021f0SSong Gao 
211228021f0SSong Gao /* cpucfg[18] bits */
212228021f0SSong Gao FIELD(CPUCFG18, L1D_WAYS, 0, 16)
213228021f0SSong Gao FIELD(CPUCFG18, L1D_SETS, 16, 8)
214228021f0SSong Gao FIELD(CPUCFG18, L1D_SIZE, 24, 7)
215228021f0SSong Gao 
216228021f0SSong Gao /* cpucfg[19] bits */
217228021f0SSong Gao FIELD(CPUCFG19, L2IU_WAYS, 0, 16)
218228021f0SSong Gao FIELD(CPUCFG19, L2IU_SETS, 16, 8)
219228021f0SSong Gao FIELD(CPUCFG19, L2IU_SIZE, 24, 7)
220228021f0SSong Gao 
221228021f0SSong Gao /* cpucfg[20] bits */
222228021f0SSong Gao FIELD(CPUCFG20, L3IU_WAYS, 0, 16)
223228021f0SSong Gao FIELD(CPUCFG20, L3IU_SETS, 16, 8)
224228021f0SSong Gao FIELD(CPUCFG20, L3IU_SIZE, 24, 7)
225228021f0SSong Gao 
226398cecb9SXiaojuan Yang /*CSR_CRMD */
227398cecb9SXiaojuan Yang FIELD(CSR_CRMD, PLV, 0, 2)
228398cecb9SXiaojuan Yang FIELD(CSR_CRMD, IE, 2, 1)
229398cecb9SXiaojuan Yang FIELD(CSR_CRMD, DA, 3, 1)
230398cecb9SXiaojuan Yang FIELD(CSR_CRMD, PG, 4, 1)
231398cecb9SXiaojuan Yang FIELD(CSR_CRMD, DATF, 5, 2)
232398cecb9SXiaojuan Yang FIELD(CSR_CRMD, DATM, 7, 2)
233398cecb9SXiaojuan Yang FIELD(CSR_CRMD, WE, 9, 1)
234398cecb9SXiaojuan Yang 
235228021f0SSong Gao extern const char * const regnames[32];
236228021f0SSong Gao extern const char * const fregnames[32];
237228021f0SSong Gao 
238f757a2cdSXiaojuan Yang #define N_IRQS      13
239dd615fa4SXiaojuan Yang #define IRQ_TIMER   11
240dd615fa4SXiaojuan Yang #define IRQ_IPI     12
241f757a2cdSXiaojuan Yang 
2427e1c521eSXiaojuan Yang #define LOONGARCH_STLB         2048 /* 2048 STLB */
2437e1c521eSXiaojuan Yang #define LOONGARCH_MTLB         64   /* 64 MTLB */
2447e1c521eSXiaojuan Yang #define LOONGARCH_TLB_MAX      (LOONGARCH_STLB + LOONGARCH_MTLB)
2457e1c521eSXiaojuan Yang 
2467e1c521eSXiaojuan Yang /*
2477e1c521eSXiaojuan Yang  * define the ASID PS E VPPN field of TLB
2487e1c521eSXiaojuan Yang  */
2497e1c521eSXiaojuan Yang FIELD(TLB_MISC, E, 0, 1)
2507e1c521eSXiaojuan Yang FIELD(TLB_MISC, ASID, 1, 10)
2517e1c521eSXiaojuan Yang FIELD(TLB_MISC, VPPN, 13, 35)
2527e1c521eSXiaojuan Yang FIELD(TLB_MISC, PS, 48, 6)
2537e1c521eSXiaojuan Yang 
25416f5396cSSong Gao #define LSX_LEN   (128)
25516f5396cSSong Gao typedef union VReg {
25616f5396cSSong Gao     int8_t   B[LSX_LEN / 8];
25716f5396cSSong Gao     int16_t  H[LSX_LEN / 16];
25816f5396cSSong Gao     int32_t  W[LSX_LEN / 32];
25916f5396cSSong Gao     int64_t  D[LSX_LEN / 64];
26016f5396cSSong Gao     uint8_t  UB[LSX_LEN / 8];
26116f5396cSSong Gao     uint16_t UH[LSX_LEN / 16];
26216f5396cSSong Gao     uint32_t UW[LSX_LEN / 32];
26316f5396cSSong Gao     uint64_t UD[LSX_LEN / 64];
26416f5396cSSong Gao     Int128   Q[LSX_LEN / 128];
26516f5396cSSong Gao }VReg;
26616f5396cSSong Gao 
26716f5396cSSong Gao typedef union fpr_t fpr_t;
26816f5396cSSong Gao union fpr_t {
26916f5396cSSong Gao     VReg  vreg;
27016f5396cSSong Gao };
27116f5396cSSong Gao 
2727e1c521eSXiaojuan Yang struct LoongArchTLB {
2737e1c521eSXiaojuan Yang     uint64_t tlb_misc;
2747e1c521eSXiaojuan Yang     /* Fields corresponding to CSR_TLBELO0/1 */
2757e1c521eSXiaojuan Yang     uint64_t tlb_entry0;
2767e1c521eSXiaojuan Yang     uint64_t tlb_entry1;
2777e1c521eSXiaojuan Yang };
2787e1c521eSXiaojuan Yang typedef struct LoongArchTLB LoongArchTLB;
2797e1c521eSXiaojuan Yang 
280228021f0SSong Gao typedef struct CPUArchState {
281228021f0SSong Gao     uint64_t gpr[32];
282228021f0SSong Gao     uint64_t pc;
283228021f0SSong Gao 
28416f5396cSSong Gao     fpr_t fpr[32];
285228021f0SSong Gao     float_status fp_status;
286228021f0SSong Gao     bool cf[8];
287228021f0SSong Gao 
288228021f0SSong Gao     uint32_t fcsr0;
289228021f0SSong Gao     uint32_t fcsr0_mask;
290228021f0SSong Gao 
291228021f0SSong Gao     uint32_t cpucfg[21];
292228021f0SSong Gao 
293228021f0SSong Gao     uint64_t lladdr; /* LL virtual address compared against SC */
294228021f0SSong Gao     uint64_t llval;
295228021f0SSong Gao 
296398cecb9SXiaojuan Yang     /* LoongArch CSRs */
297398cecb9SXiaojuan Yang     uint64_t CSR_CRMD;
298398cecb9SXiaojuan Yang     uint64_t CSR_PRMD;
299398cecb9SXiaojuan Yang     uint64_t CSR_EUEN;
300398cecb9SXiaojuan Yang     uint64_t CSR_MISC;
301398cecb9SXiaojuan Yang     uint64_t CSR_ECFG;
302398cecb9SXiaojuan Yang     uint64_t CSR_ESTAT;
303398cecb9SXiaojuan Yang     uint64_t CSR_ERA;
304398cecb9SXiaojuan Yang     uint64_t CSR_BADV;
305398cecb9SXiaojuan Yang     uint64_t CSR_BADI;
306398cecb9SXiaojuan Yang     uint64_t CSR_EENTRY;
307398cecb9SXiaojuan Yang     uint64_t CSR_TLBIDX;
308398cecb9SXiaojuan Yang     uint64_t CSR_TLBEHI;
309398cecb9SXiaojuan Yang     uint64_t CSR_TLBELO0;
310398cecb9SXiaojuan Yang     uint64_t CSR_TLBELO1;
311398cecb9SXiaojuan Yang     uint64_t CSR_ASID;
312398cecb9SXiaojuan Yang     uint64_t CSR_PGDL;
313398cecb9SXiaojuan Yang     uint64_t CSR_PGDH;
314398cecb9SXiaojuan Yang     uint64_t CSR_PGD;
315398cecb9SXiaojuan Yang     uint64_t CSR_PWCL;
316398cecb9SXiaojuan Yang     uint64_t CSR_PWCH;
317398cecb9SXiaojuan Yang     uint64_t CSR_STLBPS;
318398cecb9SXiaojuan Yang     uint64_t CSR_RVACFG;
319398cecb9SXiaojuan Yang     uint64_t CSR_PRCFG1;
320398cecb9SXiaojuan Yang     uint64_t CSR_PRCFG2;
321398cecb9SXiaojuan Yang     uint64_t CSR_PRCFG3;
322398cecb9SXiaojuan Yang     uint64_t CSR_SAVE[16];
323398cecb9SXiaojuan Yang     uint64_t CSR_TID;
324398cecb9SXiaojuan Yang     uint64_t CSR_TCFG;
325398cecb9SXiaojuan Yang     uint64_t CSR_TVAL;
326398cecb9SXiaojuan Yang     uint64_t CSR_CNTC;
327398cecb9SXiaojuan Yang     uint64_t CSR_TICLR;
328398cecb9SXiaojuan Yang     uint64_t CSR_LLBCTL;
329398cecb9SXiaojuan Yang     uint64_t CSR_IMPCTL1;
330398cecb9SXiaojuan Yang     uint64_t CSR_IMPCTL2;
331398cecb9SXiaojuan Yang     uint64_t CSR_TLBRENTRY;
332398cecb9SXiaojuan Yang     uint64_t CSR_TLBRBADV;
333398cecb9SXiaojuan Yang     uint64_t CSR_TLBRERA;
334398cecb9SXiaojuan Yang     uint64_t CSR_TLBRSAVE;
335398cecb9SXiaojuan Yang     uint64_t CSR_TLBRELO0;
336398cecb9SXiaojuan Yang     uint64_t CSR_TLBRELO1;
337398cecb9SXiaojuan Yang     uint64_t CSR_TLBREHI;
338398cecb9SXiaojuan Yang     uint64_t CSR_TLBRPRMD;
339398cecb9SXiaojuan Yang     uint64_t CSR_MERRCTL;
340398cecb9SXiaojuan Yang     uint64_t CSR_MERRINFO1;
341398cecb9SXiaojuan Yang     uint64_t CSR_MERRINFO2;
342398cecb9SXiaojuan Yang     uint64_t CSR_MERRENTRY;
343398cecb9SXiaojuan Yang     uint64_t CSR_MERRERA;
344398cecb9SXiaojuan Yang     uint64_t CSR_MERRSAVE;
345398cecb9SXiaojuan Yang     uint64_t CSR_CTAG;
346398cecb9SXiaojuan Yang     uint64_t CSR_DMW[4];
347398cecb9SXiaojuan Yang     uint64_t CSR_DBG;
348398cecb9SXiaojuan Yang     uint64_t CSR_DERA;
349398cecb9SXiaojuan Yang     uint64_t CSR_DSAVE;
350c34ad459SThomas Huth     uint64_t CSR_CPUID;
3517e1c521eSXiaojuan Yang 
3520093b9a5SSong Gao #ifndef CONFIG_USER_ONLY
3537e1c521eSXiaojuan Yang     LoongArchTLB  tlb[LOONGARCH_TLB_MAX];
354f84a2aacSXiaojuan Yang 
355f84a2aacSXiaojuan Yang     AddressSpace address_space_iocsr;
356f84a2aacSXiaojuan Yang     MemoryRegion system_iocsr;
357f84a2aacSXiaojuan Yang     MemoryRegion iocsr_mem;
3586a6f26f4SXiaojuan Yang     bool load_elf;
3596a6f26f4SXiaojuan Yang     uint64_t elf_address;
360758a7475STianrui Zhao     /* Store ipistate to access from this struct */
361758a7475STianrui Zhao     DeviceState *ipistate;
3620093b9a5SSong Gao #endif
363228021f0SSong Gao } CPULoongArchState;
364228021f0SSong Gao 
365228021f0SSong Gao /**
366228021f0SSong Gao  * LoongArchCPU:
367228021f0SSong Gao  * @env: #CPULoongArchState
368228021f0SSong Gao  *
369228021f0SSong Gao  * A LoongArch CPU.
370228021f0SSong Gao  */
371228021f0SSong Gao struct ArchCPU {
372228021f0SSong Gao     /*< private >*/
373228021f0SSong Gao     CPUState parent_obj;
374228021f0SSong Gao     /*< public >*/
375228021f0SSong Gao 
376228021f0SSong Gao     CPUNegativeOffsetState neg;
377228021f0SSong Gao     CPULoongArchState env;
378dd615fa4SXiaojuan Yang     QEMUTimer timer;
379*14f21f67SBibo Mao     uint32_t  phy_id;
380fda3f15bSXiaojuan Yang 
381fda3f15bSXiaojuan Yang     /* 'compatible' string for this CPU for Linux device trees */
382fda3f15bSXiaojuan Yang     const char *dtb_compatible;
383228021f0SSong Gao };
384228021f0SSong Gao 
385228021f0SSong Gao #define TYPE_LOONGARCH_CPU "loongarch-cpu"
3866cbba3e9SJiajie Chen #define TYPE_LOONGARCH32_CPU "loongarch32-cpu"
387146f2354SPhilippe Mathieu-Daudé #define TYPE_LOONGARCH64_CPU "loongarch64-cpu"
388228021f0SSong Gao 
389228021f0SSong Gao OBJECT_DECLARE_CPU_TYPE(LoongArchCPU, LoongArchCPUClass,
390228021f0SSong Gao                         LOONGARCH_CPU)
391228021f0SSong Gao 
392228021f0SSong Gao /**
393228021f0SSong Gao  * LoongArchCPUClass:
394228021f0SSong Gao  * @parent_realize: The parent class' realize handler.
395f78b49aeSPeter Maydell  * @parent_phases: The parent class' reset phase handlers.
396228021f0SSong Gao  *
397228021f0SSong Gao  * A LoongArch CPU model.
398228021f0SSong Gao  */
399228021f0SSong Gao struct LoongArchCPUClass {
400228021f0SSong Gao     /*< private >*/
401228021f0SSong Gao     CPUClass parent_class;
402228021f0SSong Gao     /*< public >*/
403228021f0SSong Gao 
404228021f0SSong Gao     DeviceRealize parent_realize;
405f78b49aeSPeter Maydell     ResettablePhases parent_phases;
406228021f0SSong Gao };
407228021f0SSong Gao 
4087e1c521eSXiaojuan Yang /*
4097e1c521eSXiaojuan Yang  * LoongArch CPUs has 4 privilege levels.
4107e1c521eSXiaojuan Yang  * 0 for kernel mode, 3 for user mode.
4117e1c521eSXiaojuan Yang  * Define an extra index for DA(direct addressing) mode.
4127e1c521eSXiaojuan Yang  */
413c8885b88SRui Wang #define MMU_PLV_KERNEL   0
414c8885b88SRui Wang #define MMU_PLV_USER     3
415c8885b88SRui Wang #define MMU_IDX_KERNEL   MMU_PLV_KERNEL
416c8885b88SRui Wang #define MMU_IDX_USER     MMU_PLV_USER
417c8885b88SRui Wang #define MMU_IDX_DA       4
4187e1c521eSXiaojuan Yang 
4197e1c521eSXiaojuan Yang static inline int cpu_mmu_index(CPULoongArchState *env, bool ifetch)
4207e1c521eSXiaojuan Yang {
4210093b9a5SSong Gao #ifdef CONFIG_USER_ONLY
422c8885b88SRui Wang     return MMU_IDX_USER;
4230093b9a5SSong Gao #else
424c8885b88SRui Wang     if (FIELD_EX64(env->CSR_CRMD, CSR_CRMD, PG)) {
4257e1c521eSXiaojuan Yang         return FIELD_EX64(env->CSR_CRMD, CSR_CRMD, PLV);
426c8885b88SRui Wang     }
427c8885b88SRui Wang     return MMU_IDX_DA;
4280093b9a5SSong Gao #endif
4297e1c521eSXiaojuan Yang }
4307e1c521eSXiaojuan Yang 
43119f82a4aSJiajie Chen static inline bool is_la64(CPULoongArchState *env)
43219f82a4aSJiajie Chen {
43319f82a4aSJiajie Chen     return FIELD_EX32(env->cpucfg[1], CPUCFG1, ARCH) == CPUCFG1_ARCH_LA64;
43419f82a4aSJiajie Chen }
43519f82a4aSJiajie Chen 
43639665820SJiajie Chen static inline bool is_va32(CPULoongArchState *env)
43739665820SJiajie Chen {
43839665820SJiajie Chen     /* VA32 if !LA64 or VA32L[1-3] */
43939665820SJiajie Chen     bool va32 = !is_la64(env);
44039665820SJiajie Chen     uint64_t plv = FIELD_EX64(env->CSR_CRMD, CSR_CRMD, PLV);
44139665820SJiajie Chen     if (plv >= 1 && (FIELD_EX64(env->CSR_MISC, CSR_MISC, VA32) & (1 << plv))) {
44239665820SJiajie Chen         va32 = true;
44339665820SJiajie Chen     }
44439665820SJiajie Chen     return va32;
44539665820SJiajie Chen }
44639665820SJiajie Chen 
4472f6478ffSJiajie Chen static inline void set_pc(CPULoongArchState *env, uint64_t value)
4482f6478ffSJiajie Chen {
4497033c0e6SJiajie Chen     if (is_va32(env)) {
4507033c0e6SJiajie Chen         env->pc = (uint32_t)value;
4517033c0e6SJiajie Chen     } else {
4522f6478ffSJiajie Chen         env->pc = value;
4532f6478ffSJiajie Chen     }
4547033c0e6SJiajie Chen }
4552f6478ffSJiajie Chen 
456b4bda200SRui Wang /*
457b4bda200SRui Wang  * LoongArch CPUs hardware flags.
458b4bda200SRui Wang  */
459b4bda200SRui Wang #define HW_FLAGS_PLV_MASK   R_CSR_CRMD_PLV_MASK  /* 0x03 */
460b4bda200SRui Wang #define HW_FLAGS_CRMD_PG    R_CSR_CRMD_PG_MASK   /* 0x10 */
4612419978cSRui Wang #define HW_FLAGS_EUEN_FPE   0x04
462a3f3db5cSSong Gao #define HW_FLAGS_EUEN_SXE   0x08
46339665820SJiajie Chen #define HW_FLAGS_VA32       0x20
464b4bda200SRui Wang 
465bb5de525SAnton Johansson static inline void cpu_get_tb_cpu_state(CPULoongArchState *env, vaddr *pc,
466bb5de525SAnton Johansson                                         uint64_t *cs_base, uint32_t *flags)
4677e1c521eSXiaojuan Yang {
4687e1c521eSXiaojuan Yang     *pc = env->pc;
4697e1c521eSXiaojuan Yang     *cs_base = 0;
470b4bda200SRui Wang     *flags = env->CSR_CRMD & (R_CSR_CRMD_PLV_MASK | R_CSR_CRMD_PG_MASK);
4712419978cSRui Wang     *flags |= FIELD_EX64(env->CSR_EUEN, CSR_EUEN, FPE) * HW_FLAGS_EUEN_FPE;
472a3f3db5cSSong Gao     *flags |= FIELD_EX64(env->CSR_EUEN, CSR_EUEN, SXE) * HW_FLAGS_EUEN_SXE;
47339665820SJiajie Chen     *flags |= is_va32(env) * HW_FLAGS_VA32;
4747e1c521eSXiaojuan Yang }
4757e1c521eSXiaojuan Yang 
476228021f0SSong Gao void loongarch_cpu_list(void);
477228021f0SSong Gao 
478228021f0SSong Gao #define cpu_list loongarch_cpu_list
479228021f0SSong Gao 
480228021f0SSong Gao #include "exec/cpu-all.h"
481228021f0SSong Gao 
482228021f0SSong Gao #define LOONGARCH_CPU_TYPE_SUFFIX "-" TYPE_LOONGARCH_CPU
483228021f0SSong Gao #define LOONGARCH_CPU_TYPE_NAME(model) model LOONGARCH_CPU_TYPE_SUFFIX
484228021f0SSong Gao #define CPU_RESOLVING_TYPE TYPE_LOONGARCH_CPU
485228021f0SSong Gao 
486228021f0SSong Gao #endif /* LOONGARCH_CPU_H */
487