1eaa728eeSbellard /* 210774999SBlue Swirl * x86 segmentation related helpers: 310774999SBlue Swirl * TSS, interrupts, system calls, jumps and call/task gates, descriptors 4eaa728eeSbellard * 5eaa728eeSbellard * Copyright (c) 2003 Fabrice Bellard 6eaa728eeSbellard * 7eaa728eeSbellard * This library is free software; you can redistribute it and/or 8eaa728eeSbellard * modify it under the terms of the GNU Lesser General Public 9eaa728eeSbellard * License as published by the Free Software Foundation; either 10d9ff33adSChetan Pant * version 2.1 of the License, or (at your option) any later version. 11eaa728eeSbellard * 12eaa728eeSbellard * This library is distributed in the hope that it will be useful, 13eaa728eeSbellard * but WITHOUT ANY WARRANTY; without even the implied warranty of 14eaa728eeSbellard * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15eaa728eeSbellard * Lesser General Public License for more details. 16eaa728eeSbellard * 17eaa728eeSbellard * You should have received a copy of the GNU Lesser General Public 188167ee88SBlue Swirl * License along with this library; if not, see <http://www.gnu.org/licenses/>. 19eaa728eeSbellard */ 2083dae095SPaolo Bonzini 21b6a0aa05SPeter Maydell #include "qemu/osdep.h" 223e457172SBlue Swirl #include "cpu.h" 231de7afc9SPaolo Bonzini #include "qemu/log.h" 242ef6175aSRichard Henderson #include "exec/helper-proto.h" 2563c91552SPaolo Bonzini #include "exec/exec-all.h" 26f08b6170SPaolo Bonzini #include "exec/cpu_ldst.h" 27508127e2SPaolo Bonzini #include "exec/log.h" 28ed69e831SClaudio Fontana #include "helper-tcg.h" 2930493a03SClaudio Fontana #include "seg_helper.h" 308a201bd4SPaolo Bonzini 3150fcc7cbSGareth Webb int get_pg_mode(CPUX86State *env) 3250fcc7cbSGareth Webb { 3350fcc7cbSGareth Webb int pg_mode = 0; 3450fcc7cbSGareth Webb if (!(env->cr[0] & CR0_PG_MASK)) { 3550fcc7cbSGareth Webb return 0; 3650fcc7cbSGareth Webb } 3750fcc7cbSGareth Webb if (env->cr[0] & CR0_WP_MASK) { 3850fcc7cbSGareth Webb pg_mode |= PG_MODE_WP; 3950fcc7cbSGareth Webb } 4050fcc7cbSGareth Webb if (env->cr[4] & CR4_PAE_MASK) { 4150fcc7cbSGareth Webb pg_mode |= PG_MODE_PAE; 4250fcc7cbSGareth Webb if (env->efer & MSR_EFER_NXE) { 4350fcc7cbSGareth Webb pg_mode |= PG_MODE_NXE; 4450fcc7cbSGareth Webb } 4550fcc7cbSGareth Webb } 4650fcc7cbSGareth Webb if (env->cr[4] & CR4_PSE_MASK) { 4750fcc7cbSGareth Webb pg_mode |= PG_MODE_PSE; 4850fcc7cbSGareth Webb } 4950fcc7cbSGareth Webb if (env->cr[4] & CR4_SMEP_MASK) { 5050fcc7cbSGareth Webb pg_mode |= PG_MODE_SMEP; 5150fcc7cbSGareth Webb } 5250fcc7cbSGareth Webb if (env->hflags & HF_LMA_MASK) { 5350fcc7cbSGareth Webb pg_mode |= PG_MODE_LMA; 5450fcc7cbSGareth Webb if (env->cr[4] & CR4_PKE_MASK) { 5550fcc7cbSGareth Webb pg_mode |= PG_MODE_PKE; 5650fcc7cbSGareth Webb } 5750fcc7cbSGareth Webb if (env->cr[4] & CR4_PKS_MASK) { 5850fcc7cbSGareth Webb pg_mode |= PG_MODE_PKS; 5950fcc7cbSGareth Webb } 6050fcc7cbSGareth Webb if (env->cr[4] & CR4_LA57_MASK) { 6150fcc7cbSGareth Webb pg_mode |= PG_MODE_LA57; 6250fcc7cbSGareth Webb } 6350fcc7cbSGareth Webb } 6450fcc7cbSGareth Webb return pg_mode; 6550fcc7cbSGareth Webb } 6650fcc7cbSGareth Webb 67eaa728eeSbellard /* return non zero if error */ 68100ec099SPavel Dovgalyuk static inline int load_segment_ra(CPUX86State *env, uint32_t *e1_ptr, 69100ec099SPavel Dovgalyuk uint32_t *e2_ptr, int selector, 70100ec099SPavel Dovgalyuk uintptr_t retaddr) 71eaa728eeSbellard { 72eaa728eeSbellard SegmentCache *dt; 73eaa728eeSbellard int index; 74eaa728eeSbellard target_ulong ptr; 75eaa728eeSbellard 7620054ef0SBlue Swirl if (selector & 0x4) { 77eaa728eeSbellard dt = &env->ldt; 7820054ef0SBlue Swirl } else { 79eaa728eeSbellard dt = &env->gdt; 8020054ef0SBlue Swirl } 81eaa728eeSbellard index = selector & ~7; 8220054ef0SBlue Swirl if ((index + 7) > dt->limit) { 83eaa728eeSbellard return -1; 8420054ef0SBlue Swirl } 85eaa728eeSbellard ptr = dt->base + index; 86100ec099SPavel Dovgalyuk *e1_ptr = cpu_ldl_kernel_ra(env, ptr, retaddr); 87100ec099SPavel Dovgalyuk *e2_ptr = cpu_ldl_kernel_ra(env, ptr + 4, retaddr); 88eaa728eeSbellard return 0; 89eaa728eeSbellard } 90eaa728eeSbellard 91100ec099SPavel Dovgalyuk static inline int load_segment(CPUX86State *env, uint32_t *e1_ptr, 92100ec099SPavel Dovgalyuk uint32_t *e2_ptr, int selector) 93100ec099SPavel Dovgalyuk { 94100ec099SPavel Dovgalyuk return load_segment_ra(env, e1_ptr, e2_ptr, selector, 0); 95100ec099SPavel Dovgalyuk } 96100ec099SPavel Dovgalyuk 97eaa728eeSbellard static inline unsigned int get_seg_limit(uint32_t e1, uint32_t e2) 98eaa728eeSbellard { 99eaa728eeSbellard unsigned int limit; 10020054ef0SBlue Swirl 101eaa728eeSbellard limit = (e1 & 0xffff) | (e2 & 0x000f0000); 10220054ef0SBlue Swirl if (e2 & DESC_G_MASK) { 103eaa728eeSbellard limit = (limit << 12) | 0xfff; 10420054ef0SBlue Swirl } 105eaa728eeSbellard return limit; 106eaa728eeSbellard } 107eaa728eeSbellard 108eaa728eeSbellard static inline uint32_t get_seg_base(uint32_t e1, uint32_t e2) 109eaa728eeSbellard { 11020054ef0SBlue Swirl return (e1 >> 16) | ((e2 & 0xff) << 16) | (e2 & 0xff000000); 111eaa728eeSbellard } 112eaa728eeSbellard 11320054ef0SBlue Swirl static inline void load_seg_cache_raw_dt(SegmentCache *sc, uint32_t e1, 11420054ef0SBlue Swirl uint32_t e2) 115eaa728eeSbellard { 116eaa728eeSbellard sc->base = get_seg_base(e1, e2); 117eaa728eeSbellard sc->limit = get_seg_limit(e1, e2); 118eaa728eeSbellard sc->flags = e2; 119eaa728eeSbellard } 120eaa728eeSbellard 121eaa728eeSbellard /* init the segment cache in vm86 mode. */ 1222999a0b2SBlue Swirl static inline void load_seg_vm(CPUX86State *env, int seg, int selector) 123eaa728eeSbellard { 124eaa728eeSbellard selector &= 0xffff; 125b98dbc90SPaolo Bonzini 126b98dbc90SPaolo Bonzini cpu_x86_load_seg_cache(env, seg, selector, (selector << 4), 0xffff, 127b98dbc90SPaolo Bonzini DESC_P_MASK | DESC_S_MASK | DESC_W_MASK | 128b98dbc90SPaolo Bonzini DESC_A_MASK | (3 << DESC_DPL_SHIFT)); 129eaa728eeSbellard } 130eaa728eeSbellard 1312999a0b2SBlue Swirl static inline void get_ss_esp_from_tss(CPUX86State *env, uint32_t *ss_ptr, 132100ec099SPavel Dovgalyuk uint32_t *esp_ptr, int dpl, 133100ec099SPavel Dovgalyuk uintptr_t retaddr) 134eaa728eeSbellard { 1356aa9e42fSRichard Henderson X86CPU *cpu = env_archcpu(env); 136eaa728eeSbellard int type, index, shift; 137eaa728eeSbellard 138eaa728eeSbellard #if 0 139eaa728eeSbellard { 140eaa728eeSbellard int i; 141eaa728eeSbellard printf("TR: base=%p limit=%x\n", env->tr.base, env->tr.limit); 142eaa728eeSbellard for (i = 0; i < env->tr.limit; i++) { 143eaa728eeSbellard printf("%02x ", env->tr.base[i]); 14420054ef0SBlue Swirl if ((i & 7) == 7) { 14520054ef0SBlue Swirl printf("\n"); 14620054ef0SBlue Swirl } 147eaa728eeSbellard } 148eaa728eeSbellard printf("\n"); 149eaa728eeSbellard } 150eaa728eeSbellard #endif 151eaa728eeSbellard 15220054ef0SBlue Swirl if (!(env->tr.flags & DESC_P_MASK)) { 153a47dddd7SAndreas Färber cpu_abort(CPU(cpu), "invalid tss"); 15420054ef0SBlue Swirl } 155eaa728eeSbellard type = (env->tr.flags >> DESC_TYPE_SHIFT) & 0xf; 15620054ef0SBlue Swirl if ((type & 7) != 1) { 157a47dddd7SAndreas Färber cpu_abort(CPU(cpu), "invalid tss type"); 15820054ef0SBlue Swirl } 159eaa728eeSbellard shift = type >> 3; 160eaa728eeSbellard index = (dpl * 4 + 2) << shift; 16120054ef0SBlue Swirl if (index + (4 << shift) - 1 > env->tr.limit) { 162100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, env->tr.selector & 0xfffc, retaddr); 16320054ef0SBlue Swirl } 164eaa728eeSbellard if (shift == 0) { 165100ec099SPavel Dovgalyuk *esp_ptr = cpu_lduw_kernel_ra(env, env->tr.base + index, retaddr); 166100ec099SPavel Dovgalyuk *ss_ptr = cpu_lduw_kernel_ra(env, env->tr.base + index + 2, retaddr); 167eaa728eeSbellard } else { 168100ec099SPavel Dovgalyuk *esp_ptr = cpu_ldl_kernel_ra(env, env->tr.base + index, retaddr); 169100ec099SPavel Dovgalyuk *ss_ptr = cpu_lduw_kernel_ra(env, env->tr.base + index + 4, retaddr); 170eaa728eeSbellard } 171eaa728eeSbellard } 172eaa728eeSbellard 173c117e5b1SPhilippe Mathieu-Daudé static void tss_load_seg(CPUX86State *env, X86Seg seg_reg, int selector, 174c117e5b1SPhilippe Mathieu-Daudé int cpl, uintptr_t retaddr) 175eaa728eeSbellard { 176eaa728eeSbellard uint32_t e1, e2; 177d3b54918SPaolo Bonzini int rpl, dpl; 178eaa728eeSbellard 179eaa728eeSbellard if ((selector & 0xfffc) != 0) { 180100ec099SPavel Dovgalyuk if (load_segment_ra(env, &e1, &e2, selector, retaddr) != 0) { 181100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr); 18220054ef0SBlue Swirl } 18320054ef0SBlue Swirl if (!(e2 & DESC_S_MASK)) { 184100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr); 18520054ef0SBlue Swirl } 186eaa728eeSbellard rpl = selector & 3; 187eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 188eaa728eeSbellard if (seg_reg == R_CS) { 18920054ef0SBlue Swirl if (!(e2 & DESC_CS_MASK)) { 190100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr); 19120054ef0SBlue Swirl } 19220054ef0SBlue Swirl if (dpl != rpl) { 193100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr); 19420054ef0SBlue Swirl } 195eaa728eeSbellard } else if (seg_reg == R_SS) { 196eaa728eeSbellard /* SS must be writable data */ 19720054ef0SBlue Swirl if ((e2 & DESC_CS_MASK) || !(e2 & DESC_W_MASK)) { 198100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr); 19920054ef0SBlue Swirl } 20020054ef0SBlue Swirl if (dpl != cpl || dpl != rpl) { 201100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr); 20220054ef0SBlue Swirl } 203eaa728eeSbellard } else { 204eaa728eeSbellard /* not readable code */ 20520054ef0SBlue Swirl if ((e2 & DESC_CS_MASK) && !(e2 & DESC_R_MASK)) { 206100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr); 20720054ef0SBlue Swirl } 208eaa728eeSbellard /* if data or non conforming code, checks the rights */ 209eaa728eeSbellard if (((e2 >> DESC_TYPE_SHIFT) & 0xf) < 12) { 21020054ef0SBlue Swirl if (dpl < cpl || dpl < rpl) { 211100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr); 212eaa728eeSbellard } 213eaa728eeSbellard } 21420054ef0SBlue Swirl } 21520054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 216100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, selector & 0xfffc, retaddr); 21720054ef0SBlue Swirl } 218eaa728eeSbellard cpu_x86_load_seg_cache(env, seg_reg, selector, 219eaa728eeSbellard get_seg_base(e1, e2), 220eaa728eeSbellard get_seg_limit(e1, e2), 221eaa728eeSbellard e2); 222eaa728eeSbellard } else { 22320054ef0SBlue Swirl if (seg_reg == R_SS || seg_reg == R_CS) { 224100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr); 225eaa728eeSbellard } 226eaa728eeSbellard } 22720054ef0SBlue Swirl } 228eaa728eeSbellard 229*a9089859SPaolo Bonzini static void tss_set_busy(CPUX86State *env, int tss_selector, bool value, 230*a9089859SPaolo Bonzini uintptr_t retaddr) 231*a9089859SPaolo Bonzini { 232*a9089859SPaolo Bonzini target_ulong ptr = env->gdt.base + (env->tr.selector & ~7); 233*a9089859SPaolo Bonzini uint32_t e2 = cpu_ldl_kernel_ra(env, ptr + 4, retaddr); 234*a9089859SPaolo Bonzini 235*a9089859SPaolo Bonzini if (value) { 236*a9089859SPaolo Bonzini e2 |= DESC_TSS_BUSY_MASK; 237*a9089859SPaolo Bonzini } else { 238*a9089859SPaolo Bonzini e2 &= ~DESC_TSS_BUSY_MASK; 239*a9089859SPaolo Bonzini } 240*a9089859SPaolo Bonzini 241*a9089859SPaolo Bonzini cpu_stl_kernel_ra(env, ptr + 4, e2, retaddr); 242*a9089859SPaolo Bonzini } 243*a9089859SPaolo Bonzini 244eaa728eeSbellard #define SWITCH_TSS_JMP 0 245eaa728eeSbellard #define SWITCH_TSS_IRET 1 246eaa728eeSbellard #define SWITCH_TSS_CALL 2 247eaa728eeSbellard 248eaa728eeSbellard /* XXX: restore CPU state in registers (PowerPC case) */ 249100ec099SPavel Dovgalyuk static void switch_tss_ra(CPUX86State *env, int tss_selector, 250eaa728eeSbellard uint32_t e1, uint32_t e2, int source, 251100ec099SPavel Dovgalyuk uint32_t next_eip, uintptr_t retaddr) 252eaa728eeSbellard { 253eaa728eeSbellard int tss_limit, tss_limit_max, type, old_tss_limit_max, old_type, v1, v2, i; 254eaa728eeSbellard target_ulong tss_base; 255eaa728eeSbellard uint32_t new_regs[8], new_segs[6]; 256eaa728eeSbellard uint32_t new_eflags, new_eip, new_cr3, new_ldt, new_trap; 257eaa728eeSbellard uint32_t old_eflags, eflags_mask; 258eaa728eeSbellard SegmentCache *dt; 259eaa728eeSbellard int index; 260eaa728eeSbellard target_ulong ptr; 261eaa728eeSbellard 262eaa728eeSbellard type = (e2 >> DESC_TYPE_SHIFT) & 0xf; 26320054ef0SBlue Swirl LOG_PCALL("switch_tss: sel=0x%04x type=%d src=%d\n", tss_selector, type, 26420054ef0SBlue Swirl source); 265eaa728eeSbellard 266eaa728eeSbellard /* if task gate, we read the TSS segment and we load it */ 267eaa728eeSbellard if (type == 5) { 26820054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 269100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, tss_selector & 0xfffc, retaddr); 27020054ef0SBlue Swirl } 271eaa728eeSbellard tss_selector = e1 >> 16; 27220054ef0SBlue Swirl if (tss_selector & 4) { 273100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, tss_selector & 0xfffc, retaddr); 27420054ef0SBlue Swirl } 275100ec099SPavel Dovgalyuk if (load_segment_ra(env, &e1, &e2, tss_selector, retaddr) != 0) { 276100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, tss_selector & 0xfffc, retaddr); 277eaa728eeSbellard } 27820054ef0SBlue Swirl if (e2 & DESC_S_MASK) { 279100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, tss_selector & 0xfffc, retaddr); 28020054ef0SBlue Swirl } 28120054ef0SBlue Swirl type = (e2 >> DESC_TYPE_SHIFT) & 0xf; 28220054ef0SBlue Swirl if ((type & 7) != 1) { 283100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, tss_selector & 0xfffc, retaddr); 28420054ef0SBlue Swirl } 28520054ef0SBlue Swirl } 286eaa728eeSbellard 28720054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 288100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, tss_selector & 0xfffc, retaddr); 28920054ef0SBlue Swirl } 290eaa728eeSbellard 29120054ef0SBlue Swirl if (type & 8) { 292eaa728eeSbellard tss_limit_max = 103; 29320054ef0SBlue Swirl } else { 294eaa728eeSbellard tss_limit_max = 43; 29520054ef0SBlue Swirl } 296eaa728eeSbellard tss_limit = get_seg_limit(e1, e2); 297eaa728eeSbellard tss_base = get_seg_base(e1, e2); 298eaa728eeSbellard if ((tss_selector & 4) != 0 || 29920054ef0SBlue Swirl tss_limit < tss_limit_max) { 300100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, tss_selector & 0xfffc, retaddr); 30120054ef0SBlue Swirl } 302eaa728eeSbellard old_type = (env->tr.flags >> DESC_TYPE_SHIFT) & 0xf; 30320054ef0SBlue Swirl if (old_type & 8) { 304eaa728eeSbellard old_tss_limit_max = 103; 30520054ef0SBlue Swirl } else { 306eaa728eeSbellard old_tss_limit_max = 43; 30720054ef0SBlue Swirl } 308eaa728eeSbellard 309eaa728eeSbellard /* read all the registers from the new TSS */ 310eaa728eeSbellard if (type & 8) { 311eaa728eeSbellard /* 32 bit */ 312100ec099SPavel Dovgalyuk new_cr3 = cpu_ldl_kernel_ra(env, tss_base + 0x1c, retaddr); 313100ec099SPavel Dovgalyuk new_eip = cpu_ldl_kernel_ra(env, tss_base + 0x20, retaddr); 314100ec099SPavel Dovgalyuk new_eflags = cpu_ldl_kernel_ra(env, tss_base + 0x24, retaddr); 31520054ef0SBlue Swirl for (i = 0; i < 8; i++) { 316100ec099SPavel Dovgalyuk new_regs[i] = cpu_ldl_kernel_ra(env, tss_base + (0x28 + i * 4), 317100ec099SPavel Dovgalyuk retaddr); 31820054ef0SBlue Swirl } 31920054ef0SBlue Swirl for (i = 0; i < 6; i++) { 320100ec099SPavel Dovgalyuk new_segs[i] = cpu_lduw_kernel_ra(env, tss_base + (0x48 + i * 4), 321100ec099SPavel Dovgalyuk retaddr); 32220054ef0SBlue Swirl } 323100ec099SPavel Dovgalyuk new_ldt = cpu_lduw_kernel_ra(env, tss_base + 0x60, retaddr); 324100ec099SPavel Dovgalyuk new_trap = cpu_ldl_kernel_ra(env, tss_base + 0x64, retaddr); 325eaa728eeSbellard } else { 326eaa728eeSbellard /* 16 bit */ 327eaa728eeSbellard new_cr3 = 0; 328100ec099SPavel Dovgalyuk new_eip = cpu_lduw_kernel_ra(env, tss_base + 0x0e, retaddr); 329100ec099SPavel Dovgalyuk new_eflags = cpu_lduw_kernel_ra(env, tss_base + 0x10, retaddr); 33020054ef0SBlue Swirl for (i = 0; i < 8; i++) { 331a5505f6bSPaolo Bonzini new_regs[i] = cpu_lduw_kernel_ra(env, tss_base + (0x12 + i * 2), retaddr); 33220054ef0SBlue Swirl } 33320054ef0SBlue Swirl for (i = 0; i < 4; i++) { 33428f6aa11SPaolo Bonzini new_segs[i] = cpu_lduw_kernel_ra(env, tss_base + (0x22 + i * 2), 335100ec099SPavel Dovgalyuk retaddr); 33620054ef0SBlue Swirl } 337100ec099SPavel Dovgalyuk new_ldt = cpu_lduw_kernel_ra(env, tss_base + 0x2a, retaddr); 338eaa728eeSbellard new_segs[R_FS] = 0; 339eaa728eeSbellard new_segs[R_GS] = 0; 340eaa728eeSbellard new_trap = 0; 341eaa728eeSbellard } 3424581cbcdSBlue Swirl /* XXX: avoid a compiler warning, see 3434581cbcdSBlue Swirl http://support.amd.com/us/Processor_TechDocs/24593.pdf 3444581cbcdSBlue Swirl chapters 12.2.5 and 13.2.4 on how to implement TSS Trap bit */ 3454581cbcdSBlue Swirl (void)new_trap; 346eaa728eeSbellard 347eaa728eeSbellard /* NOTE: we must avoid memory exceptions during the task switch, 348eaa728eeSbellard so we make dummy accesses before */ 349eaa728eeSbellard /* XXX: it can still fail in some cases, so a bigger hack is 350eaa728eeSbellard necessary to valid the TLB after having done the accesses */ 351eaa728eeSbellard 352100ec099SPavel Dovgalyuk v1 = cpu_ldub_kernel_ra(env, env->tr.base, retaddr); 353100ec099SPavel Dovgalyuk v2 = cpu_ldub_kernel_ra(env, env->tr.base + old_tss_limit_max, retaddr); 354100ec099SPavel Dovgalyuk cpu_stb_kernel_ra(env, env->tr.base, v1, retaddr); 355100ec099SPavel Dovgalyuk cpu_stb_kernel_ra(env, env->tr.base + old_tss_limit_max, v2, retaddr); 356eaa728eeSbellard 357eaa728eeSbellard /* clear busy bit (it is restartable) */ 358eaa728eeSbellard if (source == SWITCH_TSS_JMP || source == SWITCH_TSS_IRET) { 359*a9089859SPaolo Bonzini tss_set_busy(env, env->tr.selector, 0, retaddr); 360eaa728eeSbellard } 361997ff0d9SBlue Swirl old_eflags = cpu_compute_eflags(env); 36220054ef0SBlue Swirl if (source == SWITCH_TSS_IRET) { 363eaa728eeSbellard old_eflags &= ~NT_MASK; 36420054ef0SBlue Swirl } 365eaa728eeSbellard 366eaa728eeSbellard /* save the current state in the old TSS */ 3671b627f38SPaolo Bonzini if (old_type & 8) { 368eaa728eeSbellard /* 32 bit */ 369100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, env->tr.base + 0x20, next_eip, retaddr); 370100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, env->tr.base + 0x24, old_eflags, retaddr); 371100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, env->tr.base + (0x28 + 0 * 4), env->regs[R_EAX], retaddr); 372100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, env->tr.base + (0x28 + 1 * 4), env->regs[R_ECX], retaddr); 373100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, env->tr.base + (0x28 + 2 * 4), env->regs[R_EDX], retaddr); 374100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, env->tr.base + (0x28 + 3 * 4), env->regs[R_EBX], retaddr); 375100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, env->tr.base + (0x28 + 4 * 4), env->regs[R_ESP], retaddr); 376100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, env->tr.base + (0x28 + 5 * 4), env->regs[R_EBP], retaddr); 377100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, env->tr.base + (0x28 + 6 * 4), env->regs[R_ESI], retaddr); 378100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, env->tr.base + (0x28 + 7 * 4), env->regs[R_EDI], retaddr); 37920054ef0SBlue Swirl for (i = 0; i < 6; i++) { 380100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, env->tr.base + (0x48 + i * 4), 381100ec099SPavel Dovgalyuk env->segs[i].selector, retaddr); 38220054ef0SBlue Swirl } 383eaa728eeSbellard } else { 384eaa728eeSbellard /* 16 bit */ 385100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, env->tr.base + 0x0e, next_eip, retaddr); 386100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, env->tr.base + 0x10, old_eflags, retaddr); 387100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, env->tr.base + (0x12 + 0 * 2), env->regs[R_EAX], retaddr); 388100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, env->tr.base + (0x12 + 1 * 2), env->regs[R_ECX], retaddr); 389100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, env->tr.base + (0x12 + 2 * 2), env->regs[R_EDX], retaddr); 390100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, env->tr.base + (0x12 + 3 * 2), env->regs[R_EBX], retaddr); 391100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, env->tr.base + (0x12 + 4 * 2), env->regs[R_ESP], retaddr); 392100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, env->tr.base + (0x12 + 5 * 2), env->regs[R_EBP], retaddr); 393100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, env->tr.base + (0x12 + 6 * 2), env->regs[R_ESI], retaddr); 394100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, env->tr.base + (0x12 + 7 * 2), env->regs[R_EDI], retaddr); 39520054ef0SBlue Swirl for (i = 0; i < 4; i++) { 39628f6aa11SPaolo Bonzini cpu_stw_kernel_ra(env, env->tr.base + (0x22 + i * 2), 397100ec099SPavel Dovgalyuk env->segs[i].selector, retaddr); 398eaa728eeSbellard } 39920054ef0SBlue Swirl } 400eaa728eeSbellard 401eaa728eeSbellard /* now if an exception occurs, it will occurs in the next task 402eaa728eeSbellard context */ 403eaa728eeSbellard 404eaa728eeSbellard if (source == SWITCH_TSS_CALL) { 405100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, tss_base, env->tr.selector, retaddr); 406eaa728eeSbellard new_eflags |= NT_MASK; 407eaa728eeSbellard } 408eaa728eeSbellard 409eaa728eeSbellard /* set busy bit */ 410eaa728eeSbellard if (source == SWITCH_TSS_JMP || source == SWITCH_TSS_CALL) { 411*a9089859SPaolo Bonzini tss_set_busy(env, tss_selector, 1, retaddr); 412eaa728eeSbellard } 413eaa728eeSbellard 414eaa728eeSbellard /* set the new CPU state */ 415eaa728eeSbellard /* from this point, any exception which occurs can give problems */ 416eaa728eeSbellard env->cr[0] |= CR0_TS_MASK; 417eaa728eeSbellard env->hflags |= HF_TS_MASK; 418eaa728eeSbellard env->tr.selector = tss_selector; 419eaa728eeSbellard env->tr.base = tss_base; 420eaa728eeSbellard env->tr.limit = tss_limit; 421eaa728eeSbellard env->tr.flags = e2 & ~DESC_TSS_BUSY_MASK; 422eaa728eeSbellard 423eaa728eeSbellard if ((type & 8) && (env->cr[0] & CR0_PG_MASK)) { 424eaa728eeSbellard cpu_x86_update_cr3(env, new_cr3); 425eaa728eeSbellard } 426eaa728eeSbellard 427eaa728eeSbellard /* load all registers without an exception, then reload them with 428eaa728eeSbellard possible exception */ 429eaa728eeSbellard env->eip = new_eip; 430eaa728eeSbellard eflags_mask = TF_MASK | AC_MASK | ID_MASK | 431eaa728eeSbellard IF_MASK | IOPL_MASK | VM_MASK | RF_MASK | NT_MASK; 432a5505f6bSPaolo Bonzini if (type & 8) { 433997ff0d9SBlue Swirl cpu_load_eflags(env, new_eflags, eflags_mask); 434a5505f6bSPaolo Bonzini for (i = 0; i < 8; i++) { 435a5505f6bSPaolo Bonzini env->regs[i] = new_regs[i]; 436a5505f6bSPaolo Bonzini } 437a5505f6bSPaolo Bonzini } else { 438a5505f6bSPaolo Bonzini cpu_load_eflags(env, new_eflags, eflags_mask & 0xffff); 439a5505f6bSPaolo Bonzini for (i = 0; i < 8; i++) { 440a5505f6bSPaolo Bonzini env->regs[i] = (env->regs[i] & 0xffff0000) | new_regs[i]; 441a5505f6bSPaolo Bonzini } 442a5505f6bSPaolo Bonzini } 443eaa728eeSbellard if (new_eflags & VM_MASK) { 44420054ef0SBlue Swirl for (i = 0; i < 6; i++) { 4452999a0b2SBlue Swirl load_seg_vm(env, i, new_segs[i]); 44620054ef0SBlue Swirl } 447eaa728eeSbellard } else { 448eaa728eeSbellard /* first just selectors as the rest may trigger exceptions */ 44920054ef0SBlue Swirl for (i = 0; i < 6; i++) { 450eaa728eeSbellard cpu_x86_load_seg_cache(env, i, new_segs[i], 0, 0, 0); 451eaa728eeSbellard } 45220054ef0SBlue Swirl } 453eaa728eeSbellard 454eaa728eeSbellard env->ldt.selector = new_ldt & ~4; 455eaa728eeSbellard env->ldt.base = 0; 456eaa728eeSbellard env->ldt.limit = 0; 457eaa728eeSbellard env->ldt.flags = 0; 458eaa728eeSbellard 459eaa728eeSbellard /* load the LDT */ 46020054ef0SBlue Swirl if (new_ldt & 4) { 461100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, new_ldt & 0xfffc, retaddr); 46220054ef0SBlue Swirl } 463eaa728eeSbellard 464eaa728eeSbellard if ((new_ldt & 0xfffc) != 0) { 465eaa728eeSbellard dt = &env->gdt; 466eaa728eeSbellard index = new_ldt & ~7; 46720054ef0SBlue Swirl if ((index + 7) > dt->limit) { 468100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, new_ldt & 0xfffc, retaddr); 46920054ef0SBlue Swirl } 470eaa728eeSbellard ptr = dt->base + index; 471100ec099SPavel Dovgalyuk e1 = cpu_ldl_kernel_ra(env, ptr, retaddr); 472100ec099SPavel Dovgalyuk e2 = cpu_ldl_kernel_ra(env, ptr + 4, retaddr); 47320054ef0SBlue Swirl if ((e2 & DESC_S_MASK) || ((e2 >> DESC_TYPE_SHIFT) & 0xf) != 2) { 474100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, new_ldt & 0xfffc, retaddr); 47520054ef0SBlue Swirl } 47620054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 477100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, new_ldt & 0xfffc, retaddr); 47820054ef0SBlue Swirl } 479eaa728eeSbellard load_seg_cache_raw_dt(&env->ldt, e1, e2); 480eaa728eeSbellard } 481eaa728eeSbellard 482eaa728eeSbellard /* load the segments */ 483eaa728eeSbellard if (!(new_eflags & VM_MASK)) { 484d3b54918SPaolo Bonzini int cpl = new_segs[R_CS] & 3; 485100ec099SPavel Dovgalyuk tss_load_seg(env, R_CS, new_segs[R_CS], cpl, retaddr); 486100ec099SPavel Dovgalyuk tss_load_seg(env, R_SS, new_segs[R_SS], cpl, retaddr); 487100ec099SPavel Dovgalyuk tss_load_seg(env, R_ES, new_segs[R_ES], cpl, retaddr); 488100ec099SPavel Dovgalyuk tss_load_seg(env, R_DS, new_segs[R_DS], cpl, retaddr); 489100ec099SPavel Dovgalyuk tss_load_seg(env, R_FS, new_segs[R_FS], cpl, retaddr); 490100ec099SPavel Dovgalyuk tss_load_seg(env, R_GS, new_segs[R_GS], cpl, retaddr); 491eaa728eeSbellard } 492eaa728eeSbellard 493a78d0eabSliguang /* check that env->eip is in the CS segment limits */ 494eaa728eeSbellard if (new_eip > env->segs[R_CS].limit) { 495eaa728eeSbellard /* XXX: different exception if CALL? */ 496100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, 0, retaddr); 497eaa728eeSbellard } 49801df040bSaliguori 49901df040bSaliguori #ifndef CONFIG_USER_ONLY 50001df040bSaliguori /* reset local breakpoints */ 501428065ceSliguang if (env->dr[7] & DR7_LOCAL_BP_MASK) { 50293d00d0fSRichard Henderson cpu_x86_update_dr7(env, env->dr[7] & ~DR7_LOCAL_BP_MASK); 50301df040bSaliguori } 50401df040bSaliguori #endif 505eaa728eeSbellard } 506eaa728eeSbellard 507100ec099SPavel Dovgalyuk static void switch_tss(CPUX86State *env, int tss_selector, 508100ec099SPavel Dovgalyuk uint32_t e1, uint32_t e2, int source, 509100ec099SPavel Dovgalyuk uint32_t next_eip) 510100ec099SPavel Dovgalyuk { 511100ec099SPavel Dovgalyuk switch_tss_ra(env, tss_selector, e1, e2, source, next_eip, 0); 512100ec099SPavel Dovgalyuk } 513100ec099SPavel Dovgalyuk 514eaa728eeSbellard static inline unsigned int get_sp_mask(unsigned int e2) 515eaa728eeSbellard { 5160aca0605SAndrew Oates #ifdef TARGET_X86_64 5170aca0605SAndrew Oates if (e2 & DESC_L_MASK) { 5180aca0605SAndrew Oates return 0; 5190aca0605SAndrew Oates } else 5200aca0605SAndrew Oates #endif 52120054ef0SBlue Swirl if (e2 & DESC_B_MASK) { 522eaa728eeSbellard return 0xffffffff; 52320054ef0SBlue Swirl } else { 524eaa728eeSbellard return 0xffff; 525eaa728eeSbellard } 52620054ef0SBlue Swirl } 527eaa728eeSbellard 52830493a03SClaudio Fontana int exception_has_error_code(int intno) 5292ed51f5bSaliguori { 5302ed51f5bSaliguori switch (intno) { 5312ed51f5bSaliguori case 8: 5322ed51f5bSaliguori case 10: 5332ed51f5bSaliguori case 11: 5342ed51f5bSaliguori case 12: 5352ed51f5bSaliguori case 13: 5362ed51f5bSaliguori case 14: 5372ed51f5bSaliguori case 17: 5382ed51f5bSaliguori return 1; 5392ed51f5bSaliguori } 5402ed51f5bSaliguori return 0; 5412ed51f5bSaliguori } 5422ed51f5bSaliguori 543eaa728eeSbellard #ifdef TARGET_X86_64 544eaa728eeSbellard #define SET_ESP(val, sp_mask) \ 545eaa728eeSbellard do { \ 54620054ef0SBlue Swirl if ((sp_mask) == 0xffff) { \ 54708b3ded6Sliguang env->regs[R_ESP] = (env->regs[R_ESP] & ~0xffff) | \ 54808b3ded6Sliguang ((val) & 0xffff); \ 54920054ef0SBlue Swirl } else if ((sp_mask) == 0xffffffffLL) { \ 55008b3ded6Sliguang env->regs[R_ESP] = (uint32_t)(val); \ 55120054ef0SBlue Swirl } else { \ 55208b3ded6Sliguang env->regs[R_ESP] = (val); \ 55320054ef0SBlue Swirl } \ 554eaa728eeSbellard } while (0) 555eaa728eeSbellard #else 55620054ef0SBlue Swirl #define SET_ESP(val, sp_mask) \ 55720054ef0SBlue Swirl do { \ 55808b3ded6Sliguang env->regs[R_ESP] = (env->regs[R_ESP] & ~(sp_mask)) | \ 55908b3ded6Sliguang ((val) & (sp_mask)); \ 56020054ef0SBlue Swirl } while (0) 561eaa728eeSbellard #endif 562eaa728eeSbellard 563c0a04f0eSaliguori /* in 64-bit machines, this can overflow. So this segment addition macro 564c0a04f0eSaliguori * can be used to trim the value to 32-bit whenever needed */ 565c0a04f0eSaliguori #define SEG_ADDL(ssp, sp, sp_mask) ((uint32_t)((ssp) + (sp & (sp_mask)))) 566c0a04f0eSaliguori 567eaa728eeSbellard /* XXX: add a is_user flag to have proper security support */ 568100ec099SPavel Dovgalyuk #define PUSHW_RA(ssp, sp, sp_mask, val, ra) \ 569eaa728eeSbellard { \ 570eaa728eeSbellard sp -= 2; \ 571100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, (ssp) + (sp & (sp_mask)), (val), ra); \ 572eaa728eeSbellard } 573eaa728eeSbellard 574100ec099SPavel Dovgalyuk #define PUSHL_RA(ssp, sp, sp_mask, val, ra) \ 575eaa728eeSbellard { \ 576eaa728eeSbellard sp -= 4; \ 577100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, SEG_ADDL(ssp, sp, sp_mask), (uint32_t)(val), ra); \ 578eaa728eeSbellard } 579eaa728eeSbellard 580100ec099SPavel Dovgalyuk #define POPW_RA(ssp, sp, sp_mask, val, ra) \ 581eaa728eeSbellard { \ 582100ec099SPavel Dovgalyuk val = cpu_lduw_kernel_ra(env, (ssp) + (sp & (sp_mask)), ra); \ 583eaa728eeSbellard sp += 2; \ 584eaa728eeSbellard } 585eaa728eeSbellard 586100ec099SPavel Dovgalyuk #define POPL_RA(ssp, sp, sp_mask, val, ra) \ 587eaa728eeSbellard { \ 588100ec099SPavel Dovgalyuk val = (uint32_t)cpu_ldl_kernel_ra(env, SEG_ADDL(ssp, sp, sp_mask), ra); \ 589eaa728eeSbellard sp += 4; \ 590eaa728eeSbellard } 591eaa728eeSbellard 592100ec099SPavel Dovgalyuk #define PUSHW(ssp, sp, sp_mask, val) PUSHW_RA(ssp, sp, sp_mask, val, 0) 593100ec099SPavel Dovgalyuk #define PUSHL(ssp, sp, sp_mask, val) PUSHL_RA(ssp, sp, sp_mask, val, 0) 594100ec099SPavel Dovgalyuk #define POPW(ssp, sp, sp_mask, val) POPW_RA(ssp, sp, sp_mask, val, 0) 595100ec099SPavel Dovgalyuk #define POPL(ssp, sp, sp_mask, val) POPL_RA(ssp, sp, sp_mask, val, 0) 596100ec099SPavel Dovgalyuk 597eaa728eeSbellard /* protected mode interrupt */ 5982999a0b2SBlue Swirl static void do_interrupt_protected(CPUX86State *env, int intno, int is_int, 5992999a0b2SBlue Swirl int error_code, unsigned int next_eip, 6002999a0b2SBlue Swirl int is_hw) 601eaa728eeSbellard { 602eaa728eeSbellard SegmentCache *dt; 603eaa728eeSbellard target_ulong ptr, ssp; 604eaa728eeSbellard int type, dpl, selector, ss_dpl, cpl; 605eaa728eeSbellard int has_error_code, new_stack, shift; 6061c918ebaSblueswir1 uint32_t e1, e2, offset, ss = 0, esp, ss_e1 = 0, ss_e2 = 0; 607eaa728eeSbellard uint32_t old_eip, sp_mask; 60887446327SKevin O'Connor int vm86 = env->eflags & VM_MASK; 609eaa728eeSbellard 610eaa728eeSbellard has_error_code = 0; 61120054ef0SBlue Swirl if (!is_int && !is_hw) { 61220054ef0SBlue Swirl has_error_code = exception_has_error_code(intno); 61320054ef0SBlue Swirl } 61420054ef0SBlue Swirl if (is_int) { 615eaa728eeSbellard old_eip = next_eip; 61620054ef0SBlue Swirl } else { 617eaa728eeSbellard old_eip = env->eip; 61820054ef0SBlue Swirl } 619eaa728eeSbellard 620eaa728eeSbellard dt = &env->idt; 62120054ef0SBlue Swirl if (intno * 8 + 7 > dt->limit) { 62277b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, intno * 8 + 2); 62320054ef0SBlue Swirl } 624eaa728eeSbellard ptr = dt->base + intno * 8; 625329e607dSBlue Swirl e1 = cpu_ldl_kernel(env, ptr); 626329e607dSBlue Swirl e2 = cpu_ldl_kernel(env, ptr + 4); 627eaa728eeSbellard /* check gate type */ 628eaa728eeSbellard type = (e2 >> DESC_TYPE_SHIFT) & 0x1f; 629eaa728eeSbellard switch (type) { 630eaa728eeSbellard case 5: /* task gate */ 6313df1a3d0SPeter Maydell case 6: /* 286 interrupt gate */ 6323df1a3d0SPeter Maydell case 7: /* 286 trap gate */ 6333df1a3d0SPeter Maydell case 14: /* 386 interrupt gate */ 6343df1a3d0SPeter Maydell case 15: /* 386 trap gate */ 6353df1a3d0SPeter Maydell break; 6363df1a3d0SPeter Maydell default: 6373df1a3d0SPeter Maydell raise_exception_err(env, EXCP0D_GPF, intno * 8 + 2); 6383df1a3d0SPeter Maydell break; 6393df1a3d0SPeter Maydell } 6403df1a3d0SPeter Maydell dpl = (e2 >> DESC_DPL_SHIFT) & 3; 6413df1a3d0SPeter Maydell cpl = env->hflags & HF_CPL_MASK; 6423df1a3d0SPeter Maydell /* check privilege if software int */ 6433df1a3d0SPeter Maydell if (is_int && dpl < cpl) { 6443df1a3d0SPeter Maydell raise_exception_err(env, EXCP0D_GPF, intno * 8 + 2); 6453df1a3d0SPeter Maydell } 6463df1a3d0SPeter Maydell 6473df1a3d0SPeter Maydell if (type == 5) { 6483df1a3d0SPeter Maydell /* task gate */ 649eaa728eeSbellard /* must do that check here to return the correct error code */ 65020054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 65177b2bc2cSBlue Swirl raise_exception_err(env, EXCP0B_NOSEG, intno * 8 + 2); 65220054ef0SBlue Swirl } 6532999a0b2SBlue Swirl switch_tss(env, intno * 8, e1, e2, SWITCH_TSS_CALL, old_eip); 654eaa728eeSbellard if (has_error_code) { 655eaa728eeSbellard int type; 656eaa728eeSbellard uint32_t mask; 65720054ef0SBlue Swirl 658eaa728eeSbellard /* push the error code */ 659eaa728eeSbellard type = (env->tr.flags >> DESC_TYPE_SHIFT) & 0xf; 660eaa728eeSbellard shift = type >> 3; 66120054ef0SBlue Swirl if (env->segs[R_SS].flags & DESC_B_MASK) { 662eaa728eeSbellard mask = 0xffffffff; 66320054ef0SBlue Swirl } else { 664eaa728eeSbellard mask = 0xffff; 66520054ef0SBlue Swirl } 66608b3ded6Sliguang esp = (env->regs[R_ESP] - (2 << shift)) & mask; 667eaa728eeSbellard ssp = env->segs[R_SS].base + esp; 66820054ef0SBlue Swirl if (shift) { 669329e607dSBlue Swirl cpu_stl_kernel(env, ssp, error_code); 67020054ef0SBlue Swirl } else { 671329e607dSBlue Swirl cpu_stw_kernel(env, ssp, error_code); 67220054ef0SBlue Swirl } 673eaa728eeSbellard SET_ESP(esp, mask); 674eaa728eeSbellard } 675eaa728eeSbellard return; 676eaa728eeSbellard } 6773df1a3d0SPeter Maydell 6783df1a3d0SPeter Maydell /* Otherwise, trap or interrupt gate */ 6793df1a3d0SPeter Maydell 680eaa728eeSbellard /* check valid bit */ 68120054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 68277b2bc2cSBlue Swirl raise_exception_err(env, EXCP0B_NOSEG, intno * 8 + 2); 68320054ef0SBlue Swirl } 684eaa728eeSbellard selector = e1 >> 16; 685eaa728eeSbellard offset = (e2 & 0xffff0000) | (e1 & 0x0000ffff); 68620054ef0SBlue Swirl if ((selector & 0xfffc) == 0) { 68777b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, 0); 68820054ef0SBlue Swirl } 6892999a0b2SBlue Swirl if (load_segment(env, &e1, &e2, selector) != 0) { 69077b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc); 69120054ef0SBlue Swirl } 69220054ef0SBlue Swirl if (!(e2 & DESC_S_MASK) || !(e2 & (DESC_CS_MASK))) { 69377b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc); 69420054ef0SBlue Swirl } 695eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 69620054ef0SBlue Swirl if (dpl > cpl) { 69777b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc); 69820054ef0SBlue Swirl } 69920054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 70077b2bc2cSBlue Swirl raise_exception_err(env, EXCP0B_NOSEG, selector & 0xfffc); 70120054ef0SBlue Swirl } 7021110bfe6SPaolo Bonzini if (e2 & DESC_C_MASK) { 7031110bfe6SPaolo Bonzini dpl = cpl; 7041110bfe6SPaolo Bonzini } 7051110bfe6SPaolo Bonzini if (dpl < cpl) { 706eaa728eeSbellard /* to inner privilege */ 707100ec099SPavel Dovgalyuk get_ss_esp_from_tss(env, &ss, &esp, dpl, 0); 70820054ef0SBlue Swirl if ((ss & 0xfffc) == 0) { 70977b2bc2cSBlue Swirl raise_exception_err(env, EXCP0A_TSS, ss & 0xfffc); 71020054ef0SBlue Swirl } 71120054ef0SBlue Swirl if ((ss & 3) != dpl) { 71277b2bc2cSBlue Swirl raise_exception_err(env, EXCP0A_TSS, ss & 0xfffc); 71320054ef0SBlue Swirl } 7142999a0b2SBlue Swirl if (load_segment(env, &ss_e1, &ss_e2, ss) != 0) { 71577b2bc2cSBlue Swirl raise_exception_err(env, EXCP0A_TSS, ss & 0xfffc); 71620054ef0SBlue Swirl } 717eaa728eeSbellard ss_dpl = (ss_e2 >> DESC_DPL_SHIFT) & 3; 71820054ef0SBlue Swirl if (ss_dpl != dpl) { 71977b2bc2cSBlue Swirl raise_exception_err(env, EXCP0A_TSS, ss & 0xfffc); 72020054ef0SBlue Swirl } 721eaa728eeSbellard if (!(ss_e2 & DESC_S_MASK) || 722eaa728eeSbellard (ss_e2 & DESC_CS_MASK) || 72320054ef0SBlue Swirl !(ss_e2 & DESC_W_MASK)) { 72477b2bc2cSBlue Swirl raise_exception_err(env, EXCP0A_TSS, ss & 0xfffc); 72520054ef0SBlue Swirl } 72620054ef0SBlue Swirl if (!(ss_e2 & DESC_P_MASK)) { 72777b2bc2cSBlue Swirl raise_exception_err(env, EXCP0A_TSS, ss & 0xfffc); 72820054ef0SBlue Swirl } 729eaa728eeSbellard new_stack = 1; 730eaa728eeSbellard sp_mask = get_sp_mask(ss_e2); 731eaa728eeSbellard ssp = get_seg_base(ss_e1, ss_e2); 7321110bfe6SPaolo Bonzini } else { 733eaa728eeSbellard /* to same privilege */ 73487446327SKevin O'Connor if (vm86) { 73577b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc); 73620054ef0SBlue Swirl } 737eaa728eeSbellard new_stack = 0; 738eaa728eeSbellard sp_mask = get_sp_mask(env->segs[R_SS].flags); 739eaa728eeSbellard ssp = env->segs[R_SS].base; 74008b3ded6Sliguang esp = env->regs[R_ESP]; 741eaa728eeSbellard } 742eaa728eeSbellard 743eaa728eeSbellard shift = type >> 3; 744eaa728eeSbellard 745eaa728eeSbellard #if 0 746eaa728eeSbellard /* XXX: check that enough room is available */ 747eaa728eeSbellard push_size = 6 + (new_stack << 2) + (has_error_code << 1); 74887446327SKevin O'Connor if (vm86) { 749eaa728eeSbellard push_size += 8; 75020054ef0SBlue Swirl } 751eaa728eeSbellard push_size <<= shift; 752eaa728eeSbellard #endif 753eaa728eeSbellard if (shift == 1) { 754eaa728eeSbellard if (new_stack) { 75587446327SKevin O'Connor if (vm86) { 756eaa728eeSbellard PUSHL(ssp, esp, sp_mask, env->segs[R_GS].selector); 757eaa728eeSbellard PUSHL(ssp, esp, sp_mask, env->segs[R_FS].selector); 758eaa728eeSbellard PUSHL(ssp, esp, sp_mask, env->segs[R_DS].selector); 759eaa728eeSbellard PUSHL(ssp, esp, sp_mask, env->segs[R_ES].selector); 760eaa728eeSbellard } 761eaa728eeSbellard PUSHL(ssp, esp, sp_mask, env->segs[R_SS].selector); 76208b3ded6Sliguang PUSHL(ssp, esp, sp_mask, env->regs[R_ESP]); 763eaa728eeSbellard } 764997ff0d9SBlue Swirl PUSHL(ssp, esp, sp_mask, cpu_compute_eflags(env)); 765eaa728eeSbellard PUSHL(ssp, esp, sp_mask, env->segs[R_CS].selector); 766eaa728eeSbellard PUSHL(ssp, esp, sp_mask, old_eip); 767eaa728eeSbellard if (has_error_code) { 768eaa728eeSbellard PUSHL(ssp, esp, sp_mask, error_code); 769eaa728eeSbellard } 770eaa728eeSbellard } else { 771eaa728eeSbellard if (new_stack) { 77287446327SKevin O'Connor if (vm86) { 773eaa728eeSbellard PUSHW(ssp, esp, sp_mask, env->segs[R_GS].selector); 774eaa728eeSbellard PUSHW(ssp, esp, sp_mask, env->segs[R_FS].selector); 775eaa728eeSbellard PUSHW(ssp, esp, sp_mask, env->segs[R_DS].selector); 776eaa728eeSbellard PUSHW(ssp, esp, sp_mask, env->segs[R_ES].selector); 777eaa728eeSbellard } 778eaa728eeSbellard PUSHW(ssp, esp, sp_mask, env->segs[R_SS].selector); 77908b3ded6Sliguang PUSHW(ssp, esp, sp_mask, env->regs[R_ESP]); 780eaa728eeSbellard } 781997ff0d9SBlue Swirl PUSHW(ssp, esp, sp_mask, cpu_compute_eflags(env)); 782eaa728eeSbellard PUSHW(ssp, esp, sp_mask, env->segs[R_CS].selector); 783eaa728eeSbellard PUSHW(ssp, esp, sp_mask, old_eip); 784eaa728eeSbellard if (has_error_code) { 785eaa728eeSbellard PUSHW(ssp, esp, sp_mask, error_code); 786eaa728eeSbellard } 787eaa728eeSbellard } 788eaa728eeSbellard 789fd460606SKevin O'Connor /* interrupt gate clear IF mask */ 790fd460606SKevin O'Connor if ((type & 1) == 0) { 791fd460606SKevin O'Connor env->eflags &= ~IF_MASK; 792fd460606SKevin O'Connor } 793fd460606SKevin O'Connor env->eflags &= ~(TF_MASK | VM_MASK | RF_MASK | NT_MASK); 794fd460606SKevin O'Connor 795eaa728eeSbellard if (new_stack) { 79687446327SKevin O'Connor if (vm86) { 797eaa728eeSbellard cpu_x86_load_seg_cache(env, R_ES, 0, 0, 0, 0); 798eaa728eeSbellard cpu_x86_load_seg_cache(env, R_DS, 0, 0, 0, 0); 799eaa728eeSbellard cpu_x86_load_seg_cache(env, R_FS, 0, 0, 0, 0); 800eaa728eeSbellard cpu_x86_load_seg_cache(env, R_GS, 0, 0, 0, 0); 801eaa728eeSbellard } 802eaa728eeSbellard ss = (ss & ~3) | dpl; 803eaa728eeSbellard cpu_x86_load_seg_cache(env, R_SS, ss, 804eaa728eeSbellard ssp, get_seg_limit(ss_e1, ss_e2), ss_e2); 805eaa728eeSbellard } 806eaa728eeSbellard SET_ESP(esp, sp_mask); 807eaa728eeSbellard 808eaa728eeSbellard selector = (selector & ~3) | dpl; 809eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, selector, 810eaa728eeSbellard get_seg_base(e1, e2), 811eaa728eeSbellard get_seg_limit(e1, e2), 812eaa728eeSbellard e2); 813eaa728eeSbellard env->eip = offset; 814eaa728eeSbellard } 815eaa728eeSbellard 816eaa728eeSbellard #ifdef TARGET_X86_64 817eaa728eeSbellard 818100ec099SPavel Dovgalyuk #define PUSHQ_RA(sp, val, ra) \ 819eaa728eeSbellard { \ 820eaa728eeSbellard sp -= 8; \ 821100ec099SPavel Dovgalyuk cpu_stq_kernel_ra(env, sp, (val), ra); \ 822eaa728eeSbellard } 823eaa728eeSbellard 824100ec099SPavel Dovgalyuk #define POPQ_RA(sp, val, ra) \ 825eaa728eeSbellard { \ 826100ec099SPavel Dovgalyuk val = cpu_ldq_kernel_ra(env, sp, ra); \ 827eaa728eeSbellard sp += 8; \ 828eaa728eeSbellard } 829eaa728eeSbellard 830100ec099SPavel Dovgalyuk #define PUSHQ(sp, val) PUSHQ_RA(sp, val, 0) 831100ec099SPavel Dovgalyuk #define POPQ(sp, val) POPQ_RA(sp, val, 0) 832100ec099SPavel Dovgalyuk 8332999a0b2SBlue Swirl static inline target_ulong get_rsp_from_tss(CPUX86State *env, int level) 834eaa728eeSbellard { 8356aa9e42fSRichard Henderson X86CPU *cpu = env_archcpu(env); 83650fcc7cbSGareth Webb int index, pg_mode; 83750fcc7cbSGareth Webb target_ulong rsp; 83850fcc7cbSGareth Webb int32_t sext; 839eaa728eeSbellard 840eaa728eeSbellard #if 0 841eaa728eeSbellard printf("TR: base=" TARGET_FMT_lx " limit=%x\n", 842eaa728eeSbellard env->tr.base, env->tr.limit); 843eaa728eeSbellard #endif 844eaa728eeSbellard 84520054ef0SBlue Swirl if (!(env->tr.flags & DESC_P_MASK)) { 846a47dddd7SAndreas Färber cpu_abort(CPU(cpu), "invalid tss"); 84720054ef0SBlue Swirl } 848eaa728eeSbellard index = 8 * level + 4; 84920054ef0SBlue Swirl if ((index + 7) > env->tr.limit) { 85077b2bc2cSBlue Swirl raise_exception_err(env, EXCP0A_TSS, env->tr.selector & 0xfffc); 85120054ef0SBlue Swirl } 85250fcc7cbSGareth Webb 85350fcc7cbSGareth Webb rsp = cpu_ldq_kernel(env, env->tr.base + index); 85450fcc7cbSGareth Webb 85550fcc7cbSGareth Webb /* test virtual address sign extension */ 85650fcc7cbSGareth Webb pg_mode = get_pg_mode(env); 85750fcc7cbSGareth Webb sext = (int64_t)rsp >> (pg_mode & PG_MODE_LA57 ? 56 : 47); 85850fcc7cbSGareth Webb if (sext != 0 && sext != -1) { 85950fcc7cbSGareth Webb raise_exception_err(env, EXCP0C_STACK, 0); 86050fcc7cbSGareth Webb } 86150fcc7cbSGareth Webb 86250fcc7cbSGareth Webb return rsp; 863eaa728eeSbellard } 864eaa728eeSbellard 865eaa728eeSbellard /* 64 bit interrupt */ 8662999a0b2SBlue Swirl static void do_interrupt64(CPUX86State *env, int intno, int is_int, 8672999a0b2SBlue Swirl int error_code, target_ulong next_eip, int is_hw) 868eaa728eeSbellard { 869eaa728eeSbellard SegmentCache *dt; 870eaa728eeSbellard target_ulong ptr; 871eaa728eeSbellard int type, dpl, selector, cpl, ist; 872eaa728eeSbellard int has_error_code, new_stack; 873eaa728eeSbellard uint32_t e1, e2, e3, ss; 874eaa728eeSbellard target_ulong old_eip, esp, offset; 875eaa728eeSbellard 876eaa728eeSbellard has_error_code = 0; 87720054ef0SBlue Swirl if (!is_int && !is_hw) { 87820054ef0SBlue Swirl has_error_code = exception_has_error_code(intno); 87920054ef0SBlue Swirl } 88020054ef0SBlue Swirl if (is_int) { 881eaa728eeSbellard old_eip = next_eip; 88220054ef0SBlue Swirl } else { 883eaa728eeSbellard old_eip = env->eip; 88420054ef0SBlue Swirl } 885eaa728eeSbellard 886eaa728eeSbellard dt = &env->idt; 88720054ef0SBlue Swirl if (intno * 16 + 15 > dt->limit) { 888b585edcaSJoe Richey raise_exception_err(env, EXCP0D_GPF, intno * 8 + 2); 88920054ef0SBlue Swirl } 890eaa728eeSbellard ptr = dt->base + intno * 16; 891329e607dSBlue Swirl e1 = cpu_ldl_kernel(env, ptr); 892329e607dSBlue Swirl e2 = cpu_ldl_kernel(env, ptr + 4); 893329e607dSBlue Swirl e3 = cpu_ldl_kernel(env, ptr + 8); 894eaa728eeSbellard /* check gate type */ 895eaa728eeSbellard type = (e2 >> DESC_TYPE_SHIFT) & 0x1f; 896eaa728eeSbellard switch (type) { 897eaa728eeSbellard case 14: /* 386 interrupt gate */ 898eaa728eeSbellard case 15: /* 386 trap gate */ 899eaa728eeSbellard break; 900eaa728eeSbellard default: 901b585edcaSJoe Richey raise_exception_err(env, EXCP0D_GPF, intno * 8 + 2); 902eaa728eeSbellard break; 903eaa728eeSbellard } 904eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 905eaa728eeSbellard cpl = env->hflags & HF_CPL_MASK; 9061235fc06Sths /* check privilege if software int */ 90720054ef0SBlue Swirl if (is_int && dpl < cpl) { 908b585edcaSJoe Richey raise_exception_err(env, EXCP0D_GPF, intno * 8 + 2); 90920054ef0SBlue Swirl } 910eaa728eeSbellard /* check valid bit */ 91120054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 912b585edcaSJoe Richey raise_exception_err(env, EXCP0B_NOSEG, intno * 8 + 2); 91320054ef0SBlue Swirl } 914eaa728eeSbellard selector = e1 >> 16; 915eaa728eeSbellard offset = ((target_ulong)e3 << 32) | (e2 & 0xffff0000) | (e1 & 0x0000ffff); 916eaa728eeSbellard ist = e2 & 7; 91720054ef0SBlue Swirl if ((selector & 0xfffc) == 0) { 91877b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, 0); 91920054ef0SBlue Swirl } 920eaa728eeSbellard 9212999a0b2SBlue Swirl if (load_segment(env, &e1, &e2, selector) != 0) { 92277b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc); 92320054ef0SBlue Swirl } 92420054ef0SBlue Swirl if (!(e2 & DESC_S_MASK) || !(e2 & (DESC_CS_MASK))) { 92577b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc); 92620054ef0SBlue Swirl } 927eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 92820054ef0SBlue Swirl if (dpl > cpl) { 92977b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc); 93020054ef0SBlue Swirl } 93120054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 93277b2bc2cSBlue Swirl raise_exception_err(env, EXCP0B_NOSEG, selector & 0xfffc); 93320054ef0SBlue Swirl } 93420054ef0SBlue Swirl if (!(e2 & DESC_L_MASK) || (e2 & DESC_B_MASK)) { 93577b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc); 93620054ef0SBlue Swirl } 9371110bfe6SPaolo Bonzini if (e2 & DESC_C_MASK) { 9381110bfe6SPaolo Bonzini dpl = cpl; 9391110bfe6SPaolo Bonzini } 9401110bfe6SPaolo Bonzini if (dpl < cpl || ist != 0) { 941eaa728eeSbellard /* to inner privilege */ 942eaa728eeSbellard new_stack = 1; 943ae67dc72SPaolo Bonzini esp = get_rsp_from_tss(env, ist != 0 ? ist + 3 : dpl); 944ae67dc72SPaolo Bonzini ss = 0; 9451110bfe6SPaolo Bonzini } else { 946eaa728eeSbellard /* to same privilege */ 94720054ef0SBlue Swirl if (env->eflags & VM_MASK) { 94877b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc); 94920054ef0SBlue Swirl } 950eaa728eeSbellard new_stack = 0; 95108b3ded6Sliguang esp = env->regs[R_ESP]; 952e95e9b88SWu Xiang } 953ae67dc72SPaolo Bonzini esp &= ~0xfLL; /* align stack */ 954eaa728eeSbellard 955eaa728eeSbellard PUSHQ(esp, env->segs[R_SS].selector); 95608b3ded6Sliguang PUSHQ(esp, env->regs[R_ESP]); 957997ff0d9SBlue Swirl PUSHQ(esp, cpu_compute_eflags(env)); 958eaa728eeSbellard PUSHQ(esp, env->segs[R_CS].selector); 959eaa728eeSbellard PUSHQ(esp, old_eip); 960eaa728eeSbellard if (has_error_code) { 961eaa728eeSbellard PUSHQ(esp, error_code); 962eaa728eeSbellard } 963eaa728eeSbellard 964fd460606SKevin O'Connor /* interrupt gate clear IF mask */ 965fd460606SKevin O'Connor if ((type & 1) == 0) { 966fd460606SKevin O'Connor env->eflags &= ~IF_MASK; 967fd460606SKevin O'Connor } 968fd460606SKevin O'Connor env->eflags &= ~(TF_MASK | VM_MASK | RF_MASK | NT_MASK); 969fd460606SKevin O'Connor 970eaa728eeSbellard if (new_stack) { 971eaa728eeSbellard ss = 0 | dpl; 972e95e9b88SWu Xiang cpu_x86_load_seg_cache(env, R_SS, ss, 0, 0, dpl << DESC_DPL_SHIFT); 973eaa728eeSbellard } 97408b3ded6Sliguang env->regs[R_ESP] = esp; 975eaa728eeSbellard 976eaa728eeSbellard selector = (selector & ~3) | dpl; 977eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, selector, 978eaa728eeSbellard get_seg_base(e1, e2), 979eaa728eeSbellard get_seg_limit(e1, e2), 980eaa728eeSbellard e2); 981eaa728eeSbellard env->eip = offset; 982eaa728eeSbellard } 98363fd8ef0SPaolo Bonzini #endif /* TARGET_X86_64 */ 984eaa728eeSbellard 9852999a0b2SBlue Swirl void helper_sysret(CPUX86State *env, int dflag) 986eaa728eeSbellard { 987eaa728eeSbellard int cpl, selector; 988eaa728eeSbellard 989eaa728eeSbellard if (!(env->efer & MSR_EFER_SCE)) { 990100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP06_ILLOP, 0, GETPC()); 991eaa728eeSbellard } 992eaa728eeSbellard cpl = env->hflags & HF_CPL_MASK; 993eaa728eeSbellard if (!(env->cr[0] & CR0_PE_MASK) || cpl != 0) { 994100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC()); 995eaa728eeSbellard } 996eaa728eeSbellard selector = (env->star >> 48) & 0xffff; 99763fd8ef0SPaolo Bonzini #ifdef TARGET_X86_64 998eaa728eeSbellard if (env->hflags & HF_LMA_MASK) { 999fd460606SKevin O'Connor cpu_load_eflags(env, (uint32_t)(env->regs[11]), TF_MASK | AC_MASK 1000fd460606SKevin O'Connor | ID_MASK | IF_MASK | IOPL_MASK | VM_MASK | RF_MASK | 1001fd460606SKevin O'Connor NT_MASK); 1002eaa728eeSbellard if (dflag == 2) { 1003eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, (selector + 16) | 3, 1004eaa728eeSbellard 0, 0xffffffff, 1005eaa728eeSbellard DESC_G_MASK | DESC_P_MASK | 1006eaa728eeSbellard DESC_S_MASK | (3 << DESC_DPL_SHIFT) | 1007eaa728eeSbellard DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK | 1008eaa728eeSbellard DESC_L_MASK); 1009a4165610Sliguang env->eip = env->regs[R_ECX]; 1010eaa728eeSbellard } else { 1011eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, selector | 3, 1012eaa728eeSbellard 0, 0xffffffff, 1013eaa728eeSbellard DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | 1014eaa728eeSbellard DESC_S_MASK | (3 << DESC_DPL_SHIFT) | 1015eaa728eeSbellard DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK); 1016a4165610Sliguang env->eip = (uint32_t)env->regs[R_ECX]; 1017eaa728eeSbellard } 1018ac576229SBill Paul cpu_x86_load_seg_cache(env, R_SS, (selector + 8) | 3, 1019eaa728eeSbellard 0, 0xffffffff, 1020eaa728eeSbellard DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | 1021eaa728eeSbellard DESC_S_MASK | (3 << DESC_DPL_SHIFT) | 1022eaa728eeSbellard DESC_W_MASK | DESC_A_MASK); 102363fd8ef0SPaolo Bonzini } else 102463fd8ef0SPaolo Bonzini #endif 102563fd8ef0SPaolo Bonzini { 1026fd460606SKevin O'Connor env->eflags |= IF_MASK; 1027eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, selector | 3, 1028eaa728eeSbellard 0, 0xffffffff, 1029eaa728eeSbellard DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | 1030eaa728eeSbellard DESC_S_MASK | (3 << DESC_DPL_SHIFT) | 1031eaa728eeSbellard DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK); 1032a4165610Sliguang env->eip = (uint32_t)env->regs[R_ECX]; 1033ac576229SBill Paul cpu_x86_load_seg_cache(env, R_SS, (selector + 8) | 3, 1034eaa728eeSbellard 0, 0xffffffff, 1035eaa728eeSbellard DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | 1036eaa728eeSbellard DESC_S_MASK | (3 << DESC_DPL_SHIFT) | 1037eaa728eeSbellard DESC_W_MASK | DESC_A_MASK); 1038eaa728eeSbellard } 1039eaa728eeSbellard } 1040eaa728eeSbellard 1041eaa728eeSbellard /* real mode interrupt */ 10422999a0b2SBlue Swirl static void do_interrupt_real(CPUX86State *env, int intno, int is_int, 10432999a0b2SBlue Swirl int error_code, unsigned int next_eip) 1044eaa728eeSbellard { 1045eaa728eeSbellard SegmentCache *dt; 1046eaa728eeSbellard target_ulong ptr, ssp; 1047eaa728eeSbellard int selector; 1048eaa728eeSbellard uint32_t offset, esp; 1049eaa728eeSbellard uint32_t old_cs, old_eip; 1050eaa728eeSbellard 1051eaa728eeSbellard /* real mode (simpler!) */ 1052eaa728eeSbellard dt = &env->idt; 105320054ef0SBlue Swirl if (intno * 4 + 3 > dt->limit) { 105477b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, intno * 8 + 2); 105520054ef0SBlue Swirl } 1056eaa728eeSbellard ptr = dt->base + intno * 4; 1057329e607dSBlue Swirl offset = cpu_lduw_kernel(env, ptr); 1058329e607dSBlue Swirl selector = cpu_lduw_kernel(env, ptr + 2); 105908b3ded6Sliguang esp = env->regs[R_ESP]; 1060eaa728eeSbellard ssp = env->segs[R_SS].base; 106120054ef0SBlue Swirl if (is_int) { 1062eaa728eeSbellard old_eip = next_eip; 106320054ef0SBlue Swirl } else { 1064eaa728eeSbellard old_eip = env->eip; 106520054ef0SBlue Swirl } 1066eaa728eeSbellard old_cs = env->segs[R_CS].selector; 1067eaa728eeSbellard /* XXX: use SS segment size? */ 1068997ff0d9SBlue Swirl PUSHW(ssp, esp, 0xffff, cpu_compute_eflags(env)); 1069eaa728eeSbellard PUSHW(ssp, esp, 0xffff, old_cs); 1070eaa728eeSbellard PUSHW(ssp, esp, 0xffff, old_eip); 1071eaa728eeSbellard 1072eaa728eeSbellard /* update processor state */ 107308b3ded6Sliguang env->regs[R_ESP] = (env->regs[R_ESP] & ~0xffff) | (esp & 0xffff); 1074eaa728eeSbellard env->eip = offset; 1075eaa728eeSbellard env->segs[R_CS].selector = selector; 1076eaa728eeSbellard env->segs[R_CS].base = (selector << 4); 1077eaa728eeSbellard env->eflags &= ~(IF_MASK | TF_MASK | AC_MASK | RF_MASK); 1078eaa728eeSbellard } 1079eaa728eeSbellard 1080eaa728eeSbellard /* 1081eaa728eeSbellard * Begin execution of an interruption. is_int is TRUE if coming from 1082a78d0eabSliguang * the int instruction. next_eip is the env->eip value AFTER the interrupt 1083eaa728eeSbellard * instruction. It is only relevant if is_int is TRUE. 1084eaa728eeSbellard */ 108530493a03SClaudio Fontana void do_interrupt_all(X86CPU *cpu, int intno, int is_int, 10862999a0b2SBlue Swirl int error_code, target_ulong next_eip, int is_hw) 1087eaa728eeSbellard { 1088ca4c810aSAndreas Färber CPUX86State *env = &cpu->env; 1089ca4c810aSAndreas Färber 10908fec2b8cSaliguori if (qemu_loglevel_mask(CPU_LOG_INT)) { 1091eaa728eeSbellard if ((env->cr[0] & CR0_PE_MASK)) { 1092eaa728eeSbellard static int count; 109320054ef0SBlue Swirl 109420054ef0SBlue Swirl qemu_log("%6d: v=%02x e=%04x i=%d cpl=%d IP=%04x:" TARGET_FMT_lx 109520054ef0SBlue Swirl " pc=" TARGET_FMT_lx " SP=%04x:" TARGET_FMT_lx, 1096eaa728eeSbellard count, intno, error_code, is_int, 1097eaa728eeSbellard env->hflags & HF_CPL_MASK, 1098a78d0eabSliguang env->segs[R_CS].selector, env->eip, 1099a78d0eabSliguang (int)env->segs[R_CS].base + env->eip, 110008b3ded6Sliguang env->segs[R_SS].selector, env->regs[R_ESP]); 1101eaa728eeSbellard if (intno == 0x0e) { 110293fcfe39Saliguori qemu_log(" CR2=" TARGET_FMT_lx, env->cr[2]); 1103eaa728eeSbellard } else { 11044b34e3adSliguang qemu_log(" env->regs[R_EAX]=" TARGET_FMT_lx, env->regs[R_EAX]); 1105eaa728eeSbellard } 110693fcfe39Saliguori qemu_log("\n"); 1107a0762859SAndreas Färber log_cpu_state(CPU(cpu), CPU_DUMP_CCOP); 1108eaa728eeSbellard #if 0 1109eaa728eeSbellard { 1110eaa728eeSbellard int i; 11119bd5494eSAdam Lackorzynski target_ulong ptr; 111220054ef0SBlue Swirl 111393fcfe39Saliguori qemu_log(" code="); 1114eaa728eeSbellard ptr = env->segs[R_CS].base + env->eip; 1115eaa728eeSbellard for (i = 0; i < 16; i++) { 111693fcfe39Saliguori qemu_log(" %02x", ldub(ptr + i)); 1117eaa728eeSbellard } 111893fcfe39Saliguori qemu_log("\n"); 1119eaa728eeSbellard } 1120eaa728eeSbellard #endif 1121eaa728eeSbellard count++; 1122eaa728eeSbellard } 1123eaa728eeSbellard } 1124eaa728eeSbellard if (env->cr[0] & CR0_PE_MASK) { 112500ea18d1Saliguori #if !defined(CONFIG_USER_ONLY) 1126f8dc4c64SPaolo Bonzini if (env->hflags & HF_GUEST_MASK) { 11272999a0b2SBlue Swirl handle_even_inj(env, intno, is_int, error_code, is_hw, 0); 112820054ef0SBlue Swirl } 112900ea18d1Saliguori #endif 1130eb38c52cSblueswir1 #ifdef TARGET_X86_64 1131eaa728eeSbellard if (env->hflags & HF_LMA_MASK) { 11322999a0b2SBlue Swirl do_interrupt64(env, intno, is_int, error_code, next_eip, is_hw); 1133eaa728eeSbellard } else 1134eaa728eeSbellard #endif 1135eaa728eeSbellard { 11362999a0b2SBlue Swirl do_interrupt_protected(env, intno, is_int, error_code, next_eip, 11372999a0b2SBlue Swirl is_hw); 1138eaa728eeSbellard } 1139eaa728eeSbellard } else { 114000ea18d1Saliguori #if !defined(CONFIG_USER_ONLY) 1141f8dc4c64SPaolo Bonzini if (env->hflags & HF_GUEST_MASK) { 11422999a0b2SBlue Swirl handle_even_inj(env, intno, is_int, error_code, is_hw, 1); 114320054ef0SBlue Swirl } 114400ea18d1Saliguori #endif 11452999a0b2SBlue Swirl do_interrupt_real(env, intno, is_int, error_code, next_eip); 1146eaa728eeSbellard } 11472ed51f5bSaliguori 114800ea18d1Saliguori #if !defined(CONFIG_USER_ONLY) 1149f8dc4c64SPaolo Bonzini if (env->hflags & HF_GUEST_MASK) { 1150fdfba1a2SEdgar E. Iglesias CPUState *cs = CPU(cpu); 1151b216aa6cSPaolo Bonzini uint32_t event_inj = x86_ldl_phys(cs, env->vm_vmcb + 115220054ef0SBlue Swirl offsetof(struct vmcb, 115320054ef0SBlue Swirl control.event_inj)); 115420054ef0SBlue Swirl 1155b216aa6cSPaolo Bonzini x86_stl_phys(cs, 1156ab1da857SEdgar E. Iglesias env->vm_vmcb + offsetof(struct vmcb, control.event_inj), 115720054ef0SBlue Swirl event_inj & ~SVM_EVTINJ_VALID); 11582ed51f5bSaliguori } 115900ea18d1Saliguori #endif 1160eaa728eeSbellard } 1161eaa728eeSbellard 11622999a0b2SBlue Swirl void do_interrupt_x86_hardirq(CPUX86State *env, int intno, int is_hw) 1163e694d4e2SBlue Swirl { 11646aa9e42fSRichard Henderson do_interrupt_all(env_archcpu(env), intno, 0, 0, 0, is_hw); 1165e694d4e2SBlue Swirl } 1166e694d4e2SBlue Swirl 11672999a0b2SBlue Swirl void helper_lldt(CPUX86State *env, int selector) 1168eaa728eeSbellard { 1169eaa728eeSbellard SegmentCache *dt; 1170eaa728eeSbellard uint32_t e1, e2; 1171eaa728eeSbellard int index, entry_limit; 1172eaa728eeSbellard target_ulong ptr; 1173eaa728eeSbellard 1174eaa728eeSbellard selector &= 0xffff; 1175eaa728eeSbellard if ((selector & 0xfffc) == 0) { 1176eaa728eeSbellard /* XXX: NULL selector case: invalid LDT */ 1177eaa728eeSbellard env->ldt.base = 0; 1178eaa728eeSbellard env->ldt.limit = 0; 1179eaa728eeSbellard } else { 118020054ef0SBlue Swirl if (selector & 0x4) { 1181100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 118220054ef0SBlue Swirl } 1183eaa728eeSbellard dt = &env->gdt; 1184eaa728eeSbellard index = selector & ~7; 1185eaa728eeSbellard #ifdef TARGET_X86_64 118620054ef0SBlue Swirl if (env->hflags & HF_LMA_MASK) { 1187eaa728eeSbellard entry_limit = 15; 118820054ef0SBlue Swirl } else 1189eaa728eeSbellard #endif 119020054ef0SBlue Swirl { 1191eaa728eeSbellard entry_limit = 7; 119220054ef0SBlue Swirl } 119320054ef0SBlue Swirl if ((index + entry_limit) > dt->limit) { 1194100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 119520054ef0SBlue Swirl } 1196eaa728eeSbellard ptr = dt->base + index; 1197100ec099SPavel Dovgalyuk e1 = cpu_ldl_kernel_ra(env, ptr, GETPC()); 1198100ec099SPavel Dovgalyuk e2 = cpu_ldl_kernel_ra(env, ptr + 4, GETPC()); 119920054ef0SBlue Swirl if ((e2 & DESC_S_MASK) || ((e2 >> DESC_TYPE_SHIFT) & 0xf) != 2) { 1200100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 120120054ef0SBlue Swirl } 120220054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 1203100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, selector & 0xfffc, GETPC()); 120420054ef0SBlue Swirl } 1205eaa728eeSbellard #ifdef TARGET_X86_64 1206eaa728eeSbellard if (env->hflags & HF_LMA_MASK) { 1207eaa728eeSbellard uint32_t e3; 120820054ef0SBlue Swirl 1209100ec099SPavel Dovgalyuk e3 = cpu_ldl_kernel_ra(env, ptr + 8, GETPC()); 1210eaa728eeSbellard load_seg_cache_raw_dt(&env->ldt, e1, e2); 1211eaa728eeSbellard env->ldt.base |= (target_ulong)e3 << 32; 1212eaa728eeSbellard } else 1213eaa728eeSbellard #endif 1214eaa728eeSbellard { 1215eaa728eeSbellard load_seg_cache_raw_dt(&env->ldt, e1, e2); 1216eaa728eeSbellard } 1217eaa728eeSbellard } 1218eaa728eeSbellard env->ldt.selector = selector; 1219eaa728eeSbellard } 1220eaa728eeSbellard 12212999a0b2SBlue Swirl void helper_ltr(CPUX86State *env, int selector) 1222eaa728eeSbellard { 1223eaa728eeSbellard SegmentCache *dt; 1224eaa728eeSbellard uint32_t e1, e2; 1225eaa728eeSbellard int index, type, entry_limit; 1226eaa728eeSbellard target_ulong ptr; 1227eaa728eeSbellard 1228eaa728eeSbellard selector &= 0xffff; 1229eaa728eeSbellard if ((selector & 0xfffc) == 0) { 1230eaa728eeSbellard /* NULL selector case: invalid TR */ 1231eaa728eeSbellard env->tr.base = 0; 1232eaa728eeSbellard env->tr.limit = 0; 1233eaa728eeSbellard env->tr.flags = 0; 1234eaa728eeSbellard } else { 123520054ef0SBlue Swirl if (selector & 0x4) { 1236100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 123720054ef0SBlue Swirl } 1238eaa728eeSbellard dt = &env->gdt; 1239eaa728eeSbellard index = selector & ~7; 1240eaa728eeSbellard #ifdef TARGET_X86_64 124120054ef0SBlue Swirl if (env->hflags & HF_LMA_MASK) { 1242eaa728eeSbellard entry_limit = 15; 124320054ef0SBlue Swirl } else 1244eaa728eeSbellard #endif 124520054ef0SBlue Swirl { 1246eaa728eeSbellard entry_limit = 7; 124720054ef0SBlue Swirl } 124820054ef0SBlue Swirl if ((index + entry_limit) > dt->limit) { 1249100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 125020054ef0SBlue Swirl } 1251eaa728eeSbellard ptr = dt->base + index; 1252100ec099SPavel Dovgalyuk e1 = cpu_ldl_kernel_ra(env, ptr, GETPC()); 1253100ec099SPavel Dovgalyuk e2 = cpu_ldl_kernel_ra(env, ptr + 4, GETPC()); 1254eaa728eeSbellard type = (e2 >> DESC_TYPE_SHIFT) & 0xf; 1255eaa728eeSbellard if ((e2 & DESC_S_MASK) || 125620054ef0SBlue Swirl (type != 1 && type != 9)) { 1257100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 125820054ef0SBlue Swirl } 125920054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 1260100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, selector & 0xfffc, GETPC()); 126120054ef0SBlue Swirl } 1262eaa728eeSbellard #ifdef TARGET_X86_64 1263eaa728eeSbellard if (env->hflags & HF_LMA_MASK) { 1264eaa728eeSbellard uint32_t e3, e4; 126520054ef0SBlue Swirl 1266100ec099SPavel Dovgalyuk e3 = cpu_ldl_kernel_ra(env, ptr + 8, GETPC()); 1267100ec099SPavel Dovgalyuk e4 = cpu_ldl_kernel_ra(env, ptr + 12, GETPC()); 126820054ef0SBlue Swirl if ((e4 >> DESC_TYPE_SHIFT) & 0xf) { 1269100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 127020054ef0SBlue Swirl } 1271eaa728eeSbellard load_seg_cache_raw_dt(&env->tr, e1, e2); 1272eaa728eeSbellard env->tr.base |= (target_ulong)e3 << 32; 1273eaa728eeSbellard } else 1274eaa728eeSbellard #endif 1275eaa728eeSbellard { 1276eaa728eeSbellard load_seg_cache_raw_dt(&env->tr, e1, e2); 1277eaa728eeSbellard } 1278eaa728eeSbellard e2 |= DESC_TSS_BUSY_MASK; 1279100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, ptr + 4, e2, GETPC()); 1280eaa728eeSbellard } 1281eaa728eeSbellard env->tr.selector = selector; 1282eaa728eeSbellard } 1283eaa728eeSbellard 1284eaa728eeSbellard /* only works if protected mode and not VM86. seg_reg must be != R_CS */ 12852999a0b2SBlue Swirl void helper_load_seg(CPUX86State *env, int seg_reg, int selector) 1286eaa728eeSbellard { 1287eaa728eeSbellard uint32_t e1, e2; 1288eaa728eeSbellard int cpl, dpl, rpl; 1289eaa728eeSbellard SegmentCache *dt; 1290eaa728eeSbellard int index; 1291eaa728eeSbellard target_ulong ptr; 1292eaa728eeSbellard 1293eaa728eeSbellard selector &= 0xffff; 1294eaa728eeSbellard cpl = env->hflags & HF_CPL_MASK; 1295eaa728eeSbellard if ((selector & 0xfffc) == 0) { 1296eaa728eeSbellard /* null selector case */ 1297eaa728eeSbellard if (seg_reg == R_SS 1298eaa728eeSbellard #ifdef TARGET_X86_64 1299eaa728eeSbellard && (!(env->hflags & HF_CS64_MASK) || cpl == 3) 1300eaa728eeSbellard #endif 130120054ef0SBlue Swirl ) { 1302100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC()); 130320054ef0SBlue Swirl } 1304eaa728eeSbellard cpu_x86_load_seg_cache(env, seg_reg, selector, 0, 0, 0); 1305eaa728eeSbellard } else { 1306eaa728eeSbellard 130720054ef0SBlue Swirl if (selector & 0x4) { 1308eaa728eeSbellard dt = &env->ldt; 130920054ef0SBlue Swirl } else { 1310eaa728eeSbellard dt = &env->gdt; 131120054ef0SBlue Swirl } 1312eaa728eeSbellard index = selector & ~7; 131320054ef0SBlue Swirl if ((index + 7) > dt->limit) { 1314100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 131520054ef0SBlue Swirl } 1316eaa728eeSbellard ptr = dt->base + index; 1317100ec099SPavel Dovgalyuk e1 = cpu_ldl_kernel_ra(env, ptr, GETPC()); 1318100ec099SPavel Dovgalyuk e2 = cpu_ldl_kernel_ra(env, ptr + 4, GETPC()); 1319eaa728eeSbellard 132020054ef0SBlue Swirl if (!(e2 & DESC_S_MASK)) { 1321100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 132220054ef0SBlue Swirl } 1323eaa728eeSbellard rpl = selector & 3; 1324eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 1325eaa728eeSbellard if (seg_reg == R_SS) { 1326eaa728eeSbellard /* must be writable segment */ 132720054ef0SBlue Swirl if ((e2 & DESC_CS_MASK) || !(e2 & DESC_W_MASK)) { 1328100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 132920054ef0SBlue Swirl } 133020054ef0SBlue Swirl if (rpl != cpl || dpl != cpl) { 1331100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 133220054ef0SBlue Swirl } 1333eaa728eeSbellard } else { 1334eaa728eeSbellard /* must be readable segment */ 133520054ef0SBlue Swirl if ((e2 & (DESC_CS_MASK | DESC_R_MASK)) == DESC_CS_MASK) { 1336100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 133720054ef0SBlue Swirl } 1338eaa728eeSbellard 1339eaa728eeSbellard if (!(e2 & DESC_CS_MASK) || !(e2 & DESC_C_MASK)) { 1340eaa728eeSbellard /* if not conforming code, test rights */ 134120054ef0SBlue Swirl if (dpl < cpl || dpl < rpl) { 1342100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 1343eaa728eeSbellard } 1344eaa728eeSbellard } 134520054ef0SBlue Swirl } 1346eaa728eeSbellard 1347eaa728eeSbellard if (!(e2 & DESC_P_MASK)) { 134820054ef0SBlue Swirl if (seg_reg == R_SS) { 1349100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0C_STACK, selector & 0xfffc, GETPC()); 135020054ef0SBlue Swirl } else { 1351100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, selector & 0xfffc, GETPC()); 1352eaa728eeSbellard } 135320054ef0SBlue Swirl } 1354eaa728eeSbellard 1355eaa728eeSbellard /* set the access bit if not already set */ 1356eaa728eeSbellard if (!(e2 & DESC_A_MASK)) { 1357eaa728eeSbellard e2 |= DESC_A_MASK; 1358100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, ptr + 4, e2, GETPC()); 1359eaa728eeSbellard } 1360eaa728eeSbellard 1361eaa728eeSbellard cpu_x86_load_seg_cache(env, seg_reg, selector, 1362eaa728eeSbellard get_seg_base(e1, e2), 1363eaa728eeSbellard get_seg_limit(e1, e2), 1364eaa728eeSbellard e2); 1365eaa728eeSbellard #if 0 136693fcfe39Saliguori qemu_log("load_seg: sel=0x%04x base=0x%08lx limit=0x%08lx flags=%08x\n", 1367eaa728eeSbellard selector, (unsigned long)sc->base, sc->limit, sc->flags); 1368eaa728eeSbellard #endif 1369eaa728eeSbellard } 1370eaa728eeSbellard } 1371eaa728eeSbellard 1372eaa728eeSbellard /* protected mode jump */ 13732999a0b2SBlue Swirl void helper_ljmp_protected(CPUX86State *env, int new_cs, target_ulong new_eip, 1374100ec099SPavel Dovgalyuk target_ulong next_eip) 1375eaa728eeSbellard { 1376eaa728eeSbellard int gate_cs, type; 1377eaa728eeSbellard uint32_t e1, e2, cpl, dpl, rpl, limit; 1378eaa728eeSbellard 137920054ef0SBlue Swirl if ((new_cs & 0xfffc) == 0) { 1380100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC()); 138120054ef0SBlue Swirl } 1382100ec099SPavel Dovgalyuk if (load_segment_ra(env, &e1, &e2, new_cs, GETPC()) != 0) { 1383100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 138420054ef0SBlue Swirl } 1385eaa728eeSbellard cpl = env->hflags & HF_CPL_MASK; 1386eaa728eeSbellard if (e2 & DESC_S_MASK) { 138720054ef0SBlue Swirl if (!(e2 & DESC_CS_MASK)) { 1388100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 138920054ef0SBlue Swirl } 1390eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 1391eaa728eeSbellard if (e2 & DESC_C_MASK) { 1392eaa728eeSbellard /* conforming code segment */ 139320054ef0SBlue Swirl if (dpl > cpl) { 1394100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 139520054ef0SBlue Swirl } 1396eaa728eeSbellard } else { 1397eaa728eeSbellard /* non conforming code segment */ 1398eaa728eeSbellard rpl = new_cs & 3; 139920054ef0SBlue Swirl if (rpl > cpl) { 1400100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 1401eaa728eeSbellard } 140220054ef0SBlue Swirl if (dpl != cpl) { 1403100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 140420054ef0SBlue Swirl } 140520054ef0SBlue Swirl } 140620054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 1407100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, new_cs & 0xfffc, GETPC()); 140820054ef0SBlue Swirl } 1409eaa728eeSbellard limit = get_seg_limit(e1, e2); 1410eaa728eeSbellard if (new_eip > limit && 1411db7196dbSAndrew Oates (!(env->hflags & HF_LMA_MASK) || !(e2 & DESC_L_MASK))) { 1412db7196dbSAndrew Oates raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC()); 141320054ef0SBlue Swirl } 1414eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, (new_cs & 0xfffc) | cpl, 1415eaa728eeSbellard get_seg_base(e1, e2), limit, e2); 1416a78d0eabSliguang env->eip = new_eip; 1417eaa728eeSbellard } else { 1418eaa728eeSbellard /* jump to call or task gate */ 1419eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 1420eaa728eeSbellard rpl = new_cs & 3; 1421eaa728eeSbellard cpl = env->hflags & HF_CPL_MASK; 1422eaa728eeSbellard type = (e2 >> DESC_TYPE_SHIFT) & 0xf; 14230aca0605SAndrew Oates 14240aca0605SAndrew Oates #ifdef TARGET_X86_64 14250aca0605SAndrew Oates if (env->efer & MSR_EFER_LMA) { 14260aca0605SAndrew Oates if (type != 12) { 14270aca0605SAndrew Oates raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 14280aca0605SAndrew Oates } 14290aca0605SAndrew Oates } 14300aca0605SAndrew Oates #endif 1431eaa728eeSbellard switch (type) { 1432eaa728eeSbellard case 1: /* 286 TSS */ 1433eaa728eeSbellard case 9: /* 386 TSS */ 1434eaa728eeSbellard case 5: /* task gate */ 143520054ef0SBlue Swirl if (dpl < cpl || dpl < rpl) { 1436100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 143720054ef0SBlue Swirl } 1438100ec099SPavel Dovgalyuk switch_tss_ra(env, new_cs, e1, e2, SWITCH_TSS_JMP, next_eip, GETPC()); 1439eaa728eeSbellard break; 1440eaa728eeSbellard case 4: /* 286 call gate */ 1441eaa728eeSbellard case 12: /* 386 call gate */ 144220054ef0SBlue Swirl if ((dpl < cpl) || (dpl < rpl)) { 1443100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 144420054ef0SBlue Swirl } 144520054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 1446100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, new_cs & 0xfffc, GETPC()); 144720054ef0SBlue Swirl } 1448eaa728eeSbellard gate_cs = e1 >> 16; 1449eaa728eeSbellard new_eip = (e1 & 0xffff); 145020054ef0SBlue Swirl if (type == 12) { 1451eaa728eeSbellard new_eip |= (e2 & 0xffff0000); 145220054ef0SBlue Swirl } 14530aca0605SAndrew Oates 14540aca0605SAndrew Oates #ifdef TARGET_X86_64 14550aca0605SAndrew Oates if (env->efer & MSR_EFER_LMA) { 14560aca0605SAndrew Oates /* load the upper 8 bytes of the 64-bit call gate */ 14570aca0605SAndrew Oates if (load_segment_ra(env, &e1, &e2, new_cs + 8, GETPC())) { 14580aca0605SAndrew Oates raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, 14590aca0605SAndrew Oates GETPC()); 14600aca0605SAndrew Oates } 14610aca0605SAndrew Oates type = (e2 >> DESC_TYPE_SHIFT) & 0x1f; 14620aca0605SAndrew Oates if (type != 0) { 14630aca0605SAndrew Oates raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, 14640aca0605SAndrew Oates GETPC()); 14650aca0605SAndrew Oates } 14660aca0605SAndrew Oates new_eip |= ((target_ulong)e1) << 32; 14670aca0605SAndrew Oates } 14680aca0605SAndrew Oates #endif 14690aca0605SAndrew Oates 1470100ec099SPavel Dovgalyuk if (load_segment_ra(env, &e1, &e2, gate_cs, GETPC()) != 0) { 1471100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, gate_cs & 0xfffc, GETPC()); 147220054ef0SBlue Swirl } 1473eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 1474eaa728eeSbellard /* must be code segment */ 1475eaa728eeSbellard if (((e2 & (DESC_S_MASK | DESC_CS_MASK)) != 147620054ef0SBlue Swirl (DESC_S_MASK | DESC_CS_MASK))) { 1477100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, gate_cs & 0xfffc, GETPC()); 147820054ef0SBlue Swirl } 1479eaa728eeSbellard if (((e2 & DESC_C_MASK) && (dpl > cpl)) || 148020054ef0SBlue Swirl (!(e2 & DESC_C_MASK) && (dpl != cpl))) { 1481100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, gate_cs & 0xfffc, GETPC()); 148220054ef0SBlue Swirl } 14830aca0605SAndrew Oates #ifdef TARGET_X86_64 14840aca0605SAndrew Oates if (env->efer & MSR_EFER_LMA) { 14850aca0605SAndrew Oates if (!(e2 & DESC_L_MASK)) { 14860aca0605SAndrew Oates raise_exception_err_ra(env, EXCP0D_GPF, gate_cs & 0xfffc, GETPC()); 14870aca0605SAndrew Oates } 14880aca0605SAndrew Oates if (e2 & DESC_B_MASK) { 14890aca0605SAndrew Oates raise_exception_err_ra(env, EXCP0D_GPF, gate_cs & 0xfffc, GETPC()); 14900aca0605SAndrew Oates } 14910aca0605SAndrew Oates } 14920aca0605SAndrew Oates #endif 149320054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 1494100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, gate_cs & 0xfffc, GETPC()); 149520054ef0SBlue Swirl } 1496eaa728eeSbellard limit = get_seg_limit(e1, e2); 14970aca0605SAndrew Oates if (new_eip > limit && 14980aca0605SAndrew Oates (!(env->hflags & HF_LMA_MASK) || !(e2 & DESC_L_MASK))) { 1499100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC()); 150020054ef0SBlue Swirl } 1501eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, (gate_cs & 0xfffc) | cpl, 1502eaa728eeSbellard get_seg_base(e1, e2), limit, e2); 1503a78d0eabSliguang env->eip = new_eip; 1504eaa728eeSbellard break; 1505eaa728eeSbellard default: 1506100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 1507eaa728eeSbellard break; 1508eaa728eeSbellard } 1509eaa728eeSbellard } 1510eaa728eeSbellard } 1511eaa728eeSbellard 1512eaa728eeSbellard /* real mode call */ 15138c03ab9fSRichard Henderson void helper_lcall_real(CPUX86State *env, uint32_t new_cs, uint32_t new_eip, 15148c03ab9fSRichard Henderson int shift, uint32_t next_eip) 1515eaa728eeSbellard { 1516eaa728eeSbellard uint32_t esp, esp_mask; 1517eaa728eeSbellard target_ulong ssp; 1518eaa728eeSbellard 151908b3ded6Sliguang esp = env->regs[R_ESP]; 1520eaa728eeSbellard esp_mask = get_sp_mask(env->segs[R_SS].flags); 1521eaa728eeSbellard ssp = env->segs[R_SS].base; 1522eaa728eeSbellard if (shift) { 1523100ec099SPavel Dovgalyuk PUSHL_RA(ssp, esp, esp_mask, env->segs[R_CS].selector, GETPC()); 1524100ec099SPavel Dovgalyuk PUSHL_RA(ssp, esp, esp_mask, next_eip, GETPC()); 1525eaa728eeSbellard } else { 1526100ec099SPavel Dovgalyuk PUSHW_RA(ssp, esp, esp_mask, env->segs[R_CS].selector, GETPC()); 1527100ec099SPavel Dovgalyuk PUSHW_RA(ssp, esp, esp_mask, next_eip, GETPC()); 1528eaa728eeSbellard } 1529eaa728eeSbellard 1530eaa728eeSbellard SET_ESP(esp, esp_mask); 1531eaa728eeSbellard env->eip = new_eip; 1532eaa728eeSbellard env->segs[R_CS].selector = new_cs; 1533eaa728eeSbellard env->segs[R_CS].base = (new_cs << 4); 1534eaa728eeSbellard } 1535eaa728eeSbellard 1536eaa728eeSbellard /* protected mode call */ 15372999a0b2SBlue Swirl void helper_lcall_protected(CPUX86State *env, int new_cs, target_ulong new_eip, 1538100ec099SPavel Dovgalyuk int shift, target_ulong next_eip) 1539eaa728eeSbellard { 1540eaa728eeSbellard int new_stack, i; 15410aca0605SAndrew Oates uint32_t e1, e2, cpl, dpl, rpl, selector, param_count; 15420aca0605SAndrew Oates uint32_t ss = 0, ss_e1 = 0, ss_e2 = 0, type, ss_dpl, sp_mask; 1543eaa728eeSbellard uint32_t val, limit, old_sp_mask; 15440aca0605SAndrew Oates target_ulong ssp, old_ssp, offset, sp; 1545eaa728eeSbellard 15460aca0605SAndrew Oates LOG_PCALL("lcall %04x:" TARGET_FMT_lx " s=%d\n", new_cs, new_eip, shift); 15476aa9e42fSRichard Henderson LOG_PCALL_STATE(env_cpu(env)); 154820054ef0SBlue Swirl if ((new_cs & 0xfffc) == 0) { 1549100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC()); 155020054ef0SBlue Swirl } 1551100ec099SPavel Dovgalyuk if (load_segment_ra(env, &e1, &e2, new_cs, GETPC()) != 0) { 1552100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 155320054ef0SBlue Swirl } 1554eaa728eeSbellard cpl = env->hflags & HF_CPL_MASK; 1555d12d51d5Saliguori LOG_PCALL("desc=%08x:%08x\n", e1, e2); 1556eaa728eeSbellard if (e2 & DESC_S_MASK) { 155720054ef0SBlue Swirl if (!(e2 & DESC_CS_MASK)) { 1558100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 155920054ef0SBlue Swirl } 1560eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 1561eaa728eeSbellard if (e2 & DESC_C_MASK) { 1562eaa728eeSbellard /* conforming code segment */ 156320054ef0SBlue Swirl if (dpl > cpl) { 1564100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 156520054ef0SBlue Swirl } 1566eaa728eeSbellard } else { 1567eaa728eeSbellard /* non conforming code segment */ 1568eaa728eeSbellard rpl = new_cs & 3; 156920054ef0SBlue Swirl if (rpl > cpl) { 1570100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 1571eaa728eeSbellard } 157220054ef0SBlue Swirl if (dpl != cpl) { 1573100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 157420054ef0SBlue Swirl } 157520054ef0SBlue Swirl } 157620054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 1577100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, new_cs & 0xfffc, GETPC()); 157820054ef0SBlue Swirl } 1579eaa728eeSbellard 1580eaa728eeSbellard #ifdef TARGET_X86_64 1581eaa728eeSbellard /* XXX: check 16/32 bit cases in long mode */ 1582eaa728eeSbellard if (shift == 2) { 1583eaa728eeSbellard target_ulong rsp; 158420054ef0SBlue Swirl 1585eaa728eeSbellard /* 64 bit case */ 158608b3ded6Sliguang rsp = env->regs[R_ESP]; 1587100ec099SPavel Dovgalyuk PUSHQ_RA(rsp, env->segs[R_CS].selector, GETPC()); 1588100ec099SPavel Dovgalyuk PUSHQ_RA(rsp, next_eip, GETPC()); 1589eaa728eeSbellard /* from this point, not restartable */ 159008b3ded6Sliguang env->regs[R_ESP] = rsp; 1591eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, (new_cs & 0xfffc) | cpl, 1592eaa728eeSbellard get_seg_base(e1, e2), 1593eaa728eeSbellard get_seg_limit(e1, e2), e2); 1594a78d0eabSliguang env->eip = new_eip; 1595eaa728eeSbellard } else 1596eaa728eeSbellard #endif 1597eaa728eeSbellard { 159808b3ded6Sliguang sp = env->regs[R_ESP]; 1599eaa728eeSbellard sp_mask = get_sp_mask(env->segs[R_SS].flags); 1600eaa728eeSbellard ssp = env->segs[R_SS].base; 1601eaa728eeSbellard if (shift) { 1602100ec099SPavel Dovgalyuk PUSHL_RA(ssp, sp, sp_mask, env->segs[R_CS].selector, GETPC()); 1603100ec099SPavel Dovgalyuk PUSHL_RA(ssp, sp, sp_mask, next_eip, GETPC()); 1604eaa728eeSbellard } else { 1605100ec099SPavel Dovgalyuk PUSHW_RA(ssp, sp, sp_mask, env->segs[R_CS].selector, GETPC()); 1606100ec099SPavel Dovgalyuk PUSHW_RA(ssp, sp, sp_mask, next_eip, GETPC()); 1607eaa728eeSbellard } 1608eaa728eeSbellard 1609eaa728eeSbellard limit = get_seg_limit(e1, e2); 161020054ef0SBlue Swirl if (new_eip > limit) { 1611100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 161220054ef0SBlue Swirl } 1613eaa728eeSbellard /* from this point, not restartable */ 1614eaa728eeSbellard SET_ESP(sp, sp_mask); 1615eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, (new_cs & 0xfffc) | cpl, 1616eaa728eeSbellard get_seg_base(e1, e2), limit, e2); 1617a78d0eabSliguang env->eip = new_eip; 1618eaa728eeSbellard } 1619eaa728eeSbellard } else { 1620eaa728eeSbellard /* check gate type */ 1621eaa728eeSbellard type = (e2 >> DESC_TYPE_SHIFT) & 0x1f; 1622eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 1623eaa728eeSbellard rpl = new_cs & 3; 16240aca0605SAndrew Oates 16250aca0605SAndrew Oates #ifdef TARGET_X86_64 16260aca0605SAndrew Oates if (env->efer & MSR_EFER_LMA) { 16270aca0605SAndrew Oates if (type != 12) { 16280aca0605SAndrew Oates raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 16290aca0605SAndrew Oates } 16300aca0605SAndrew Oates } 16310aca0605SAndrew Oates #endif 16320aca0605SAndrew Oates 1633eaa728eeSbellard switch (type) { 1634eaa728eeSbellard case 1: /* available 286 TSS */ 1635eaa728eeSbellard case 9: /* available 386 TSS */ 1636eaa728eeSbellard case 5: /* task gate */ 163720054ef0SBlue Swirl if (dpl < cpl || dpl < rpl) { 1638100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 163920054ef0SBlue Swirl } 1640100ec099SPavel Dovgalyuk switch_tss_ra(env, new_cs, e1, e2, SWITCH_TSS_CALL, next_eip, GETPC()); 1641eaa728eeSbellard return; 1642eaa728eeSbellard case 4: /* 286 call gate */ 1643eaa728eeSbellard case 12: /* 386 call gate */ 1644eaa728eeSbellard break; 1645eaa728eeSbellard default: 1646100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 1647eaa728eeSbellard break; 1648eaa728eeSbellard } 1649eaa728eeSbellard shift = type >> 3; 1650eaa728eeSbellard 165120054ef0SBlue Swirl if (dpl < cpl || dpl < rpl) { 1652100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 165320054ef0SBlue Swirl } 1654eaa728eeSbellard /* check valid bit */ 165520054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 1656100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, new_cs & 0xfffc, GETPC()); 165720054ef0SBlue Swirl } 1658eaa728eeSbellard selector = e1 >> 16; 1659eaa728eeSbellard param_count = e2 & 0x1f; 16600aca0605SAndrew Oates offset = (e2 & 0xffff0000) | (e1 & 0x0000ffff); 16610aca0605SAndrew Oates #ifdef TARGET_X86_64 16620aca0605SAndrew Oates if (env->efer & MSR_EFER_LMA) { 16630aca0605SAndrew Oates /* load the upper 8 bytes of the 64-bit call gate */ 16640aca0605SAndrew Oates if (load_segment_ra(env, &e1, &e2, new_cs + 8, GETPC())) { 16650aca0605SAndrew Oates raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, 16660aca0605SAndrew Oates GETPC()); 16670aca0605SAndrew Oates } 16680aca0605SAndrew Oates type = (e2 >> DESC_TYPE_SHIFT) & 0x1f; 16690aca0605SAndrew Oates if (type != 0) { 16700aca0605SAndrew Oates raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, 16710aca0605SAndrew Oates GETPC()); 16720aca0605SAndrew Oates } 16730aca0605SAndrew Oates offset |= ((target_ulong)e1) << 32; 16740aca0605SAndrew Oates } 16750aca0605SAndrew Oates #endif 167620054ef0SBlue Swirl if ((selector & 0xfffc) == 0) { 1677100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC()); 167820054ef0SBlue Swirl } 1679eaa728eeSbellard 1680100ec099SPavel Dovgalyuk if (load_segment_ra(env, &e1, &e2, selector, GETPC()) != 0) { 1681100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 168220054ef0SBlue Swirl } 168320054ef0SBlue Swirl if (!(e2 & DESC_S_MASK) || !(e2 & (DESC_CS_MASK))) { 1684100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 168520054ef0SBlue Swirl } 1686eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 168720054ef0SBlue Swirl if (dpl > cpl) { 1688100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 168920054ef0SBlue Swirl } 16900aca0605SAndrew Oates #ifdef TARGET_X86_64 16910aca0605SAndrew Oates if (env->efer & MSR_EFER_LMA) { 16920aca0605SAndrew Oates if (!(e2 & DESC_L_MASK)) { 16930aca0605SAndrew Oates raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 16940aca0605SAndrew Oates } 16950aca0605SAndrew Oates if (e2 & DESC_B_MASK) { 16960aca0605SAndrew Oates raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 16970aca0605SAndrew Oates } 16980aca0605SAndrew Oates shift++; 16990aca0605SAndrew Oates } 17000aca0605SAndrew Oates #endif 170120054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 1702100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, selector & 0xfffc, GETPC()); 170320054ef0SBlue Swirl } 1704eaa728eeSbellard 1705eaa728eeSbellard if (!(e2 & DESC_C_MASK) && dpl < cpl) { 1706eaa728eeSbellard /* to inner privilege */ 17070aca0605SAndrew Oates #ifdef TARGET_X86_64 17080aca0605SAndrew Oates if (shift == 2) { 17090aca0605SAndrew Oates sp = get_rsp_from_tss(env, dpl); 17100aca0605SAndrew Oates ss = dpl; /* SS = NULL selector with RPL = new CPL */ 17110aca0605SAndrew Oates new_stack = 1; 17120aca0605SAndrew Oates sp_mask = 0; 17130aca0605SAndrew Oates ssp = 0; /* SS base is always zero in IA-32e mode */ 17140aca0605SAndrew Oates LOG_PCALL("new ss:rsp=%04x:%016llx env->regs[R_ESP]=" 17150aca0605SAndrew Oates TARGET_FMT_lx "\n", ss, sp, env->regs[R_ESP]); 17160aca0605SAndrew Oates } else 17170aca0605SAndrew Oates #endif 17180aca0605SAndrew Oates { 17190aca0605SAndrew Oates uint32_t sp32; 17200aca0605SAndrew Oates get_ss_esp_from_tss(env, &ss, &sp32, dpl, GETPC()); 172190a2541bSliguang LOG_PCALL("new ss:esp=%04x:%08x param_count=%d env->regs[R_ESP]=" 17220aca0605SAndrew Oates TARGET_FMT_lx "\n", ss, sp32, param_count, 172390a2541bSliguang env->regs[R_ESP]); 17240aca0605SAndrew Oates sp = sp32; 172520054ef0SBlue Swirl if ((ss & 0xfffc) == 0) { 1726100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, ss & 0xfffc, GETPC()); 172720054ef0SBlue Swirl } 172820054ef0SBlue Swirl if ((ss & 3) != dpl) { 1729100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, ss & 0xfffc, GETPC()); 173020054ef0SBlue Swirl } 1731100ec099SPavel Dovgalyuk if (load_segment_ra(env, &ss_e1, &ss_e2, ss, GETPC()) != 0) { 1732100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, ss & 0xfffc, GETPC()); 173320054ef0SBlue Swirl } 1734eaa728eeSbellard ss_dpl = (ss_e2 >> DESC_DPL_SHIFT) & 3; 173520054ef0SBlue Swirl if (ss_dpl != dpl) { 1736100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, ss & 0xfffc, GETPC()); 173720054ef0SBlue Swirl } 1738eaa728eeSbellard if (!(ss_e2 & DESC_S_MASK) || 1739eaa728eeSbellard (ss_e2 & DESC_CS_MASK) || 174020054ef0SBlue Swirl !(ss_e2 & DESC_W_MASK)) { 1741100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, ss & 0xfffc, GETPC()); 174220054ef0SBlue Swirl } 174320054ef0SBlue Swirl if (!(ss_e2 & DESC_P_MASK)) { 1744100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, ss & 0xfffc, GETPC()); 174520054ef0SBlue Swirl } 1746eaa728eeSbellard 17470aca0605SAndrew Oates sp_mask = get_sp_mask(ss_e2); 17480aca0605SAndrew Oates ssp = get_seg_base(ss_e1, ss_e2); 17490aca0605SAndrew Oates } 17500aca0605SAndrew Oates 175120054ef0SBlue Swirl /* push_size = ((param_count * 2) + 8) << shift; */ 1752eaa728eeSbellard 1753eaa728eeSbellard old_sp_mask = get_sp_mask(env->segs[R_SS].flags); 1754eaa728eeSbellard old_ssp = env->segs[R_SS].base; 17550aca0605SAndrew Oates #ifdef TARGET_X86_64 17560aca0605SAndrew Oates if (shift == 2) { 17570aca0605SAndrew Oates /* XXX: verify if new stack address is canonical */ 17580aca0605SAndrew Oates PUSHQ_RA(sp, env->segs[R_SS].selector, GETPC()); 17590aca0605SAndrew Oates PUSHQ_RA(sp, env->regs[R_ESP], GETPC()); 17600aca0605SAndrew Oates /* parameters aren't supported for 64-bit call gates */ 17610aca0605SAndrew Oates } else 17620aca0605SAndrew Oates #endif 17630aca0605SAndrew Oates if (shift == 1) { 1764100ec099SPavel Dovgalyuk PUSHL_RA(ssp, sp, sp_mask, env->segs[R_SS].selector, GETPC()); 1765100ec099SPavel Dovgalyuk PUSHL_RA(ssp, sp, sp_mask, env->regs[R_ESP], GETPC()); 1766eaa728eeSbellard for (i = param_count - 1; i >= 0; i--) { 1767100ec099SPavel Dovgalyuk val = cpu_ldl_kernel_ra(env, old_ssp + 176890a2541bSliguang ((env->regs[R_ESP] + i * 4) & 1769100ec099SPavel Dovgalyuk old_sp_mask), GETPC()); 1770100ec099SPavel Dovgalyuk PUSHL_RA(ssp, sp, sp_mask, val, GETPC()); 1771eaa728eeSbellard } 1772eaa728eeSbellard } else { 1773100ec099SPavel Dovgalyuk PUSHW_RA(ssp, sp, sp_mask, env->segs[R_SS].selector, GETPC()); 1774100ec099SPavel Dovgalyuk PUSHW_RA(ssp, sp, sp_mask, env->regs[R_ESP], GETPC()); 1775eaa728eeSbellard for (i = param_count - 1; i >= 0; i--) { 1776100ec099SPavel Dovgalyuk val = cpu_lduw_kernel_ra(env, old_ssp + 177790a2541bSliguang ((env->regs[R_ESP] + i * 2) & 1778100ec099SPavel Dovgalyuk old_sp_mask), GETPC()); 1779100ec099SPavel Dovgalyuk PUSHW_RA(ssp, sp, sp_mask, val, GETPC()); 1780eaa728eeSbellard } 1781eaa728eeSbellard } 1782eaa728eeSbellard new_stack = 1; 1783eaa728eeSbellard } else { 1784eaa728eeSbellard /* to same privilege */ 178508b3ded6Sliguang sp = env->regs[R_ESP]; 1786eaa728eeSbellard sp_mask = get_sp_mask(env->segs[R_SS].flags); 1787eaa728eeSbellard ssp = env->segs[R_SS].base; 178820054ef0SBlue Swirl /* push_size = (4 << shift); */ 1789eaa728eeSbellard new_stack = 0; 1790eaa728eeSbellard } 1791eaa728eeSbellard 17920aca0605SAndrew Oates #ifdef TARGET_X86_64 17930aca0605SAndrew Oates if (shift == 2) { 17940aca0605SAndrew Oates PUSHQ_RA(sp, env->segs[R_CS].selector, GETPC()); 17950aca0605SAndrew Oates PUSHQ_RA(sp, next_eip, GETPC()); 17960aca0605SAndrew Oates } else 17970aca0605SAndrew Oates #endif 17980aca0605SAndrew Oates if (shift == 1) { 1799100ec099SPavel Dovgalyuk PUSHL_RA(ssp, sp, sp_mask, env->segs[R_CS].selector, GETPC()); 1800100ec099SPavel Dovgalyuk PUSHL_RA(ssp, sp, sp_mask, next_eip, GETPC()); 1801eaa728eeSbellard } else { 1802100ec099SPavel Dovgalyuk PUSHW_RA(ssp, sp, sp_mask, env->segs[R_CS].selector, GETPC()); 1803100ec099SPavel Dovgalyuk PUSHW_RA(ssp, sp, sp_mask, next_eip, GETPC()); 1804eaa728eeSbellard } 1805eaa728eeSbellard 1806eaa728eeSbellard /* from this point, not restartable */ 1807eaa728eeSbellard 1808eaa728eeSbellard if (new_stack) { 18090aca0605SAndrew Oates #ifdef TARGET_X86_64 18100aca0605SAndrew Oates if (shift == 2) { 18110aca0605SAndrew Oates cpu_x86_load_seg_cache(env, R_SS, ss, 0, 0, 0); 18120aca0605SAndrew Oates } else 18130aca0605SAndrew Oates #endif 18140aca0605SAndrew Oates { 1815eaa728eeSbellard ss = (ss & ~3) | dpl; 1816eaa728eeSbellard cpu_x86_load_seg_cache(env, R_SS, ss, 1817eaa728eeSbellard ssp, 1818eaa728eeSbellard get_seg_limit(ss_e1, ss_e2), 1819eaa728eeSbellard ss_e2); 1820eaa728eeSbellard } 18210aca0605SAndrew Oates } 1822eaa728eeSbellard 1823eaa728eeSbellard selector = (selector & ~3) | dpl; 1824eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, selector, 1825eaa728eeSbellard get_seg_base(e1, e2), 1826eaa728eeSbellard get_seg_limit(e1, e2), 1827eaa728eeSbellard e2); 1828eaa728eeSbellard SET_ESP(sp, sp_mask); 1829a78d0eabSliguang env->eip = offset; 1830eaa728eeSbellard } 1831eaa728eeSbellard } 1832eaa728eeSbellard 1833eaa728eeSbellard /* real and vm86 mode iret */ 18342999a0b2SBlue Swirl void helper_iret_real(CPUX86State *env, int shift) 1835eaa728eeSbellard { 1836eaa728eeSbellard uint32_t sp, new_cs, new_eip, new_eflags, sp_mask; 1837eaa728eeSbellard target_ulong ssp; 1838eaa728eeSbellard int eflags_mask; 1839eaa728eeSbellard 1840eaa728eeSbellard sp_mask = 0xffff; /* XXXX: use SS segment size? */ 184108b3ded6Sliguang sp = env->regs[R_ESP]; 1842eaa728eeSbellard ssp = env->segs[R_SS].base; 1843eaa728eeSbellard if (shift == 1) { 1844eaa728eeSbellard /* 32 bits */ 1845100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_eip, GETPC()); 1846100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_cs, GETPC()); 1847eaa728eeSbellard new_cs &= 0xffff; 1848100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_eflags, GETPC()); 1849eaa728eeSbellard } else { 1850eaa728eeSbellard /* 16 bits */ 1851100ec099SPavel Dovgalyuk POPW_RA(ssp, sp, sp_mask, new_eip, GETPC()); 1852100ec099SPavel Dovgalyuk POPW_RA(ssp, sp, sp_mask, new_cs, GETPC()); 1853100ec099SPavel Dovgalyuk POPW_RA(ssp, sp, sp_mask, new_eflags, GETPC()); 1854eaa728eeSbellard } 185508b3ded6Sliguang env->regs[R_ESP] = (env->regs[R_ESP] & ~sp_mask) | (sp & sp_mask); 1856bdadc0b5Smalc env->segs[R_CS].selector = new_cs; 1857bdadc0b5Smalc env->segs[R_CS].base = (new_cs << 4); 1858eaa728eeSbellard env->eip = new_eip; 185920054ef0SBlue Swirl if (env->eflags & VM_MASK) { 186020054ef0SBlue Swirl eflags_mask = TF_MASK | AC_MASK | ID_MASK | IF_MASK | RF_MASK | 186120054ef0SBlue Swirl NT_MASK; 186220054ef0SBlue Swirl } else { 186320054ef0SBlue Swirl eflags_mask = TF_MASK | AC_MASK | ID_MASK | IF_MASK | IOPL_MASK | 186420054ef0SBlue Swirl RF_MASK | NT_MASK; 186520054ef0SBlue Swirl } 186620054ef0SBlue Swirl if (shift == 0) { 1867eaa728eeSbellard eflags_mask &= 0xffff; 186820054ef0SBlue Swirl } 1869997ff0d9SBlue Swirl cpu_load_eflags(env, new_eflags, eflags_mask); 1870db620f46Sbellard env->hflags2 &= ~HF2_NMI_MASK; 1871eaa728eeSbellard } 1872eaa728eeSbellard 1873c117e5b1SPhilippe Mathieu-Daudé static inline void validate_seg(CPUX86State *env, X86Seg seg_reg, int cpl) 1874eaa728eeSbellard { 1875eaa728eeSbellard int dpl; 1876eaa728eeSbellard uint32_t e2; 1877eaa728eeSbellard 1878eaa728eeSbellard /* XXX: on x86_64, we do not want to nullify FS and GS because 1879eaa728eeSbellard they may still contain a valid base. I would be interested to 1880eaa728eeSbellard know how a real x86_64 CPU behaves */ 1881eaa728eeSbellard if ((seg_reg == R_FS || seg_reg == R_GS) && 188220054ef0SBlue Swirl (env->segs[seg_reg].selector & 0xfffc) == 0) { 1883eaa728eeSbellard return; 188420054ef0SBlue Swirl } 1885eaa728eeSbellard 1886eaa728eeSbellard e2 = env->segs[seg_reg].flags; 1887eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 1888eaa728eeSbellard if (!(e2 & DESC_CS_MASK) || !(e2 & DESC_C_MASK)) { 1889eaa728eeSbellard /* data or non conforming code segment */ 1890eaa728eeSbellard if (dpl < cpl) { 1891c2ba0515SBin Meng cpu_x86_load_seg_cache(env, seg_reg, 0, 1892c2ba0515SBin Meng env->segs[seg_reg].base, 1893c2ba0515SBin Meng env->segs[seg_reg].limit, 1894c2ba0515SBin Meng env->segs[seg_reg].flags & ~DESC_P_MASK); 1895eaa728eeSbellard } 1896eaa728eeSbellard } 1897eaa728eeSbellard } 1898eaa728eeSbellard 1899eaa728eeSbellard /* protected mode iret */ 19002999a0b2SBlue Swirl static inline void helper_ret_protected(CPUX86State *env, int shift, 1901100ec099SPavel Dovgalyuk int is_iret, int addend, 1902100ec099SPavel Dovgalyuk uintptr_t retaddr) 1903eaa728eeSbellard { 1904eaa728eeSbellard uint32_t new_cs, new_eflags, new_ss; 1905eaa728eeSbellard uint32_t new_es, new_ds, new_fs, new_gs; 1906eaa728eeSbellard uint32_t e1, e2, ss_e1, ss_e2; 1907eaa728eeSbellard int cpl, dpl, rpl, eflags_mask, iopl; 1908eaa728eeSbellard target_ulong ssp, sp, new_eip, new_esp, sp_mask; 1909eaa728eeSbellard 1910eaa728eeSbellard #ifdef TARGET_X86_64 191120054ef0SBlue Swirl if (shift == 2) { 1912eaa728eeSbellard sp_mask = -1; 191320054ef0SBlue Swirl } else 1914eaa728eeSbellard #endif 191520054ef0SBlue Swirl { 1916eaa728eeSbellard sp_mask = get_sp_mask(env->segs[R_SS].flags); 191720054ef0SBlue Swirl } 191808b3ded6Sliguang sp = env->regs[R_ESP]; 1919eaa728eeSbellard ssp = env->segs[R_SS].base; 1920eaa728eeSbellard new_eflags = 0; /* avoid warning */ 1921eaa728eeSbellard #ifdef TARGET_X86_64 1922eaa728eeSbellard if (shift == 2) { 1923100ec099SPavel Dovgalyuk POPQ_RA(sp, new_eip, retaddr); 1924100ec099SPavel Dovgalyuk POPQ_RA(sp, new_cs, retaddr); 1925eaa728eeSbellard new_cs &= 0xffff; 1926eaa728eeSbellard if (is_iret) { 1927100ec099SPavel Dovgalyuk POPQ_RA(sp, new_eflags, retaddr); 1928eaa728eeSbellard } 1929eaa728eeSbellard } else 1930eaa728eeSbellard #endif 193120054ef0SBlue Swirl { 1932eaa728eeSbellard if (shift == 1) { 1933eaa728eeSbellard /* 32 bits */ 1934100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_eip, retaddr); 1935100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_cs, retaddr); 1936eaa728eeSbellard new_cs &= 0xffff; 1937eaa728eeSbellard if (is_iret) { 1938100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_eflags, retaddr); 193920054ef0SBlue Swirl if (new_eflags & VM_MASK) { 1940eaa728eeSbellard goto return_to_vm86; 1941eaa728eeSbellard } 194220054ef0SBlue Swirl } 1943eaa728eeSbellard } else { 1944eaa728eeSbellard /* 16 bits */ 1945100ec099SPavel Dovgalyuk POPW_RA(ssp, sp, sp_mask, new_eip, retaddr); 1946100ec099SPavel Dovgalyuk POPW_RA(ssp, sp, sp_mask, new_cs, retaddr); 194720054ef0SBlue Swirl if (is_iret) { 1948100ec099SPavel Dovgalyuk POPW_RA(ssp, sp, sp_mask, new_eflags, retaddr); 1949eaa728eeSbellard } 195020054ef0SBlue Swirl } 195120054ef0SBlue Swirl } 1952d12d51d5Saliguori LOG_PCALL("lret new %04x:" TARGET_FMT_lx " s=%d addend=0x%x\n", 1953eaa728eeSbellard new_cs, new_eip, shift, addend); 19546aa9e42fSRichard Henderson LOG_PCALL_STATE(env_cpu(env)); 195520054ef0SBlue Swirl if ((new_cs & 0xfffc) == 0) { 1956100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, retaddr); 1957eaa728eeSbellard } 1958100ec099SPavel Dovgalyuk if (load_segment_ra(env, &e1, &e2, new_cs, retaddr) != 0) { 1959100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, retaddr); 196020054ef0SBlue Swirl } 196120054ef0SBlue Swirl if (!(e2 & DESC_S_MASK) || 196220054ef0SBlue Swirl !(e2 & DESC_CS_MASK)) { 1963100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, retaddr); 196420054ef0SBlue Swirl } 196520054ef0SBlue Swirl cpl = env->hflags & HF_CPL_MASK; 196620054ef0SBlue Swirl rpl = new_cs & 3; 196720054ef0SBlue Swirl if (rpl < cpl) { 1968100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, retaddr); 196920054ef0SBlue Swirl } 197020054ef0SBlue Swirl dpl = (e2 >> DESC_DPL_SHIFT) & 3; 197120054ef0SBlue Swirl if (e2 & DESC_C_MASK) { 197220054ef0SBlue Swirl if (dpl > rpl) { 1973100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, retaddr); 197420054ef0SBlue Swirl } 197520054ef0SBlue Swirl } else { 197620054ef0SBlue Swirl if (dpl != rpl) { 1977100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, retaddr); 197820054ef0SBlue Swirl } 197920054ef0SBlue Swirl } 198020054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 1981100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, new_cs & 0xfffc, retaddr); 198220054ef0SBlue Swirl } 1983eaa728eeSbellard 1984eaa728eeSbellard sp += addend; 1985eaa728eeSbellard if (rpl == cpl && (!(env->hflags & HF_CS64_MASK) || 1986eaa728eeSbellard ((env->hflags & HF_CS64_MASK) && !is_iret))) { 19871235fc06Sths /* return to same privilege level */ 1988eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, new_cs, 1989eaa728eeSbellard get_seg_base(e1, e2), 1990eaa728eeSbellard get_seg_limit(e1, e2), 1991eaa728eeSbellard e2); 1992eaa728eeSbellard } else { 1993eaa728eeSbellard /* return to different privilege level */ 1994eaa728eeSbellard #ifdef TARGET_X86_64 1995eaa728eeSbellard if (shift == 2) { 1996100ec099SPavel Dovgalyuk POPQ_RA(sp, new_esp, retaddr); 1997100ec099SPavel Dovgalyuk POPQ_RA(sp, new_ss, retaddr); 1998eaa728eeSbellard new_ss &= 0xffff; 1999eaa728eeSbellard } else 2000eaa728eeSbellard #endif 200120054ef0SBlue Swirl { 2002eaa728eeSbellard if (shift == 1) { 2003eaa728eeSbellard /* 32 bits */ 2004100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_esp, retaddr); 2005100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_ss, retaddr); 2006eaa728eeSbellard new_ss &= 0xffff; 2007eaa728eeSbellard } else { 2008eaa728eeSbellard /* 16 bits */ 2009100ec099SPavel Dovgalyuk POPW_RA(ssp, sp, sp_mask, new_esp, retaddr); 2010100ec099SPavel Dovgalyuk POPW_RA(ssp, sp, sp_mask, new_ss, retaddr); 2011eaa728eeSbellard } 201220054ef0SBlue Swirl } 2013d12d51d5Saliguori LOG_PCALL("new ss:esp=%04x:" TARGET_FMT_lx "\n", 2014eaa728eeSbellard new_ss, new_esp); 2015eaa728eeSbellard if ((new_ss & 0xfffc) == 0) { 2016eaa728eeSbellard #ifdef TARGET_X86_64 2017eaa728eeSbellard /* NULL ss is allowed in long mode if cpl != 3 */ 2018eaa728eeSbellard /* XXX: test CS64? */ 2019eaa728eeSbellard if ((env->hflags & HF_LMA_MASK) && rpl != 3) { 2020eaa728eeSbellard cpu_x86_load_seg_cache(env, R_SS, new_ss, 2021eaa728eeSbellard 0, 0xffffffff, 2022eaa728eeSbellard DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | 2023eaa728eeSbellard DESC_S_MASK | (rpl << DESC_DPL_SHIFT) | 2024eaa728eeSbellard DESC_W_MASK | DESC_A_MASK); 2025eaa728eeSbellard ss_e2 = DESC_B_MASK; /* XXX: should not be needed? */ 2026eaa728eeSbellard } else 2027eaa728eeSbellard #endif 2028eaa728eeSbellard { 2029100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, 0, retaddr); 2030eaa728eeSbellard } 2031eaa728eeSbellard } else { 203220054ef0SBlue Swirl if ((new_ss & 3) != rpl) { 2033100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_ss & 0xfffc, retaddr); 203420054ef0SBlue Swirl } 2035100ec099SPavel Dovgalyuk if (load_segment_ra(env, &ss_e1, &ss_e2, new_ss, retaddr) != 0) { 2036100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_ss & 0xfffc, retaddr); 203720054ef0SBlue Swirl } 2038eaa728eeSbellard if (!(ss_e2 & DESC_S_MASK) || 2039eaa728eeSbellard (ss_e2 & DESC_CS_MASK) || 204020054ef0SBlue Swirl !(ss_e2 & DESC_W_MASK)) { 2041100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_ss & 0xfffc, retaddr); 204220054ef0SBlue Swirl } 2043eaa728eeSbellard dpl = (ss_e2 >> DESC_DPL_SHIFT) & 3; 204420054ef0SBlue Swirl if (dpl != rpl) { 2045100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_ss & 0xfffc, retaddr); 204620054ef0SBlue Swirl } 204720054ef0SBlue Swirl if (!(ss_e2 & DESC_P_MASK)) { 2048100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, new_ss & 0xfffc, retaddr); 204920054ef0SBlue Swirl } 2050eaa728eeSbellard cpu_x86_load_seg_cache(env, R_SS, new_ss, 2051eaa728eeSbellard get_seg_base(ss_e1, ss_e2), 2052eaa728eeSbellard get_seg_limit(ss_e1, ss_e2), 2053eaa728eeSbellard ss_e2); 2054eaa728eeSbellard } 2055eaa728eeSbellard 2056eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, new_cs, 2057eaa728eeSbellard get_seg_base(e1, e2), 2058eaa728eeSbellard get_seg_limit(e1, e2), 2059eaa728eeSbellard e2); 2060eaa728eeSbellard sp = new_esp; 2061eaa728eeSbellard #ifdef TARGET_X86_64 206220054ef0SBlue Swirl if (env->hflags & HF_CS64_MASK) { 2063eaa728eeSbellard sp_mask = -1; 206420054ef0SBlue Swirl } else 2065eaa728eeSbellard #endif 206620054ef0SBlue Swirl { 2067eaa728eeSbellard sp_mask = get_sp_mask(ss_e2); 206820054ef0SBlue Swirl } 2069eaa728eeSbellard 2070eaa728eeSbellard /* validate data segments */ 20712999a0b2SBlue Swirl validate_seg(env, R_ES, rpl); 20722999a0b2SBlue Swirl validate_seg(env, R_DS, rpl); 20732999a0b2SBlue Swirl validate_seg(env, R_FS, rpl); 20742999a0b2SBlue Swirl validate_seg(env, R_GS, rpl); 2075eaa728eeSbellard 2076eaa728eeSbellard sp += addend; 2077eaa728eeSbellard } 2078eaa728eeSbellard SET_ESP(sp, sp_mask); 2079eaa728eeSbellard env->eip = new_eip; 2080eaa728eeSbellard if (is_iret) { 2081eaa728eeSbellard /* NOTE: 'cpl' is the _old_ CPL */ 2082eaa728eeSbellard eflags_mask = TF_MASK | AC_MASK | ID_MASK | RF_MASK | NT_MASK; 208320054ef0SBlue Swirl if (cpl == 0) { 2084eaa728eeSbellard eflags_mask |= IOPL_MASK; 208520054ef0SBlue Swirl } 2086eaa728eeSbellard iopl = (env->eflags >> IOPL_SHIFT) & 3; 208720054ef0SBlue Swirl if (cpl <= iopl) { 2088eaa728eeSbellard eflags_mask |= IF_MASK; 208920054ef0SBlue Swirl } 209020054ef0SBlue Swirl if (shift == 0) { 2091eaa728eeSbellard eflags_mask &= 0xffff; 209220054ef0SBlue Swirl } 2093997ff0d9SBlue Swirl cpu_load_eflags(env, new_eflags, eflags_mask); 2094eaa728eeSbellard } 2095eaa728eeSbellard return; 2096eaa728eeSbellard 2097eaa728eeSbellard return_to_vm86: 2098100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_esp, retaddr); 2099100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_ss, retaddr); 2100100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_es, retaddr); 2101100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_ds, retaddr); 2102100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_fs, retaddr); 2103100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_gs, retaddr); 2104eaa728eeSbellard 2105eaa728eeSbellard /* modify processor state */ 2106997ff0d9SBlue Swirl cpu_load_eflags(env, new_eflags, TF_MASK | AC_MASK | ID_MASK | 2107997ff0d9SBlue Swirl IF_MASK | IOPL_MASK | VM_MASK | NT_MASK | VIF_MASK | 2108997ff0d9SBlue Swirl VIP_MASK); 21092999a0b2SBlue Swirl load_seg_vm(env, R_CS, new_cs & 0xffff); 21102999a0b2SBlue Swirl load_seg_vm(env, R_SS, new_ss & 0xffff); 21112999a0b2SBlue Swirl load_seg_vm(env, R_ES, new_es & 0xffff); 21122999a0b2SBlue Swirl load_seg_vm(env, R_DS, new_ds & 0xffff); 21132999a0b2SBlue Swirl load_seg_vm(env, R_FS, new_fs & 0xffff); 21142999a0b2SBlue Swirl load_seg_vm(env, R_GS, new_gs & 0xffff); 2115eaa728eeSbellard 2116eaa728eeSbellard env->eip = new_eip & 0xffff; 211708b3ded6Sliguang env->regs[R_ESP] = new_esp; 2118eaa728eeSbellard } 2119eaa728eeSbellard 21202999a0b2SBlue Swirl void helper_iret_protected(CPUX86State *env, int shift, int next_eip) 2121eaa728eeSbellard { 2122eaa728eeSbellard int tss_selector, type; 2123eaa728eeSbellard uint32_t e1, e2; 2124eaa728eeSbellard 2125eaa728eeSbellard /* specific case for TSS */ 2126eaa728eeSbellard if (env->eflags & NT_MASK) { 2127eaa728eeSbellard #ifdef TARGET_X86_64 212820054ef0SBlue Swirl if (env->hflags & HF_LMA_MASK) { 2129100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC()); 213020054ef0SBlue Swirl } 2131eaa728eeSbellard #endif 2132100ec099SPavel Dovgalyuk tss_selector = cpu_lduw_kernel_ra(env, env->tr.base + 0, GETPC()); 213320054ef0SBlue Swirl if (tss_selector & 4) { 2134100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, tss_selector & 0xfffc, GETPC()); 213520054ef0SBlue Swirl } 2136100ec099SPavel Dovgalyuk if (load_segment_ra(env, &e1, &e2, tss_selector, GETPC()) != 0) { 2137100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, tss_selector & 0xfffc, GETPC()); 213820054ef0SBlue Swirl } 2139eaa728eeSbellard type = (e2 >> DESC_TYPE_SHIFT) & 0x17; 2140eaa728eeSbellard /* NOTE: we check both segment and busy TSS */ 214120054ef0SBlue Swirl if (type != 3) { 2142100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, tss_selector & 0xfffc, GETPC()); 214320054ef0SBlue Swirl } 2144100ec099SPavel Dovgalyuk switch_tss_ra(env, tss_selector, e1, e2, SWITCH_TSS_IRET, next_eip, GETPC()); 2145eaa728eeSbellard } else { 2146100ec099SPavel Dovgalyuk helper_ret_protected(env, shift, 1, 0, GETPC()); 2147eaa728eeSbellard } 2148db620f46Sbellard env->hflags2 &= ~HF2_NMI_MASK; 2149eaa728eeSbellard } 2150eaa728eeSbellard 21512999a0b2SBlue Swirl void helper_lret_protected(CPUX86State *env, int shift, int addend) 2152eaa728eeSbellard { 2153100ec099SPavel Dovgalyuk helper_ret_protected(env, shift, 0, addend, GETPC()); 2154eaa728eeSbellard } 2155eaa728eeSbellard 21562999a0b2SBlue Swirl void helper_sysenter(CPUX86State *env) 2157eaa728eeSbellard { 2158eaa728eeSbellard if (env->sysenter_cs == 0) { 2159100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC()); 2160eaa728eeSbellard } 2161eaa728eeSbellard env->eflags &= ~(VM_MASK | IF_MASK | RF_MASK); 21622436b61aSbalrog 21632436b61aSbalrog #ifdef TARGET_X86_64 21642436b61aSbalrog if (env->hflags & HF_LMA_MASK) { 21652436b61aSbalrog cpu_x86_load_seg_cache(env, R_CS, env->sysenter_cs & 0xfffc, 21662436b61aSbalrog 0, 0xffffffff, 21672436b61aSbalrog DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | 21682436b61aSbalrog DESC_S_MASK | 216920054ef0SBlue Swirl DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK | 217020054ef0SBlue Swirl DESC_L_MASK); 21712436b61aSbalrog } else 21722436b61aSbalrog #endif 21732436b61aSbalrog { 2174eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, env->sysenter_cs & 0xfffc, 2175eaa728eeSbellard 0, 0xffffffff, 2176eaa728eeSbellard DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | 2177eaa728eeSbellard DESC_S_MASK | 2178eaa728eeSbellard DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK); 21792436b61aSbalrog } 2180eaa728eeSbellard cpu_x86_load_seg_cache(env, R_SS, (env->sysenter_cs + 8) & 0xfffc, 2181eaa728eeSbellard 0, 0xffffffff, 2182eaa728eeSbellard DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | 2183eaa728eeSbellard DESC_S_MASK | 2184eaa728eeSbellard DESC_W_MASK | DESC_A_MASK); 218508b3ded6Sliguang env->regs[R_ESP] = env->sysenter_esp; 2186a78d0eabSliguang env->eip = env->sysenter_eip; 2187eaa728eeSbellard } 2188eaa728eeSbellard 21892999a0b2SBlue Swirl void helper_sysexit(CPUX86State *env, int dflag) 2190eaa728eeSbellard { 2191eaa728eeSbellard int cpl; 2192eaa728eeSbellard 2193eaa728eeSbellard cpl = env->hflags & HF_CPL_MASK; 2194eaa728eeSbellard if (env->sysenter_cs == 0 || cpl != 0) { 2195100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC()); 2196eaa728eeSbellard } 21972436b61aSbalrog #ifdef TARGET_X86_64 21982436b61aSbalrog if (dflag == 2) { 219920054ef0SBlue Swirl cpu_x86_load_seg_cache(env, R_CS, ((env->sysenter_cs + 32) & 0xfffc) | 220020054ef0SBlue Swirl 3, 0, 0xffffffff, 22012436b61aSbalrog DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | 22022436b61aSbalrog DESC_S_MASK | (3 << DESC_DPL_SHIFT) | 220320054ef0SBlue Swirl DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK | 220420054ef0SBlue Swirl DESC_L_MASK); 220520054ef0SBlue Swirl cpu_x86_load_seg_cache(env, R_SS, ((env->sysenter_cs + 40) & 0xfffc) | 220620054ef0SBlue Swirl 3, 0, 0xffffffff, 22072436b61aSbalrog DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | 22082436b61aSbalrog DESC_S_MASK | (3 << DESC_DPL_SHIFT) | 22092436b61aSbalrog DESC_W_MASK | DESC_A_MASK); 22102436b61aSbalrog } else 22112436b61aSbalrog #endif 22122436b61aSbalrog { 221320054ef0SBlue Swirl cpu_x86_load_seg_cache(env, R_CS, ((env->sysenter_cs + 16) & 0xfffc) | 221420054ef0SBlue Swirl 3, 0, 0xffffffff, 2215eaa728eeSbellard DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | 2216eaa728eeSbellard DESC_S_MASK | (3 << DESC_DPL_SHIFT) | 2217eaa728eeSbellard DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK); 221820054ef0SBlue Swirl cpu_x86_load_seg_cache(env, R_SS, ((env->sysenter_cs + 24) & 0xfffc) | 221920054ef0SBlue Swirl 3, 0, 0xffffffff, 2220eaa728eeSbellard DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | 2221eaa728eeSbellard DESC_S_MASK | (3 << DESC_DPL_SHIFT) | 2222eaa728eeSbellard DESC_W_MASK | DESC_A_MASK); 22232436b61aSbalrog } 222408b3ded6Sliguang env->regs[R_ESP] = env->regs[R_ECX]; 2225a78d0eabSliguang env->eip = env->regs[R_EDX]; 2226eaa728eeSbellard } 2227eaa728eeSbellard 22282999a0b2SBlue Swirl target_ulong helper_lsl(CPUX86State *env, target_ulong selector1) 2229eaa728eeSbellard { 2230eaa728eeSbellard unsigned int limit; 2231eaa728eeSbellard uint32_t e1, e2, eflags, selector; 2232eaa728eeSbellard int rpl, dpl, cpl, type; 2233eaa728eeSbellard 2234eaa728eeSbellard selector = selector1 & 0xffff; 2235f0967a1aSBlue Swirl eflags = cpu_cc_compute_all(env, CC_OP); 223620054ef0SBlue Swirl if ((selector & 0xfffc) == 0) { 2237dc1ded53Saliguori goto fail; 223820054ef0SBlue Swirl } 2239100ec099SPavel Dovgalyuk if (load_segment_ra(env, &e1, &e2, selector, GETPC()) != 0) { 2240eaa728eeSbellard goto fail; 224120054ef0SBlue Swirl } 2242eaa728eeSbellard rpl = selector & 3; 2243eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 2244eaa728eeSbellard cpl = env->hflags & HF_CPL_MASK; 2245eaa728eeSbellard if (e2 & DESC_S_MASK) { 2246eaa728eeSbellard if ((e2 & DESC_CS_MASK) && (e2 & DESC_C_MASK)) { 2247eaa728eeSbellard /* conforming */ 2248eaa728eeSbellard } else { 224920054ef0SBlue Swirl if (dpl < cpl || dpl < rpl) { 2250eaa728eeSbellard goto fail; 2251eaa728eeSbellard } 225220054ef0SBlue Swirl } 2253eaa728eeSbellard } else { 2254eaa728eeSbellard type = (e2 >> DESC_TYPE_SHIFT) & 0xf; 2255eaa728eeSbellard switch (type) { 2256eaa728eeSbellard case 1: 2257eaa728eeSbellard case 2: 2258eaa728eeSbellard case 3: 2259eaa728eeSbellard case 9: 2260eaa728eeSbellard case 11: 2261eaa728eeSbellard break; 2262eaa728eeSbellard default: 2263eaa728eeSbellard goto fail; 2264eaa728eeSbellard } 2265eaa728eeSbellard if (dpl < cpl || dpl < rpl) { 2266eaa728eeSbellard fail: 2267eaa728eeSbellard CC_SRC = eflags & ~CC_Z; 2268eaa728eeSbellard return 0; 2269eaa728eeSbellard } 2270eaa728eeSbellard } 2271eaa728eeSbellard limit = get_seg_limit(e1, e2); 2272eaa728eeSbellard CC_SRC = eflags | CC_Z; 2273eaa728eeSbellard return limit; 2274eaa728eeSbellard } 2275eaa728eeSbellard 22762999a0b2SBlue Swirl target_ulong helper_lar(CPUX86State *env, target_ulong selector1) 2277eaa728eeSbellard { 2278eaa728eeSbellard uint32_t e1, e2, eflags, selector; 2279eaa728eeSbellard int rpl, dpl, cpl, type; 2280eaa728eeSbellard 2281eaa728eeSbellard selector = selector1 & 0xffff; 2282f0967a1aSBlue Swirl eflags = cpu_cc_compute_all(env, CC_OP); 228320054ef0SBlue Swirl if ((selector & 0xfffc) == 0) { 2284eaa728eeSbellard goto fail; 228520054ef0SBlue Swirl } 2286100ec099SPavel Dovgalyuk if (load_segment_ra(env, &e1, &e2, selector, GETPC()) != 0) { 2287eaa728eeSbellard goto fail; 228820054ef0SBlue Swirl } 2289eaa728eeSbellard rpl = selector & 3; 2290eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 2291eaa728eeSbellard cpl = env->hflags & HF_CPL_MASK; 2292eaa728eeSbellard if (e2 & DESC_S_MASK) { 2293eaa728eeSbellard if ((e2 & DESC_CS_MASK) && (e2 & DESC_C_MASK)) { 2294eaa728eeSbellard /* conforming */ 2295eaa728eeSbellard } else { 229620054ef0SBlue Swirl if (dpl < cpl || dpl < rpl) { 2297eaa728eeSbellard goto fail; 2298eaa728eeSbellard } 229920054ef0SBlue Swirl } 2300eaa728eeSbellard } else { 2301eaa728eeSbellard type = (e2 >> DESC_TYPE_SHIFT) & 0xf; 2302eaa728eeSbellard switch (type) { 2303eaa728eeSbellard case 1: 2304eaa728eeSbellard case 2: 2305eaa728eeSbellard case 3: 2306eaa728eeSbellard case 4: 2307eaa728eeSbellard case 5: 2308eaa728eeSbellard case 9: 2309eaa728eeSbellard case 11: 2310eaa728eeSbellard case 12: 2311eaa728eeSbellard break; 2312eaa728eeSbellard default: 2313eaa728eeSbellard goto fail; 2314eaa728eeSbellard } 2315eaa728eeSbellard if (dpl < cpl || dpl < rpl) { 2316eaa728eeSbellard fail: 2317eaa728eeSbellard CC_SRC = eflags & ~CC_Z; 2318eaa728eeSbellard return 0; 2319eaa728eeSbellard } 2320eaa728eeSbellard } 2321eaa728eeSbellard CC_SRC = eflags | CC_Z; 2322eaa728eeSbellard return e2 & 0x00f0ff00; 2323eaa728eeSbellard } 2324eaa728eeSbellard 23252999a0b2SBlue Swirl void helper_verr(CPUX86State *env, target_ulong selector1) 2326eaa728eeSbellard { 2327eaa728eeSbellard uint32_t e1, e2, eflags, selector; 2328eaa728eeSbellard int rpl, dpl, cpl; 2329eaa728eeSbellard 2330eaa728eeSbellard selector = selector1 & 0xffff; 2331f0967a1aSBlue Swirl eflags = cpu_cc_compute_all(env, CC_OP); 233220054ef0SBlue Swirl if ((selector & 0xfffc) == 0) { 2333eaa728eeSbellard goto fail; 233420054ef0SBlue Swirl } 2335100ec099SPavel Dovgalyuk if (load_segment_ra(env, &e1, &e2, selector, GETPC()) != 0) { 2336eaa728eeSbellard goto fail; 233720054ef0SBlue Swirl } 233820054ef0SBlue Swirl if (!(e2 & DESC_S_MASK)) { 2339eaa728eeSbellard goto fail; 234020054ef0SBlue Swirl } 2341eaa728eeSbellard rpl = selector & 3; 2342eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 2343eaa728eeSbellard cpl = env->hflags & HF_CPL_MASK; 2344eaa728eeSbellard if (e2 & DESC_CS_MASK) { 234520054ef0SBlue Swirl if (!(e2 & DESC_R_MASK)) { 2346eaa728eeSbellard goto fail; 234720054ef0SBlue Swirl } 2348eaa728eeSbellard if (!(e2 & DESC_C_MASK)) { 234920054ef0SBlue Swirl if (dpl < cpl || dpl < rpl) { 2350eaa728eeSbellard goto fail; 2351eaa728eeSbellard } 235220054ef0SBlue Swirl } 2353eaa728eeSbellard } else { 2354eaa728eeSbellard if (dpl < cpl || dpl < rpl) { 2355eaa728eeSbellard fail: 2356eaa728eeSbellard CC_SRC = eflags & ~CC_Z; 2357eaa728eeSbellard return; 2358eaa728eeSbellard } 2359eaa728eeSbellard } 2360eaa728eeSbellard CC_SRC = eflags | CC_Z; 2361eaa728eeSbellard } 2362eaa728eeSbellard 23632999a0b2SBlue Swirl void helper_verw(CPUX86State *env, target_ulong selector1) 2364eaa728eeSbellard { 2365eaa728eeSbellard uint32_t e1, e2, eflags, selector; 2366eaa728eeSbellard int rpl, dpl, cpl; 2367eaa728eeSbellard 2368eaa728eeSbellard selector = selector1 & 0xffff; 2369f0967a1aSBlue Swirl eflags = cpu_cc_compute_all(env, CC_OP); 237020054ef0SBlue Swirl if ((selector & 0xfffc) == 0) { 2371eaa728eeSbellard goto fail; 237220054ef0SBlue Swirl } 2373100ec099SPavel Dovgalyuk if (load_segment_ra(env, &e1, &e2, selector, GETPC()) != 0) { 2374eaa728eeSbellard goto fail; 237520054ef0SBlue Swirl } 237620054ef0SBlue Swirl if (!(e2 & DESC_S_MASK)) { 2377eaa728eeSbellard goto fail; 237820054ef0SBlue Swirl } 2379eaa728eeSbellard rpl = selector & 3; 2380eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 2381eaa728eeSbellard cpl = env->hflags & HF_CPL_MASK; 2382eaa728eeSbellard if (e2 & DESC_CS_MASK) { 2383eaa728eeSbellard goto fail; 2384eaa728eeSbellard } else { 238520054ef0SBlue Swirl if (dpl < cpl || dpl < rpl) { 2386eaa728eeSbellard goto fail; 238720054ef0SBlue Swirl } 2388eaa728eeSbellard if (!(e2 & DESC_W_MASK)) { 2389eaa728eeSbellard fail: 2390eaa728eeSbellard CC_SRC = eflags & ~CC_Z; 2391eaa728eeSbellard return; 2392eaa728eeSbellard } 2393eaa728eeSbellard } 2394eaa728eeSbellard CC_SRC = eflags | CC_Z; 2395eaa728eeSbellard } 2396